amdgpu_pm.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_drv.h"
  26. #include "amdgpu_pm.h"
  27. #include "amdgpu_dpm.h"
  28. #include "atom.h"
  29. #include <linux/power_supply.h>
  30. #include <linux/hwmon.h>
  31. #include <linux/hwmon-sysfs.h>
  32. #include "amd_powerplay.h"
  33. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
  34. void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
  35. {
  36. if (adev->pp_enabled)
  37. /* TODO */
  38. return;
  39. if (adev->pm.dpm_enabled) {
  40. mutex_lock(&adev->pm.mutex);
  41. if (power_supply_is_system_supplied() > 0)
  42. adev->pm.dpm.ac_power = true;
  43. else
  44. adev->pm.dpm.ac_power = false;
  45. if (adev->pm.funcs->enable_bapm)
  46. amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power);
  47. mutex_unlock(&adev->pm.mutex);
  48. }
  49. }
  50. static ssize_t amdgpu_get_dpm_state(struct device *dev,
  51. struct device_attribute *attr,
  52. char *buf)
  53. {
  54. struct drm_device *ddev = dev_get_drvdata(dev);
  55. struct amdgpu_device *adev = ddev->dev_private;
  56. enum amd_pm_state_type pm;
  57. if (adev->pp_enabled) {
  58. pm = amdgpu_dpm_get_current_power_state(adev);
  59. } else
  60. pm = adev->pm.dpm.user_state;
  61. return snprintf(buf, PAGE_SIZE, "%s\n",
  62. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  63. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  64. }
  65. static ssize_t amdgpu_set_dpm_state(struct device *dev,
  66. struct device_attribute *attr,
  67. const char *buf,
  68. size_t count)
  69. {
  70. struct drm_device *ddev = dev_get_drvdata(dev);
  71. struct amdgpu_device *adev = ddev->dev_private;
  72. enum amd_pm_state_type state;
  73. if (strncmp("battery", buf, strlen("battery")) == 0)
  74. state = POWER_STATE_TYPE_BATTERY;
  75. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  76. state = POWER_STATE_TYPE_BALANCED;
  77. else if (strncmp("performance", buf, strlen("performance")) == 0)
  78. state = POWER_STATE_TYPE_PERFORMANCE;
  79. else {
  80. count = -EINVAL;
  81. goto fail;
  82. }
  83. if (adev->pp_enabled) {
  84. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
  85. } else {
  86. mutex_lock(&adev->pm.mutex);
  87. adev->pm.dpm.user_state = state;
  88. mutex_unlock(&adev->pm.mutex);
  89. /* Can't set dpm state when the card is off */
  90. if (!(adev->flags & AMD_IS_PX) ||
  91. (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
  92. amdgpu_pm_compute_clocks(adev);
  93. }
  94. fail:
  95. return count;
  96. }
  97. static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
  98. struct device_attribute *attr,
  99. char *buf)
  100. {
  101. struct drm_device *ddev = dev_get_drvdata(dev);
  102. struct amdgpu_device *adev = ddev->dev_private;
  103. enum amd_dpm_forced_level level;
  104. if ((adev->flags & AMD_IS_PX) &&
  105. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  106. return snprintf(buf, PAGE_SIZE, "off\n");
  107. level = amdgpu_dpm_get_performance_level(adev);
  108. return snprintf(buf, PAGE_SIZE, "%s\n",
  109. (level & (AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  110. (level & AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
  111. (level & AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
  112. (level & AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
  113. "unknown"));
  114. }
  115. static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
  116. struct device_attribute *attr,
  117. const char *buf,
  118. size_t count)
  119. {
  120. struct drm_device *ddev = dev_get_drvdata(dev);
  121. struct amdgpu_device *adev = ddev->dev_private;
  122. enum amd_dpm_forced_level level;
  123. int ret = 0;
  124. /* Can't force performance level when the card is off */
  125. if ((adev->flags & AMD_IS_PX) &&
  126. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  127. return -EINVAL;
  128. if (strncmp("low", buf, strlen("low")) == 0) {
  129. level = AMD_DPM_FORCED_LEVEL_LOW;
  130. } else if (strncmp("high", buf, strlen("high")) == 0) {
  131. level = AMD_DPM_FORCED_LEVEL_HIGH;
  132. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  133. level = AMD_DPM_FORCED_LEVEL_AUTO;
  134. } else if (strncmp("manual", buf, strlen("manual")) == 0) {
  135. level = AMD_DPM_FORCED_LEVEL_MANUAL;
  136. } else {
  137. count = -EINVAL;
  138. goto fail;
  139. }
  140. if (adev->pp_enabled)
  141. amdgpu_dpm_force_performance_level(adev, level);
  142. else {
  143. mutex_lock(&adev->pm.mutex);
  144. if (adev->pm.dpm.thermal_active) {
  145. count = -EINVAL;
  146. mutex_unlock(&adev->pm.mutex);
  147. goto fail;
  148. }
  149. ret = amdgpu_dpm_force_performance_level(adev, level);
  150. if (ret)
  151. count = -EINVAL;
  152. else
  153. adev->pm.dpm.forced_level = level;
  154. mutex_unlock(&adev->pm.mutex);
  155. }
  156. fail:
  157. return count;
  158. }
  159. static ssize_t amdgpu_get_pp_num_states(struct device *dev,
  160. struct device_attribute *attr,
  161. char *buf)
  162. {
  163. struct drm_device *ddev = dev_get_drvdata(dev);
  164. struct amdgpu_device *adev = ddev->dev_private;
  165. struct pp_states_info data;
  166. int i, buf_len;
  167. if (adev->pp_enabled)
  168. amdgpu_dpm_get_pp_num_states(adev, &data);
  169. buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
  170. for (i = 0; i < data.nums; i++)
  171. buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
  172. (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
  173. (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
  174. (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
  175. (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
  176. return buf_len;
  177. }
  178. static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
  179. struct device_attribute *attr,
  180. char *buf)
  181. {
  182. struct drm_device *ddev = dev_get_drvdata(dev);
  183. struct amdgpu_device *adev = ddev->dev_private;
  184. struct pp_states_info data;
  185. enum amd_pm_state_type pm = 0;
  186. int i = 0;
  187. if (adev->pp_enabled) {
  188. pm = amdgpu_dpm_get_current_power_state(adev);
  189. amdgpu_dpm_get_pp_num_states(adev, &data);
  190. for (i = 0; i < data.nums; i++) {
  191. if (pm == data.states[i])
  192. break;
  193. }
  194. if (i == data.nums)
  195. i = -EINVAL;
  196. }
  197. return snprintf(buf, PAGE_SIZE, "%d\n", i);
  198. }
  199. static ssize_t amdgpu_get_pp_force_state(struct device *dev,
  200. struct device_attribute *attr,
  201. char *buf)
  202. {
  203. struct drm_device *ddev = dev_get_drvdata(dev);
  204. struct amdgpu_device *adev = ddev->dev_private;
  205. struct pp_states_info data;
  206. enum amd_pm_state_type pm = 0;
  207. int i;
  208. if (adev->pp_force_state_enabled && adev->pp_enabled) {
  209. pm = amdgpu_dpm_get_current_power_state(adev);
  210. amdgpu_dpm_get_pp_num_states(adev, &data);
  211. for (i = 0; i < data.nums; i++) {
  212. if (pm == data.states[i])
  213. break;
  214. }
  215. if (i == data.nums)
  216. i = -EINVAL;
  217. return snprintf(buf, PAGE_SIZE, "%d\n", i);
  218. } else
  219. return snprintf(buf, PAGE_SIZE, "\n");
  220. }
  221. static ssize_t amdgpu_set_pp_force_state(struct device *dev,
  222. struct device_attribute *attr,
  223. const char *buf,
  224. size_t count)
  225. {
  226. struct drm_device *ddev = dev_get_drvdata(dev);
  227. struct amdgpu_device *adev = ddev->dev_private;
  228. enum amd_pm_state_type state = 0;
  229. unsigned long idx;
  230. int ret;
  231. if (strlen(buf) == 1)
  232. adev->pp_force_state_enabled = false;
  233. else if (adev->pp_enabled) {
  234. struct pp_states_info data;
  235. ret = kstrtoul(buf, 0, &idx);
  236. if (ret || idx >= ARRAY_SIZE(data.states)) {
  237. count = -EINVAL;
  238. goto fail;
  239. }
  240. amdgpu_dpm_get_pp_num_states(adev, &data);
  241. state = data.states[idx];
  242. /* only set user selected power states */
  243. if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
  244. state != POWER_STATE_TYPE_DEFAULT) {
  245. amdgpu_dpm_dispatch_task(adev,
  246. AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
  247. adev->pp_force_state_enabled = true;
  248. }
  249. }
  250. fail:
  251. return count;
  252. }
  253. static ssize_t amdgpu_get_pp_table(struct device *dev,
  254. struct device_attribute *attr,
  255. char *buf)
  256. {
  257. struct drm_device *ddev = dev_get_drvdata(dev);
  258. struct amdgpu_device *adev = ddev->dev_private;
  259. char *table = NULL;
  260. int size;
  261. if (adev->pp_enabled)
  262. size = amdgpu_dpm_get_pp_table(adev, &table);
  263. else
  264. return 0;
  265. if (size >= PAGE_SIZE)
  266. size = PAGE_SIZE - 1;
  267. memcpy(buf, table, size);
  268. return size;
  269. }
  270. static ssize_t amdgpu_set_pp_table(struct device *dev,
  271. struct device_attribute *attr,
  272. const char *buf,
  273. size_t count)
  274. {
  275. struct drm_device *ddev = dev_get_drvdata(dev);
  276. struct amdgpu_device *adev = ddev->dev_private;
  277. if (adev->pp_enabled)
  278. amdgpu_dpm_set_pp_table(adev, buf, count);
  279. return count;
  280. }
  281. static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
  282. struct device_attribute *attr,
  283. char *buf)
  284. {
  285. struct drm_device *ddev = dev_get_drvdata(dev);
  286. struct amdgpu_device *adev = ddev->dev_private;
  287. ssize_t size = 0;
  288. if (adev->pp_enabled)
  289. size = amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
  290. else if (adev->pm.funcs->print_clock_levels)
  291. size = adev->pm.funcs->print_clock_levels(adev, PP_SCLK, buf);
  292. return size;
  293. }
  294. static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
  295. struct device_attribute *attr,
  296. const char *buf,
  297. size_t count)
  298. {
  299. struct drm_device *ddev = dev_get_drvdata(dev);
  300. struct amdgpu_device *adev = ddev->dev_private;
  301. int ret;
  302. long level;
  303. uint32_t i, mask = 0;
  304. char sub_str[2];
  305. for (i = 0; i < strlen(buf); i++) {
  306. if (*(buf + i) == '\n')
  307. continue;
  308. sub_str[0] = *(buf + i);
  309. sub_str[1] = '\0';
  310. ret = kstrtol(sub_str, 0, &level);
  311. if (ret) {
  312. count = -EINVAL;
  313. goto fail;
  314. }
  315. mask |= 1 << level;
  316. }
  317. if (adev->pp_enabled)
  318. amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
  319. else if (adev->pm.funcs->force_clock_level)
  320. adev->pm.funcs->force_clock_level(adev, PP_SCLK, mask);
  321. fail:
  322. return count;
  323. }
  324. static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
  325. struct device_attribute *attr,
  326. char *buf)
  327. {
  328. struct drm_device *ddev = dev_get_drvdata(dev);
  329. struct amdgpu_device *adev = ddev->dev_private;
  330. ssize_t size = 0;
  331. if (adev->pp_enabled)
  332. size = amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
  333. else if (adev->pm.funcs->print_clock_levels)
  334. size = adev->pm.funcs->print_clock_levels(adev, PP_MCLK, buf);
  335. return size;
  336. }
  337. static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
  338. struct device_attribute *attr,
  339. const char *buf,
  340. size_t count)
  341. {
  342. struct drm_device *ddev = dev_get_drvdata(dev);
  343. struct amdgpu_device *adev = ddev->dev_private;
  344. int ret;
  345. long level;
  346. uint32_t i, mask = 0;
  347. char sub_str[2];
  348. for (i = 0; i < strlen(buf); i++) {
  349. if (*(buf + i) == '\n')
  350. continue;
  351. sub_str[0] = *(buf + i);
  352. sub_str[1] = '\0';
  353. ret = kstrtol(sub_str, 0, &level);
  354. if (ret) {
  355. count = -EINVAL;
  356. goto fail;
  357. }
  358. mask |= 1 << level;
  359. }
  360. if (adev->pp_enabled)
  361. amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
  362. else if (adev->pm.funcs->force_clock_level)
  363. adev->pm.funcs->force_clock_level(adev, PP_MCLK, mask);
  364. fail:
  365. return count;
  366. }
  367. static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
  368. struct device_attribute *attr,
  369. char *buf)
  370. {
  371. struct drm_device *ddev = dev_get_drvdata(dev);
  372. struct amdgpu_device *adev = ddev->dev_private;
  373. ssize_t size = 0;
  374. if (adev->pp_enabled)
  375. size = amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
  376. else if (adev->pm.funcs->print_clock_levels)
  377. size = adev->pm.funcs->print_clock_levels(adev, PP_PCIE, buf);
  378. return size;
  379. }
  380. static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
  381. struct device_attribute *attr,
  382. const char *buf,
  383. size_t count)
  384. {
  385. struct drm_device *ddev = dev_get_drvdata(dev);
  386. struct amdgpu_device *adev = ddev->dev_private;
  387. int ret;
  388. long level;
  389. uint32_t i, mask = 0;
  390. char sub_str[2];
  391. for (i = 0; i < strlen(buf); i++) {
  392. if (*(buf + i) == '\n')
  393. continue;
  394. sub_str[0] = *(buf + i);
  395. sub_str[1] = '\0';
  396. ret = kstrtol(sub_str, 0, &level);
  397. if (ret) {
  398. count = -EINVAL;
  399. goto fail;
  400. }
  401. mask |= 1 << level;
  402. }
  403. if (adev->pp_enabled)
  404. amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
  405. else if (adev->pm.funcs->force_clock_level)
  406. adev->pm.funcs->force_clock_level(adev, PP_PCIE, mask);
  407. fail:
  408. return count;
  409. }
  410. static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
  411. struct device_attribute *attr,
  412. char *buf)
  413. {
  414. struct drm_device *ddev = dev_get_drvdata(dev);
  415. struct amdgpu_device *adev = ddev->dev_private;
  416. uint32_t value = 0;
  417. if (adev->pp_enabled)
  418. value = amdgpu_dpm_get_sclk_od(adev);
  419. else if (adev->pm.funcs->get_sclk_od)
  420. value = adev->pm.funcs->get_sclk_od(adev);
  421. return snprintf(buf, PAGE_SIZE, "%d\n", value);
  422. }
  423. static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
  424. struct device_attribute *attr,
  425. const char *buf,
  426. size_t count)
  427. {
  428. struct drm_device *ddev = dev_get_drvdata(dev);
  429. struct amdgpu_device *adev = ddev->dev_private;
  430. int ret;
  431. long int value;
  432. ret = kstrtol(buf, 0, &value);
  433. if (ret) {
  434. count = -EINVAL;
  435. goto fail;
  436. }
  437. if (adev->pp_enabled) {
  438. amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
  439. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_READJUST_POWER_STATE, NULL, NULL);
  440. } else if (adev->pm.funcs->set_sclk_od) {
  441. adev->pm.funcs->set_sclk_od(adev, (uint32_t)value);
  442. adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
  443. amdgpu_pm_compute_clocks(adev);
  444. }
  445. fail:
  446. return count;
  447. }
  448. static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
  449. struct device_attribute *attr,
  450. char *buf)
  451. {
  452. struct drm_device *ddev = dev_get_drvdata(dev);
  453. struct amdgpu_device *adev = ddev->dev_private;
  454. uint32_t value = 0;
  455. if (adev->pp_enabled)
  456. value = amdgpu_dpm_get_mclk_od(adev);
  457. else if (adev->pm.funcs->get_mclk_od)
  458. value = adev->pm.funcs->get_mclk_od(adev);
  459. return snprintf(buf, PAGE_SIZE, "%d\n", value);
  460. }
  461. static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
  462. struct device_attribute *attr,
  463. const char *buf,
  464. size_t count)
  465. {
  466. struct drm_device *ddev = dev_get_drvdata(dev);
  467. struct amdgpu_device *adev = ddev->dev_private;
  468. int ret;
  469. long int value;
  470. ret = kstrtol(buf, 0, &value);
  471. if (ret) {
  472. count = -EINVAL;
  473. goto fail;
  474. }
  475. if (adev->pp_enabled) {
  476. amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
  477. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_READJUST_POWER_STATE, NULL, NULL);
  478. } else if (adev->pm.funcs->set_mclk_od) {
  479. adev->pm.funcs->set_mclk_od(adev, (uint32_t)value);
  480. adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
  481. amdgpu_pm_compute_clocks(adev);
  482. }
  483. fail:
  484. return count;
  485. }
  486. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
  487. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  488. amdgpu_get_dpm_forced_performance_level,
  489. amdgpu_set_dpm_forced_performance_level);
  490. static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
  491. static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
  492. static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
  493. amdgpu_get_pp_force_state,
  494. amdgpu_set_pp_force_state);
  495. static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
  496. amdgpu_get_pp_table,
  497. amdgpu_set_pp_table);
  498. static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
  499. amdgpu_get_pp_dpm_sclk,
  500. amdgpu_set_pp_dpm_sclk);
  501. static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
  502. amdgpu_get_pp_dpm_mclk,
  503. amdgpu_set_pp_dpm_mclk);
  504. static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
  505. amdgpu_get_pp_dpm_pcie,
  506. amdgpu_set_pp_dpm_pcie);
  507. static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
  508. amdgpu_get_pp_sclk_od,
  509. amdgpu_set_pp_sclk_od);
  510. static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR,
  511. amdgpu_get_pp_mclk_od,
  512. amdgpu_set_pp_mclk_od);
  513. static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
  514. struct device_attribute *attr,
  515. char *buf)
  516. {
  517. struct amdgpu_device *adev = dev_get_drvdata(dev);
  518. struct drm_device *ddev = adev->ddev;
  519. int temp;
  520. /* Can't get temperature when the card is off */
  521. if ((adev->flags & AMD_IS_PX) &&
  522. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  523. return -EINVAL;
  524. if (!adev->pp_enabled && !adev->pm.funcs->get_temperature)
  525. temp = 0;
  526. else
  527. temp = amdgpu_dpm_get_temperature(adev);
  528. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  529. }
  530. static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
  531. struct device_attribute *attr,
  532. char *buf)
  533. {
  534. struct amdgpu_device *adev = dev_get_drvdata(dev);
  535. int hyst = to_sensor_dev_attr(attr)->index;
  536. int temp;
  537. if (hyst)
  538. temp = adev->pm.dpm.thermal.min_temp;
  539. else
  540. temp = adev->pm.dpm.thermal.max_temp;
  541. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  542. }
  543. static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
  544. struct device_attribute *attr,
  545. char *buf)
  546. {
  547. struct amdgpu_device *adev = dev_get_drvdata(dev);
  548. u32 pwm_mode = 0;
  549. if (!adev->pp_enabled && !adev->pm.funcs->get_fan_control_mode)
  550. return -EINVAL;
  551. pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
  552. /* never 0 (full-speed), fuse or smc-controlled always */
  553. return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
  554. }
  555. static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
  556. struct device_attribute *attr,
  557. const char *buf,
  558. size_t count)
  559. {
  560. struct amdgpu_device *adev = dev_get_drvdata(dev);
  561. int err;
  562. int value;
  563. if (!adev->pp_enabled && !adev->pm.funcs->set_fan_control_mode)
  564. return -EINVAL;
  565. err = kstrtoint(buf, 10, &value);
  566. if (err)
  567. return err;
  568. switch (value) {
  569. case 1: /* manual, percent-based */
  570. amdgpu_dpm_set_fan_control_mode(adev, FDO_PWM_MODE_STATIC);
  571. break;
  572. default: /* disable */
  573. amdgpu_dpm_set_fan_control_mode(adev, 0);
  574. break;
  575. }
  576. return count;
  577. }
  578. static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
  579. struct device_attribute *attr,
  580. char *buf)
  581. {
  582. return sprintf(buf, "%i\n", 0);
  583. }
  584. static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
  585. struct device_attribute *attr,
  586. char *buf)
  587. {
  588. return sprintf(buf, "%i\n", 255);
  589. }
  590. static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
  591. struct device_attribute *attr,
  592. const char *buf, size_t count)
  593. {
  594. struct amdgpu_device *adev = dev_get_drvdata(dev);
  595. int err;
  596. u32 value;
  597. err = kstrtou32(buf, 10, &value);
  598. if (err)
  599. return err;
  600. value = (value * 100) / 255;
  601. err = amdgpu_dpm_set_fan_speed_percent(adev, value);
  602. if (err)
  603. return err;
  604. return count;
  605. }
  606. static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
  607. struct device_attribute *attr,
  608. char *buf)
  609. {
  610. struct amdgpu_device *adev = dev_get_drvdata(dev);
  611. int err;
  612. u32 speed;
  613. err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
  614. if (err)
  615. return err;
  616. speed = (speed * 255) / 100;
  617. return sprintf(buf, "%i\n", speed);
  618. }
  619. static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
  620. struct device_attribute *attr,
  621. char *buf)
  622. {
  623. struct amdgpu_device *adev = dev_get_drvdata(dev);
  624. int err;
  625. u32 speed;
  626. err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
  627. if (err)
  628. return err;
  629. return sprintf(buf, "%i\n", speed);
  630. }
  631. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
  632. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
  633. static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
  634. static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
  635. static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
  636. static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
  637. static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
  638. static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
  639. static struct attribute *hwmon_attributes[] = {
  640. &sensor_dev_attr_temp1_input.dev_attr.attr,
  641. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  642. &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
  643. &sensor_dev_attr_pwm1.dev_attr.attr,
  644. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  645. &sensor_dev_attr_pwm1_min.dev_attr.attr,
  646. &sensor_dev_attr_pwm1_max.dev_attr.attr,
  647. &sensor_dev_attr_fan1_input.dev_attr.attr,
  648. NULL
  649. };
  650. static umode_t hwmon_attributes_visible(struct kobject *kobj,
  651. struct attribute *attr, int index)
  652. {
  653. struct device *dev = kobj_to_dev(kobj);
  654. struct amdgpu_device *adev = dev_get_drvdata(dev);
  655. umode_t effective_mode = attr->mode;
  656. /* Skip limit attributes if DPM is not enabled */
  657. if (!adev->pm.dpm_enabled &&
  658. (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
  659. attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
  660. attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  661. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  662. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  663. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  664. return 0;
  665. if (adev->pp_enabled)
  666. return effective_mode;
  667. /* Skip fan attributes if fan is not present */
  668. if (adev->pm.no_fan &&
  669. (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  670. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  671. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  672. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  673. return 0;
  674. /* mask fan attributes if we have no bindings for this asic to expose */
  675. if ((!adev->pm.funcs->get_fan_speed_percent &&
  676. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
  677. (!adev->pm.funcs->get_fan_control_mode &&
  678. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
  679. effective_mode &= ~S_IRUGO;
  680. if ((!adev->pm.funcs->set_fan_speed_percent &&
  681. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
  682. (!adev->pm.funcs->set_fan_control_mode &&
  683. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
  684. effective_mode &= ~S_IWUSR;
  685. /* hide max/min values if we can't both query and manage the fan */
  686. if ((!adev->pm.funcs->set_fan_speed_percent &&
  687. !adev->pm.funcs->get_fan_speed_percent) &&
  688. (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  689. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  690. return 0;
  691. /* requires powerplay */
  692. if (attr == &sensor_dev_attr_fan1_input.dev_attr.attr)
  693. return 0;
  694. return effective_mode;
  695. }
  696. static const struct attribute_group hwmon_attrgroup = {
  697. .attrs = hwmon_attributes,
  698. .is_visible = hwmon_attributes_visible,
  699. };
  700. static const struct attribute_group *hwmon_groups[] = {
  701. &hwmon_attrgroup,
  702. NULL
  703. };
  704. void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
  705. {
  706. struct amdgpu_device *adev =
  707. container_of(work, struct amdgpu_device,
  708. pm.dpm.thermal.work);
  709. /* switch to the thermal state */
  710. enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  711. if (!adev->pm.dpm_enabled)
  712. return;
  713. if (adev->pm.funcs->get_temperature) {
  714. int temp = amdgpu_dpm_get_temperature(adev);
  715. if (temp < adev->pm.dpm.thermal.min_temp)
  716. /* switch back the user state */
  717. dpm_state = adev->pm.dpm.user_state;
  718. } else {
  719. if (adev->pm.dpm.thermal.high_to_low)
  720. /* switch back the user state */
  721. dpm_state = adev->pm.dpm.user_state;
  722. }
  723. mutex_lock(&adev->pm.mutex);
  724. if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
  725. adev->pm.dpm.thermal_active = true;
  726. else
  727. adev->pm.dpm.thermal_active = false;
  728. adev->pm.dpm.state = dpm_state;
  729. mutex_unlock(&adev->pm.mutex);
  730. amdgpu_pm_compute_clocks(adev);
  731. }
  732. static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
  733. enum amd_pm_state_type dpm_state)
  734. {
  735. int i;
  736. struct amdgpu_ps *ps;
  737. u32 ui_class;
  738. bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
  739. true : false;
  740. /* check if the vblank period is too short to adjust the mclk */
  741. if (single_display && adev->pm.funcs->vblank_too_short) {
  742. if (amdgpu_dpm_vblank_too_short(adev))
  743. single_display = false;
  744. }
  745. /* certain older asics have a separare 3D performance state,
  746. * so try that first if the user selected performance
  747. */
  748. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  749. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  750. /* balanced states don't exist at the moment */
  751. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  752. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  753. restart_search:
  754. /* Pick the best power state based on current conditions */
  755. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  756. ps = &adev->pm.dpm.ps[i];
  757. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  758. switch (dpm_state) {
  759. /* user states */
  760. case POWER_STATE_TYPE_BATTERY:
  761. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  762. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  763. if (single_display)
  764. return ps;
  765. } else
  766. return ps;
  767. }
  768. break;
  769. case POWER_STATE_TYPE_BALANCED:
  770. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  771. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  772. if (single_display)
  773. return ps;
  774. } else
  775. return ps;
  776. }
  777. break;
  778. case POWER_STATE_TYPE_PERFORMANCE:
  779. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  780. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  781. if (single_display)
  782. return ps;
  783. } else
  784. return ps;
  785. }
  786. break;
  787. /* internal states */
  788. case POWER_STATE_TYPE_INTERNAL_UVD:
  789. if (adev->pm.dpm.uvd_ps)
  790. return adev->pm.dpm.uvd_ps;
  791. else
  792. break;
  793. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  794. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  795. return ps;
  796. break;
  797. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  798. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  799. return ps;
  800. break;
  801. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  802. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  803. return ps;
  804. break;
  805. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  806. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  807. return ps;
  808. break;
  809. case POWER_STATE_TYPE_INTERNAL_BOOT:
  810. return adev->pm.dpm.boot_ps;
  811. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  812. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  813. return ps;
  814. break;
  815. case POWER_STATE_TYPE_INTERNAL_ACPI:
  816. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  817. return ps;
  818. break;
  819. case POWER_STATE_TYPE_INTERNAL_ULV:
  820. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  821. return ps;
  822. break;
  823. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  824. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  825. return ps;
  826. break;
  827. default:
  828. break;
  829. }
  830. }
  831. /* use a fallback state if we didn't match */
  832. switch (dpm_state) {
  833. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  834. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  835. goto restart_search;
  836. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  837. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  838. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  839. if (adev->pm.dpm.uvd_ps) {
  840. return adev->pm.dpm.uvd_ps;
  841. } else {
  842. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  843. goto restart_search;
  844. }
  845. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  846. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  847. goto restart_search;
  848. case POWER_STATE_TYPE_INTERNAL_ACPI:
  849. dpm_state = POWER_STATE_TYPE_BATTERY;
  850. goto restart_search;
  851. case POWER_STATE_TYPE_BATTERY:
  852. case POWER_STATE_TYPE_BALANCED:
  853. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  854. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  855. goto restart_search;
  856. default:
  857. break;
  858. }
  859. return NULL;
  860. }
  861. static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
  862. {
  863. struct amdgpu_ps *ps;
  864. enum amd_pm_state_type dpm_state;
  865. int ret;
  866. bool equal;
  867. /* if dpm init failed */
  868. if (!adev->pm.dpm_enabled)
  869. return;
  870. if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
  871. /* add other state override checks here */
  872. if ((!adev->pm.dpm.thermal_active) &&
  873. (!adev->pm.dpm.uvd_active))
  874. adev->pm.dpm.state = adev->pm.dpm.user_state;
  875. }
  876. dpm_state = adev->pm.dpm.state;
  877. ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
  878. if (ps)
  879. adev->pm.dpm.requested_ps = ps;
  880. else
  881. return;
  882. if (amdgpu_dpm == 1) {
  883. printk("switching from power state:\n");
  884. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
  885. printk("switching to power state:\n");
  886. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
  887. }
  888. /* update whether vce is active */
  889. ps->vce_active = adev->pm.dpm.vce_active;
  890. amdgpu_dpm_display_configuration_changed(adev);
  891. ret = amdgpu_dpm_pre_set_power_state(adev);
  892. if (ret)
  893. return;
  894. if ((0 != amgdpu_dpm_check_state_equal(adev, adev->pm.dpm.current_ps, adev->pm.dpm.requested_ps, &equal)))
  895. equal = false;
  896. if (equal)
  897. return;
  898. amdgpu_dpm_set_power_state(adev);
  899. amdgpu_dpm_post_set_power_state(adev);
  900. adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
  901. adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
  902. if (adev->pm.funcs->force_performance_level) {
  903. if (adev->pm.dpm.thermal_active) {
  904. enum amd_dpm_forced_level level = adev->pm.dpm.forced_level;
  905. /* force low perf level for thermal */
  906. amdgpu_dpm_force_performance_level(adev, AMD_DPM_FORCED_LEVEL_LOW);
  907. /* save the user's level */
  908. adev->pm.dpm.forced_level = level;
  909. } else {
  910. /* otherwise, user selected level */
  911. amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
  912. }
  913. }
  914. }
  915. void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
  916. {
  917. if (adev->pp_enabled || adev->pm.funcs->powergate_uvd) {
  918. /* enable/disable UVD */
  919. mutex_lock(&adev->pm.mutex);
  920. amdgpu_dpm_powergate_uvd(adev, !enable);
  921. mutex_unlock(&adev->pm.mutex);
  922. } else {
  923. if (enable) {
  924. mutex_lock(&adev->pm.mutex);
  925. adev->pm.dpm.uvd_active = true;
  926. adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD;
  927. mutex_unlock(&adev->pm.mutex);
  928. } else {
  929. mutex_lock(&adev->pm.mutex);
  930. adev->pm.dpm.uvd_active = false;
  931. mutex_unlock(&adev->pm.mutex);
  932. }
  933. amdgpu_pm_compute_clocks(adev);
  934. }
  935. }
  936. void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
  937. {
  938. if (adev->pp_enabled || adev->pm.funcs->powergate_vce) {
  939. /* enable/disable VCE */
  940. mutex_lock(&adev->pm.mutex);
  941. amdgpu_dpm_powergate_vce(adev, !enable);
  942. mutex_unlock(&adev->pm.mutex);
  943. } else {
  944. if (enable) {
  945. mutex_lock(&adev->pm.mutex);
  946. adev->pm.dpm.vce_active = true;
  947. /* XXX select vce level based on ring/task */
  948. adev->pm.dpm.vce_level = AMD_VCE_LEVEL_AC_ALL;
  949. mutex_unlock(&adev->pm.mutex);
  950. } else {
  951. mutex_lock(&adev->pm.mutex);
  952. adev->pm.dpm.vce_active = false;
  953. mutex_unlock(&adev->pm.mutex);
  954. }
  955. amdgpu_pm_compute_clocks(adev);
  956. }
  957. }
  958. void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
  959. {
  960. int i;
  961. if (adev->pp_enabled)
  962. /* TO DO */
  963. return;
  964. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  965. amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
  966. }
  967. int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
  968. {
  969. int ret;
  970. if (adev->pm.sysfs_initialized)
  971. return 0;
  972. if (!adev->pp_enabled) {
  973. if (adev->pm.funcs->get_temperature == NULL)
  974. return 0;
  975. }
  976. adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
  977. DRIVER_NAME, adev,
  978. hwmon_groups);
  979. if (IS_ERR(adev->pm.int_hwmon_dev)) {
  980. ret = PTR_ERR(adev->pm.int_hwmon_dev);
  981. dev_err(adev->dev,
  982. "Unable to register hwmon device: %d\n", ret);
  983. return ret;
  984. }
  985. ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
  986. if (ret) {
  987. DRM_ERROR("failed to create device file for dpm state\n");
  988. return ret;
  989. }
  990. ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  991. if (ret) {
  992. DRM_ERROR("failed to create device file for dpm state\n");
  993. return ret;
  994. }
  995. if (adev->pp_enabled) {
  996. ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
  997. if (ret) {
  998. DRM_ERROR("failed to create device file pp_num_states\n");
  999. return ret;
  1000. }
  1001. ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
  1002. if (ret) {
  1003. DRM_ERROR("failed to create device file pp_cur_state\n");
  1004. return ret;
  1005. }
  1006. ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
  1007. if (ret) {
  1008. DRM_ERROR("failed to create device file pp_force_state\n");
  1009. return ret;
  1010. }
  1011. ret = device_create_file(adev->dev, &dev_attr_pp_table);
  1012. if (ret) {
  1013. DRM_ERROR("failed to create device file pp_table\n");
  1014. return ret;
  1015. }
  1016. }
  1017. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
  1018. if (ret) {
  1019. DRM_ERROR("failed to create device file pp_dpm_sclk\n");
  1020. return ret;
  1021. }
  1022. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1023. if (ret) {
  1024. DRM_ERROR("failed to create device file pp_dpm_mclk\n");
  1025. return ret;
  1026. }
  1027. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1028. if (ret) {
  1029. DRM_ERROR("failed to create device file pp_dpm_pcie\n");
  1030. return ret;
  1031. }
  1032. ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
  1033. if (ret) {
  1034. DRM_ERROR("failed to create device file pp_sclk_od\n");
  1035. return ret;
  1036. }
  1037. ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od);
  1038. if (ret) {
  1039. DRM_ERROR("failed to create device file pp_mclk_od\n");
  1040. return ret;
  1041. }
  1042. ret = amdgpu_debugfs_pm_init(adev);
  1043. if (ret) {
  1044. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  1045. return ret;
  1046. }
  1047. adev->pm.sysfs_initialized = true;
  1048. return 0;
  1049. }
  1050. void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
  1051. {
  1052. if (adev->pm.int_hwmon_dev)
  1053. hwmon_device_unregister(adev->pm.int_hwmon_dev);
  1054. device_remove_file(adev->dev, &dev_attr_power_dpm_state);
  1055. device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  1056. if (adev->pp_enabled) {
  1057. device_remove_file(adev->dev, &dev_attr_pp_num_states);
  1058. device_remove_file(adev->dev, &dev_attr_pp_cur_state);
  1059. device_remove_file(adev->dev, &dev_attr_pp_force_state);
  1060. device_remove_file(adev->dev, &dev_attr_pp_table);
  1061. }
  1062. device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
  1063. device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1064. device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1065. device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
  1066. device_remove_file(adev->dev, &dev_attr_pp_mclk_od);
  1067. }
  1068. void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
  1069. {
  1070. struct drm_device *ddev = adev->ddev;
  1071. struct drm_crtc *crtc;
  1072. struct amdgpu_crtc *amdgpu_crtc;
  1073. int i = 0;
  1074. if (!adev->pm.dpm_enabled)
  1075. return;
  1076. amdgpu_display_bandwidth_update(adev);
  1077. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  1078. struct amdgpu_ring *ring = adev->rings[i];
  1079. if (ring && ring->ready)
  1080. amdgpu_fence_wait_empty(ring);
  1081. }
  1082. if (adev->pp_enabled) {
  1083. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_DISPLAY_CONFIG_CHANGE, NULL, NULL);
  1084. } else {
  1085. mutex_lock(&adev->pm.mutex);
  1086. adev->pm.dpm.new_active_crtcs = 0;
  1087. adev->pm.dpm.new_active_crtc_count = 0;
  1088. if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
  1089. list_for_each_entry(crtc,
  1090. &ddev->mode_config.crtc_list, head) {
  1091. amdgpu_crtc = to_amdgpu_crtc(crtc);
  1092. if (crtc->enabled) {
  1093. adev->pm.dpm.new_active_crtcs |= (1 << amdgpu_crtc->crtc_id);
  1094. adev->pm.dpm.new_active_crtc_count++;
  1095. }
  1096. }
  1097. }
  1098. /* update battery/ac status */
  1099. if (power_supply_is_system_supplied() > 0)
  1100. adev->pm.dpm.ac_power = true;
  1101. else
  1102. adev->pm.dpm.ac_power = false;
  1103. amdgpu_dpm_change_power_state_locked(adev);
  1104. mutex_unlock(&adev->pm.mutex);
  1105. }
  1106. }
  1107. /*
  1108. * Debugfs info
  1109. */
  1110. #if defined(CONFIG_DEBUG_FS)
  1111. static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
  1112. {
  1113. int32_t value;
  1114. /* sanity check PP is enabled */
  1115. if (!(adev->powerplay.pp_funcs &&
  1116. adev->powerplay.pp_funcs->read_sensor))
  1117. return -EINVAL;
  1118. /* GPU Clocks */
  1119. seq_printf(m, "GFX Clocks and Power:\n");
  1120. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, &value))
  1121. seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
  1122. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, &value))
  1123. seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
  1124. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, &value))
  1125. seq_printf(m, "\t%u mV (VDDGFX)\n", value);
  1126. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, &value))
  1127. seq_printf(m, "\t%u mV (VDDNB)\n", value);
  1128. seq_printf(m, "\n");
  1129. /* GPU Temp */
  1130. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, &value))
  1131. seq_printf(m, "GPU Temperature: %u C\n", value/1000);
  1132. /* GPU Load */
  1133. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, &value))
  1134. seq_printf(m, "GPU Load: %u %%\n", value);
  1135. seq_printf(m, "\n");
  1136. /* UVD clocks */
  1137. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, &value)) {
  1138. if (!value) {
  1139. seq_printf(m, "UVD: Disabled\n");
  1140. } else {
  1141. seq_printf(m, "UVD: Enabled\n");
  1142. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, &value))
  1143. seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
  1144. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, &value))
  1145. seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
  1146. }
  1147. }
  1148. seq_printf(m, "\n");
  1149. /* VCE clocks */
  1150. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, &value)) {
  1151. if (!value) {
  1152. seq_printf(m, "VCE: Disabled\n");
  1153. } else {
  1154. seq_printf(m, "VCE: Enabled\n");
  1155. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, &value))
  1156. seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
  1157. }
  1158. }
  1159. return 0;
  1160. }
  1161. static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
  1162. {
  1163. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1164. struct drm_device *dev = node->minor->dev;
  1165. struct amdgpu_device *adev = dev->dev_private;
  1166. struct drm_device *ddev = adev->ddev;
  1167. if (!adev->pm.dpm_enabled) {
  1168. seq_printf(m, "dpm not enabled\n");
  1169. return 0;
  1170. }
  1171. if ((adev->flags & AMD_IS_PX) &&
  1172. (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
  1173. seq_printf(m, "PX asic powered off\n");
  1174. } else if (adev->pp_enabled) {
  1175. return amdgpu_debugfs_pm_info_pp(m, adev);
  1176. } else {
  1177. mutex_lock(&adev->pm.mutex);
  1178. if (adev->pm.funcs->debugfs_print_current_performance_level)
  1179. adev->pm.funcs->debugfs_print_current_performance_level(adev, m);
  1180. else
  1181. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1182. mutex_unlock(&adev->pm.mutex);
  1183. }
  1184. return 0;
  1185. }
  1186. static const struct drm_info_list amdgpu_pm_info_list[] = {
  1187. {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
  1188. };
  1189. #endif
  1190. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
  1191. {
  1192. #if defined(CONFIG_DEBUG_FS)
  1193. return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
  1194. #else
  1195. return 0;
  1196. #endif
  1197. }