atmel_usba_udc.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for the Atmel USBA high speed USB device controller
  4. *
  5. * Copyright (C) 2005-2007 Atmel Corporation
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/clk/at91_pmc.h>
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/io.h>
  13. #include <linux/slab.h>
  14. #include <linux/device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/list.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/regmap.h>
  20. #include <linux/ctype.h>
  21. #include <linux/usb/ch9.h>
  22. #include <linux/usb/gadget.h>
  23. #include <linux/usb/atmel_usba_udc.h>
  24. #include <linux/delay.h>
  25. #include <linux/of.h>
  26. #include <linux/of_gpio.h>
  27. #include "atmel_usba_udc.h"
  28. #define USBA_VBUS_IRQFLAGS (IRQF_ONESHOT \
  29. | IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING)
  30. #ifdef CONFIG_USB_GADGET_DEBUG_FS
  31. #include <linux/debugfs.h>
  32. #include <linux/uaccess.h>
  33. static int queue_dbg_open(struct inode *inode, struct file *file)
  34. {
  35. struct usba_ep *ep = inode->i_private;
  36. struct usba_request *req, *req_copy;
  37. struct list_head *queue_data;
  38. queue_data = kmalloc(sizeof(*queue_data), GFP_KERNEL);
  39. if (!queue_data)
  40. return -ENOMEM;
  41. INIT_LIST_HEAD(queue_data);
  42. spin_lock_irq(&ep->udc->lock);
  43. list_for_each_entry(req, &ep->queue, queue) {
  44. req_copy = kmemdup(req, sizeof(*req_copy), GFP_ATOMIC);
  45. if (!req_copy)
  46. goto fail;
  47. list_add_tail(&req_copy->queue, queue_data);
  48. }
  49. spin_unlock_irq(&ep->udc->lock);
  50. file->private_data = queue_data;
  51. return 0;
  52. fail:
  53. spin_unlock_irq(&ep->udc->lock);
  54. list_for_each_entry_safe(req, req_copy, queue_data, queue) {
  55. list_del(&req->queue);
  56. kfree(req);
  57. }
  58. kfree(queue_data);
  59. return -ENOMEM;
  60. }
  61. /*
  62. * bbbbbbbb llllllll IZS sssss nnnn FDL\n\0
  63. *
  64. * b: buffer address
  65. * l: buffer length
  66. * I/i: interrupt/no interrupt
  67. * Z/z: zero/no zero
  68. * S/s: short ok/short not ok
  69. * s: status
  70. * n: nr_packets
  71. * F/f: submitted/not submitted to FIFO
  72. * D/d: using/not using DMA
  73. * L/l: last transaction/not last transaction
  74. */
  75. static ssize_t queue_dbg_read(struct file *file, char __user *buf,
  76. size_t nbytes, loff_t *ppos)
  77. {
  78. struct list_head *queue = file->private_data;
  79. struct usba_request *req, *tmp_req;
  80. size_t len, remaining, actual = 0;
  81. char tmpbuf[38];
  82. if (!access_ok(VERIFY_WRITE, buf, nbytes))
  83. return -EFAULT;
  84. inode_lock(file_inode(file));
  85. list_for_each_entry_safe(req, tmp_req, queue, queue) {
  86. len = snprintf(tmpbuf, sizeof(tmpbuf),
  87. "%8p %08x %c%c%c %5d %c%c%c\n",
  88. req->req.buf, req->req.length,
  89. req->req.no_interrupt ? 'i' : 'I',
  90. req->req.zero ? 'Z' : 'z',
  91. req->req.short_not_ok ? 's' : 'S',
  92. req->req.status,
  93. req->submitted ? 'F' : 'f',
  94. req->using_dma ? 'D' : 'd',
  95. req->last_transaction ? 'L' : 'l');
  96. len = min(len, sizeof(tmpbuf));
  97. if (len > nbytes)
  98. break;
  99. list_del(&req->queue);
  100. kfree(req);
  101. remaining = __copy_to_user(buf, tmpbuf, len);
  102. actual += len - remaining;
  103. if (remaining)
  104. break;
  105. nbytes -= len;
  106. buf += len;
  107. }
  108. inode_unlock(file_inode(file));
  109. return actual;
  110. }
  111. static int queue_dbg_release(struct inode *inode, struct file *file)
  112. {
  113. struct list_head *queue_data = file->private_data;
  114. struct usba_request *req, *tmp_req;
  115. list_for_each_entry_safe(req, tmp_req, queue_data, queue) {
  116. list_del(&req->queue);
  117. kfree(req);
  118. }
  119. kfree(queue_data);
  120. return 0;
  121. }
  122. static int regs_dbg_open(struct inode *inode, struct file *file)
  123. {
  124. struct usba_udc *udc;
  125. unsigned int i;
  126. u32 *data;
  127. int ret = -ENOMEM;
  128. inode_lock(inode);
  129. udc = inode->i_private;
  130. data = kmalloc(inode->i_size, GFP_KERNEL);
  131. if (!data)
  132. goto out;
  133. spin_lock_irq(&udc->lock);
  134. for (i = 0; i < inode->i_size / 4; i++)
  135. data[i] = readl_relaxed(udc->regs + i * 4);
  136. spin_unlock_irq(&udc->lock);
  137. file->private_data = data;
  138. ret = 0;
  139. out:
  140. inode_unlock(inode);
  141. return ret;
  142. }
  143. static ssize_t regs_dbg_read(struct file *file, char __user *buf,
  144. size_t nbytes, loff_t *ppos)
  145. {
  146. struct inode *inode = file_inode(file);
  147. int ret;
  148. inode_lock(inode);
  149. ret = simple_read_from_buffer(buf, nbytes, ppos,
  150. file->private_data,
  151. file_inode(file)->i_size);
  152. inode_unlock(inode);
  153. return ret;
  154. }
  155. static int regs_dbg_release(struct inode *inode, struct file *file)
  156. {
  157. kfree(file->private_data);
  158. return 0;
  159. }
  160. const struct file_operations queue_dbg_fops = {
  161. .owner = THIS_MODULE,
  162. .open = queue_dbg_open,
  163. .llseek = no_llseek,
  164. .read = queue_dbg_read,
  165. .release = queue_dbg_release,
  166. };
  167. const struct file_operations regs_dbg_fops = {
  168. .owner = THIS_MODULE,
  169. .open = regs_dbg_open,
  170. .llseek = generic_file_llseek,
  171. .read = regs_dbg_read,
  172. .release = regs_dbg_release,
  173. };
  174. static void usba_ep_init_debugfs(struct usba_udc *udc,
  175. struct usba_ep *ep)
  176. {
  177. struct dentry *ep_root;
  178. ep_root = debugfs_create_dir(ep->ep.name, udc->debugfs_root);
  179. if (!ep_root)
  180. goto err_root;
  181. ep->debugfs_dir = ep_root;
  182. ep->debugfs_queue = debugfs_create_file("queue", 0400, ep_root,
  183. ep, &queue_dbg_fops);
  184. if (!ep->debugfs_queue)
  185. goto err_queue;
  186. if (ep->can_dma) {
  187. ep->debugfs_dma_status
  188. = debugfs_create_u32("dma_status", 0400, ep_root,
  189. &ep->last_dma_status);
  190. if (!ep->debugfs_dma_status)
  191. goto err_dma_status;
  192. }
  193. if (ep_is_control(ep)) {
  194. ep->debugfs_state
  195. = debugfs_create_u32("state", 0400, ep_root,
  196. &ep->state);
  197. if (!ep->debugfs_state)
  198. goto err_state;
  199. }
  200. return;
  201. err_state:
  202. if (ep->can_dma)
  203. debugfs_remove(ep->debugfs_dma_status);
  204. err_dma_status:
  205. debugfs_remove(ep->debugfs_queue);
  206. err_queue:
  207. debugfs_remove(ep_root);
  208. err_root:
  209. dev_err(&ep->udc->pdev->dev,
  210. "failed to create debugfs directory for %s\n", ep->ep.name);
  211. }
  212. static void usba_ep_cleanup_debugfs(struct usba_ep *ep)
  213. {
  214. debugfs_remove(ep->debugfs_queue);
  215. debugfs_remove(ep->debugfs_dma_status);
  216. debugfs_remove(ep->debugfs_state);
  217. debugfs_remove(ep->debugfs_dir);
  218. ep->debugfs_dma_status = NULL;
  219. ep->debugfs_dir = NULL;
  220. }
  221. static void usba_init_debugfs(struct usba_udc *udc)
  222. {
  223. struct dentry *root, *regs;
  224. struct resource *regs_resource;
  225. root = debugfs_create_dir(udc->gadget.name, NULL);
  226. if (IS_ERR(root) || !root)
  227. goto err_root;
  228. udc->debugfs_root = root;
  229. regs_resource = platform_get_resource(udc->pdev, IORESOURCE_MEM,
  230. CTRL_IOMEM_ID);
  231. if (regs_resource) {
  232. regs = debugfs_create_file_size("regs", 0400, root, udc,
  233. &regs_dbg_fops,
  234. resource_size(regs_resource));
  235. if (!regs)
  236. goto err_regs;
  237. udc->debugfs_regs = regs;
  238. }
  239. usba_ep_init_debugfs(udc, to_usba_ep(udc->gadget.ep0));
  240. return;
  241. err_regs:
  242. debugfs_remove(root);
  243. err_root:
  244. udc->debugfs_root = NULL;
  245. dev_err(&udc->pdev->dev, "debugfs is not available\n");
  246. }
  247. static void usba_cleanup_debugfs(struct usba_udc *udc)
  248. {
  249. usba_ep_cleanup_debugfs(to_usba_ep(udc->gadget.ep0));
  250. debugfs_remove(udc->debugfs_regs);
  251. debugfs_remove(udc->debugfs_root);
  252. udc->debugfs_regs = NULL;
  253. udc->debugfs_root = NULL;
  254. }
  255. #else
  256. static inline void usba_ep_init_debugfs(struct usba_udc *udc,
  257. struct usba_ep *ep)
  258. {
  259. }
  260. static inline void usba_ep_cleanup_debugfs(struct usba_ep *ep)
  261. {
  262. }
  263. static inline void usba_init_debugfs(struct usba_udc *udc)
  264. {
  265. }
  266. static inline void usba_cleanup_debugfs(struct usba_udc *udc)
  267. {
  268. }
  269. #endif
  270. static ushort fifo_mode;
  271. module_param(fifo_mode, ushort, 0x0);
  272. MODULE_PARM_DESC(fifo_mode, "Endpoint configuration mode");
  273. /* mode 0 - uses autoconfig */
  274. /* mode 1 - fits in 8KB, generic max fifo configuration */
  275. static struct usba_fifo_cfg mode_1_cfg[] = {
  276. { .hw_ep_num = 0, .fifo_size = 64, .nr_banks = 1, },
  277. { .hw_ep_num = 1, .fifo_size = 1024, .nr_banks = 2, },
  278. { .hw_ep_num = 2, .fifo_size = 1024, .nr_banks = 1, },
  279. { .hw_ep_num = 3, .fifo_size = 1024, .nr_banks = 1, },
  280. { .hw_ep_num = 4, .fifo_size = 1024, .nr_banks = 1, },
  281. { .hw_ep_num = 5, .fifo_size = 1024, .nr_banks = 1, },
  282. { .hw_ep_num = 6, .fifo_size = 1024, .nr_banks = 1, },
  283. };
  284. /* mode 2 - fits in 8KB, performance max fifo configuration */
  285. static struct usba_fifo_cfg mode_2_cfg[] = {
  286. { .hw_ep_num = 0, .fifo_size = 64, .nr_banks = 1, },
  287. { .hw_ep_num = 1, .fifo_size = 1024, .nr_banks = 3, },
  288. { .hw_ep_num = 2, .fifo_size = 1024, .nr_banks = 2, },
  289. { .hw_ep_num = 3, .fifo_size = 1024, .nr_banks = 2, },
  290. };
  291. /* mode 3 - fits in 8KB, mixed fifo configuration */
  292. static struct usba_fifo_cfg mode_3_cfg[] = {
  293. { .hw_ep_num = 0, .fifo_size = 64, .nr_banks = 1, },
  294. { .hw_ep_num = 1, .fifo_size = 1024, .nr_banks = 2, },
  295. { .hw_ep_num = 2, .fifo_size = 512, .nr_banks = 2, },
  296. { .hw_ep_num = 3, .fifo_size = 512, .nr_banks = 2, },
  297. { .hw_ep_num = 4, .fifo_size = 512, .nr_banks = 2, },
  298. { .hw_ep_num = 5, .fifo_size = 512, .nr_banks = 2, },
  299. { .hw_ep_num = 6, .fifo_size = 512, .nr_banks = 2, },
  300. };
  301. /* mode 4 - fits in 8KB, custom fifo configuration */
  302. static struct usba_fifo_cfg mode_4_cfg[] = {
  303. { .hw_ep_num = 0, .fifo_size = 64, .nr_banks = 1, },
  304. { .hw_ep_num = 1, .fifo_size = 512, .nr_banks = 2, },
  305. { .hw_ep_num = 2, .fifo_size = 512, .nr_banks = 2, },
  306. { .hw_ep_num = 3, .fifo_size = 8, .nr_banks = 2, },
  307. { .hw_ep_num = 4, .fifo_size = 512, .nr_banks = 2, },
  308. { .hw_ep_num = 5, .fifo_size = 512, .nr_banks = 2, },
  309. { .hw_ep_num = 6, .fifo_size = 16, .nr_banks = 2, },
  310. { .hw_ep_num = 7, .fifo_size = 8, .nr_banks = 2, },
  311. { .hw_ep_num = 8, .fifo_size = 8, .nr_banks = 2, },
  312. };
  313. /* Add additional configurations here */
  314. static int usba_config_fifo_table(struct usba_udc *udc)
  315. {
  316. int n;
  317. switch (fifo_mode) {
  318. default:
  319. fifo_mode = 0;
  320. case 0:
  321. udc->fifo_cfg = NULL;
  322. n = 0;
  323. break;
  324. case 1:
  325. udc->fifo_cfg = mode_1_cfg;
  326. n = ARRAY_SIZE(mode_1_cfg);
  327. break;
  328. case 2:
  329. udc->fifo_cfg = mode_2_cfg;
  330. n = ARRAY_SIZE(mode_2_cfg);
  331. break;
  332. case 3:
  333. udc->fifo_cfg = mode_3_cfg;
  334. n = ARRAY_SIZE(mode_3_cfg);
  335. break;
  336. case 4:
  337. udc->fifo_cfg = mode_4_cfg;
  338. n = ARRAY_SIZE(mode_4_cfg);
  339. break;
  340. }
  341. DBG(DBG_HW, "Setup fifo_mode %d\n", fifo_mode);
  342. return n;
  343. }
  344. static inline u32 usba_int_enb_get(struct usba_udc *udc)
  345. {
  346. return udc->int_enb_cache;
  347. }
  348. static inline void usba_int_enb_set(struct usba_udc *udc, u32 val)
  349. {
  350. usba_writel(udc, INT_ENB, val);
  351. udc->int_enb_cache = val;
  352. }
  353. static int vbus_is_present(struct usba_udc *udc)
  354. {
  355. if (gpio_is_valid(udc->vbus_pin))
  356. return gpio_get_value(udc->vbus_pin) ^ udc->vbus_pin_inverted;
  357. /* No Vbus detection: Assume always present */
  358. return 1;
  359. }
  360. static void toggle_bias(struct usba_udc *udc, int is_on)
  361. {
  362. if (udc->errata && udc->errata->toggle_bias)
  363. udc->errata->toggle_bias(udc, is_on);
  364. }
  365. static void generate_bias_pulse(struct usba_udc *udc)
  366. {
  367. if (!udc->bias_pulse_needed)
  368. return;
  369. if (udc->errata && udc->errata->pulse_bias)
  370. udc->errata->pulse_bias(udc);
  371. udc->bias_pulse_needed = false;
  372. }
  373. static void next_fifo_transaction(struct usba_ep *ep, struct usba_request *req)
  374. {
  375. unsigned int transaction_len;
  376. transaction_len = req->req.length - req->req.actual;
  377. req->last_transaction = 1;
  378. if (transaction_len > ep->ep.maxpacket) {
  379. transaction_len = ep->ep.maxpacket;
  380. req->last_transaction = 0;
  381. } else if (transaction_len == ep->ep.maxpacket && req->req.zero)
  382. req->last_transaction = 0;
  383. DBG(DBG_QUEUE, "%s: submit_transaction, req %p (length %d)%s\n",
  384. ep->ep.name, req, transaction_len,
  385. req->last_transaction ? ", done" : "");
  386. memcpy_toio(ep->fifo, req->req.buf + req->req.actual, transaction_len);
  387. usba_ep_writel(ep, SET_STA, USBA_TX_PK_RDY);
  388. req->req.actual += transaction_len;
  389. }
  390. static void submit_request(struct usba_ep *ep, struct usba_request *req)
  391. {
  392. DBG(DBG_QUEUE, "%s: submit_request: req %p (length %d)\n",
  393. ep->ep.name, req, req->req.length);
  394. req->req.actual = 0;
  395. req->submitted = 1;
  396. if (req->using_dma) {
  397. if (req->req.length == 0) {
  398. usba_ep_writel(ep, CTL_ENB, USBA_TX_PK_RDY);
  399. return;
  400. }
  401. if (req->req.zero)
  402. usba_ep_writel(ep, CTL_ENB, USBA_SHORT_PACKET);
  403. else
  404. usba_ep_writel(ep, CTL_DIS, USBA_SHORT_PACKET);
  405. usba_dma_writel(ep, ADDRESS, req->req.dma);
  406. usba_dma_writel(ep, CONTROL, req->ctrl);
  407. } else {
  408. next_fifo_transaction(ep, req);
  409. if (req->last_transaction) {
  410. usba_ep_writel(ep, CTL_DIS, USBA_TX_PK_RDY);
  411. usba_ep_writel(ep, CTL_ENB, USBA_TX_COMPLETE);
  412. } else {
  413. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  414. usba_ep_writel(ep, CTL_ENB, USBA_TX_PK_RDY);
  415. }
  416. }
  417. }
  418. static void submit_next_request(struct usba_ep *ep)
  419. {
  420. struct usba_request *req;
  421. if (list_empty(&ep->queue)) {
  422. usba_ep_writel(ep, CTL_DIS, USBA_TX_PK_RDY | USBA_RX_BK_RDY);
  423. return;
  424. }
  425. req = list_entry(ep->queue.next, struct usba_request, queue);
  426. if (!req->submitted)
  427. submit_request(ep, req);
  428. }
  429. static void send_status(struct usba_udc *udc, struct usba_ep *ep)
  430. {
  431. ep->state = STATUS_STAGE_IN;
  432. usba_ep_writel(ep, SET_STA, USBA_TX_PK_RDY);
  433. usba_ep_writel(ep, CTL_ENB, USBA_TX_COMPLETE);
  434. }
  435. static void receive_data(struct usba_ep *ep)
  436. {
  437. struct usba_udc *udc = ep->udc;
  438. struct usba_request *req;
  439. unsigned long status;
  440. unsigned int bytecount, nr_busy;
  441. int is_complete = 0;
  442. status = usba_ep_readl(ep, STA);
  443. nr_busy = USBA_BFEXT(BUSY_BANKS, status);
  444. DBG(DBG_QUEUE, "receive data: nr_busy=%u\n", nr_busy);
  445. while (nr_busy > 0) {
  446. if (list_empty(&ep->queue)) {
  447. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  448. break;
  449. }
  450. req = list_entry(ep->queue.next,
  451. struct usba_request, queue);
  452. bytecount = USBA_BFEXT(BYTE_COUNT, status);
  453. if (status & (1 << 31))
  454. is_complete = 1;
  455. if (req->req.actual + bytecount >= req->req.length) {
  456. is_complete = 1;
  457. bytecount = req->req.length - req->req.actual;
  458. }
  459. memcpy_fromio(req->req.buf + req->req.actual,
  460. ep->fifo, bytecount);
  461. req->req.actual += bytecount;
  462. usba_ep_writel(ep, CLR_STA, USBA_RX_BK_RDY);
  463. if (is_complete) {
  464. DBG(DBG_QUEUE, "%s: request done\n", ep->ep.name);
  465. req->req.status = 0;
  466. list_del_init(&req->queue);
  467. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  468. spin_unlock(&udc->lock);
  469. usb_gadget_giveback_request(&ep->ep, &req->req);
  470. spin_lock(&udc->lock);
  471. }
  472. status = usba_ep_readl(ep, STA);
  473. nr_busy = USBA_BFEXT(BUSY_BANKS, status);
  474. if (is_complete && ep_is_control(ep)) {
  475. send_status(udc, ep);
  476. break;
  477. }
  478. }
  479. }
  480. static void
  481. request_complete(struct usba_ep *ep, struct usba_request *req, int status)
  482. {
  483. struct usba_udc *udc = ep->udc;
  484. WARN_ON(!list_empty(&req->queue));
  485. if (req->req.status == -EINPROGRESS)
  486. req->req.status = status;
  487. if (req->using_dma)
  488. usb_gadget_unmap_request(&udc->gadget, &req->req, ep->is_in);
  489. DBG(DBG_GADGET | DBG_REQ,
  490. "%s: req %p complete: status %d, actual %u\n",
  491. ep->ep.name, req, req->req.status, req->req.actual);
  492. spin_unlock(&udc->lock);
  493. usb_gadget_giveback_request(&ep->ep, &req->req);
  494. spin_lock(&udc->lock);
  495. }
  496. static void
  497. request_complete_list(struct usba_ep *ep, struct list_head *list, int status)
  498. {
  499. struct usba_request *req, *tmp_req;
  500. list_for_each_entry_safe(req, tmp_req, list, queue) {
  501. list_del_init(&req->queue);
  502. request_complete(ep, req, status);
  503. }
  504. }
  505. static int
  506. usba_ep_enable(struct usb_ep *_ep, const struct usb_endpoint_descriptor *desc)
  507. {
  508. struct usba_ep *ep = to_usba_ep(_ep);
  509. struct usba_udc *udc = ep->udc;
  510. unsigned long flags, maxpacket;
  511. unsigned int nr_trans;
  512. DBG(DBG_GADGET, "%s: ep_enable: desc=%p\n", ep->ep.name, desc);
  513. maxpacket = usb_endpoint_maxp(desc);
  514. if (((desc->bEndpointAddress & USB_ENDPOINT_NUMBER_MASK) != ep->index)
  515. || ep->index == 0
  516. || desc->bDescriptorType != USB_DT_ENDPOINT
  517. || maxpacket == 0
  518. || maxpacket > ep->fifo_size) {
  519. DBG(DBG_ERR, "ep_enable: Invalid argument");
  520. return -EINVAL;
  521. }
  522. ep->is_isoc = 0;
  523. ep->is_in = 0;
  524. DBG(DBG_ERR, "%s: EPT_CFG = 0x%lx (maxpacket = %lu)\n",
  525. ep->ep.name, ep->ept_cfg, maxpacket);
  526. if (usb_endpoint_dir_in(desc)) {
  527. ep->is_in = 1;
  528. ep->ept_cfg |= USBA_EPT_DIR_IN;
  529. }
  530. switch (usb_endpoint_type(desc)) {
  531. case USB_ENDPOINT_XFER_CONTROL:
  532. ep->ept_cfg |= USBA_BF(EPT_TYPE, USBA_EPT_TYPE_CONTROL);
  533. break;
  534. case USB_ENDPOINT_XFER_ISOC:
  535. if (!ep->can_isoc) {
  536. DBG(DBG_ERR, "ep_enable: %s is not isoc capable\n",
  537. ep->ep.name);
  538. return -EINVAL;
  539. }
  540. /*
  541. * Bits 11:12 specify number of _additional_
  542. * transactions per microframe.
  543. */
  544. nr_trans = usb_endpoint_maxp_mult(desc);
  545. if (nr_trans > 3)
  546. return -EINVAL;
  547. ep->is_isoc = 1;
  548. ep->ept_cfg |= USBA_BF(EPT_TYPE, USBA_EPT_TYPE_ISO);
  549. ep->ept_cfg |= USBA_BF(NB_TRANS, nr_trans);
  550. break;
  551. case USB_ENDPOINT_XFER_BULK:
  552. ep->ept_cfg |= USBA_BF(EPT_TYPE, USBA_EPT_TYPE_BULK);
  553. break;
  554. case USB_ENDPOINT_XFER_INT:
  555. ep->ept_cfg |= USBA_BF(EPT_TYPE, USBA_EPT_TYPE_INT);
  556. break;
  557. }
  558. spin_lock_irqsave(&ep->udc->lock, flags);
  559. ep->ep.desc = desc;
  560. ep->ep.maxpacket = maxpacket;
  561. usba_ep_writel(ep, CFG, ep->ept_cfg);
  562. usba_ep_writel(ep, CTL_ENB, USBA_EPT_ENABLE);
  563. if (ep->can_dma) {
  564. u32 ctrl;
  565. usba_int_enb_set(udc, usba_int_enb_get(udc) |
  566. USBA_BF(EPT_INT, 1 << ep->index) |
  567. USBA_BF(DMA_INT, 1 << ep->index));
  568. ctrl = USBA_AUTO_VALID | USBA_INTDIS_DMA;
  569. usba_ep_writel(ep, CTL_ENB, ctrl);
  570. } else {
  571. usba_int_enb_set(udc, usba_int_enb_get(udc) |
  572. USBA_BF(EPT_INT, 1 << ep->index));
  573. }
  574. spin_unlock_irqrestore(&udc->lock, flags);
  575. DBG(DBG_HW, "EPT_CFG%d after init: %#08lx\n", ep->index,
  576. (unsigned long)usba_ep_readl(ep, CFG));
  577. DBG(DBG_HW, "INT_ENB after init: %#08lx\n",
  578. (unsigned long)usba_int_enb_get(udc));
  579. return 0;
  580. }
  581. static int usba_ep_disable(struct usb_ep *_ep)
  582. {
  583. struct usba_ep *ep = to_usba_ep(_ep);
  584. struct usba_udc *udc = ep->udc;
  585. LIST_HEAD(req_list);
  586. unsigned long flags;
  587. DBG(DBG_GADGET, "ep_disable: %s\n", ep->ep.name);
  588. spin_lock_irqsave(&udc->lock, flags);
  589. if (!ep->ep.desc) {
  590. spin_unlock_irqrestore(&udc->lock, flags);
  591. /* REVISIT because this driver disables endpoints in
  592. * reset_all_endpoints() before calling disconnect(),
  593. * most gadget drivers would trigger this non-error ...
  594. */
  595. if (udc->gadget.speed != USB_SPEED_UNKNOWN)
  596. DBG(DBG_ERR, "ep_disable: %s not enabled\n",
  597. ep->ep.name);
  598. return -EINVAL;
  599. }
  600. ep->ep.desc = NULL;
  601. list_splice_init(&ep->queue, &req_list);
  602. if (ep->can_dma) {
  603. usba_dma_writel(ep, CONTROL, 0);
  604. usba_dma_writel(ep, ADDRESS, 0);
  605. usba_dma_readl(ep, STATUS);
  606. }
  607. usba_ep_writel(ep, CTL_DIS, USBA_EPT_ENABLE);
  608. usba_int_enb_set(udc, usba_int_enb_get(udc) &
  609. ~USBA_BF(EPT_INT, 1 << ep->index));
  610. request_complete_list(ep, &req_list, -ESHUTDOWN);
  611. spin_unlock_irqrestore(&udc->lock, flags);
  612. return 0;
  613. }
  614. static struct usb_request *
  615. usba_ep_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  616. {
  617. struct usba_request *req;
  618. DBG(DBG_GADGET, "ep_alloc_request: %p, 0x%x\n", _ep, gfp_flags);
  619. req = kzalloc(sizeof(*req), gfp_flags);
  620. if (!req)
  621. return NULL;
  622. INIT_LIST_HEAD(&req->queue);
  623. return &req->req;
  624. }
  625. static void
  626. usba_ep_free_request(struct usb_ep *_ep, struct usb_request *_req)
  627. {
  628. struct usba_request *req = to_usba_req(_req);
  629. DBG(DBG_GADGET, "ep_free_request: %p, %p\n", _ep, _req);
  630. kfree(req);
  631. }
  632. static int queue_dma(struct usba_udc *udc, struct usba_ep *ep,
  633. struct usba_request *req, gfp_t gfp_flags)
  634. {
  635. unsigned long flags;
  636. int ret;
  637. DBG(DBG_DMA, "%s: req l/%u d/%pad %c%c%c\n",
  638. ep->ep.name, req->req.length, &req->req.dma,
  639. req->req.zero ? 'Z' : 'z',
  640. req->req.short_not_ok ? 'S' : 's',
  641. req->req.no_interrupt ? 'I' : 'i');
  642. if (req->req.length > 0x10000) {
  643. /* Lengths from 0 to 65536 (inclusive) are supported */
  644. DBG(DBG_ERR, "invalid request length %u\n", req->req.length);
  645. return -EINVAL;
  646. }
  647. ret = usb_gadget_map_request(&udc->gadget, &req->req, ep->is_in);
  648. if (ret)
  649. return ret;
  650. req->using_dma = 1;
  651. req->ctrl = USBA_BF(DMA_BUF_LEN, req->req.length)
  652. | USBA_DMA_CH_EN | USBA_DMA_END_BUF_IE
  653. | USBA_DMA_END_BUF_EN;
  654. if (!ep->is_in)
  655. req->ctrl |= USBA_DMA_END_TR_EN | USBA_DMA_END_TR_IE;
  656. /*
  657. * Add this request to the queue and submit for DMA if
  658. * possible. Check if we're still alive first -- we may have
  659. * received a reset since last time we checked.
  660. */
  661. ret = -ESHUTDOWN;
  662. spin_lock_irqsave(&udc->lock, flags);
  663. if (ep->ep.desc) {
  664. if (list_empty(&ep->queue))
  665. submit_request(ep, req);
  666. list_add_tail(&req->queue, &ep->queue);
  667. ret = 0;
  668. }
  669. spin_unlock_irqrestore(&udc->lock, flags);
  670. return ret;
  671. }
  672. static int
  673. usba_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  674. {
  675. struct usba_request *req = to_usba_req(_req);
  676. struct usba_ep *ep = to_usba_ep(_ep);
  677. struct usba_udc *udc = ep->udc;
  678. unsigned long flags;
  679. int ret;
  680. DBG(DBG_GADGET | DBG_QUEUE | DBG_REQ, "%s: queue req %p, len %u\n",
  681. ep->ep.name, req, _req->length);
  682. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN ||
  683. !ep->ep.desc)
  684. return -ESHUTDOWN;
  685. req->submitted = 0;
  686. req->using_dma = 0;
  687. req->last_transaction = 0;
  688. _req->status = -EINPROGRESS;
  689. _req->actual = 0;
  690. if (ep->can_dma)
  691. return queue_dma(udc, ep, req, gfp_flags);
  692. /* May have received a reset since last time we checked */
  693. ret = -ESHUTDOWN;
  694. spin_lock_irqsave(&udc->lock, flags);
  695. if (ep->ep.desc) {
  696. list_add_tail(&req->queue, &ep->queue);
  697. if ((!ep_is_control(ep) && ep->is_in) ||
  698. (ep_is_control(ep)
  699. && (ep->state == DATA_STAGE_IN
  700. || ep->state == STATUS_STAGE_IN)))
  701. usba_ep_writel(ep, CTL_ENB, USBA_TX_PK_RDY);
  702. else
  703. usba_ep_writel(ep, CTL_ENB, USBA_RX_BK_RDY);
  704. ret = 0;
  705. }
  706. spin_unlock_irqrestore(&udc->lock, flags);
  707. return ret;
  708. }
  709. static void
  710. usba_update_req(struct usba_ep *ep, struct usba_request *req, u32 status)
  711. {
  712. req->req.actual = req->req.length - USBA_BFEXT(DMA_BUF_LEN, status);
  713. }
  714. static int stop_dma(struct usba_ep *ep, u32 *pstatus)
  715. {
  716. unsigned int timeout;
  717. u32 status;
  718. /*
  719. * Stop the DMA controller. When writing both CH_EN
  720. * and LINK to 0, the other bits are not affected.
  721. */
  722. usba_dma_writel(ep, CONTROL, 0);
  723. /* Wait for the FIFO to empty */
  724. for (timeout = 40; timeout; --timeout) {
  725. status = usba_dma_readl(ep, STATUS);
  726. if (!(status & USBA_DMA_CH_EN))
  727. break;
  728. udelay(1);
  729. }
  730. if (pstatus)
  731. *pstatus = status;
  732. if (timeout == 0) {
  733. dev_err(&ep->udc->pdev->dev,
  734. "%s: timed out waiting for DMA FIFO to empty\n",
  735. ep->ep.name);
  736. return -ETIMEDOUT;
  737. }
  738. return 0;
  739. }
  740. static int usba_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  741. {
  742. struct usba_ep *ep = to_usba_ep(_ep);
  743. struct usba_udc *udc = ep->udc;
  744. struct usba_request *req;
  745. unsigned long flags;
  746. u32 status;
  747. DBG(DBG_GADGET | DBG_QUEUE, "ep_dequeue: %s, req %p\n",
  748. ep->ep.name, req);
  749. spin_lock_irqsave(&udc->lock, flags);
  750. list_for_each_entry(req, &ep->queue, queue) {
  751. if (&req->req == _req)
  752. break;
  753. }
  754. if (&req->req != _req) {
  755. spin_unlock_irqrestore(&udc->lock, flags);
  756. return -EINVAL;
  757. }
  758. if (req->using_dma) {
  759. /*
  760. * If this request is currently being transferred,
  761. * stop the DMA controller and reset the FIFO.
  762. */
  763. if (ep->queue.next == &req->queue) {
  764. status = usba_dma_readl(ep, STATUS);
  765. if (status & USBA_DMA_CH_EN)
  766. stop_dma(ep, &status);
  767. #ifdef CONFIG_USB_GADGET_DEBUG_FS
  768. ep->last_dma_status = status;
  769. #endif
  770. usba_writel(udc, EPT_RST, 1 << ep->index);
  771. usba_update_req(ep, req, status);
  772. }
  773. }
  774. /*
  775. * Errors should stop the queue from advancing until the
  776. * completion function returns.
  777. */
  778. list_del_init(&req->queue);
  779. request_complete(ep, req, -ECONNRESET);
  780. /* Process the next request if any */
  781. submit_next_request(ep);
  782. spin_unlock_irqrestore(&udc->lock, flags);
  783. return 0;
  784. }
  785. static int usba_ep_set_halt(struct usb_ep *_ep, int value)
  786. {
  787. struct usba_ep *ep = to_usba_ep(_ep);
  788. struct usba_udc *udc = ep->udc;
  789. unsigned long flags;
  790. int ret = 0;
  791. DBG(DBG_GADGET, "endpoint %s: %s HALT\n", ep->ep.name,
  792. value ? "set" : "clear");
  793. if (!ep->ep.desc) {
  794. DBG(DBG_ERR, "Attempted to halt uninitialized ep %s\n",
  795. ep->ep.name);
  796. return -ENODEV;
  797. }
  798. if (ep->is_isoc) {
  799. DBG(DBG_ERR, "Attempted to halt isochronous ep %s\n",
  800. ep->ep.name);
  801. return -ENOTTY;
  802. }
  803. spin_lock_irqsave(&udc->lock, flags);
  804. /*
  805. * We can't halt IN endpoints while there are still data to be
  806. * transferred
  807. */
  808. if (!list_empty(&ep->queue)
  809. || ((value && ep->is_in && (usba_ep_readl(ep, STA)
  810. & USBA_BF(BUSY_BANKS, -1L))))) {
  811. ret = -EAGAIN;
  812. } else {
  813. if (value)
  814. usba_ep_writel(ep, SET_STA, USBA_FORCE_STALL);
  815. else
  816. usba_ep_writel(ep, CLR_STA,
  817. USBA_FORCE_STALL | USBA_TOGGLE_CLR);
  818. usba_ep_readl(ep, STA);
  819. }
  820. spin_unlock_irqrestore(&udc->lock, flags);
  821. return ret;
  822. }
  823. static int usba_ep_fifo_status(struct usb_ep *_ep)
  824. {
  825. struct usba_ep *ep = to_usba_ep(_ep);
  826. return USBA_BFEXT(BYTE_COUNT, usba_ep_readl(ep, STA));
  827. }
  828. static void usba_ep_fifo_flush(struct usb_ep *_ep)
  829. {
  830. struct usba_ep *ep = to_usba_ep(_ep);
  831. struct usba_udc *udc = ep->udc;
  832. usba_writel(udc, EPT_RST, 1 << ep->index);
  833. }
  834. static const struct usb_ep_ops usba_ep_ops = {
  835. .enable = usba_ep_enable,
  836. .disable = usba_ep_disable,
  837. .alloc_request = usba_ep_alloc_request,
  838. .free_request = usba_ep_free_request,
  839. .queue = usba_ep_queue,
  840. .dequeue = usba_ep_dequeue,
  841. .set_halt = usba_ep_set_halt,
  842. .fifo_status = usba_ep_fifo_status,
  843. .fifo_flush = usba_ep_fifo_flush,
  844. };
  845. static int usba_udc_get_frame(struct usb_gadget *gadget)
  846. {
  847. struct usba_udc *udc = to_usba_udc(gadget);
  848. return USBA_BFEXT(FRAME_NUMBER, usba_readl(udc, FNUM));
  849. }
  850. static int usba_udc_wakeup(struct usb_gadget *gadget)
  851. {
  852. struct usba_udc *udc = to_usba_udc(gadget);
  853. unsigned long flags;
  854. u32 ctrl;
  855. int ret = -EINVAL;
  856. spin_lock_irqsave(&udc->lock, flags);
  857. if (udc->devstatus & (1 << USB_DEVICE_REMOTE_WAKEUP)) {
  858. ctrl = usba_readl(udc, CTRL);
  859. usba_writel(udc, CTRL, ctrl | USBA_REMOTE_WAKE_UP);
  860. ret = 0;
  861. }
  862. spin_unlock_irqrestore(&udc->lock, flags);
  863. return ret;
  864. }
  865. static int
  866. usba_udc_set_selfpowered(struct usb_gadget *gadget, int is_selfpowered)
  867. {
  868. struct usba_udc *udc = to_usba_udc(gadget);
  869. unsigned long flags;
  870. gadget->is_selfpowered = (is_selfpowered != 0);
  871. spin_lock_irqsave(&udc->lock, flags);
  872. if (is_selfpowered)
  873. udc->devstatus |= 1 << USB_DEVICE_SELF_POWERED;
  874. else
  875. udc->devstatus &= ~(1 << USB_DEVICE_SELF_POWERED);
  876. spin_unlock_irqrestore(&udc->lock, flags);
  877. return 0;
  878. }
  879. static int atmel_usba_start(struct usb_gadget *gadget,
  880. struct usb_gadget_driver *driver);
  881. static int atmel_usba_stop(struct usb_gadget *gadget);
  882. static struct usb_ep *atmel_usba_match_ep(struct usb_gadget *gadget,
  883. struct usb_endpoint_descriptor *desc,
  884. struct usb_ss_ep_comp_descriptor *ep_comp)
  885. {
  886. struct usb_ep *_ep;
  887. struct usba_ep *ep;
  888. /* Look at endpoints until an unclaimed one looks usable */
  889. list_for_each_entry(_ep, &gadget->ep_list, ep_list) {
  890. if (usb_gadget_ep_match_desc(gadget, _ep, desc, ep_comp))
  891. goto found_ep;
  892. }
  893. /* Fail */
  894. return NULL;
  895. found_ep:
  896. if (fifo_mode == 0) {
  897. /* Optimize hw fifo size based on ep type and other info */
  898. ep = to_usba_ep(_ep);
  899. switch (usb_endpoint_type(desc)) {
  900. case USB_ENDPOINT_XFER_CONTROL:
  901. break;
  902. case USB_ENDPOINT_XFER_ISOC:
  903. ep->fifo_size = 1024;
  904. ep->nr_banks = 2;
  905. break;
  906. case USB_ENDPOINT_XFER_BULK:
  907. ep->fifo_size = 512;
  908. ep->nr_banks = 1;
  909. break;
  910. case USB_ENDPOINT_XFER_INT:
  911. if (desc->wMaxPacketSize == 0)
  912. ep->fifo_size =
  913. roundup_pow_of_two(_ep->maxpacket_limit);
  914. else
  915. ep->fifo_size =
  916. roundup_pow_of_two(le16_to_cpu(desc->wMaxPacketSize));
  917. ep->nr_banks = 1;
  918. break;
  919. }
  920. /* It might be a little bit late to set this */
  921. usb_ep_set_maxpacket_limit(&ep->ep, ep->fifo_size);
  922. /* Generate ept_cfg basd on FIFO size and number of banks */
  923. if (ep->fifo_size <= 8)
  924. ep->ept_cfg = USBA_BF(EPT_SIZE, USBA_EPT_SIZE_8);
  925. else
  926. /* LSB is bit 1, not 0 */
  927. ep->ept_cfg =
  928. USBA_BF(EPT_SIZE, fls(ep->fifo_size - 1) - 3);
  929. ep->ept_cfg |= USBA_BF(BK_NUMBER, ep->nr_banks);
  930. ep->udc->configured_ep++;
  931. }
  932. return _ep;
  933. }
  934. static const struct usb_gadget_ops usba_udc_ops = {
  935. .get_frame = usba_udc_get_frame,
  936. .wakeup = usba_udc_wakeup,
  937. .set_selfpowered = usba_udc_set_selfpowered,
  938. .udc_start = atmel_usba_start,
  939. .udc_stop = atmel_usba_stop,
  940. .match_ep = atmel_usba_match_ep,
  941. };
  942. static struct usb_endpoint_descriptor usba_ep0_desc = {
  943. .bLength = USB_DT_ENDPOINT_SIZE,
  944. .bDescriptorType = USB_DT_ENDPOINT,
  945. .bEndpointAddress = 0,
  946. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  947. .wMaxPacketSize = cpu_to_le16(64),
  948. /* FIXME: I have no idea what to put here */
  949. .bInterval = 1,
  950. };
  951. static struct usb_gadget usba_gadget_template = {
  952. .ops = &usba_udc_ops,
  953. .max_speed = USB_SPEED_HIGH,
  954. .name = "atmel_usba_udc",
  955. };
  956. /*
  957. * Called with interrupts disabled and udc->lock held.
  958. */
  959. static void reset_all_endpoints(struct usba_udc *udc)
  960. {
  961. struct usba_ep *ep;
  962. struct usba_request *req, *tmp_req;
  963. usba_writel(udc, EPT_RST, ~0UL);
  964. ep = to_usba_ep(udc->gadget.ep0);
  965. list_for_each_entry_safe(req, tmp_req, &ep->queue, queue) {
  966. list_del_init(&req->queue);
  967. request_complete(ep, req, -ECONNRESET);
  968. }
  969. }
  970. static struct usba_ep *get_ep_by_addr(struct usba_udc *udc, u16 wIndex)
  971. {
  972. struct usba_ep *ep;
  973. if ((wIndex & USB_ENDPOINT_NUMBER_MASK) == 0)
  974. return to_usba_ep(udc->gadget.ep0);
  975. list_for_each_entry (ep, &udc->gadget.ep_list, ep.ep_list) {
  976. u8 bEndpointAddress;
  977. if (!ep->ep.desc)
  978. continue;
  979. bEndpointAddress = ep->ep.desc->bEndpointAddress;
  980. if ((wIndex ^ bEndpointAddress) & USB_DIR_IN)
  981. continue;
  982. if ((bEndpointAddress & USB_ENDPOINT_NUMBER_MASK)
  983. == (wIndex & USB_ENDPOINT_NUMBER_MASK))
  984. return ep;
  985. }
  986. return NULL;
  987. }
  988. /* Called with interrupts disabled and udc->lock held */
  989. static inline void set_protocol_stall(struct usba_udc *udc, struct usba_ep *ep)
  990. {
  991. usba_ep_writel(ep, SET_STA, USBA_FORCE_STALL);
  992. ep->state = WAIT_FOR_SETUP;
  993. }
  994. static inline int is_stalled(struct usba_udc *udc, struct usba_ep *ep)
  995. {
  996. if (usba_ep_readl(ep, STA) & USBA_FORCE_STALL)
  997. return 1;
  998. return 0;
  999. }
  1000. static inline void set_address(struct usba_udc *udc, unsigned int addr)
  1001. {
  1002. u32 regval;
  1003. DBG(DBG_BUS, "setting address %u...\n", addr);
  1004. regval = usba_readl(udc, CTRL);
  1005. regval = USBA_BFINS(DEV_ADDR, addr, regval);
  1006. usba_writel(udc, CTRL, regval);
  1007. }
  1008. static int do_test_mode(struct usba_udc *udc)
  1009. {
  1010. static const char test_packet_buffer[] = {
  1011. /* JKJKJKJK * 9 */
  1012. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  1013. /* JJKKJJKK * 8 */
  1014. 0xAA, 0xAA, 0xAA, 0xAA, 0xAA, 0xAA, 0xAA, 0xAA,
  1015. /* JJKKJJKK * 8 */
  1016. 0xEE, 0xEE, 0xEE, 0xEE, 0xEE, 0xEE, 0xEE, 0xEE,
  1017. /* JJJJJJJKKKKKKK * 8 */
  1018. 0xFE, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF,
  1019. 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF,
  1020. /* JJJJJJJK * 8 */
  1021. 0x7F, 0xBF, 0xDF, 0xEF, 0xF7, 0xFB, 0xFD,
  1022. /* {JKKKKKKK * 10}, JK */
  1023. 0xFC, 0x7E, 0xBF, 0xDF, 0xEF, 0xF7, 0xFB, 0xFD, 0x7E
  1024. };
  1025. struct usba_ep *ep;
  1026. struct device *dev = &udc->pdev->dev;
  1027. int test_mode;
  1028. test_mode = udc->test_mode;
  1029. /* Start from a clean slate */
  1030. reset_all_endpoints(udc);
  1031. switch (test_mode) {
  1032. case 0x0100:
  1033. /* Test_J */
  1034. usba_writel(udc, TST, USBA_TST_J_MODE);
  1035. dev_info(dev, "Entering Test_J mode...\n");
  1036. break;
  1037. case 0x0200:
  1038. /* Test_K */
  1039. usba_writel(udc, TST, USBA_TST_K_MODE);
  1040. dev_info(dev, "Entering Test_K mode...\n");
  1041. break;
  1042. case 0x0300:
  1043. /*
  1044. * Test_SE0_NAK: Force high-speed mode and set up ep0
  1045. * for Bulk IN transfers
  1046. */
  1047. ep = &udc->usba_ep[0];
  1048. usba_writel(udc, TST,
  1049. USBA_BF(SPEED_CFG, USBA_SPEED_CFG_FORCE_HIGH));
  1050. usba_ep_writel(ep, CFG,
  1051. USBA_BF(EPT_SIZE, USBA_EPT_SIZE_64)
  1052. | USBA_EPT_DIR_IN
  1053. | USBA_BF(EPT_TYPE, USBA_EPT_TYPE_BULK)
  1054. | USBA_BF(BK_NUMBER, 1));
  1055. if (!(usba_ep_readl(ep, CFG) & USBA_EPT_MAPPED)) {
  1056. set_protocol_stall(udc, ep);
  1057. dev_err(dev, "Test_SE0_NAK: ep0 not mapped\n");
  1058. } else {
  1059. usba_ep_writel(ep, CTL_ENB, USBA_EPT_ENABLE);
  1060. dev_info(dev, "Entering Test_SE0_NAK mode...\n");
  1061. }
  1062. break;
  1063. case 0x0400:
  1064. /* Test_Packet */
  1065. ep = &udc->usba_ep[0];
  1066. usba_ep_writel(ep, CFG,
  1067. USBA_BF(EPT_SIZE, USBA_EPT_SIZE_64)
  1068. | USBA_EPT_DIR_IN
  1069. | USBA_BF(EPT_TYPE, USBA_EPT_TYPE_BULK)
  1070. | USBA_BF(BK_NUMBER, 1));
  1071. if (!(usba_ep_readl(ep, CFG) & USBA_EPT_MAPPED)) {
  1072. set_protocol_stall(udc, ep);
  1073. dev_err(dev, "Test_Packet: ep0 not mapped\n");
  1074. } else {
  1075. usba_ep_writel(ep, CTL_ENB, USBA_EPT_ENABLE);
  1076. usba_writel(udc, TST, USBA_TST_PKT_MODE);
  1077. memcpy_toio(ep->fifo, test_packet_buffer,
  1078. sizeof(test_packet_buffer));
  1079. usba_ep_writel(ep, SET_STA, USBA_TX_PK_RDY);
  1080. dev_info(dev, "Entering Test_Packet mode...\n");
  1081. }
  1082. break;
  1083. default:
  1084. dev_err(dev, "Invalid test mode: 0x%04x\n", test_mode);
  1085. return -EINVAL;
  1086. }
  1087. return 0;
  1088. }
  1089. /* Avoid overly long expressions */
  1090. static inline bool feature_is_dev_remote_wakeup(struct usb_ctrlrequest *crq)
  1091. {
  1092. if (crq->wValue == cpu_to_le16(USB_DEVICE_REMOTE_WAKEUP))
  1093. return true;
  1094. return false;
  1095. }
  1096. static inline bool feature_is_dev_test_mode(struct usb_ctrlrequest *crq)
  1097. {
  1098. if (crq->wValue == cpu_to_le16(USB_DEVICE_TEST_MODE))
  1099. return true;
  1100. return false;
  1101. }
  1102. static inline bool feature_is_ep_halt(struct usb_ctrlrequest *crq)
  1103. {
  1104. if (crq->wValue == cpu_to_le16(USB_ENDPOINT_HALT))
  1105. return true;
  1106. return false;
  1107. }
  1108. static int handle_ep0_setup(struct usba_udc *udc, struct usba_ep *ep,
  1109. struct usb_ctrlrequest *crq)
  1110. {
  1111. int retval = 0;
  1112. switch (crq->bRequest) {
  1113. case USB_REQ_GET_STATUS: {
  1114. u16 status;
  1115. if (crq->bRequestType == (USB_DIR_IN | USB_RECIP_DEVICE)) {
  1116. status = cpu_to_le16(udc->devstatus);
  1117. } else if (crq->bRequestType
  1118. == (USB_DIR_IN | USB_RECIP_INTERFACE)) {
  1119. status = cpu_to_le16(0);
  1120. } else if (crq->bRequestType
  1121. == (USB_DIR_IN | USB_RECIP_ENDPOINT)) {
  1122. struct usba_ep *target;
  1123. target = get_ep_by_addr(udc, le16_to_cpu(crq->wIndex));
  1124. if (!target)
  1125. goto stall;
  1126. status = 0;
  1127. if (is_stalled(udc, target))
  1128. status |= cpu_to_le16(1);
  1129. } else
  1130. goto delegate;
  1131. /* Write directly to the FIFO. No queueing is done. */
  1132. if (crq->wLength != cpu_to_le16(sizeof(status)))
  1133. goto stall;
  1134. ep->state = DATA_STAGE_IN;
  1135. writew_relaxed(status, ep->fifo);
  1136. usba_ep_writel(ep, SET_STA, USBA_TX_PK_RDY);
  1137. break;
  1138. }
  1139. case USB_REQ_CLEAR_FEATURE: {
  1140. if (crq->bRequestType == USB_RECIP_DEVICE) {
  1141. if (feature_is_dev_remote_wakeup(crq))
  1142. udc->devstatus
  1143. &= ~(1 << USB_DEVICE_REMOTE_WAKEUP);
  1144. else
  1145. /* Can't CLEAR_FEATURE TEST_MODE */
  1146. goto stall;
  1147. } else if (crq->bRequestType == USB_RECIP_ENDPOINT) {
  1148. struct usba_ep *target;
  1149. if (crq->wLength != cpu_to_le16(0)
  1150. || !feature_is_ep_halt(crq))
  1151. goto stall;
  1152. target = get_ep_by_addr(udc, le16_to_cpu(crq->wIndex));
  1153. if (!target)
  1154. goto stall;
  1155. usba_ep_writel(target, CLR_STA, USBA_FORCE_STALL);
  1156. if (target->index != 0)
  1157. usba_ep_writel(target, CLR_STA,
  1158. USBA_TOGGLE_CLR);
  1159. } else {
  1160. goto delegate;
  1161. }
  1162. send_status(udc, ep);
  1163. break;
  1164. }
  1165. case USB_REQ_SET_FEATURE: {
  1166. if (crq->bRequestType == USB_RECIP_DEVICE) {
  1167. if (feature_is_dev_test_mode(crq)) {
  1168. send_status(udc, ep);
  1169. ep->state = STATUS_STAGE_TEST;
  1170. udc->test_mode = le16_to_cpu(crq->wIndex);
  1171. return 0;
  1172. } else if (feature_is_dev_remote_wakeup(crq)) {
  1173. udc->devstatus |= 1 << USB_DEVICE_REMOTE_WAKEUP;
  1174. } else {
  1175. goto stall;
  1176. }
  1177. } else if (crq->bRequestType == USB_RECIP_ENDPOINT) {
  1178. struct usba_ep *target;
  1179. if (crq->wLength != cpu_to_le16(0)
  1180. || !feature_is_ep_halt(crq))
  1181. goto stall;
  1182. target = get_ep_by_addr(udc, le16_to_cpu(crq->wIndex));
  1183. if (!target)
  1184. goto stall;
  1185. usba_ep_writel(target, SET_STA, USBA_FORCE_STALL);
  1186. } else
  1187. goto delegate;
  1188. send_status(udc, ep);
  1189. break;
  1190. }
  1191. case USB_REQ_SET_ADDRESS:
  1192. if (crq->bRequestType != (USB_DIR_OUT | USB_RECIP_DEVICE))
  1193. goto delegate;
  1194. set_address(udc, le16_to_cpu(crq->wValue));
  1195. send_status(udc, ep);
  1196. ep->state = STATUS_STAGE_ADDR;
  1197. break;
  1198. default:
  1199. delegate:
  1200. spin_unlock(&udc->lock);
  1201. retval = udc->driver->setup(&udc->gadget, crq);
  1202. spin_lock(&udc->lock);
  1203. }
  1204. return retval;
  1205. stall:
  1206. pr_err("udc: %s: Invalid setup request: %02x.%02x v%04x i%04x l%d, "
  1207. "halting endpoint...\n",
  1208. ep->ep.name, crq->bRequestType, crq->bRequest,
  1209. le16_to_cpu(crq->wValue), le16_to_cpu(crq->wIndex),
  1210. le16_to_cpu(crq->wLength));
  1211. set_protocol_stall(udc, ep);
  1212. return -1;
  1213. }
  1214. static void usba_control_irq(struct usba_udc *udc, struct usba_ep *ep)
  1215. {
  1216. struct usba_request *req;
  1217. u32 epstatus;
  1218. u32 epctrl;
  1219. restart:
  1220. epstatus = usba_ep_readl(ep, STA);
  1221. epctrl = usba_ep_readl(ep, CTL);
  1222. DBG(DBG_INT, "%s [%d]: s/%08x c/%08x\n",
  1223. ep->ep.name, ep->state, epstatus, epctrl);
  1224. req = NULL;
  1225. if (!list_empty(&ep->queue))
  1226. req = list_entry(ep->queue.next,
  1227. struct usba_request, queue);
  1228. if ((epctrl & USBA_TX_PK_RDY) && !(epstatus & USBA_TX_PK_RDY)) {
  1229. if (req->submitted)
  1230. next_fifo_transaction(ep, req);
  1231. else
  1232. submit_request(ep, req);
  1233. if (req->last_transaction) {
  1234. usba_ep_writel(ep, CTL_DIS, USBA_TX_PK_RDY);
  1235. usba_ep_writel(ep, CTL_ENB, USBA_TX_COMPLETE);
  1236. }
  1237. goto restart;
  1238. }
  1239. if ((epstatus & epctrl) & USBA_TX_COMPLETE) {
  1240. usba_ep_writel(ep, CLR_STA, USBA_TX_COMPLETE);
  1241. switch (ep->state) {
  1242. case DATA_STAGE_IN:
  1243. usba_ep_writel(ep, CTL_ENB, USBA_RX_BK_RDY);
  1244. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  1245. ep->state = STATUS_STAGE_OUT;
  1246. break;
  1247. case STATUS_STAGE_ADDR:
  1248. /* Activate our new address */
  1249. usba_writel(udc, CTRL, (usba_readl(udc, CTRL)
  1250. | USBA_FADDR_EN));
  1251. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  1252. ep->state = WAIT_FOR_SETUP;
  1253. break;
  1254. case STATUS_STAGE_IN:
  1255. if (req) {
  1256. list_del_init(&req->queue);
  1257. request_complete(ep, req, 0);
  1258. submit_next_request(ep);
  1259. }
  1260. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  1261. ep->state = WAIT_FOR_SETUP;
  1262. break;
  1263. case STATUS_STAGE_TEST:
  1264. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  1265. ep->state = WAIT_FOR_SETUP;
  1266. if (do_test_mode(udc))
  1267. set_protocol_stall(udc, ep);
  1268. break;
  1269. default:
  1270. pr_err("udc: %s: TXCOMP: Invalid endpoint state %d, "
  1271. "halting endpoint...\n",
  1272. ep->ep.name, ep->state);
  1273. set_protocol_stall(udc, ep);
  1274. break;
  1275. }
  1276. goto restart;
  1277. }
  1278. if ((epstatus & epctrl) & USBA_RX_BK_RDY) {
  1279. switch (ep->state) {
  1280. case STATUS_STAGE_OUT:
  1281. usba_ep_writel(ep, CLR_STA, USBA_RX_BK_RDY);
  1282. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  1283. if (req) {
  1284. list_del_init(&req->queue);
  1285. request_complete(ep, req, 0);
  1286. }
  1287. ep->state = WAIT_FOR_SETUP;
  1288. break;
  1289. case DATA_STAGE_OUT:
  1290. receive_data(ep);
  1291. break;
  1292. default:
  1293. usba_ep_writel(ep, CLR_STA, USBA_RX_BK_RDY);
  1294. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  1295. pr_err("udc: %s: RXRDY: Invalid endpoint state %d, "
  1296. "halting endpoint...\n",
  1297. ep->ep.name, ep->state);
  1298. set_protocol_stall(udc, ep);
  1299. break;
  1300. }
  1301. goto restart;
  1302. }
  1303. if (epstatus & USBA_RX_SETUP) {
  1304. union {
  1305. struct usb_ctrlrequest crq;
  1306. unsigned long data[2];
  1307. } crq;
  1308. unsigned int pkt_len;
  1309. int ret;
  1310. if (ep->state != WAIT_FOR_SETUP) {
  1311. /*
  1312. * Didn't expect a SETUP packet at this
  1313. * point. Clean up any pending requests (which
  1314. * may be successful).
  1315. */
  1316. int status = -EPROTO;
  1317. /*
  1318. * RXRDY and TXCOMP are dropped when SETUP
  1319. * packets arrive. Just pretend we received
  1320. * the status packet.
  1321. */
  1322. if (ep->state == STATUS_STAGE_OUT
  1323. || ep->state == STATUS_STAGE_IN) {
  1324. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  1325. status = 0;
  1326. }
  1327. if (req) {
  1328. list_del_init(&req->queue);
  1329. request_complete(ep, req, status);
  1330. }
  1331. }
  1332. pkt_len = USBA_BFEXT(BYTE_COUNT, usba_ep_readl(ep, STA));
  1333. DBG(DBG_HW, "Packet length: %u\n", pkt_len);
  1334. if (pkt_len != sizeof(crq)) {
  1335. pr_warn("udc: Invalid packet length %u (expected %zu)\n",
  1336. pkt_len, sizeof(crq));
  1337. set_protocol_stall(udc, ep);
  1338. return;
  1339. }
  1340. DBG(DBG_FIFO, "Copying ctrl request from 0x%p:\n", ep->fifo);
  1341. memcpy_fromio(crq.data, ep->fifo, sizeof(crq));
  1342. /* Free up one bank in the FIFO so that we can
  1343. * generate or receive a reply right away. */
  1344. usba_ep_writel(ep, CLR_STA, USBA_RX_SETUP);
  1345. /* printk(KERN_DEBUG "setup: %d: %02x.%02x\n",
  1346. ep->state, crq.crq.bRequestType,
  1347. crq.crq.bRequest); */
  1348. if (crq.crq.bRequestType & USB_DIR_IN) {
  1349. /*
  1350. * The USB 2.0 spec states that "if wLength is
  1351. * zero, there is no data transfer phase."
  1352. * However, testusb #14 seems to actually
  1353. * expect a data phase even if wLength = 0...
  1354. */
  1355. ep->state = DATA_STAGE_IN;
  1356. } else {
  1357. if (crq.crq.wLength != cpu_to_le16(0))
  1358. ep->state = DATA_STAGE_OUT;
  1359. else
  1360. ep->state = STATUS_STAGE_IN;
  1361. }
  1362. ret = -1;
  1363. if (ep->index == 0)
  1364. ret = handle_ep0_setup(udc, ep, &crq.crq);
  1365. else {
  1366. spin_unlock(&udc->lock);
  1367. ret = udc->driver->setup(&udc->gadget, &crq.crq);
  1368. spin_lock(&udc->lock);
  1369. }
  1370. DBG(DBG_BUS, "req %02x.%02x, length %d, state %d, ret %d\n",
  1371. crq.crq.bRequestType, crq.crq.bRequest,
  1372. le16_to_cpu(crq.crq.wLength), ep->state, ret);
  1373. if (ret < 0) {
  1374. /* Let the host know that we failed */
  1375. set_protocol_stall(udc, ep);
  1376. }
  1377. }
  1378. }
  1379. static void usba_ep_irq(struct usba_udc *udc, struct usba_ep *ep)
  1380. {
  1381. struct usba_request *req;
  1382. u32 epstatus;
  1383. u32 epctrl;
  1384. epstatus = usba_ep_readl(ep, STA);
  1385. epctrl = usba_ep_readl(ep, CTL);
  1386. DBG(DBG_INT, "%s: interrupt, status: 0x%08x\n", ep->ep.name, epstatus);
  1387. while ((epctrl & USBA_TX_PK_RDY) && !(epstatus & USBA_TX_PK_RDY)) {
  1388. DBG(DBG_BUS, "%s: TX PK ready\n", ep->ep.name);
  1389. if (list_empty(&ep->queue)) {
  1390. dev_warn(&udc->pdev->dev, "ep_irq: queue empty\n");
  1391. usba_ep_writel(ep, CTL_DIS, USBA_TX_PK_RDY);
  1392. return;
  1393. }
  1394. req = list_entry(ep->queue.next, struct usba_request, queue);
  1395. if (req->using_dma) {
  1396. /* Send a zero-length packet */
  1397. usba_ep_writel(ep, SET_STA,
  1398. USBA_TX_PK_RDY);
  1399. usba_ep_writel(ep, CTL_DIS,
  1400. USBA_TX_PK_RDY);
  1401. list_del_init(&req->queue);
  1402. submit_next_request(ep);
  1403. request_complete(ep, req, 0);
  1404. } else {
  1405. if (req->submitted)
  1406. next_fifo_transaction(ep, req);
  1407. else
  1408. submit_request(ep, req);
  1409. if (req->last_transaction) {
  1410. list_del_init(&req->queue);
  1411. submit_next_request(ep);
  1412. request_complete(ep, req, 0);
  1413. }
  1414. }
  1415. epstatus = usba_ep_readl(ep, STA);
  1416. epctrl = usba_ep_readl(ep, CTL);
  1417. }
  1418. if ((epstatus & epctrl) & USBA_RX_BK_RDY) {
  1419. DBG(DBG_BUS, "%s: RX data ready\n", ep->ep.name);
  1420. receive_data(ep);
  1421. }
  1422. }
  1423. static void usba_dma_irq(struct usba_udc *udc, struct usba_ep *ep)
  1424. {
  1425. struct usba_request *req;
  1426. u32 status, control, pending;
  1427. status = usba_dma_readl(ep, STATUS);
  1428. control = usba_dma_readl(ep, CONTROL);
  1429. #ifdef CONFIG_USB_GADGET_DEBUG_FS
  1430. ep->last_dma_status = status;
  1431. #endif
  1432. pending = status & control;
  1433. DBG(DBG_INT | DBG_DMA, "dma irq, s/%#08x, c/%#08x\n", status, control);
  1434. if (status & USBA_DMA_CH_EN) {
  1435. dev_err(&udc->pdev->dev,
  1436. "DMA_CH_EN is set after transfer is finished!\n");
  1437. dev_err(&udc->pdev->dev,
  1438. "status=%#08x, pending=%#08x, control=%#08x\n",
  1439. status, pending, control);
  1440. /*
  1441. * try to pretend nothing happened. We might have to
  1442. * do something here...
  1443. */
  1444. }
  1445. if (list_empty(&ep->queue))
  1446. /* Might happen if a reset comes along at the right moment */
  1447. return;
  1448. if (pending & (USBA_DMA_END_TR_ST | USBA_DMA_END_BUF_ST)) {
  1449. req = list_entry(ep->queue.next, struct usba_request, queue);
  1450. usba_update_req(ep, req, status);
  1451. list_del_init(&req->queue);
  1452. submit_next_request(ep);
  1453. request_complete(ep, req, 0);
  1454. }
  1455. }
  1456. static irqreturn_t usba_udc_irq(int irq, void *devid)
  1457. {
  1458. struct usba_udc *udc = devid;
  1459. u32 status, int_enb;
  1460. u32 dma_status;
  1461. u32 ep_status;
  1462. spin_lock(&udc->lock);
  1463. int_enb = usba_int_enb_get(udc);
  1464. status = usba_readl(udc, INT_STA) & (int_enb | USBA_HIGH_SPEED);
  1465. DBG(DBG_INT, "irq, status=%#08x\n", status);
  1466. if (status & USBA_DET_SUSPEND) {
  1467. toggle_bias(udc, 0);
  1468. usba_writel(udc, INT_CLR, USBA_DET_SUSPEND);
  1469. usba_int_enb_set(udc, int_enb | USBA_WAKE_UP);
  1470. udc->bias_pulse_needed = true;
  1471. DBG(DBG_BUS, "Suspend detected\n");
  1472. if (udc->gadget.speed != USB_SPEED_UNKNOWN
  1473. && udc->driver && udc->driver->suspend) {
  1474. spin_unlock(&udc->lock);
  1475. udc->driver->suspend(&udc->gadget);
  1476. spin_lock(&udc->lock);
  1477. }
  1478. }
  1479. if (status & USBA_WAKE_UP) {
  1480. toggle_bias(udc, 1);
  1481. usba_writel(udc, INT_CLR, USBA_WAKE_UP);
  1482. usba_int_enb_set(udc, int_enb & ~USBA_WAKE_UP);
  1483. DBG(DBG_BUS, "Wake Up CPU detected\n");
  1484. }
  1485. if (status & USBA_END_OF_RESUME) {
  1486. usba_writel(udc, INT_CLR, USBA_END_OF_RESUME);
  1487. generate_bias_pulse(udc);
  1488. DBG(DBG_BUS, "Resume detected\n");
  1489. if (udc->gadget.speed != USB_SPEED_UNKNOWN
  1490. && udc->driver && udc->driver->resume) {
  1491. spin_unlock(&udc->lock);
  1492. udc->driver->resume(&udc->gadget);
  1493. spin_lock(&udc->lock);
  1494. }
  1495. }
  1496. dma_status = USBA_BFEXT(DMA_INT, status);
  1497. if (dma_status) {
  1498. int i;
  1499. for (i = 1; i <= USBA_NR_DMAS; i++)
  1500. if (dma_status & (1 << i))
  1501. usba_dma_irq(udc, &udc->usba_ep[i]);
  1502. }
  1503. ep_status = USBA_BFEXT(EPT_INT, status);
  1504. if (ep_status) {
  1505. int i;
  1506. for (i = 0; i < udc->num_ep; i++)
  1507. if (ep_status & (1 << i)) {
  1508. if (ep_is_control(&udc->usba_ep[i]))
  1509. usba_control_irq(udc, &udc->usba_ep[i]);
  1510. else
  1511. usba_ep_irq(udc, &udc->usba_ep[i]);
  1512. }
  1513. }
  1514. if (status & USBA_END_OF_RESET) {
  1515. struct usba_ep *ep0, *ep;
  1516. int i, n;
  1517. usba_writel(udc, INT_CLR, USBA_END_OF_RESET);
  1518. generate_bias_pulse(udc);
  1519. reset_all_endpoints(udc);
  1520. if (udc->gadget.speed != USB_SPEED_UNKNOWN && udc->driver) {
  1521. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1522. spin_unlock(&udc->lock);
  1523. usb_gadget_udc_reset(&udc->gadget, udc->driver);
  1524. spin_lock(&udc->lock);
  1525. }
  1526. if (status & USBA_HIGH_SPEED)
  1527. udc->gadget.speed = USB_SPEED_HIGH;
  1528. else
  1529. udc->gadget.speed = USB_SPEED_FULL;
  1530. DBG(DBG_BUS, "%s bus reset detected\n",
  1531. usb_speed_string(udc->gadget.speed));
  1532. ep0 = &udc->usba_ep[0];
  1533. ep0->ep.desc = &usba_ep0_desc;
  1534. ep0->state = WAIT_FOR_SETUP;
  1535. usba_ep_writel(ep0, CFG,
  1536. (USBA_BF(EPT_SIZE, EP0_EPT_SIZE)
  1537. | USBA_BF(EPT_TYPE, USBA_EPT_TYPE_CONTROL)
  1538. | USBA_BF(BK_NUMBER, USBA_BK_NUMBER_ONE)));
  1539. usba_ep_writel(ep0, CTL_ENB,
  1540. USBA_EPT_ENABLE | USBA_RX_SETUP);
  1541. usba_int_enb_set(udc, int_enb | USBA_BF(EPT_INT, 1) |
  1542. USBA_DET_SUSPEND | USBA_END_OF_RESUME);
  1543. /*
  1544. * Unclear why we hit this irregularly, e.g. in usbtest,
  1545. * but it's clearly harmless...
  1546. */
  1547. if (!(usba_ep_readl(ep0, CFG) & USBA_EPT_MAPPED))
  1548. dev_err(&udc->pdev->dev,
  1549. "ODD: EP0 configuration is invalid!\n");
  1550. /* Preallocate other endpoints */
  1551. n = fifo_mode ? udc->num_ep : udc->configured_ep;
  1552. for (i = 1; i < n; i++) {
  1553. ep = &udc->usba_ep[i];
  1554. usba_ep_writel(ep, CFG, ep->ept_cfg);
  1555. if (!(usba_ep_readl(ep, CFG) & USBA_EPT_MAPPED))
  1556. dev_err(&udc->pdev->dev,
  1557. "ODD: EP%d configuration is invalid!\n", i);
  1558. }
  1559. }
  1560. spin_unlock(&udc->lock);
  1561. return IRQ_HANDLED;
  1562. }
  1563. static int start_clock(struct usba_udc *udc)
  1564. {
  1565. int ret;
  1566. if (udc->clocked)
  1567. return 0;
  1568. ret = clk_prepare_enable(udc->pclk);
  1569. if (ret)
  1570. return ret;
  1571. ret = clk_prepare_enable(udc->hclk);
  1572. if (ret) {
  1573. clk_disable_unprepare(udc->pclk);
  1574. return ret;
  1575. }
  1576. udc->clocked = true;
  1577. return 0;
  1578. }
  1579. static void stop_clock(struct usba_udc *udc)
  1580. {
  1581. if (!udc->clocked)
  1582. return;
  1583. clk_disable_unprepare(udc->hclk);
  1584. clk_disable_unprepare(udc->pclk);
  1585. udc->clocked = false;
  1586. }
  1587. static int usba_start(struct usba_udc *udc)
  1588. {
  1589. unsigned long flags;
  1590. int ret;
  1591. ret = start_clock(udc);
  1592. if (ret)
  1593. return ret;
  1594. spin_lock_irqsave(&udc->lock, flags);
  1595. toggle_bias(udc, 1);
  1596. usba_writel(udc, CTRL, USBA_ENABLE_MASK);
  1597. usba_int_enb_set(udc, USBA_END_OF_RESET);
  1598. spin_unlock_irqrestore(&udc->lock, flags);
  1599. return 0;
  1600. }
  1601. static void usba_stop(struct usba_udc *udc)
  1602. {
  1603. unsigned long flags;
  1604. spin_lock_irqsave(&udc->lock, flags);
  1605. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1606. reset_all_endpoints(udc);
  1607. /* This will also disable the DP pullup */
  1608. toggle_bias(udc, 0);
  1609. usba_writel(udc, CTRL, USBA_DISABLE_MASK);
  1610. spin_unlock_irqrestore(&udc->lock, flags);
  1611. stop_clock(udc);
  1612. }
  1613. static irqreturn_t usba_vbus_irq_thread(int irq, void *devid)
  1614. {
  1615. struct usba_udc *udc = devid;
  1616. int vbus;
  1617. /* debounce */
  1618. udelay(10);
  1619. mutex_lock(&udc->vbus_mutex);
  1620. vbus = vbus_is_present(udc);
  1621. if (vbus != udc->vbus_prev) {
  1622. if (vbus) {
  1623. usba_start(udc);
  1624. } else {
  1625. usba_stop(udc);
  1626. if (udc->driver->disconnect)
  1627. udc->driver->disconnect(&udc->gadget);
  1628. }
  1629. udc->vbus_prev = vbus;
  1630. }
  1631. mutex_unlock(&udc->vbus_mutex);
  1632. return IRQ_HANDLED;
  1633. }
  1634. static int atmel_usba_start(struct usb_gadget *gadget,
  1635. struct usb_gadget_driver *driver)
  1636. {
  1637. int ret;
  1638. struct usba_udc *udc = container_of(gadget, struct usba_udc, gadget);
  1639. unsigned long flags;
  1640. spin_lock_irqsave(&udc->lock, flags);
  1641. udc->devstatus = 1 << USB_DEVICE_SELF_POWERED;
  1642. udc->driver = driver;
  1643. spin_unlock_irqrestore(&udc->lock, flags);
  1644. mutex_lock(&udc->vbus_mutex);
  1645. if (gpio_is_valid(udc->vbus_pin))
  1646. enable_irq(gpio_to_irq(udc->vbus_pin));
  1647. /* If Vbus is present, enable the controller and wait for reset */
  1648. udc->vbus_prev = vbus_is_present(udc);
  1649. if (udc->vbus_prev) {
  1650. ret = usba_start(udc);
  1651. if (ret)
  1652. goto err;
  1653. }
  1654. mutex_unlock(&udc->vbus_mutex);
  1655. return 0;
  1656. err:
  1657. if (gpio_is_valid(udc->vbus_pin))
  1658. disable_irq(gpio_to_irq(udc->vbus_pin));
  1659. mutex_unlock(&udc->vbus_mutex);
  1660. spin_lock_irqsave(&udc->lock, flags);
  1661. udc->devstatus &= ~(1 << USB_DEVICE_SELF_POWERED);
  1662. udc->driver = NULL;
  1663. spin_unlock_irqrestore(&udc->lock, flags);
  1664. return ret;
  1665. }
  1666. static int atmel_usba_stop(struct usb_gadget *gadget)
  1667. {
  1668. struct usba_udc *udc = container_of(gadget, struct usba_udc, gadget);
  1669. if (gpio_is_valid(udc->vbus_pin))
  1670. disable_irq(gpio_to_irq(udc->vbus_pin));
  1671. if (fifo_mode == 0)
  1672. udc->configured_ep = 1;
  1673. usba_stop(udc);
  1674. udc->driver = NULL;
  1675. return 0;
  1676. }
  1677. #ifdef CONFIG_OF
  1678. static void at91sam9rl_toggle_bias(struct usba_udc *udc, int is_on)
  1679. {
  1680. regmap_update_bits(udc->pmc, AT91_CKGR_UCKR, AT91_PMC_BIASEN,
  1681. is_on ? AT91_PMC_BIASEN : 0);
  1682. }
  1683. static void at91sam9g45_pulse_bias(struct usba_udc *udc)
  1684. {
  1685. regmap_update_bits(udc->pmc, AT91_CKGR_UCKR, AT91_PMC_BIASEN, 0);
  1686. regmap_update_bits(udc->pmc, AT91_CKGR_UCKR, AT91_PMC_BIASEN,
  1687. AT91_PMC_BIASEN);
  1688. }
  1689. static const struct usba_udc_errata at91sam9rl_errata = {
  1690. .toggle_bias = at91sam9rl_toggle_bias,
  1691. };
  1692. static const struct usba_udc_errata at91sam9g45_errata = {
  1693. .pulse_bias = at91sam9g45_pulse_bias,
  1694. };
  1695. static const struct of_device_id atmel_udc_dt_ids[] = {
  1696. { .compatible = "atmel,at91sam9rl-udc", .data = &at91sam9rl_errata },
  1697. { .compatible = "atmel,at91sam9g45-udc", .data = &at91sam9g45_errata },
  1698. { .compatible = "atmel,sama5d3-udc" },
  1699. { /* sentinel */ }
  1700. };
  1701. MODULE_DEVICE_TABLE(of, atmel_udc_dt_ids);
  1702. static struct usba_ep * atmel_udc_of_init(struct platform_device *pdev,
  1703. struct usba_udc *udc)
  1704. {
  1705. u32 val;
  1706. const char *name;
  1707. enum of_gpio_flags flags;
  1708. struct device_node *np = pdev->dev.of_node;
  1709. const struct of_device_id *match;
  1710. struct device_node *pp;
  1711. int i, ret;
  1712. struct usba_ep *eps, *ep;
  1713. match = of_match_node(atmel_udc_dt_ids, np);
  1714. if (!match)
  1715. return ERR_PTR(-EINVAL);
  1716. udc->errata = match->data;
  1717. udc->pmc = syscon_regmap_lookup_by_compatible("atmel,at91sam9g45-pmc");
  1718. if (IS_ERR(udc->pmc))
  1719. udc->pmc = syscon_regmap_lookup_by_compatible("atmel,at91sam9x5-pmc");
  1720. if (udc->errata && IS_ERR(udc->pmc))
  1721. return ERR_CAST(udc->pmc);
  1722. udc->num_ep = 0;
  1723. udc->vbus_pin = of_get_named_gpio_flags(np, "atmel,vbus-gpio", 0,
  1724. &flags);
  1725. udc->vbus_pin_inverted = (flags & OF_GPIO_ACTIVE_LOW) ? 1 : 0;
  1726. if (fifo_mode == 0) {
  1727. pp = NULL;
  1728. while ((pp = of_get_next_child(np, pp)))
  1729. udc->num_ep++;
  1730. udc->configured_ep = 1;
  1731. } else {
  1732. udc->num_ep = usba_config_fifo_table(udc);
  1733. }
  1734. eps = devm_kzalloc(&pdev->dev, sizeof(struct usba_ep) * udc->num_ep,
  1735. GFP_KERNEL);
  1736. if (!eps)
  1737. return ERR_PTR(-ENOMEM);
  1738. udc->gadget.ep0 = &eps[0].ep;
  1739. INIT_LIST_HEAD(&eps[0].ep.ep_list);
  1740. pp = NULL;
  1741. i = 0;
  1742. while ((pp = of_get_next_child(np, pp)) && i < udc->num_ep) {
  1743. ep = &eps[i];
  1744. ret = of_property_read_u32(pp, "reg", &val);
  1745. if (ret) {
  1746. dev_err(&pdev->dev, "of_probe: reg error(%d)\n", ret);
  1747. goto err;
  1748. }
  1749. ep->index = fifo_mode ? udc->fifo_cfg[i].hw_ep_num : val;
  1750. ret = of_property_read_u32(pp, "atmel,fifo-size", &val);
  1751. if (ret) {
  1752. dev_err(&pdev->dev, "of_probe: fifo-size error(%d)\n", ret);
  1753. goto err;
  1754. }
  1755. if (fifo_mode) {
  1756. if (val < udc->fifo_cfg[i].fifo_size) {
  1757. dev_warn(&pdev->dev,
  1758. "Using max fifo-size value from DT\n");
  1759. ep->fifo_size = val;
  1760. } else {
  1761. ep->fifo_size = udc->fifo_cfg[i].fifo_size;
  1762. }
  1763. } else {
  1764. ep->fifo_size = val;
  1765. }
  1766. ret = of_property_read_u32(pp, "atmel,nb-banks", &val);
  1767. if (ret) {
  1768. dev_err(&pdev->dev, "of_probe: nb-banks error(%d)\n", ret);
  1769. goto err;
  1770. }
  1771. if (fifo_mode) {
  1772. if (val < udc->fifo_cfg[i].nr_banks) {
  1773. dev_warn(&pdev->dev,
  1774. "Using max nb-banks value from DT\n");
  1775. ep->nr_banks = val;
  1776. } else {
  1777. ep->nr_banks = udc->fifo_cfg[i].nr_banks;
  1778. }
  1779. } else {
  1780. ep->nr_banks = val;
  1781. }
  1782. ep->can_dma = of_property_read_bool(pp, "atmel,can-dma");
  1783. ep->can_isoc = of_property_read_bool(pp, "atmel,can-isoc");
  1784. ret = of_property_read_string(pp, "name", &name);
  1785. if (ret) {
  1786. dev_err(&pdev->dev, "of_probe: name error(%d)\n", ret);
  1787. goto err;
  1788. }
  1789. sprintf(ep->name, "ep%d", ep->index);
  1790. ep->ep.name = ep->name;
  1791. ep->ep_regs = udc->regs + USBA_EPT_BASE(i);
  1792. ep->dma_regs = udc->regs + USBA_DMA_BASE(i);
  1793. ep->fifo = udc->fifo + USBA_FIFO_BASE(i);
  1794. ep->ep.ops = &usba_ep_ops;
  1795. usb_ep_set_maxpacket_limit(&ep->ep, ep->fifo_size);
  1796. ep->udc = udc;
  1797. INIT_LIST_HEAD(&ep->queue);
  1798. if (ep->index == 0) {
  1799. ep->ep.caps.type_control = true;
  1800. } else {
  1801. ep->ep.caps.type_iso = ep->can_isoc;
  1802. ep->ep.caps.type_bulk = true;
  1803. ep->ep.caps.type_int = true;
  1804. }
  1805. ep->ep.caps.dir_in = true;
  1806. ep->ep.caps.dir_out = true;
  1807. if (fifo_mode != 0) {
  1808. /*
  1809. * Generate ept_cfg based on FIFO size and
  1810. * banks number
  1811. */
  1812. if (ep->fifo_size <= 8)
  1813. ep->ept_cfg = USBA_BF(EPT_SIZE, USBA_EPT_SIZE_8);
  1814. else
  1815. /* LSB is bit 1, not 0 */
  1816. ep->ept_cfg =
  1817. USBA_BF(EPT_SIZE, fls(ep->fifo_size - 1) - 3);
  1818. ep->ept_cfg |= USBA_BF(BK_NUMBER, ep->nr_banks);
  1819. }
  1820. if (i)
  1821. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  1822. i++;
  1823. }
  1824. if (i == 0) {
  1825. dev_err(&pdev->dev, "of_probe: no endpoint specified\n");
  1826. ret = -EINVAL;
  1827. goto err;
  1828. }
  1829. return eps;
  1830. err:
  1831. return ERR_PTR(ret);
  1832. }
  1833. #else
  1834. static struct usba_ep * atmel_udc_of_init(struct platform_device *pdev,
  1835. struct usba_udc *udc)
  1836. {
  1837. return ERR_PTR(-ENOSYS);
  1838. }
  1839. #endif
  1840. static struct usba_ep * usba_udc_pdata(struct platform_device *pdev,
  1841. struct usba_udc *udc)
  1842. {
  1843. struct usba_platform_data *pdata = dev_get_platdata(&pdev->dev);
  1844. struct usba_ep *eps;
  1845. int i;
  1846. if (!pdata)
  1847. return ERR_PTR(-ENXIO);
  1848. eps = devm_kzalloc(&pdev->dev, sizeof(struct usba_ep) * pdata->num_ep,
  1849. GFP_KERNEL);
  1850. if (!eps)
  1851. return ERR_PTR(-ENOMEM);
  1852. udc->gadget.ep0 = &eps[0].ep;
  1853. udc->vbus_pin = pdata->vbus_pin;
  1854. udc->vbus_pin_inverted = pdata->vbus_pin_inverted;
  1855. udc->num_ep = pdata->num_ep;
  1856. INIT_LIST_HEAD(&eps[0].ep.ep_list);
  1857. for (i = 0; i < pdata->num_ep; i++) {
  1858. struct usba_ep *ep = &eps[i];
  1859. ep->ep_regs = udc->regs + USBA_EPT_BASE(i);
  1860. ep->dma_regs = udc->regs + USBA_DMA_BASE(i);
  1861. ep->fifo = udc->fifo + USBA_FIFO_BASE(i);
  1862. ep->ep.ops = &usba_ep_ops;
  1863. ep->ep.name = pdata->ep[i].name;
  1864. ep->fifo_size = pdata->ep[i].fifo_size;
  1865. usb_ep_set_maxpacket_limit(&ep->ep, ep->fifo_size);
  1866. ep->udc = udc;
  1867. INIT_LIST_HEAD(&ep->queue);
  1868. ep->nr_banks = pdata->ep[i].nr_banks;
  1869. ep->index = pdata->ep[i].index;
  1870. ep->can_dma = pdata->ep[i].can_dma;
  1871. ep->can_isoc = pdata->ep[i].can_isoc;
  1872. if (i == 0) {
  1873. ep->ep.caps.type_control = true;
  1874. } else {
  1875. ep->ep.caps.type_iso = ep->can_isoc;
  1876. ep->ep.caps.type_bulk = true;
  1877. ep->ep.caps.type_int = true;
  1878. }
  1879. ep->ep.caps.dir_in = true;
  1880. ep->ep.caps.dir_out = true;
  1881. if (i)
  1882. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  1883. }
  1884. return eps;
  1885. }
  1886. static int usba_udc_probe(struct platform_device *pdev)
  1887. {
  1888. struct resource *regs, *fifo;
  1889. struct clk *pclk, *hclk;
  1890. struct usba_udc *udc;
  1891. int irq, ret, i;
  1892. udc = devm_kzalloc(&pdev->dev, sizeof(*udc), GFP_KERNEL);
  1893. if (!udc)
  1894. return -ENOMEM;
  1895. udc->gadget = usba_gadget_template;
  1896. INIT_LIST_HEAD(&udc->gadget.ep_list);
  1897. regs = platform_get_resource(pdev, IORESOURCE_MEM, CTRL_IOMEM_ID);
  1898. fifo = platform_get_resource(pdev, IORESOURCE_MEM, FIFO_IOMEM_ID);
  1899. if (!regs || !fifo)
  1900. return -ENXIO;
  1901. irq = platform_get_irq(pdev, 0);
  1902. if (irq < 0)
  1903. return irq;
  1904. pclk = devm_clk_get(&pdev->dev, "pclk");
  1905. if (IS_ERR(pclk))
  1906. return PTR_ERR(pclk);
  1907. hclk = devm_clk_get(&pdev->dev, "hclk");
  1908. if (IS_ERR(hclk))
  1909. return PTR_ERR(hclk);
  1910. spin_lock_init(&udc->lock);
  1911. mutex_init(&udc->vbus_mutex);
  1912. udc->pdev = pdev;
  1913. udc->pclk = pclk;
  1914. udc->hclk = hclk;
  1915. udc->vbus_pin = -ENODEV;
  1916. ret = -ENOMEM;
  1917. udc->regs = devm_ioremap(&pdev->dev, regs->start, resource_size(regs));
  1918. if (!udc->regs) {
  1919. dev_err(&pdev->dev, "Unable to map I/O memory, aborting.\n");
  1920. return ret;
  1921. }
  1922. dev_info(&pdev->dev, "MMIO registers at 0x%08lx mapped at %p\n",
  1923. (unsigned long)regs->start, udc->regs);
  1924. udc->fifo = devm_ioremap(&pdev->dev, fifo->start, resource_size(fifo));
  1925. if (!udc->fifo) {
  1926. dev_err(&pdev->dev, "Unable to map FIFO, aborting.\n");
  1927. return ret;
  1928. }
  1929. dev_info(&pdev->dev, "FIFO at 0x%08lx mapped at %p\n",
  1930. (unsigned long)fifo->start, udc->fifo);
  1931. platform_set_drvdata(pdev, udc);
  1932. /* Make sure we start from a clean slate */
  1933. ret = clk_prepare_enable(pclk);
  1934. if (ret) {
  1935. dev_err(&pdev->dev, "Unable to enable pclk, aborting.\n");
  1936. return ret;
  1937. }
  1938. usba_writel(udc, CTRL, USBA_DISABLE_MASK);
  1939. clk_disable_unprepare(pclk);
  1940. if (pdev->dev.of_node)
  1941. udc->usba_ep = atmel_udc_of_init(pdev, udc);
  1942. else
  1943. udc->usba_ep = usba_udc_pdata(pdev, udc);
  1944. toggle_bias(udc, 0);
  1945. if (IS_ERR(udc->usba_ep))
  1946. return PTR_ERR(udc->usba_ep);
  1947. ret = devm_request_irq(&pdev->dev, irq, usba_udc_irq, 0,
  1948. "atmel_usba_udc", udc);
  1949. if (ret) {
  1950. dev_err(&pdev->dev, "Cannot request irq %d (error %d)\n",
  1951. irq, ret);
  1952. return ret;
  1953. }
  1954. udc->irq = irq;
  1955. if (gpio_is_valid(udc->vbus_pin)) {
  1956. if (!devm_gpio_request(&pdev->dev, udc->vbus_pin, "atmel_usba_udc")) {
  1957. irq_set_status_flags(gpio_to_irq(udc->vbus_pin),
  1958. IRQ_NOAUTOEN);
  1959. ret = devm_request_threaded_irq(&pdev->dev,
  1960. gpio_to_irq(udc->vbus_pin), NULL,
  1961. usba_vbus_irq_thread, USBA_VBUS_IRQFLAGS,
  1962. "atmel_usba_udc", udc);
  1963. if (ret) {
  1964. udc->vbus_pin = -ENODEV;
  1965. dev_warn(&udc->pdev->dev,
  1966. "failed to request vbus irq; "
  1967. "assuming always on\n");
  1968. }
  1969. } else {
  1970. /* gpio_request fail so use -EINVAL for gpio_is_valid */
  1971. udc->vbus_pin = -EINVAL;
  1972. }
  1973. }
  1974. ret = usb_add_gadget_udc(&pdev->dev, &udc->gadget);
  1975. if (ret)
  1976. return ret;
  1977. device_init_wakeup(&pdev->dev, 1);
  1978. usba_init_debugfs(udc);
  1979. for (i = 1; i < udc->num_ep; i++)
  1980. usba_ep_init_debugfs(udc, &udc->usba_ep[i]);
  1981. return 0;
  1982. }
  1983. static int usba_udc_remove(struct platform_device *pdev)
  1984. {
  1985. struct usba_udc *udc;
  1986. int i;
  1987. udc = platform_get_drvdata(pdev);
  1988. device_init_wakeup(&pdev->dev, 0);
  1989. usb_del_gadget_udc(&udc->gadget);
  1990. for (i = 1; i < udc->num_ep; i++)
  1991. usba_ep_cleanup_debugfs(&udc->usba_ep[i]);
  1992. usba_cleanup_debugfs(udc);
  1993. return 0;
  1994. }
  1995. #ifdef CONFIG_PM_SLEEP
  1996. static int usba_udc_suspend(struct device *dev)
  1997. {
  1998. struct usba_udc *udc = dev_get_drvdata(dev);
  1999. /* Not started */
  2000. if (!udc->driver)
  2001. return 0;
  2002. mutex_lock(&udc->vbus_mutex);
  2003. if (!device_may_wakeup(dev)) {
  2004. usba_stop(udc);
  2005. goto out;
  2006. }
  2007. /*
  2008. * Device may wake up. We stay clocked if we failed
  2009. * to request vbus irq, assuming always on.
  2010. */
  2011. if (gpio_is_valid(udc->vbus_pin)) {
  2012. usba_stop(udc);
  2013. enable_irq_wake(gpio_to_irq(udc->vbus_pin));
  2014. }
  2015. out:
  2016. mutex_unlock(&udc->vbus_mutex);
  2017. return 0;
  2018. }
  2019. static int usba_udc_resume(struct device *dev)
  2020. {
  2021. struct usba_udc *udc = dev_get_drvdata(dev);
  2022. /* Not started */
  2023. if (!udc->driver)
  2024. return 0;
  2025. if (device_may_wakeup(dev) && gpio_is_valid(udc->vbus_pin))
  2026. disable_irq_wake(gpio_to_irq(udc->vbus_pin));
  2027. /* If Vbus is present, enable the controller and wait for reset */
  2028. mutex_lock(&udc->vbus_mutex);
  2029. udc->vbus_prev = vbus_is_present(udc);
  2030. if (udc->vbus_prev)
  2031. usba_start(udc);
  2032. mutex_unlock(&udc->vbus_mutex);
  2033. return 0;
  2034. }
  2035. #endif
  2036. static SIMPLE_DEV_PM_OPS(usba_udc_pm_ops, usba_udc_suspend, usba_udc_resume);
  2037. static struct platform_driver udc_driver = {
  2038. .remove = usba_udc_remove,
  2039. .driver = {
  2040. .name = "atmel_usba_udc",
  2041. .pm = &usba_udc_pm_ops,
  2042. .of_match_table = of_match_ptr(atmel_udc_dt_ids),
  2043. },
  2044. };
  2045. module_platform_driver_probe(udc_driver, usba_udc_probe);
  2046. MODULE_DESCRIPTION("Atmel USBA UDC driver");
  2047. MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
  2048. MODULE_LICENSE("GPL");
  2049. MODULE_ALIAS("platform:atmel_usba_udc");