phy-mtk-tphy.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116
  1. /*
  2. * Copyright (c) 2015 MediaTek Inc.
  3. * Author: Chunfeng Yun <chunfeng.yun@mediatek.com>
  4. *
  5. * This software is licensed under the terms of the GNU General Public
  6. * License version 2, as published by the Free Software Foundation, and
  7. * may be copied, distributed, and modified under those terms.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. */
  15. #include <dt-bindings/phy/phy.h>
  16. #include <linux/clk.h>
  17. #include <linux/delay.h>
  18. #include <linux/io.h>
  19. #include <linux/iopoll.h>
  20. #include <linux/module.h>
  21. #include <linux/of_address.h>
  22. #include <linux/of_device.h>
  23. #include <linux/phy/phy.h>
  24. #include <linux/platform_device.h>
  25. /* version V1 sub-banks offset base address */
  26. /* banks shared by multiple phys */
  27. #define SSUSB_SIFSLV_V1_SPLLC 0x000 /* shared by u3 phys */
  28. #define SSUSB_SIFSLV_V1_U2FREQ 0x100 /* shared by u2 phys */
  29. #define SSUSB_SIFSLV_V1_CHIP 0x300 /* shared by u3 phys */
  30. /* u2 phy bank */
  31. #define SSUSB_SIFSLV_V1_U2PHY_COM 0x000
  32. /* u3/pcie/sata phy banks */
  33. #define SSUSB_SIFSLV_V1_U3PHYD 0x000
  34. #define SSUSB_SIFSLV_V1_U3PHYA 0x200
  35. /* version V2 sub-banks offset base address */
  36. /* u2 phy banks */
  37. #define SSUSB_SIFSLV_V2_MISC 0x000
  38. #define SSUSB_SIFSLV_V2_U2FREQ 0x100
  39. #define SSUSB_SIFSLV_V2_U2PHY_COM 0x300
  40. /* u3/pcie/sata phy banks */
  41. #define SSUSB_SIFSLV_V2_SPLLC 0x000
  42. #define SSUSB_SIFSLV_V2_CHIP 0x100
  43. #define SSUSB_SIFSLV_V2_U3PHYD 0x200
  44. #define SSUSB_SIFSLV_V2_U3PHYA 0x400
  45. #define U3P_USBPHYACR0 0x000
  46. #define PA0_RG_U2PLL_FORCE_ON BIT(15)
  47. #define PA0_RG_USB20_INTR_EN BIT(5)
  48. #define U3P_USBPHYACR2 0x008
  49. #define PA2_RG_SIF_U2PLL_FORCE_EN BIT(18)
  50. #define U3P_USBPHYACR5 0x014
  51. #define PA5_RG_U2_HSTX_SRCAL_EN BIT(15)
  52. #define PA5_RG_U2_HSTX_SRCTRL GENMASK(14, 12)
  53. #define PA5_RG_U2_HSTX_SRCTRL_VAL(x) ((0x7 & (x)) << 12)
  54. #define PA5_RG_U2_HS_100U_U3_EN BIT(11)
  55. #define U3P_USBPHYACR6 0x018
  56. #define PA6_RG_U2_BC11_SW_EN BIT(23)
  57. #define PA6_RG_U2_OTG_VBUSCMP_EN BIT(20)
  58. #define PA6_RG_U2_SQTH GENMASK(3, 0)
  59. #define PA6_RG_U2_SQTH_VAL(x) (0xf & (x))
  60. #define U3P_U2PHYACR4 0x020
  61. #define P2C_RG_USB20_GPIO_CTL BIT(9)
  62. #define P2C_USB20_GPIO_MODE BIT(8)
  63. #define P2C_U2_GPIO_CTR_MSK (P2C_RG_USB20_GPIO_CTL | P2C_USB20_GPIO_MODE)
  64. #define U3D_U2PHYDCR0 0x060
  65. #define P2C_RG_SIF_U2PLL_FORCE_ON BIT(24)
  66. #define U3P_U2PHYDTM0 0x068
  67. #define P2C_FORCE_UART_EN BIT(26)
  68. #define P2C_FORCE_DATAIN BIT(23)
  69. #define P2C_FORCE_DM_PULLDOWN BIT(21)
  70. #define P2C_FORCE_DP_PULLDOWN BIT(20)
  71. #define P2C_FORCE_XCVRSEL BIT(19)
  72. #define P2C_FORCE_SUSPENDM BIT(18)
  73. #define P2C_FORCE_TERMSEL BIT(17)
  74. #define P2C_RG_DATAIN GENMASK(13, 10)
  75. #define P2C_RG_DATAIN_VAL(x) ((0xf & (x)) << 10)
  76. #define P2C_RG_DMPULLDOWN BIT(7)
  77. #define P2C_RG_DPPULLDOWN BIT(6)
  78. #define P2C_RG_XCVRSEL GENMASK(5, 4)
  79. #define P2C_RG_XCVRSEL_VAL(x) ((0x3 & (x)) << 4)
  80. #define P2C_RG_SUSPENDM BIT(3)
  81. #define P2C_RG_TERMSEL BIT(2)
  82. #define P2C_DTM0_PART_MASK \
  83. (P2C_FORCE_DATAIN | P2C_FORCE_DM_PULLDOWN | \
  84. P2C_FORCE_DP_PULLDOWN | P2C_FORCE_XCVRSEL | \
  85. P2C_FORCE_TERMSEL | P2C_RG_DMPULLDOWN | \
  86. P2C_RG_DPPULLDOWN | P2C_RG_TERMSEL)
  87. #define U3P_U2PHYDTM1 0x06C
  88. #define P2C_RG_UART_EN BIT(16)
  89. #define P2C_FORCE_IDDIG BIT(9)
  90. #define P2C_RG_VBUSVALID BIT(5)
  91. #define P2C_RG_SESSEND BIT(4)
  92. #define P2C_RG_AVALID BIT(2)
  93. #define P2C_RG_IDDIG BIT(1)
  94. #define U3P_U3_CHIP_GPIO_CTLD 0x0c
  95. #define P3C_REG_IP_SW_RST BIT(31)
  96. #define P3C_MCU_BUS_CK_GATE_EN BIT(30)
  97. #define P3C_FORCE_IP_SW_RST BIT(29)
  98. #define U3P_U3_CHIP_GPIO_CTLE 0x10
  99. #define P3C_RG_SWRST_U3_PHYD BIT(25)
  100. #define P3C_RG_SWRST_U3_PHYD_FORCE_EN BIT(24)
  101. #define U3P_U3_PHYA_REG0 0x000
  102. #define P3A_RG_CLKDRV_OFF GENMASK(3, 2)
  103. #define P3A_RG_CLKDRV_OFF_VAL(x) ((0x3 & (x)) << 2)
  104. #define U3P_U3_PHYA_REG1 0x004
  105. #define P3A_RG_CLKDRV_AMP GENMASK(31, 29)
  106. #define P3A_RG_CLKDRV_AMP_VAL(x) ((0x7 & (x)) << 29)
  107. #define U3P_U3_PHYA_REG6 0x018
  108. #define P3A_RG_TX_EIDLE_CM GENMASK(31, 28)
  109. #define P3A_RG_TX_EIDLE_CM_VAL(x) ((0xf & (x)) << 28)
  110. #define U3P_U3_PHYA_REG9 0x024
  111. #define P3A_RG_RX_DAC_MUX GENMASK(5, 1)
  112. #define P3A_RG_RX_DAC_MUX_VAL(x) ((0x1f & (x)) << 1)
  113. #define U3P_U3_PHYA_DA_REG0 0x100
  114. #define P3A_RG_XTAL_EXT_PE2H GENMASK(17, 16)
  115. #define P3A_RG_XTAL_EXT_PE2H_VAL(x) ((0x3 & (x)) << 16)
  116. #define P3A_RG_XTAL_EXT_PE1H GENMASK(13, 12)
  117. #define P3A_RG_XTAL_EXT_PE1H_VAL(x) ((0x3 & (x)) << 12)
  118. #define P3A_RG_XTAL_EXT_EN_U3 GENMASK(11, 10)
  119. #define P3A_RG_XTAL_EXT_EN_U3_VAL(x) ((0x3 & (x)) << 10)
  120. #define U3P_U3_PHYA_DA_REG4 0x108
  121. #define P3A_RG_PLL_DIVEN_PE2H GENMASK(21, 19)
  122. #define P3A_RG_PLL_BC_PE2H GENMASK(7, 6)
  123. #define P3A_RG_PLL_BC_PE2H_VAL(x) ((0x3 & (x)) << 6)
  124. #define U3P_U3_PHYA_DA_REG5 0x10c
  125. #define P3A_RG_PLL_BR_PE2H GENMASK(29, 28)
  126. #define P3A_RG_PLL_BR_PE2H_VAL(x) ((0x3 & (x)) << 28)
  127. #define P3A_RG_PLL_IC_PE2H GENMASK(15, 12)
  128. #define P3A_RG_PLL_IC_PE2H_VAL(x) ((0xf & (x)) << 12)
  129. #define U3P_U3_PHYA_DA_REG6 0x110
  130. #define P3A_RG_PLL_IR_PE2H GENMASK(19, 16)
  131. #define P3A_RG_PLL_IR_PE2H_VAL(x) ((0xf & (x)) << 16)
  132. #define U3P_U3_PHYA_DA_REG7 0x114
  133. #define P3A_RG_PLL_BP_PE2H GENMASK(19, 16)
  134. #define P3A_RG_PLL_BP_PE2H_VAL(x) ((0xf & (x)) << 16)
  135. #define U3P_U3_PHYA_DA_REG20 0x13c
  136. #define P3A_RG_PLL_DELTA1_PE2H GENMASK(31, 16)
  137. #define P3A_RG_PLL_DELTA1_PE2H_VAL(x) ((0xffff & (x)) << 16)
  138. #define U3P_U3_PHYA_DA_REG25 0x148
  139. #define P3A_RG_PLL_DELTA_PE2H GENMASK(15, 0)
  140. #define P3A_RG_PLL_DELTA_PE2H_VAL(x) (0xffff & (x))
  141. #define U3P_U3_PHYD_LFPS1 0x00c
  142. #define P3D_RG_FWAKE_TH GENMASK(21, 16)
  143. #define P3D_RG_FWAKE_TH_VAL(x) ((0x3f & (x)) << 16)
  144. #define U3P_U3_PHYD_CDR1 0x05c
  145. #define P3D_RG_CDR_BIR_LTD1 GENMASK(28, 24)
  146. #define P3D_RG_CDR_BIR_LTD1_VAL(x) ((0x1f & (x)) << 24)
  147. #define P3D_RG_CDR_BIR_LTD0 GENMASK(12, 8)
  148. #define P3D_RG_CDR_BIR_LTD0_VAL(x) ((0x1f & (x)) << 8)
  149. #define U3P_U3_PHYD_RXDET1 0x128
  150. #define P3D_RG_RXDET_STB2_SET GENMASK(17, 9)
  151. #define P3D_RG_RXDET_STB2_SET_VAL(x) ((0x1ff & (x)) << 9)
  152. #define U3P_U3_PHYD_RXDET2 0x12c
  153. #define P3D_RG_RXDET_STB2_SET_P3 GENMASK(8, 0)
  154. #define P3D_RG_RXDET_STB2_SET_P3_VAL(x) (0x1ff & (x))
  155. #define U3P_SPLLC_XTALCTL3 0x018
  156. #define XC3_RG_U3_XTAL_RX_PWD BIT(9)
  157. #define XC3_RG_U3_FRC_XTAL_RX_PWD BIT(8)
  158. #define U3P_U2FREQ_FMCR0 0x00
  159. #define P2F_RG_MONCLK_SEL GENMASK(27, 26)
  160. #define P2F_RG_MONCLK_SEL_VAL(x) ((0x3 & (x)) << 26)
  161. #define P2F_RG_FREQDET_EN BIT(24)
  162. #define P2F_RG_CYCLECNT GENMASK(23, 0)
  163. #define P2F_RG_CYCLECNT_VAL(x) ((P2F_RG_CYCLECNT) & (x))
  164. #define U3P_U2FREQ_VALUE 0x0c
  165. #define U3P_U2FREQ_FMMONR1 0x10
  166. #define P2F_USB_FM_VALID BIT(0)
  167. #define P2F_RG_FRCK_EN BIT(8)
  168. #define U3P_REF_CLK 26 /* MHZ */
  169. #define U3P_SLEW_RATE_COEF 28
  170. #define U3P_SR_COEF_DIVISOR 1000
  171. #define U3P_FM_DET_CYCLE_CNT 1024
  172. /* SATA register setting */
  173. #define PHYD_CTRL_SIGNAL_MODE4 0x1c
  174. /* CDR Charge Pump P-path current adjustment */
  175. #define RG_CDR_BICLTD1_GEN1_MSK GENMASK(23, 20)
  176. #define RG_CDR_BICLTD1_GEN1_VAL(x) ((0xf & (x)) << 20)
  177. #define RG_CDR_BICLTD0_GEN1_MSK GENMASK(11, 8)
  178. #define RG_CDR_BICLTD0_GEN1_VAL(x) ((0xf & (x)) << 8)
  179. #define PHYD_DESIGN_OPTION2 0x24
  180. /* Symbol lock count selection */
  181. #define RG_LOCK_CNT_SEL_MSK GENMASK(5, 4)
  182. #define RG_LOCK_CNT_SEL_VAL(x) ((0x3 & (x)) << 4)
  183. #define PHYD_DESIGN_OPTION9 0x40
  184. /* COMWAK GAP width window */
  185. #define RG_TG_MAX_MSK GENMASK(20, 16)
  186. #define RG_TG_MAX_VAL(x) ((0x1f & (x)) << 16)
  187. /* COMINIT GAP width window */
  188. #define RG_T2_MAX_MSK GENMASK(13, 8)
  189. #define RG_T2_MAX_VAL(x) ((0x3f & (x)) << 8)
  190. /* COMWAK GAP width window */
  191. #define RG_TG_MIN_MSK GENMASK(7, 5)
  192. #define RG_TG_MIN_VAL(x) ((0x7 & (x)) << 5)
  193. /* COMINIT GAP width window */
  194. #define RG_T2_MIN_MSK GENMASK(4, 0)
  195. #define RG_T2_MIN_VAL(x) (0x1f & (x))
  196. #define ANA_RG_CTRL_SIGNAL1 0x4c
  197. /* TX driver tail current control for 0dB de-empahsis mdoe for Gen1 speed */
  198. #define RG_IDRV_0DB_GEN1_MSK GENMASK(13, 8)
  199. #define RG_IDRV_0DB_GEN1_VAL(x) ((0x3f & (x)) << 8)
  200. #define ANA_RG_CTRL_SIGNAL4 0x58
  201. #define RG_CDR_BICLTR_GEN1_MSK GENMASK(23, 20)
  202. #define RG_CDR_BICLTR_GEN1_VAL(x) ((0xf & (x)) << 20)
  203. /* Loop filter R1 resistance adjustment for Gen1 speed */
  204. #define RG_CDR_BR_GEN2_MSK GENMASK(10, 8)
  205. #define RG_CDR_BR_GEN2_VAL(x) ((0x7 & (x)) << 8)
  206. #define ANA_RG_CTRL_SIGNAL6 0x60
  207. /* I-path capacitance adjustment for Gen1 */
  208. #define RG_CDR_BC_GEN1_MSK GENMASK(28, 24)
  209. #define RG_CDR_BC_GEN1_VAL(x) ((0x1f & (x)) << 24)
  210. #define RG_CDR_BIRLTR_GEN1_MSK GENMASK(4, 0)
  211. #define RG_CDR_BIRLTR_GEN1_VAL(x) (0x1f & (x))
  212. #define ANA_EQ_EYE_CTRL_SIGNAL1 0x6c
  213. /* RX Gen1 LEQ tuning step */
  214. #define RG_EQ_DLEQ_LFI_GEN1_MSK GENMASK(11, 8)
  215. #define RG_EQ_DLEQ_LFI_GEN1_VAL(x) ((0xf & (x)) << 8)
  216. #define ANA_EQ_EYE_CTRL_SIGNAL4 0xd8
  217. #define RG_CDR_BIRLTD0_GEN1_MSK GENMASK(20, 16)
  218. #define RG_CDR_BIRLTD0_GEN1_VAL(x) ((0x1f & (x)) << 16)
  219. #define ANA_EQ_EYE_CTRL_SIGNAL5 0xdc
  220. #define RG_CDR_BIRLTD0_GEN3_MSK GENMASK(4, 0)
  221. #define RG_CDR_BIRLTD0_GEN3_VAL(x) (0x1f & (x))
  222. enum mtk_phy_version {
  223. MTK_PHY_V1 = 1,
  224. MTK_PHY_V2,
  225. };
  226. struct mtk_phy_pdata {
  227. /* avoid RX sensitivity level degradation only for mt8173 */
  228. bool avoid_rx_sen_degradation;
  229. enum mtk_phy_version version;
  230. };
  231. struct u2phy_banks {
  232. void __iomem *misc;
  233. void __iomem *fmreg;
  234. void __iomem *com;
  235. };
  236. struct u3phy_banks {
  237. void __iomem *spllc;
  238. void __iomem *chip;
  239. void __iomem *phyd; /* include u3phyd_bank2 */
  240. void __iomem *phya; /* include u3phya_da */
  241. };
  242. struct mtk_phy_instance {
  243. struct phy *phy;
  244. void __iomem *port_base;
  245. union {
  246. struct u2phy_banks u2_banks;
  247. struct u3phy_banks u3_banks;
  248. };
  249. struct clk *ref_clk; /* reference clock of anolog phy */
  250. u32 index;
  251. u8 type;
  252. };
  253. struct mtk_tphy {
  254. struct device *dev;
  255. void __iomem *sif_base; /* only shared sif */
  256. /* deprecated, use @ref_clk instead in phy instance */
  257. struct clk *u3phya_ref; /* reference clock of usb3 anolog phy */
  258. const struct mtk_phy_pdata *pdata;
  259. struct mtk_phy_instance **phys;
  260. int nphys;
  261. };
  262. static void hs_slew_rate_calibrate(struct mtk_tphy *tphy,
  263. struct mtk_phy_instance *instance)
  264. {
  265. struct u2phy_banks *u2_banks = &instance->u2_banks;
  266. void __iomem *fmreg = u2_banks->fmreg;
  267. void __iomem *com = u2_banks->com;
  268. int calibration_val;
  269. int fm_out;
  270. u32 tmp;
  271. /* enable USB ring oscillator */
  272. tmp = readl(com + U3P_USBPHYACR5);
  273. tmp |= PA5_RG_U2_HSTX_SRCAL_EN;
  274. writel(tmp, com + U3P_USBPHYACR5);
  275. udelay(1);
  276. /*enable free run clock */
  277. tmp = readl(fmreg + U3P_U2FREQ_FMMONR1);
  278. tmp |= P2F_RG_FRCK_EN;
  279. writel(tmp, fmreg + U3P_U2FREQ_FMMONR1);
  280. /* set cycle count as 1024, and select u2 channel */
  281. tmp = readl(fmreg + U3P_U2FREQ_FMCR0);
  282. tmp &= ~(P2F_RG_CYCLECNT | P2F_RG_MONCLK_SEL);
  283. tmp |= P2F_RG_CYCLECNT_VAL(U3P_FM_DET_CYCLE_CNT);
  284. if (tphy->pdata->version == MTK_PHY_V1)
  285. tmp |= P2F_RG_MONCLK_SEL_VAL(instance->index >> 1);
  286. writel(tmp, fmreg + U3P_U2FREQ_FMCR0);
  287. /* enable frequency meter */
  288. tmp = readl(fmreg + U3P_U2FREQ_FMCR0);
  289. tmp |= P2F_RG_FREQDET_EN;
  290. writel(tmp, fmreg + U3P_U2FREQ_FMCR0);
  291. /* ignore return value */
  292. readl_poll_timeout(fmreg + U3P_U2FREQ_FMMONR1, tmp,
  293. (tmp & P2F_USB_FM_VALID), 10, 200);
  294. fm_out = readl(fmreg + U3P_U2FREQ_VALUE);
  295. /* disable frequency meter */
  296. tmp = readl(fmreg + U3P_U2FREQ_FMCR0);
  297. tmp &= ~P2F_RG_FREQDET_EN;
  298. writel(tmp, fmreg + U3P_U2FREQ_FMCR0);
  299. /*disable free run clock */
  300. tmp = readl(fmreg + U3P_U2FREQ_FMMONR1);
  301. tmp &= ~P2F_RG_FRCK_EN;
  302. writel(tmp, fmreg + U3P_U2FREQ_FMMONR1);
  303. if (fm_out) {
  304. /* ( 1024 / FM_OUT ) x reference clock frequency x 0.028 */
  305. tmp = U3P_FM_DET_CYCLE_CNT * U3P_REF_CLK * U3P_SLEW_RATE_COEF;
  306. tmp /= fm_out;
  307. calibration_val = DIV_ROUND_CLOSEST(tmp, U3P_SR_COEF_DIVISOR);
  308. } else {
  309. /* if FM detection fail, set default value */
  310. calibration_val = 4;
  311. }
  312. dev_dbg(tphy->dev, "phy:%d, fm_out:%d, calib:%d\n",
  313. instance->index, fm_out, calibration_val);
  314. /* set HS slew rate */
  315. tmp = readl(com + U3P_USBPHYACR5);
  316. tmp &= ~PA5_RG_U2_HSTX_SRCTRL;
  317. tmp |= PA5_RG_U2_HSTX_SRCTRL_VAL(calibration_val);
  318. writel(tmp, com + U3P_USBPHYACR5);
  319. /* disable USB ring oscillator */
  320. tmp = readl(com + U3P_USBPHYACR5);
  321. tmp &= ~PA5_RG_U2_HSTX_SRCAL_EN;
  322. writel(tmp, com + U3P_USBPHYACR5);
  323. }
  324. static void u3_phy_instance_init(struct mtk_tphy *tphy,
  325. struct mtk_phy_instance *instance)
  326. {
  327. struct u3phy_banks *u3_banks = &instance->u3_banks;
  328. u32 tmp;
  329. /* gating PCIe Analog XTAL clock */
  330. tmp = readl(u3_banks->spllc + U3P_SPLLC_XTALCTL3);
  331. tmp |= XC3_RG_U3_XTAL_RX_PWD | XC3_RG_U3_FRC_XTAL_RX_PWD;
  332. writel(tmp, u3_banks->spllc + U3P_SPLLC_XTALCTL3);
  333. /* gating XSQ */
  334. tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG0);
  335. tmp &= ~P3A_RG_XTAL_EXT_EN_U3;
  336. tmp |= P3A_RG_XTAL_EXT_EN_U3_VAL(2);
  337. writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG0);
  338. tmp = readl(u3_banks->phya + U3P_U3_PHYA_REG9);
  339. tmp &= ~P3A_RG_RX_DAC_MUX;
  340. tmp |= P3A_RG_RX_DAC_MUX_VAL(4);
  341. writel(tmp, u3_banks->phya + U3P_U3_PHYA_REG9);
  342. tmp = readl(u3_banks->phya + U3P_U3_PHYA_REG6);
  343. tmp &= ~P3A_RG_TX_EIDLE_CM;
  344. tmp |= P3A_RG_TX_EIDLE_CM_VAL(0xe);
  345. writel(tmp, u3_banks->phya + U3P_U3_PHYA_REG6);
  346. tmp = readl(u3_banks->phyd + U3P_U3_PHYD_CDR1);
  347. tmp &= ~(P3D_RG_CDR_BIR_LTD0 | P3D_RG_CDR_BIR_LTD1);
  348. tmp |= P3D_RG_CDR_BIR_LTD0_VAL(0xc) | P3D_RG_CDR_BIR_LTD1_VAL(0x3);
  349. writel(tmp, u3_banks->phyd + U3P_U3_PHYD_CDR1);
  350. tmp = readl(u3_banks->phyd + U3P_U3_PHYD_LFPS1);
  351. tmp &= ~P3D_RG_FWAKE_TH;
  352. tmp |= P3D_RG_FWAKE_TH_VAL(0x34);
  353. writel(tmp, u3_banks->phyd + U3P_U3_PHYD_LFPS1);
  354. tmp = readl(u3_banks->phyd + U3P_U3_PHYD_RXDET1);
  355. tmp &= ~P3D_RG_RXDET_STB2_SET;
  356. tmp |= P3D_RG_RXDET_STB2_SET_VAL(0x10);
  357. writel(tmp, u3_banks->phyd + U3P_U3_PHYD_RXDET1);
  358. tmp = readl(u3_banks->phyd + U3P_U3_PHYD_RXDET2);
  359. tmp &= ~P3D_RG_RXDET_STB2_SET_P3;
  360. tmp |= P3D_RG_RXDET_STB2_SET_P3_VAL(0x10);
  361. writel(tmp, u3_banks->phyd + U3P_U3_PHYD_RXDET2);
  362. dev_dbg(tphy->dev, "%s(%d)\n", __func__, instance->index);
  363. }
  364. static void u2_phy_instance_init(struct mtk_tphy *tphy,
  365. struct mtk_phy_instance *instance)
  366. {
  367. struct u2phy_banks *u2_banks = &instance->u2_banks;
  368. void __iomem *com = u2_banks->com;
  369. u32 index = instance->index;
  370. u32 tmp;
  371. /* switch to USB function, and enable usb pll */
  372. tmp = readl(com + U3P_U2PHYDTM0);
  373. tmp &= ~(P2C_FORCE_UART_EN | P2C_FORCE_SUSPENDM);
  374. tmp |= P2C_RG_XCVRSEL_VAL(1) | P2C_RG_DATAIN_VAL(0);
  375. writel(tmp, com + U3P_U2PHYDTM0);
  376. tmp = readl(com + U3P_U2PHYDTM1);
  377. tmp &= ~P2C_RG_UART_EN;
  378. writel(tmp, com + U3P_U2PHYDTM1);
  379. tmp = readl(com + U3P_USBPHYACR0);
  380. tmp |= PA0_RG_USB20_INTR_EN;
  381. writel(tmp, com + U3P_USBPHYACR0);
  382. /* disable switch 100uA current to SSUSB */
  383. tmp = readl(com + U3P_USBPHYACR5);
  384. tmp &= ~PA5_RG_U2_HS_100U_U3_EN;
  385. writel(tmp, com + U3P_USBPHYACR5);
  386. if (!index) {
  387. tmp = readl(com + U3P_U2PHYACR4);
  388. tmp &= ~P2C_U2_GPIO_CTR_MSK;
  389. writel(tmp, com + U3P_U2PHYACR4);
  390. }
  391. if (tphy->pdata->avoid_rx_sen_degradation) {
  392. if (!index) {
  393. tmp = readl(com + U3P_USBPHYACR2);
  394. tmp |= PA2_RG_SIF_U2PLL_FORCE_EN;
  395. writel(tmp, com + U3P_USBPHYACR2);
  396. tmp = readl(com + U3D_U2PHYDCR0);
  397. tmp &= ~P2C_RG_SIF_U2PLL_FORCE_ON;
  398. writel(tmp, com + U3D_U2PHYDCR0);
  399. } else {
  400. tmp = readl(com + U3D_U2PHYDCR0);
  401. tmp |= P2C_RG_SIF_U2PLL_FORCE_ON;
  402. writel(tmp, com + U3D_U2PHYDCR0);
  403. tmp = readl(com + U3P_U2PHYDTM0);
  404. tmp |= P2C_RG_SUSPENDM | P2C_FORCE_SUSPENDM;
  405. writel(tmp, com + U3P_U2PHYDTM0);
  406. }
  407. }
  408. tmp = readl(com + U3P_USBPHYACR6);
  409. tmp &= ~PA6_RG_U2_BC11_SW_EN; /* DP/DM BC1.1 path Disable */
  410. tmp &= ~PA6_RG_U2_SQTH;
  411. tmp |= PA6_RG_U2_SQTH_VAL(2);
  412. writel(tmp, com + U3P_USBPHYACR6);
  413. dev_dbg(tphy->dev, "%s(%d)\n", __func__, index);
  414. }
  415. static void u2_phy_instance_power_on(struct mtk_tphy *tphy,
  416. struct mtk_phy_instance *instance)
  417. {
  418. struct u2phy_banks *u2_banks = &instance->u2_banks;
  419. void __iomem *com = u2_banks->com;
  420. u32 index = instance->index;
  421. u32 tmp;
  422. tmp = readl(com + U3P_U2PHYDTM0);
  423. tmp &= ~(P2C_RG_XCVRSEL | P2C_RG_DATAIN | P2C_DTM0_PART_MASK);
  424. writel(tmp, com + U3P_U2PHYDTM0);
  425. /* OTG Enable */
  426. tmp = readl(com + U3P_USBPHYACR6);
  427. tmp |= PA6_RG_U2_OTG_VBUSCMP_EN;
  428. writel(tmp, com + U3P_USBPHYACR6);
  429. tmp = readl(com + U3P_U2PHYDTM1);
  430. tmp |= P2C_RG_VBUSVALID | P2C_RG_AVALID;
  431. tmp &= ~P2C_RG_SESSEND;
  432. writel(tmp, com + U3P_U2PHYDTM1);
  433. if (tphy->pdata->avoid_rx_sen_degradation && index) {
  434. tmp = readl(com + U3D_U2PHYDCR0);
  435. tmp |= P2C_RG_SIF_U2PLL_FORCE_ON;
  436. writel(tmp, com + U3D_U2PHYDCR0);
  437. tmp = readl(com + U3P_U2PHYDTM0);
  438. tmp |= P2C_RG_SUSPENDM | P2C_FORCE_SUSPENDM;
  439. writel(tmp, com + U3P_U2PHYDTM0);
  440. }
  441. dev_dbg(tphy->dev, "%s(%d)\n", __func__, index);
  442. }
  443. static void u2_phy_instance_power_off(struct mtk_tphy *tphy,
  444. struct mtk_phy_instance *instance)
  445. {
  446. struct u2phy_banks *u2_banks = &instance->u2_banks;
  447. void __iomem *com = u2_banks->com;
  448. u32 index = instance->index;
  449. u32 tmp;
  450. tmp = readl(com + U3P_U2PHYDTM0);
  451. tmp &= ~(P2C_RG_XCVRSEL | P2C_RG_DATAIN);
  452. writel(tmp, com + U3P_U2PHYDTM0);
  453. /* OTG Disable */
  454. tmp = readl(com + U3P_USBPHYACR6);
  455. tmp &= ~PA6_RG_U2_OTG_VBUSCMP_EN;
  456. writel(tmp, com + U3P_USBPHYACR6);
  457. tmp = readl(com + U3P_U2PHYDTM1);
  458. tmp &= ~(P2C_RG_VBUSVALID | P2C_RG_AVALID);
  459. tmp |= P2C_RG_SESSEND;
  460. writel(tmp, com + U3P_U2PHYDTM1);
  461. if (tphy->pdata->avoid_rx_sen_degradation && index) {
  462. tmp = readl(com + U3P_U2PHYDTM0);
  463. tmp &= ~(P2C_RG_SUSPENDM | P2C_FORCE_SUSPENDM);
  464. writel(tmp, com + U3P_U2PHYDTM0);
  465. tmp = readl(com + U3D_U2PHYDCR0);
  466. tmp &= ~P2C_RG_SIF_U2PLL_FORCE_ON;
  467. writel(tmp, com + U3D_U2PHYDCR0);
  468. }
  469. dev_dbg(tphy->dev, "%s(%d)\n", __func__, index);
  470. }
  471. static void u2_phy_instance_exit(struct mtk_tphy *tphy,
  472. struct mtk_phy_instance *instance)
  473. {
  474. struct u2phy_banks *u2_banks = &instance->u2_banks;
  475. void __iomem *com = u2_banks->com;
  476. u32 index = instance->index;
  477. u32 tmp;
  478. if (tphy->pdata->avoid_rx_sen_degradation && index) {
  479. tmp = readl(com + U3D_U2PHYDCR0);
  480. tmp &= ~P2C_RG_SIF_U2PLL_FORCE_ON;
  481. writel(tmp, com + U3D_U2PHYDCR0);
  482. tmp = readl(com + U3P_U2PHYDTM0);
  483. tmp &= ~P2C_FORCE_SUSPENDM;
  484. writel(tmp, com + U3P_U2PHYDTM0);
  485. }
  486. }
  487. static void u2_phy_instance_set_mode(struct mtk_tphy *tphy,
  488. struct mtk_phy_instance *instance,
  489. enum phy_mode mode)
  490. {
  491. struct u2phy_banks *u2_banks = &instance->u2_banks;
  492. u32 tmp;
  493. tmp = readl(u2_banks->com + U3P_U2PHYDTM1);
  494. switch (mode) {
  495. case PHY_MODE_USB_DEVICE:
  496. tmp |= P2C_FORCE_IDDIG | P2C_RG_IDDIG;
  497. break;
  498. case PHY_MODE_USB_HOST:
  499. tmp |= P2C_FORCE_IDDIG;
  500. tmp &= ~P2C_RG_IDDIG;
  501. break;
  502. case PHY_MODE_USB_OTG:
  503. tmp &= ~(P2C_FORCE_IDDIG | P2C_RG_IDDIG);
  504. break;
  505. default:
  506. return;
  507. }
  508. writel(tmp, u2_banks->com + U3P_U2PHYDTM1);
  509. }
  510. static void pcie_phy_instance_init(struct mtk_tphy *tphy,
  511. struct mtk_phy_instance *instance)
  512. {
  513. struct u3phy_banks *u3_banks = &instance->u3_banks;
  514. u32 tmp;
  515. if (tphy->pdata->version != MTK_PHY_V1)
  516. return;
  517. tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG0);
  518. tmp &= ~(P3A_RG_XTAL_EXT_PE1H | P3A_RG_XTAL_EXT_PE2H);
  519. tmp |= P3A_RG_XTAL_EXT_PE1H_VAL(0x2) | P3A_RG_XTAL_EXT_PE2H_VAL(0x2);
  520. writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG0);
  521. /* ref clk drive */
  522. tmp = readl(u3_banks->phya + U3P_U3_PHYA_REG1);
  523. tmp &= ~P3A_RG_CLKDRV_AMP;
  524. tmp |= P3A_RG_CLKDRV_AMP_VAL(0x4);
  525. writel(tmp, u3_banks->phya + U3P_U3_PHYA_REG1);
  526. tmp = readl(u3_banks->phya + U3P_U3_PHYA_REG0);
  527. tmp &= ~P3A_RG_CLKDRV_OFF;
  528. tmp |= P3A_RG_CLKDRV_OFF_VAL(0x1);
  529. writel(tmp, u3_banks->phya + U3P_U3_PHYA_REG0);
  530. /* SSC delta -5000ppm */
  531. tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG20);
  532. tmp &= ~P3A_RG_PLL_DELTA1_PE2H;
  533. tmp |= P3A_RG_PLL_DELTA1_PE2H_VAL(0x3c);
  534. writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG20);
  535. tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG25);
  536. tmp &= ~P3A_RG_PLL_DELTA_PE2H;
  537. tmp |= P3A_RG_PLL_DELTA_PE2H_VAL(0x36);
  538. writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG25);
  539. /* change pll BW 0.6M */
  540. tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG5);
  541. tmp &= ~(P3A_RG_PLL_BR_PE2H | P3A_RG_PLL_IC_PE2H);
  542. tmp |= P3A_RG_PLL_BR_PE2H_VAL(0x1) | P3A_RG_PLL_IC_PE2H_VAL(0x1);
  543. writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG5);
  544. tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG4);
  545. tmp &= ~(P3A_RG_PLL_DIVEN_PE2H | P3A_RG_PLL_BC_PE2H);
  546. tmp |= P3A_RG_PLL_BC_PE2H_VAL(0x3);
  547. writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG4);
  548. tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG6);
  549. tmp &= ~P3A_RG_PLL_IR_PE2H;
  550. tmp |= P3A_RG_PLL_IR_PE2H_VAL(0x2);
  551. writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG6);
  552. tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG7);
  553. tmp &= ~P3A_RG_PLL_BP_PE2H;
  554. tmp |= P3A_RG_PLL_BP_PE2H_VAL(0xa);
  555. writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG7);
  556. /* Tx Detect Rx Timing: 10us -> 5us */
  557. tmp = readl(u3_banks->phyd + U3P_U3_PHYD_RXDET1);
  558. tmp &= ~P3D_RG_RXDET_STB2_SET;
  559. tmp |= P3D_RG_RXDET_STB2_SET_VAL(0x10);
  560. writel(tmp, u3_banks->phyd + U3P_U3_PHYD_RXDET1);
  561. tmp = readl(u3_banks->phyd + U3P_U3_PHYD_RXDET2);
  562. tmp &= ~P3D_RG_RXDET_STB2_SET_P3;
  563. tmp |= P3D_RG_RXDET_STB2_SET_P3_VAL(0x10);
  564. writel(tmp, u3_banks->phyd + U3P_U3_PHYD_RXDET2);
  565. /* wait for PCIe subsys register to active */
  566. usleep_range(2500, 3000);
  567. dev_dbg(tphy->dev, "%s(%d)\n", __func__, instance->index);
  568. }
  569. static void pcie_phy_instance_power_on(struct mtk_tphy *tphy,
  570. struct mtk_phy_instance *instance)
  571. {
  572. struct u3phy_banks *bank = &instance->u3_banks;
  573. u32 tmp;
  574. tmp = readl(bank->chip + U3P_U3_CHIP_GPIO_CTLD);
  575. tmp &= ~(P3C_FORCE_IP_SW_RST | P3C_MCU_BUS_CK_GATE_EN |
  576. P3C_REG_IP_SW_RST);
  577. writel(tmp, bank->chip + U3P_U3_CHIP_GPIO_CTLD);
  578. tmp = readl(bank->chip + U3P_U3_CHIP_GPIO_CTLE);
  579. tmp &= ~(P3C_RG_SWRST_U3_PHYD_FORCE_EN | P3C_RG_SWRST_U3_PHYD);
  580. writel(tmp, bank->chip + U3P_U3_CHIP_GPIO_CTLE);
  581. }
  582. static void pcie_phy_instance_power_off(struct mtk_tphy *tphy,
  583. struct mtk_phy_instance *instance)
  584. {
  585. struct u3phy_banks *bank = &instance->u3_banks;
  586. u32 tmp;
  587. tmp = readl(bank->chip + U3P_U3_CHIP_GPIO_CTLD);
  588. tmp |= P3C_FORCE_IP_SW_RST | P3C_REG_IP_SW_RST;
  589. writel(tmp, bank->chip + U3P_U3_CHIP_GPIO_CTLD);
  590. tmp = readl(bank->chip + U3P_U3_CHIP_GPIO_CTLE);
  591. tmp |= P3C_RG_SWRST_U3_PHYD_FORCE_EN | P3C_RG_SWRST_U3_PHYD;
  592. writel(tmp, bank->chip + U3P_U3_CHIP_GPIO_CTLE);
  593. }
  594. static void sata_phy_instance_init(struct mtk_tphy *tphy,
  595. struct mtk_phy_instance *instance)
  596. {
  597. struct u3phy_banks *u3_banks = &instance->u3_banks;
  598. void __iomem *phyd = u3_banks->phyd;
  599. u32 tmp;
  600. /* charge current adjustment */
  601. tmp = readl(phyd + ANA_RG_CTRL_SIGNAL6);
  602. tmp &= ~(RG_CDR_BIRLTR_GEN1_MSK | RG_CDR_BC_GEN1_MSK);
  603. tmp |= RG_CDR_BIRLTR_GEN1_VAL(0x6) | RG_CDR_BC_GEN1_VAL(0x1a);
  604. writel(tmp, phyd + ANA_RG_CTRL_SIGNAL6);
  605. tmp = readl(phyd + ANA_EQ_EYE_CTRL_SIGNAL4);
  606. tmp &= ~RG_CDR_BIRLTD0_GEN1_MSK;
  607. tmp |= RG_CDR_BIRLTD0_GEN1_VAL(0x18);
  608. writel(tmp, phyd + ANA_EQ_EYE_CTRL_SIGNAL4);
  609. tmp = readl(phyd + ANA_EQ_EYE_CTRL_SIGNAL5);
  610. tmp &= ~RG_CDR_BIRLTD0_GEN3_MSK;
  611. tmp |= RG_CDR_BIRLTD0_GEN3_VAL(0x06);
  612. writel(tmp, phyd + ANA_EQ_EYE_CTRL_SIGNAL5);
  613. tmp = readl(phyd + ANA_RG_CTRL_SIGNAL4);
  614. tmp &= ~(RG_CDR_BICLTR_GEN1_MSK | RG_CDR_BR_GEN2_MSK);
  615. tmp |= RG_CDR_BICLTR_GEN1_VAL(0x0c) | RG_CDR_BR_GEN2_VAL(0x07);
  616. writel(tmp, phyd + ANA_RG_CTRL_SIGNAL4);
  617. tmp = readl(phyd + PHYD_CTRL_SIGNAL_MODE4);
  618. tmp &= ~(RG_CDR_BICLTD0_GEN1_MSK | RG_CDR_BICLTD1_GEN1_MSK);
  619. tmp |= RG_CDR_BICLTD0_GEN1_VAL(0x08) | RG_CDR_BICLTD1_GEN1_VAL(0x02);
  620. writel(tmp, phyd + PHYD_CTRL_SIGNAL_MODE4);
  621. tmp = readl(phyd + PHYD_DESIGN_OPTION2);
  622. tmp &= ~RG_LOCK_CNT_SEL_MSK;
  623. tmp |= RG_LOCK_CNT_SEL_VAL(0x02);
  624. writel(tmp, phyd + PHYD_DESIGN_OPTION2);
  625. tmp = readl(phyd + PHYD_DESIGN_OPTION9);
  626. tmp &= ~(RG_T2_MIN_MSK | RG_TG_MIN_MSK |
  627. RG_T2_MAX_MSK | RG_TG_MAX_MSK);
  628. tmp |= RG_T2_MIN_VAL(0x12) | RG_TG_MIN_VAL(0x04) |
  629. RG_T2_MAX_VAL(0x31) | RG_TG_MAX_VAL(0x0e);
  630. writel(tmp, phyd + PHYD_DESIGN_OPTION9);
  631. tmp = readl(phyd + ANA_RG_CTRL_SIGNAL1);
  632. tmp &= ~RG_IDRV_0DB_GEN1_MSK;
  633. tmp |= RG_IDRV_0DB_GEN1_VAL(0x20);
  634. writel(tmp, phyd + ANA_RG_CTRL_SIGNAL1);
  635. tmp = readl(phyd + ANA_EQ_EYE_CTRL_SIGNAL1);
  636. tmp &= ~RG_EQ_DLEQ_LFI_GEN1_MSK;
  637. tmp |= RG_EQ_DLEQ_LFI_GEN1_VAL(0x03);
  638. writel(tmp, phyd + ANA_EQ_EYE_CTRL_SIGNAL1);
  639. dev_dbg(tphy->dev, "%s(%d)\n", __func__, instance->index);
  640. }
  641. static void phy_v1_banks_init(struct mtk_tphy *tphy,
  642. struct mtk_phy_instance *instance)
  643. {
  644. struct u2phy_banks *u2_banks = &instance->u2_banks;
  645. struct u3phy_banks *u3_banks = &instance->u3_banks;
  646. switch (instance->type) {
  647. case PHY_TYPE_USB2:
  648. u2_banks->misc = NULL;
  649. u2_banks->fmreg = tphy->sif_base + SSUSB_SIFSLV_V1_U2FREQ;
  650. u2_banks->com = instance->port_base + SSUSB_SIFSLV_V1_U2PHY_COM;
  651. break;
  652. case PHY_TYPE_USB3:
  653. case PHY_TYPE_PCIE:
  654. u3_banks->spllc = tphy->sif_base + SSUSB_SIFSLV_V1_SPLLC;
  655. u3_banks->chip = tphy->sif_base + SSUSB_SIFSLV_V1_CHIP;
  656. u3_banks->phyd = instance->port_base + SSUSB_SIFSLV_V1_U3PHYD;
  657. u3_banks->phya = instance->port_base + SSUSB_SIFSLV_V1_U3PHYA;
  658. break;
  659. case PHY_TYPE_SATA:
  660. u3_banks->phyd = instance->port_base + SSUSB_SIFSLV_V1_U3PHYD;
  661. break;
  662. default:
  663. dev_err(tphy->dev, "incompatible PHY type\n");
  664. return;
  665. }
  666. }
  667. static void phy_v2_banks_init(struct mtk_tphy *tphy,
  668. struct mtk_phy_instance *instance)
  669. {
  670. struct u2phy_banks *u2_banks = &instance->u2_banks;
  671. struct u3phy_banks *u3_banks = &instance->u3_banks;
  672. switch (instance->type) {
  673. case PHY_TYPE_USB2:
  674. u2_banks->misc = instance->port_base + SSUSB_SIFSLV_V2_MISC;
  675. u2_banks->fmreg = instance->port_base + SSUSB_SIFSLV_V2_U2FREQ;
  676. u2_banks->com = instance->port_base + SSUSB_SIFSLV_V2_U2PHY_COM;
  677. break;
  678. case PHY_TYPE_USB3:
  679. case PHY_TYPE_PCIE:
  680. u3_banks->spllc = instance->port_base + SSUSB_SIFSLV_V2_SPLLC;
  681. u3_banks->chip = instance->port_base + SSUSB_SIFSLV_V2_CHIP;
  682. u3_banks->phyd = instance->port_base + SSUSB_SIFSLV_V2_U3PHYD;
  683. u3_banks->phya = instance->port_base + SSUSB_SIFSLV_V2_U3PHYA;
  684. break;
  685. default:
  686. dev_err(tphy->dev, "incompatible PHY type\n");
  687. return;
  688. }
  689. }
  690. static int mtk_phy_init(struct phy *phy)
  691. {
  692. struct mtk_phy_instance *instance = phy_get_drvdata(phy);
  693. struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
  694. int ret;
  695. ret = clk_prepare_enable(tphy->u3phya_ref);
  696. if (ret) {
  697. dev_err(tphy->dev, "failed to enable u3phya_ref\n");
  698. return ret;
  699. }
  700. ret = clk_prepare_enable(instance->ref_clk);
  701. if (ret) {
  702. dev_err(tphy->dev, "failed to enable ref_clk\n");
  703. return ret;
  704. }
  705. switch (instance->type) {
  706. case PHY_TYPE_USB2:
  707. u2_phy_instance_init(tphy, instance);
  708. break;
  709. case PHY_TYPE_USB3:
  710. u3_phy_instance_init(tphy, instance);
  711. break;
  712. case PHY_TYPE_PCIE:
  713. pcie_phy_instance_init(tphy, instance);
  714. break;
  715. case PHY_TYPE_SATA:
  716. sata_phy_instance_init(tphy, instance);
  717. break;
  718. default:
  719. dev_err(tphy->dev, "incompatible PHY type\n");
  720. return -EINVAL;
  721. }
  722. return 0;
  723. }
  724. static int mtk_phy_power_on(struct phy *phy)
  725. {
  726. struct mtk_phy_instance *instance = phy_get_drvdata(phy);
  727. struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
  728. if (instance->type == PHY_TYPE_USB2) {
  729. u2_phy_instance_power_on(tphy, instance);
  730. hs_slew_rate_calibrate(tphy, instance);
  731. } else if (instance->type == PHY_TYPE_PCIE) {
  732. pcie_phy_instance_power_on(tphy, instance);
  733. }
  734. return 0;
  735. }
  736. static int mtk_phy_power_off(struct phy *phy)
  737. {
  738. struct mtk_phy_instance *instance = phy_get_drvdata(phy);
  739. struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
  740. if (instance->type == PHY_TYPE_USB2)
  741. u2_phy_instance_power_off(tphy, instance);
  742. else if (instance->type == PHY_TYPE_PCIE)
  743. pcie_phy_instance_power_off(tphy, instance);
  744. return 0;
  745. }
  746. static int mtk_phy_exit(struct phy *phy)
  747. {
  748. struct mtk_phy_instance *instance = phy_get_drvdata(phy);
  749. struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
  750. if (instance->type == PHY_TYPE_USB2)
  751. u2_phy_instance_exit(tphy, instance);
  752. clk_disable_unprepare(instance->ref_clk);
  753. clk_disable_unprepare(tphy->u3phya_ref);
  754. return 0;
  755. }
  756. static int mtk_phy_set_mode(struct phy *phy, enum phy_mode mode)
  757. {
  758. struct mtk_phy_instance *instance = phy_get_drvdata(phy);
  759. struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
  760. if (instance->type == PHY_TYPE_USB2)
  761. u2_phy_instance_set_mode(tphy, instance, mode);
  762. return 0;
  763. }
  764. static struct phy *mtk_phy_xlate(struct device *dev,
  765. struct of_phandle_args *args)
  766. {
  767. struct mtk_tphy *tphy = dev_get_drvdata(dev);
  768. struct mtk_phy_instance *instance = NULL;
  769. struct device_node *phy_np = args->np;
  770. int index;
  771. if (args->args_count != 1) {
  772. dev_err(dev, "invalid number of cells in 'phy' property\n");
  773. return ERR_PTR(-EINVAL);
  774. }
  775. for (index = 0; index < tphy->nphys; index++)
  776. if (phy_np == tphy->phys[index]->phy->dev.of_node) {
  777. instance = tphy->phys[index];
  778. break;
  779. }
  780. if (!instance) {
  781. dev_err(dev, "failed to find appropriate phy\n");
  782. return ERR_PTR(-EINVAL);
  783. }
  784. instance->type = args->args[0];
  785. if (!(instance->type == PHY_TYPE_USB2 ||
  786. instance->type == PHY_TYPE_USB3 ||
  787. instance->type == PHY_TYPE_PCIE ||
  788. instance->type == PHY_TYPE_SATA)) {
  789. dev_err(dev, "unsupported device type: %d\n", instance->type);
  790. return ERR_PTR(-EINVAL);
  791. }
  792. if (tphy->pdata->version == MTK_PHY_V1) {
  793. phy_v1_banks_init(tphy, instance);
  794. } else if (tphy->pdata->version == MTK_PHY_V2) {
  795. phy_v2_banks_init(tphy, instance);
  796. } else {
  797. dev_err(dev, "phy version is not supported\n");
  798. return ERR_PTR(-EINVAL);
  799. }
  800. return instance->phy;
  801. }
  802. static const struct phy_ops mtk_tphy_ops = {
  803. .init = mtk_phy_init,
  804. .exit = mtk_phy_exit,
  805. .power_on = mtk_phy_power_on,
  806. .power_off = mtk_phy_power_off,
  807. .set_mode = mtk_phy_set_mode,
  808. .owner = THIS_MODULE,
  809. };
  810. static const struct mtk_phy_pdata tphy_v1_pdata = {
  811. .avoid_rx_sen_degradation = false,
  812. .version = MTK_PHY_V1,
  813. };
  814. static const struct mtk_phy_pdata tphy_v2_pdata = {
  815. .avoid_rx_sen_degradation = false,
  816. .version = MTK_PHY_V2,
  817. };
  818. static const struct mtk_phy_pdata mt8173_pdata = {
  819. .avoid_rx_sen_degradation = true,
  820. .version = MTK_PHY_V1,
  821. };
  822. static const struct of_device_id mtk_tphy_id_table[] = {
  823. { .compatible = "mediatek,mt2701-u3phy", .data = &tphy_v1_pdata },
  824. { .compatible = "mediatek,mt2712-u3phy", .data = &tphy_v2_pdata },
  825. { .compatible = "mediatek,mt8173-u3phy", .data = &mt8173_pdata },
  826. { .compatible = "mediatek,generic-tphy-v1", .data = &tphy_v1_pdata },
  827. { .compatible = "mediatek,generic-tphy-v2", .data = &tphy_v2_pdata },
  828. { },
  829. };
  830. MODULE_DEVICE_TABLE(of, mtk_tphy_id_table);
  831. static int mtk_tphy_probe(struct platform_device *pdev)
  832. {
  833. struct device *dev = &pdev->dev;
  834. struct device_node *np = dev->of_node;
  835. struct device_node *child_np;
  836. struct phy_provider *provider;
  837. struct resource *sif_res;
  838. struct mtk_tphy *tphy;
  839. struct resource res;
  840. int port, retval;
  841. tphy = devm_kzalloc(dev, sizeof(*tphy), GFP_KERNEL);
  842. if (!tphy)
  843. return -ENOMEM;
  844. tphy->pdata = of_device_get_match_data(dev);
  845. if (!tphy->pdata)
  846. return -EINVAL;
  847. tphy->nphys = of_get_child_count(np);
  848. tphy->phys = devm_kcalloc(dev, tphy->nphys,
  849. sizeof(*tphy->phys), GFP_KERNEL);
  850. if (!tphy->phys)
  851. return -ENOMEM;
  852. tphy->dev = dev;
  853. platform_set_drvdata(pdev, tphy);
  854. sif_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  855. /* SATA phy of V1 needn't it if not shared with PCIe or USB */
  856. if (sif_res && tphy->pdata->version == MTK_PHY_V1) {
  857. /* get banks shared by multiple phys */
  858. tphy->sif_base = devm_ioremap_resource(dev, sif_res);
  859. if (IS_ERR(tphy->sif_base)) {
  860. dev_err(dev, "failed to remap sif regs\n");
  861. return PTR_ERR(tphy->sif_base);
  862. }
  863. }
  864. /* it's deprecated, make it optional for backward compatibility */
  865. tphy->u3phya_ref = devm_clk_get(dev, "u3phya_ref");
  866. if (IS_ERR(tphy->u3phya_ref)) {
  867. if (PTR_ERR(tphy->u3phya_ref) == -EPROBE_DEFER)
  868. return -EPROBE_DEFER;
  869. tphy->u3phya_ref = NULL;
  870. }
  871. port = 0;
  872. for_each_child_of_node(np, child_np) {
  873. struct mtk_phy_instance *instance;
  874. struct phy *phy;
  875. instance = devm_kzalloc(dev, sizeof(*instance), GFP_KERNEL);
  876. if (!instance) {
  877. retval = -ENOMEM;
  878. goto put_child;
  879. }
  880. tphy->phys[port] = instance;
  881. phy = devm_phy_create(dev, child_np, &mtk_tphy_ops);
  882. if (IS_ERR(phy)) {
  883. dev_err(dev, "failed to create phy\n");
  884. retval = PTR_ERR(phy);
  885. goto put_child;
  886. }
  887. retval = of_address_to_resource(child_np, 0, &res);
  888. if (retval) {
  889. dev_err(dev, "failed to get address resource(id-%d)\n",
  890. port);
  891. goto put_child;
  892. }
  893. instance->port_base = devm_ioremap_resource(&phy->dev, &res);
  894. if (IS_ERR(instance->port_base)) {
  895. dev_err(dev, "failed to remap phy regs\n");
  896. retval = PTR_ERR(instance->port_base);
  897. goto put_child;
  898. }
  899. instance->phy = phy;
  900. instance->index = port;
  901. phy_set_drvdata(phy, instance);
  902. port++;
  903. /* if deprecated clock is provided, ignore instance's one */
  904. if (tphy->u3phya_ref)
  905. continue;
  906. instance->ref_clk = devm_clk_get(&phy->dev, "ref");
  907. if (IS_ERR(instance->ref_clk)) {
  908. dev_err(dev, "failed to get ref_clk(id-%d)\n", port);
  909. retval = PTR_ERR(instance->ref_clk);
  910. goto put_child;
  911. }
  912. }
  913. provider = devm_of_phy_provider_register(dev, mtk_phy_xlate);
  914. return PTR_ERR_OR_ZERO(provider);
  915. put_child:
  916. of_node_put(child_np);
  917. return retval;
  918. }
  919. static struct platform_driver mtk_tphy_driver = {
  920. .probe = mtk_tphy_probe,
  921. .driver = {
  922. .name = "mtk-tphy",
  923. .of_match_table = mtk_tphy_id_table,
  924. },
  925. };
  926. module_platform_driver(mtk_tphy_driver);
  927. MODULE_AUTHOR("Chunfeng Yun <chunfeng.yun@mediatek.com>");
  928. MODULE_DESCRIPTION("MediaTek T-PHY driver");
  929. MODULE_LICENSE("GPL v2");