pci.c 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "wifi.h"
  30. #include "core.h"
  31. #include "pci.h"
  32. #include "base.h"
  33. #include "ps.h"
  34. #include "efuse.h"
  35. #include <linux/export.h>
  36. #include <linux/kmemleak.h>
  37. #include <linux/module.h>
  38. MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
  39. MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
  40. MODULE_AUTHOR("Larry Finger <Larry.FInger@lwfinger.net>");
  41. MODULE_LICENSE("GPL");
  42. MODULE_DESCRIPTION("PCI basic driver for rtlwifi");
  43. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  44. PCI_VENDOR_ID_INTEL,
  45. PCI_VENDOR_ID_ATI,
  46. PCI_VENDOR_ID_AMD,
  47. PCI_VENDOR_ID_SI
  48. };
  49. static const u8 ac_to_hwq[] = {
  50. VO_QUEUE,
  51. VI_QUEUE,
  52. BE_QUEUE,
  53. BK_QUEUE
  54. };
  55. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  56. struct sk_buff *skb)
  57. {
  58. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  59. __le16 fc = rtl_get_fc(skb);
  60. u8 queue_index = skb_get_queue_mapping(skb);
  61. if (unlikely(ieee80211_is_beacon(fc)))
  62. return BEACON_QUEUE;
  63. if (ieee80211_is_mgmt(fc) || ieee80211_is_ctl(fc))
  64. return MGNT_QUEUE;
  65. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  66. if (ieee80211_is_nullfunc(fc))
  67. return HIGH_QUEUE;
  68. return ac_to_hwq[queue_index];
  69. }
  70. /* Update PCI dependent default settings*/
  71. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  72. {
  73. struct rtl_priv *rtlpriv = rtl_priv(hw);
  74. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  75. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  76. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  77. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  78. u8 init_aspm;
  79. ppsc->reg_rfps_level = 0;
  80. ppsc->support_aspm = false;
  81. /*Update PCI ASPM setting */
  82. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  83. switch (rtlpci->const_pci_aspm) {
  84. case 0:
  85. /*No ASPM */
  86. break;
  87. case 1:
  88. /*ASPM dynamically enabled/disable. */
  89. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  90. break;
  91. case 2:
  92. /*ASPM with Clock Req dynamically enabled/disable. */
  93. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  94. RT_RF_OFF_LEVL_CLK_REQ);
  95. break;
  96. case 3:
  97. /*
  98. * Always enable ASPM and Clock Req
  99. * from initialization to halt.
  100. * */
  101. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  102. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  103. RT_RF_OFF_LEVL_CLK_REQ);
  104. break;
  105. case 4:
  106. /*
  107. * Always enable ASPM without Clock Req
  108. * from initialization to halt.
  109. * */
  110. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  111. RT_RF_OFF_LEVL_CLK_REQ);
  112. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  113. break;
  114. }
  115. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  116. /*Update Radio OFF setting */
  117. switch (rtlpci->const_hwsw_rfoff_d3) {
  118. case 1:
  119. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  120. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  121. break;
  122. case 2:
  123. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  124. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  125. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  126. break;
  127. case 3:
  128. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  129. break;
  130. }
  131. /*Set HW definition to determine if it supports ASPM. */
  132. switch (rtlpci->const_support_pciaspm) {
  133. case 0:{
  134. /*Not support ASPM. */
  135. bool support_aspm = false;
  136. ppsc->support_aspm = support_aspm;
  137. break;
  138. }
  139. case 1:{
  140. /*Support ASPM. */
  141. bool support_aspm = true;
  142. bool support_backdoor = true;
  143. ppsc->support_aspm = support_aspm;
  144. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  145. !priv->ndis_adapter.amd_l1_patch)
  146. support_backdoor = false; */
  147. ppsc->support_backdoor = support_backdoor;
  148. break;
  149. }
  150. case 2:
  151. /*ASPM value set by chipset. */
  152. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  153. bool support_aspm = true;
  154. ppsc->support_aspm = support_aspm;
  155. }
  156. break;
  157. default:
  158. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  159. "switch case not processed\n");
  160. break;
  161. }
  162. /* toshiba aspm issue, toshiba will set aspm selfly
  163. * so we should not set aspm in driver */
  164. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  165. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  166. init_aspm == 0x43)
  167. ppsc->support_aspm = false;
  168. }
  169. static bool _rtl_pci_platform_switch_device_pci_aspm(
  170. struct ieee80211_hw *hw,
  171. u8 value)
  172. {
  173. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  174. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  175. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  176. value |= 0x40;
  177. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  178. return false;
  179. }
  180. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  181. static void _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  182. {
  183. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  184. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  185. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  186. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  187. udelay(100);
  188. }
  189. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  190. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  191. {
  192. struct rtl_priv *rtlpriv = rtl_priv(hw);
  193. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  194. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  195. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  196. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  197. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  198. /*Retrieve original configuration settings. */
  199. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  200. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  201. pcibridge_linkctrlreg;
  202. u16 aspmlevel = 0;
  203. u8 tmp_u1b = 0;
  204. if (!ppsc->support_aspm)
  205. return;
  206. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  207. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  208. "PCI(Bridge) UNKNOWN\n");
  209. return;
  210. }
  211. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  212. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  213. _rtl_pci_switch_clk_req(hw, 0x0);
  214. }
  215. /*for promising device will in L0 state after an I/O. */
  216. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  217. /*Set corresponding value. */
  218. aspmlevel |= BIT(0) | BIT(1);
  219. linkctrl_reg &= ~aspmlevel;
  220. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  221. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  222. udelay(50);
  223. /*4 Disable Pci Bridge ASPM */
  224. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  225. pcibridge_linkctrlreg);
  226. udelay(50);
  227. }
  228. /*
  229. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  230. *power saving We should follow the sequence to enable
  231. *RTL8192SE first then enable Pci Bridge ASPM
  232. *or the system will show bluescreen.
  233. */
  234. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  235. {
  236. struct rtl_priv *rtlpriv = rtl_priv(hw);
  237. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  238. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  239. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  240. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  241. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  242. u16 aspmlevel;
  243. u8 u_pcibridge_aspmsetting;
  244. u8 u_device_aspmsetting;
  245. if (!ppsc->support_aspm)
  246. return;
  247. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  248. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  249. "PCI(Bridge) UNKNOWN\n");
  250. return;
  251. }
  252. /*4 Enable Pci Bridge ASPM */
  253. u_pcibridge_aspmsetting =
  254. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  255. rtlpci->const_hostpci_aspm_setting;
  256. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  257. u_pcibridge_aspmsetting &= ~BIT(0);
  258. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  259. u_pcibridge_aspmsetting);
  260. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  261. "PlatformEnableASPM(): Write reg[%x] = %x\n",
  262. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  263. u_pcibridge_aspmsetting);
  264. udelay(50);
  265. /*Get ASPM level (with/without Clock Req) */
  266. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  267. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  268. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  269. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  270. u_device_aspmsetting |= aspmlevel;
  271. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  272. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  273. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  274. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  275. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  276. }
  277. udelay(100);
  278. }
  279. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  280. {
  281. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  282. bool status = false;
  283. u8 offset_e0;
  284. unsigned offset_e4;
  285. pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
  286. pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
  287. if (offset_e0 == 0xA0) {
  288. pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
  289. if (offset_e4 & BIT(23))
  290. status = true;
  291. }
  292. return status;
  293. }
  294. static bool rtl_pci_check_buddy_priv(struct ieee80211_hw *hw,
  295. struct rtl_priv **buddy_priv)
  296. {
  297. struct rtl_priv *rtlpriv = rtl_priv(hw);
  298. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  299. bool find_buddy_priv = false;
  300. struct rtl_priv *tpriv = NULL;
  301. struct rtl_pci_priv *tpcipriv = NULL;
  302. if (!list_empty(&rtlpriv->glb_var->glb_priv_list)) {
  303. list_for_each_entry(tpriv, &rtlpriv->glb_var->glb_priv_list,
  304. list) {
  305. if (tpriv) {
  306. tpcipriv = (struct rtl_pci_priv *)tpriv->priv;
  307. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  308. "pcipriv->ndis_adapter.funcnumber %x\n",
  309. pcipriv->ndis_adapter.funcnumber);
  310. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  311. "tpcipriv->ndis_adapter.funcnumber %x\n",
  312. tpcipriv->ndis_adapter.funcnumber);
  313. if ((pcipriv->ndis_adapter.busnumber ==
  314. tpcipriv->ndis_adapter.busnumber) &&
  315. (pcipriv->ndis_adapter.devnumber ==
  316. tpcipriv->ndis_adapter.devnumber) &&
  317. (pcipriv->ndis_adapter.funcnumber !=
  318. tpcipriv->ndis_adapter.funcnumber)) {
  319. find_buddy_priv = true;
  320. break;
  321. }
  322. }
  323. }
  324. }
  325. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  326. "find_buddy_priv %d\n", find_buddy_priv);
  327. if (find_buddy_priv)
  328. *buddy_priv = tpriv;
  329. return find_buddy_priv;
  330. }
  331. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  332. {
  333. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  334. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  335. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  336. u8 linkctrl_reg;
  337. u8 num4bbytes;
  338. num4bbytes = (capabilityoffset + 0x10) / 4;
  339. /*Read Link Control Register */
  340. pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
  341. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  342. }
  343. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  344. struct ieee80211_hw *hw)
  345. {
  346. struct rtl_priv *rtlpriv = rtl_priv(hw);
  347. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  348. u8 tmp;
  349. u16 linkctrl_reg;
  350. /*Link Control Register */
  351. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &linkctrl_reg);
  352. pcipriv->ndis_adapter.linkctrl_reg = (u8)linkctrl_reg;
  353. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Link Control Register =%x\n",
  354. pcipriv->ndis_adapter.linkctrl_reg);
  355. pci_read_config_byte(pdev, 0x98, &tmp);
  356. tmp |= BIT(4);
  357. pci_write_config_byte(pdev, 0x98, tmp);
  358. tmp = 0x17;
  359. pci_write_config_byte(pdev, 0x70f, tmp);
  360. }
  361. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  362. {
  363. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  364. _rtl_pci_update_default_setting(hw);
  365. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  366. /*Always enable ASPM & Clock Req. */
  367. rtl_pci_enable_aspm(hw);
  368. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  369. }
  370. }
  371. static void _rtl_pci_io_handler_init(struct device *dev,
  372. struct ieee80211_hw *hw)
  373. {
  374. struct rtl_priv *rtlpriv = rtl_priv(hw);
  375. rtlpriv->io.dev = dev;
  376. rtlpriv->io.write8_async = pci_write8_async;
  377. rtlpriv->io.write16_async = pci_write16_async;
  378. rtlpriv->io.write32_async = pci_write32_async;
  379. rtlpriv->io.read8_sync = pci_read8_sync;
  380. rtlpriv->io.read16_sync = pci_read16_sync;
  381. rtlpriv->io.read32_sync = pci_read32_sync;
  382. }
  383. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  384. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  385. {
  386. struct rtl_priv *rtlpriv = rtl_priv(hw);
  387. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  388. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  389. struct sk_buff *next_skb;
  390. u8 additionlen = FCS_LEN;
  391. /* here open is 4, wep/tkip is 8, aes is 12*/
  392. if (info->control.hw_key)
  393. additionlen += info->control.hw_key->icv_len;
  394. /* The most skb num is 6 */
  395. tcb_desc->empkt_num = 0;
  396. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  397. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  398. struct ieee80211_tx_info *next_info;
  399. next_info = IEEE80211_SKB_CB(next_skb);
  400. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  401. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  402. next_skb->len + additionlen;
  403. tcb_desc->empkt_num++;
  404. } else {
  405. break;
  406. }
  407. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  408. next_skb))
  409. break;
  410. if (tcb_desc->empkt_num >= rtlhal->max_earlymode_num)
  411. break;
  412. }
  413. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  414. return true;
  415. }
  416. /* just for early mode now */
  417. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  418. {
  419. struct rtl_priv *rtlpriv = rtl_priv(hw);
  420. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  421. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  422. struct sk_buff *skb = NULL;
  423. struct ieee80211_tx_info *info = NULL;
  424. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  425. int tid;
  426. if (!rtlpriv->rtlhal.earlymode_enable)
  427. return;
  428. if (rtlpriv->dm.supp_phymode_switch &&
  429. (rtlpriv->easy_concurrent_ctl.switch_in_process ||
  430. (rtlpriv->buddy_priv &&
  431. rtlpriv->buddy_priv->easy_concurrent_ctl.switch_in_process)))
  432. return;
  433. /* we juse use em for BE/BK/VI/VO */
  434. for (tid = 7; tid >= 0; tid--) {
  435. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(tid)];
  436. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  437. while (!mac->act_scanning &&
  438. rtlpriv->psc.rfpwr_state == ERFON) {
  439. struct rtl_tcb_desc tcb_desc;
  440. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  441. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  442. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  443. (ring->entries - skb_queue_len(&ring->queue) >
  444. rtlhal->max_earlymode_num)) {
  445. skb = skb_dequeue(&mac->skb_waitq[tid]);
  446. } else {
  447. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  448. break;
  449. }
  450. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  451. /* Some macaddr can't do early mode. like
  452. * multicast/broadcast/no_qos data */
  453. info = IEEE80211_SKB_CB(skb);
  454. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  455. _rtl_update_earlymode_info(hw, skb,
  456. &tcb_desc, tid);
  457. rtlpriv->intf_ops->adapter_tx(hw, NULL, skb, &tcb_desc);
  458. }
  459. }
  460. }
  461. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  462. {
  463. struct rtl_priv *rtlpriv = rtl_priv(hw);
  464. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  465. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  466. while (skb_queue_len(&ring->queue)) {
  467. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  468. struct sk_buff *skb;
  469. struct ieee80211_tx_info *info;
  470. __le16 fc;
  471. u8 tid;
  472. u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
  473. HW_DESC_OWN);
  474. /*beacon packet will only use the first
  475. *descriptor by defaut, and the own may not
  476. *be cleared by the hardware
  477. */
  478. if (own)
  479. return;
  480. ring->idx = (ring->idx + 1) % ring->entries;
  481. skb = __skb_dequeue(&ring->queue);
  482. pci_unmap_single(rtlpci->pdev,
  483. rtlpriv->cfg->ops->
  484. get_desc((u8 *) entry, true,
  485. HW_DESC_TXBUFF_ADDR),
  486. skb->len, PCI_DMA_TODEVICE);
  487. /* remove early mode header */
  488. if (rtlpriv->rtlhal.earlymode_enable)
  489. skb_pull(skb, EM_HDR_LEN);
  490. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  491. "new ring->idx:%d, free: skb_queue_len:%d, free: seq:%x\n",
  492. ring->idx,
  493. skb_queue_len(&ring->queue),
  494. *(u16 *) (skb->data + 22));
  495. if (prio == TXCMD_QUEUE) {
  496. dev_kfree_skb(skb);
  497. goto tx_status_ok;
  498. }
  499. /* for sw LPS, just after NULL skb send out, we can
  500. * sure AP knows we are sleeping, we should not let
  501. * rf sleep
  502. */
  503. fc = rtl_get_fc(skb);
  504. if (ieee80211_is_nullfunc(fc)) {
  505. if (ieee80211_has_pm(fc)) {
  506. rtlpriv->mac80211.offchan_delay = true;
  507. rtlpriv->psc.state_inap = true;
  508. } else {
  509. rtlpriv->psc.state_inap = false;
  510. }
  511. }
  512. if (ieee80211_is_action(fc)) {
  513. struct ieee80211_mgmt *action_frame =
  514. (struct ieee80211_mgmt *)skb->data;
  515. if (action_frame->u.action.u.ht_smps.action ==
  516. WLAN_HT_ACTION_SMPS) {
  517. dev_kfree_skb(skb);
  518. goto tx_status_ok;
  519. }
  520. }
  521. /* update tid tx pkt num */
  522. tid = rtl_get_tid(skb);
  523. if (tid <= 7)
  524. rtlpriv->link_info.tidtx_inperiod[tid]++;
  525. info = IEEE80211_SKB_CB(skb);
  526. ieee80211_tx_info_clear_status(info);
  527. info->flags |= IEEE80211_TX_STAT_ACK;
  528. /*info->status.rates[0].count = 1; */
  529. ieee80211_tx_status_irqsafe(hw, skb);
  530. if ((ring->entries - skb_queue_len(&ring->queue))
  531. == 2) {
  532. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  533. "more desc left, wake skb_queue@%d, ring->idx = %d, skb_queue_len = 0x%d\n",
  534. prio, ring->idx,
  535. skb_queue_len(&ring->queue));
  536. ieee80211_wake_queue(hw,
  537. skb_get_queue_mapping
  538. (skb));
  539. }
  540. tx_status_ok:
  541. skb = NULL;
  542. }
  543. if (((rtlpriv->link_info.num_rx_inperiod +
  544. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  545. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  546. rtlpriv->enter_ps = false;
  547. schedule_work(&rtlpriv->works.lps_change_work);
  548. }
  549. }
  550. static void _rtl_receive_one(struct ieee80211_hw *hw, struct sk_buff *skb,
  551. struct ieee80211_rx_status rx_status)
  552. {
  553. struct rtl_priv *rtlpriv = rtl_priv(hw);
  554. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  555. __le16 fc = rtl_get_fc(skb);
  556. bool unicast = false;
  557. struct sk_buff *uskb = NULL;
  558. u8 *pdata;
  559. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  560. if (is_broadcast_ether_addr(hdr->addr1)) {
  561. ;/*TODO*/
  562. } else if (is_multicast_ether_addr(hdr->addr1)) {
  563. ;/*TODO*/
  564. } else {
  565. unicast = true;
  566. rtlpriv->stats.rxbytesunicast += skb->len;
  567. }
  568. if (ieee80211_is_data(fc)) {
  569. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  570. if (unicast)
  571. rtlpriv->link_info.num_rx_inperiod++;
  572. }
  573. /* static bcn for roaming */
  574. rtl_beacon_statistic(hw, skb);
  575. rtl_p2p_info(hw, (void *)skb->data, skb->len);
  576. /* for sw lps */
  577. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  578. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  579. if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
  580. (rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G) &&
  581. (ieee80211_is_beacon(fc) || ieee80211_is_probe_resp(fc)))
  582. return;
  583. if (unlikely(!rtl_action_proc(hw, skb, false)))
  584. return;
  585. uskb = dev_alloc_skb(skb->len + 128);
  586. if (!uskb)
  587. return; /* exit if allocation failed */
  588. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status, sizeof(rx_status));
  589. pdata = (u8 *)skb_put(uskb, skb->len);
  590. memcpy(pdata, skb->data, skb->len);
  591. ieee80211_rx_irqsafe(hw, uskb);
  592. }
  593. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  594. {
  595. struct rtl_priv *rtlpriv = rtl_priv(hw);
  596. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  597. int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
  598. struct ieee80211_rx_status rx_status = { 0 };
  599. unsigned int count = rtlpci->rxringcount;
  600. u8 own;
  601. u8 tmp_one;
  602. u32 bufferaddress;
  603. struct rtl_stats stats = {
  604. .signal = 0,
  605. .rate = 0,
  606. };
  607. int index = rtlpci->rx_ring[rx_queue_idx].idx;
  608. /*RX NORMAL PKT */
  609. while (count--) {
  610. /*rx descriptor */
  611. struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
  612. index];
  613. /*rx pkt */
  614. struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
  615. index];
  616. struct sk_buff *new_skb = NULL;
  617. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  618. false, HW_DESC_OWN);
  619. /*wait data to be filled by hardware */
  620. if (own)
  621. break;
  622. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  623. &rx_status,
  624. (u8 *) pdesc, skb);
  625. if (stats.crc || stats.hwerror)
  626. goto done;
  627. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  628. if (unlikely(!new_skb)) {
  629. RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV), DBG_DMESG,
  630. "can't alloc skb for rx\n");
  631. goto done;
  632. }
  633. kmemleak_not_leak(new_skb);
  634. pci_unmap_single(rtlpci->pdev,
  635. *((dma_addr_t *) skb->cb),
  636. rtlpci->rxbuffersize,
  637. PCI_DMA_FROMDEVICE);
  638. skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc, false,
  639. HW_DESC_RXPKT_LEN));
  640. skb_reserve(skb, stats.rx_drvinfo_size + stats.rx_bufshift);
  641. /*
  642. * NOTICE This can not be use for mac80211,
  643. * this is done in mac80211 code,
  644. * if you done here sec DHCP will fail
  645. * skb_trim(skb, skb->len - 4);
  646. */
  647. _rtl_receive_one(hw, skb, rx_status);
  648. if (((rtlpriv->link_info.num_rx_inperiod +
  649. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  650. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  651. rtlpriv->enter_ps = false;
  652. schedule_work(&rtlpriv->works.lps_change_work);
  653. }
  654. dev_kfree_skb_any(skb);
  655. skb = new_skb;
  656. rtlpci->rx_ring[rx_queue_idx].rx_buf[index] = skb;
  657. *((dma_addr_t *) skb->cb) =
  658. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  659. rtlpci->rxbuffersize,
  660. PCI_DMA_FROMDEVICE);
  661. done:
  662. bufferaddress = (*((dma_addr_t *)skb->cb));
  663. if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress))
  664. return;
  665. tmp_one = 1;
  666. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
  667. HW_DESC_RXBUFF_ADDR,
  668. (u8 *)&bufferaddress);
  669. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  670. HW_DESC_RXPKT_LEN,
  671. (u8 *)&rtlpci->rxbuffersize);
  672. if (index == rtlpci->rxringcount - 1)
  673. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  674. HW_DESC_RXERO,
  675. &tmp_one);
  676. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
  677. &tmp_one);
  678. index = (index + 1) % rtlpci->rxringcount;
  679. }
  680. rtlpci->rx_ring[rx_queue_idx].idx = index;
  681. }
  682. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  683. {
  684. struct ieee80211_hw *hw = dev_id;
  685. struct rtl_priv *rtlpriv = rtl_priv(hw);
  686. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  687. unsigned long flags;
  688. u32 inta = 0;
  689. u32 intb = 0;
  690. irqreturn_t ret = IRQ_HANDLED;
  691. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  692. /*read ISR: 4/8bytes */
  693. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  694. /*Shared IRQ or HW disappared */
  695. if (!inta || inta == 0xffff) {
  696. ret = IRQ_NONE;
  697. goto done;
  698. }
  699. /*<1> beacon related */
  700. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  701. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  702. "beacon ok interrupt!\n");
  703. }
  704. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  705. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  706. "beacon err interrupt!\n");
  707. }
  708. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  709. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "beacon interrupt!\n");
  710. }
  711. if (inta & rtlpriv->cfg->maps[RTL_IMR_BCNINT]) {
  712. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  713. "prepare beacon for interrupt!\n");
  714. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  715. }
  716. /*<3> Tx related */
  717. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  718. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "IMR_TXFOVW!\n");
  719. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  720. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  721. "Manage ok interrupt!\n");
  722. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  723. }
  724. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  725. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  726. "HIGH_QUEUE ok interrupt!\n");
  727. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  728. }
  729. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  730. rtlpriv->link_info.num_tx_inperiod++;
  731. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  732. "BK Tx OK interrupt!\n");
  733. _rtl_pci_tx_isr(hw, BK_QUEUE);
  734. }
  735. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  736. rtlpriv->link_info.num_tx_inperiod++;
  737. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  738. "BE TX OK interrupt!\n");
  739. _rtl_pci_tx_isr(hw, BE_QUEUE);
  740. }
  741. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  742. rtlpriv->link_info.num_tx_inperiod++;
  743. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  744. "VI TX OK interrupt!\n");
  745. _rtl_pci_tx_isr(hw, VI_QUEUE);
  746. }
  747. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  748. rtlpriv->link_info.num_tx_inperiod++;
  749. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  750. "Vo TX OK interrupt!\n");
  751. _rtl_pci_tx_isr(hw, VO_QUEUE);
  752. }
  753. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  754. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  755. rtlpriv->link_info.num_tx_inperiod++;
  756. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  757. "CMD TX OK interrupt!\n");
  758. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  759. }
  760. }
  761. /*<2> Rx related */
  762. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  763. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "Rx ok interrupt!\n");
  764. _rtl_pci_rx_interrupt(hw);
  765. }
  766. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  767. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  768. "rx descriptor unavailable!\n");
  769. _rtl_pci_rx_interrupt(hw);
  770. }
  771. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  772. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "rx overflow !\n");
  773. _rtl_pci_rx_interrupt(hw);
  774. }
  775. /*fw related*/
  776. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8723AE) {
  777. if (inta & rtlpriv->cfg->maps[RTL_IMR_C2HCMD]) {
  778. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  779. "firmware interrupt!\n");
  780. queue_delayed_work(rtlpriv->works.rtl_wq,
  781. &rtlpriv->works.fwevt_wq, 0);
  782. }
  783. }
  784. if (rtlpriv->rtlhal.earlymode_enable)
  785. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  786. done:
  787. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  788. return ret;
  789. }
  790. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  791. {
  792. _rtl_pci_tx_chk_waitq(hw);
  793. }
  794. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  795. {
  796. struct rtl_priv *rtlpriv = rtl_priv(hw);
  797. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  798. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  799. struct rtl8192_tx_ring *ring = NULL;
  800. struct ieee80211_hdr *hdr = NULL;
  801. struct ieee80211_tx_info *info = NULL;
  802. struct sk_buff *pskb = NULL;
  803. struct rtl_tx_desc *pdesc = NULL;
  804. struct rtl_tcb_desc tcb_desc;
  805. u8 temp_one = 1;
  806. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  807. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  808. pskb = __skb_dequeue(&ring->queue);
  809. if (pskb) {
  810. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  811. pci_unmap_single(rtlpci->pdev, rtlpriv->cfg->ops->get_desc(
  812. (u8 *) entry, true, HW_DESC_TXBUFF_ADDR),
  813. pskb->len, PCI_DMA_TODEVICE);
  814. kfree_skb(pskb);
  815. }
  816. /*NB: the beacon data buffer must be 32-bit aligned. */
  817. pskb = ieee80211_beacon_get(hw, mac->vif);
  818. if (pskb == NULL)
  819. return;
  820. hdr = rtl_get_hdr(pskb);
  821. info = IEEE80211_SKB_CB(pskb);
  822. pdesc = &ring->desc[0];
  823. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  824. info, NULL, pskb, BEACON_QUEUE, &tcb_desc);
  825. __skb_queue_tail(&ring->queue, pskb);
  826. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
  827. &temp_one);
  828. return;
  829. }
  830. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  831. {
  832. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  833. u8 i;
  834. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  835. rtlpci->txringcount[i] = RT_TXDESC_NUM;
  836. /*
  837. *we just alloc 2 desc for beacon queue,
  838. *because we just need first desc in hw beacon.
  839. */
  840. rtlpci->txringcount[BEACON_QUEUE] = 2;
  841. /*
  842. *BE queue need more descriptor for performance
  843. *consideration or, No more tx desc will happen,
  844. *and may cause mac80211 mem leakage.
  845. */
  846. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  847. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  848. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  849. }
  850. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  851. struct pci_dev *pdev)
  852. {
  853. struct rtl_priv *rtlpriv = rtl_priv(hw);
  854. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  855. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  856. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  857. rtlpci->up_first_time = true;
  858. rtlpci->being_init_adapter = false;
  859. rtlhal->hw = hw;
  860. rtlpci->pdev = pdev;
  861. /*Tx/Rx related var */
  862. _rtl_pci_init_trx_var(hw);
  863. /*IBSS*/ mac->beacon_interval = 100;
  864. /*AMPDU*/
  865. mac->min_space_cfg = 0;
  866. mac->max_mss_density = 0;
  867. /*set sane AMPDU defaults */
  868. mac->current_ampdu_density = 7;
  869. mac->current_ampdu_factor = 3;
  870. /*QOS*/
  871. rtlpci->acm_method = eAcmWay2_SW;
  872. /*task */
  873. tasklet_init(&rtlpriv->works.irq_tasklet,
  874. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  875. (unsigned long)hw);
  876. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  877. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  878. (unsigned long)hw);
  879. INIT_WORK(&rtlpriv->works.lps_change_work,
  880. rtl_lps_change_work_callback);
  881. }
  882. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  883. unsigned int prio, unsigned int entries)
  884. {
  885. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  886. struct rtl_priv *rtlpriv = rtl_priv(hw);
  887. struct rtl_tx_desc *ring;
  888. dma_addr_t dma;
  889. u32 nextdescaddress;
  890. int i;
  891. ring = pci_alloc_consistent(rtlpci->pdev,
  892. sizeof(*ring) * entries, &dma);
  893. if (!ring || (unsigned long)ring & 0xFF) {
  894. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  895. "Cannot allocate TX ring (prio = %d)\n", prio);
  896. return -ENOMEM;
  897. }
  898. memset(ring, 0, sizeof(*ring) * entries);
  899. rtlpci->tx_ring[prio].desc = ring;
  900. rtlpci->tx_ring[prio].dma = dma;
  901. rtlpci->tx_ring[prio].idx = 0;
  902. rtlpci->tx_ring[prio].entries = entries;
  903. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  904. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "queue:%d, ring_addr:%p\n",
  905. prio, ring);
  906. for (i = 0; i < entries; i++) {
  907. nextdescaddress = (u32) dma +
  908. ((i + 1) % entries) *
  909. sizeof(*ring);
  910. rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
  911. true, HW_DESC_TX_NEXTDESC_ADDR,
  912. (u8 *)&nextdescaddress);
  913. }
  914. return 0;
  915. }
  916. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
  917. {
  918. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  919. struct rtl_priv *rtlpriv = rtl_priv(hw);
  920. struct rtl_rx_desc *entry = NULL;
  921. int i, rx_queue_idx;
  922. u8 tmp_one = 1;
  923. /*
  924. *rx_queue_idx 0:RX_MPDU_QUEUE
  925. *rx_queue_idx 1:RX_CMD_QUEUE
  926. */
  927. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  928. rx_queue_idx++) {
  929. rtlpci->rx_ring[rx_queue_idx].desc =
  930. pci_alloc_consistent(rtlpci->pdev,
  931. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  932. desc) * rtlpci->rxringcount,
  933. &rtlpci->rx_ring[rx_queue_idx].dma);
  934. if (!rtlpci->rx_ring[rx_queue_idx].desc ||
  935. (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
  936. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  937. "Cannot allocate RX ring\n");
  938. return -ENOMEM;
  939. }
  940. memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
  941. sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
  942. rtlpci->rxringcount);
  943. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  944. /* If amsdu_8k is disabled, set buffersize to 4096. This
  945. * change will reduce memory fragmentation.
  946. */
  947. if (rtlpci->rxbuffersize > 4096 &&
  948. rtlpriv->rtlhal.disable_amsdu_8k)
  949. rtlpci->rxbuffersize = 4096;
  950. for (i = 0; i < rtlpci->rxringcount; i++) {
  951. struct sk_buff *skb =
  952. dev_alloc_skb(rtlpci->rxbuffersize);
  953. u32 bufferaddress;
  954. if (!skb)
  955. return 0;
  956. kmemleak_not_leak(skb);
  957. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  958. /*skb->dev = dev; */
  959. rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
  960. /*
  961. *just set skb->cb to mapping addr
  962. *for pci_unmap_single use
  963. */
  964. *((dma_addr_t *) skb->cb) =
  965. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  966. rtlpci->rxbuffersize,
  967. PCI_DMA_FROMDEVICE);
  968. bufferaddress = (*((dma_addr_t *)skb->cb));
  969. if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress)) {
  970. dev_kfree_skb_any(skb);
  971. return 1;
  972. }
  973. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  974. HW_DESC_RXBUFF_ADDR,
  975. (u8 *)&bufferaddress);
  976. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  977. HW_DESC_RXPKT_LEN,
  978. (u8 *)&rtlpci->
  979. rxbuffersize);
  980. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  981. HW_DESC_RXOWN,
  982. &tmp_one);
  983. }
  984. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  985. HW_DESC_RXERO, &tmp_one);
  986. }
  987. return 0;
  988. }
  989. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  990. unsigned int prio)
  991. {
  992. struct rtl_priv *rtlpriv = rtl_priv(hw);
  993. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  994. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  995. while (skb_queue_len(&ring->queue)) {
  996. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  997. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  998. pci_unmap_single(rtlpci->pdev,
  999. rtlpriv->cfg->
  1000. ops->get_desc((u8 *) entry, true,
  1001. HW_DESC_TXBUFF_ADDR),
  1002. skb->len, PCI_DMA_TODEVICE);
  1003. kfree_skb(skb);
  1004. ring->idx = (ring->idx + 1) % ring->entries;
  1005. }
  1006. if (ring->desc) {
  1007. pci_free_consistent(rtlpci->pdev,
  1008. sizeof(*ring->desc) * ring->entries,
  1009. ring->desc, ring->dma);
  1010. ring->desc = NULL;
  1011. }
  1012. }
  1013. static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
  1014. {
  1015. int i, rx_queue_idx;
  1016. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1017. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1018. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1019. rx_queue_idx++) {
  1020. for (i = 0; i < rtlpci->rxringcount; i++) {
  1021. struct sk_buff *skb =
  1022. rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
  1023. if (!skb)
  1024. continue;
  1025. pci_unmap_single(rtlpci->pdev,
  1026. *((dma_addr_t *) skb->cb),
  1027. rtlpci->rxbuffersize,
  1028. PCI_DMA_FROMDEVICE);
  1029. kfree_skb(skb);
  1030. }
  1031. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1032. pci_free_consistent(rtlpci->pdev,
  1033. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  1034. desc) * rtlpci->rxringcount,
  1035. rtlpci->rx_ring[rx_queue_idx].desc,
  1036. rtlpci->rx_ring[rx_queue_idx].dma);
  1037. rtlpci->rx_ring[rx_queue_idx].desc = NULL;
  1038. }
  1039. }
  1040. }
  1041. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  1042. {
  1043. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1044. int ret;
  1045. int i;
  1046. ret = _rtl_pci_init_rx_ring(hw);
  1047. if (ret)
  1048. return ret;
  1049. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1050. ret = _rtl_pci_init_tx_ring(hw, i,
  1051. rtlpci->txringcount[i]);
  1052. if (ret)
  1053. goto err_free_rings;
  1054. }
  1055. return 0;
  1056. err_free_rings:
  1057. _rtl_pci_free_rx_ring(rtlpci);
  1058. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1059. if (rtlpci->tx_ring[i].desc)
  1060. _rtl_pci_free_tx_ring(hw, i);
  1061. return 1;
  1062. }
  1063. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  1064. {
  1065. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1066. u32 i;
  1067. /*free rx rings */
  1068. _rtl_pci_free_rx_ring(rtlpci);
  1069. /*free tx rings */
  1070. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1071. _rtl_pci_free_tx_ring(hw, i);
  1072. return 0;
  1073. }
  1074. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1075. {
  1076. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1077. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1078. int i, rx_queue_idx;
  1079. unsigned long flags;
  1080. u8 tmp_one = 1;
  1081. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1082. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1083. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1084. rx_queue_idx++) {
  1085. /*
  1086. *force the rx_ring[RX_MPDU_QUEUE/
  1087. *RX_CMD_QUEUE].idx to the first one
  1088. */
  1089. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1090. struct rtl_rx_desc *entry = NULL;
  1091. for (i = 0; i < rtlpci->rxringcount; i++) {
  1092. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  1093. rtlpriv->cfg->ops->set_desc((u8 *) entry,
  1094. false,
  1095. HW_DESC_RXOWN,
  1096. &tmp_one);
  1097. }
  1098. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  1099. }
  1100. }
  1101. /*
  1102. *after reset, release previous pending packet,
  1103. *and force the tx idx to the first one
  1104. */
  1105. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1106. if (rtlpci->tx_ring[i].desc) {
  1107. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1108. while (skb_queue_len(&ring->queue)) {
  1109. struct rtl_tx_desc *entry;
  1110. struct sk_buff *skb;
  1111. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock,
  1112. flags);
  1113. entry = &ring->desc[ring->idx];
  1114. skb = __skb_dequeue(&ring->queue);
  1115. pci_unmap_single(rtlpci->pdev,
  1116. rtlpriv->cfg->ops->
  1117. get_desc((u8 *)
  1118. entry,
  1119. true,
  1120. HW_DESC_TXBUFF_ADDR),
  1121. skb->len, PCI_DMA_TODEVICE);
  1122. ring->idx = (ring->idx + 1) % ring->entries;
  1123. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock,
  1124. flags);
  1125. kfree_skb(skb);
  1126. }
  1127. ring->idx = 0;
  1128. }
  1129. }
  1130. return 0;
  1131. }
  1132. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1133. struct ieee80211_sta *sta,
  1134. struct sk_buff *skb)
  1135. {
  1136. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1137. struct rtl_sta_info *sta_entry = NULL;
  1138. u8 tid = rtl_get_tid(skb);
  1139. __le16 fc = rtl_get_fc(skb);
  1140. if (!sta)
  1141. return false;
  1142. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1143. if (!rtlpriv->rtlhal.earlymode_enable)
  1144. return false;
  1145. if (ieee80211_is_nullfunc(fc))
  1146. return false;
  1147. if (ieee80211_is_qos_nullfunc(fc))
  1148. return false;
  1149. if (ieee80211_is_pspoll(fc))
  1150. return false;
  1151. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1152. return false;
  1153. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1154. return false;
  1155. if (tid > 7)
  1156. return false;
  1157. /* maybe every tid should be checked */
  1158. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1159. return false;
  1160. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1161. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1162. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1163. return true;
  1164. }
  1165. static int rtl_pci_tx(struct ieee80211_hw *hw,
  1166. struct ieee80211_sta *sta,
  1167. struct sk_buff *skb,
  1168. struct rtl_tcb_desc *ptcb_desc)
  1169. {
  1170. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1171. struct rtl_sta_info *sta_entry = NULL;
  1172. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1173. struct rtl8192_tx_ring *ring;
  1174. struct rtl_tx_desc *pdesc;
  1175. u8 idx;
  1176. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1177. unsigned long flags;
  1178. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1179. __le16 fc = rtl_get_fc(skb);
  1180. u8 *pda_addr = hdr->addr1;
  1181. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1182. /*ssn */
  1183. u8 tid = 0;
  1184. u16 seq_number = 0;
  1185. u8 own;
  1186. u8 temp_one = 1;
  1187. if (ieee80211_is_mgmt(fc))
  1188. rtl_tx_mgmt_proc(hw, skb);
  1189. if (rtlpriv->psc.sw_ps_enabled) {
  1190. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1191. !ieee80211_has_pm(fc))
  1192. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1193. }
  1194. rtl_action_proc(hw, skb, true);
  1195. if (is_multicast_ether_addr(pda_addr))
  1196. rtlpriv->stats.txbytesmulticast += skb->len;
  1197. else if (is_broadcast_ether_addr(pda_addr))
  1198. rtlpriv->stats.txbytesbroadcast += skb->len;
  1199. else
  1200. rtlpriv->stats.txbytesunicast += skb->len;
  1201. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1202. ring = &rtlpci->tx_ring[hw_queue];
  1203. if (hw_queue != BEACON_QUEUE)
  1204. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1205. ring->entries;
  1206. else
  1207. idx = 0;
  1208. pdesc = &ring->desc[idx];
  1209. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  1210. true, HW_DESC_OWN);
  1211. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1212. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1213. "No more TX desc@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1214. hw_queue, ring->idx, idx,
  1215. skb_queue_len(&ring->queue));
  1216. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1217. return skb->len;
  1218. }
  1219. if (ieee80211_is_data_qos(fc)) {
  1220. tid = rtl_get_tid(skb);
  1221. if (sta) {
  1222. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1223. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1224. IEEE80211_SCTL_SEQ) >> 4;
  1225. seq_number += 1;
  1226. if (!ieee80211_has_morefrags(hdr->frame_control))
  1227. sta_entry->tids[tid].seq_number = seq_number;
  1228. }
  1229. }
  1230. if (ieee80211_is_data(fc))
  1231. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1232. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1233. info, sta, skb, hw_queue, ptcb_desc);
  1234. __skb_queue_tail(&ring->queue, skb);
  1235. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, true,
  1236. HW_DESC_OWN, &temp_one);
  1237. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1238. hw_queue != BEACON_QUEUE) {
  1239. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1240. "less desc left, stop skb_queue@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1241. hw_queue, ring->idx, idx,
  1242. skb_queue_len(&ring->queue));
  1243. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1244. }
  1245. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1246. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1247. return 0;
  1248. }
  1249. static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
  1250. {
  1251. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1252. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1253. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1254. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1255. u16 i = 0;
  1256. int queue_id;
  1257. struct rtl8192_tx_ring *ring;
  1258. if (mac->skip_scan)
  1259. return;
  1260. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1261. u32 queue_len;
  1262. ring = &pcipriv->dev.tx_ring[queue_id];
  1263. queue_len = skb_queue_len(&ring->queue);
  1264. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1265. queue_id == TXCMD_QUEUE) {
  1266. queue_id--;
  1267. continue;
  1268. } else {
  1269. msleep(20);
  1270. i++;
  1271. }
  1272. /* we just wait 1s for all queues */
  1273. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1274. is_hal_stop(rtlhal) || i >= 200)
  1275. return;
  1276. }
  1277. }
  1278. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1279. {
  1280. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1281. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1282. _rtl_pci_deinit_trx_ring(hw);
  1283. synchronize_irq(rtlpci->pdev->irq);
  1284. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1285. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1286. flush_workqueue(rtlpriv->works.rtl_wq);
  1287. destroy_workqueue(rtlpriv->works.rtl_wq);
  1288. }
  1289. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1290. {
  1291. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1292. int err;
  1293. _rtl_pci_init_struct(hw, pdev);
  1294. err = _rtl_pci_init_trx_ring(hw);
  1295. if (err) {
  1296. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1297. "tx ring initialization failed\n");
  1298. return err;
  1299. }
  1300. return 0;
  1301. }
  1302. static int rtl_pci_start(struct ieee80211_hw *hw)
  1303. {
  1304. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1305. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1306. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1307. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1308. int err;
  1309. rtl_pci_reset_trx_ring(hw);
  1310. rtlpci->driver_is_goingto_unload = false;
  1311. err = rtlpriv->cfg->ops->hw_init(hw);
  1312. if (err) {
  1313. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1314. "Failed to config hardware!\n");
  1315. return err;
  1316. }
  1317. rtlpriv->cfg->ops->enable_interrupt(hw);
  1318. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "enable_interrupt OK\n");
  1319. rtl_init_rx_config(hw);
  1320. /*should be after adapter start and interrupt enable. */
  1321. set_hal_start(rtlhal);
  1322. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1323. rtlpci->up_first_time = false;
  1324. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "OK\n");
  1325. return 0;
  1326. }
  1327. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1328. {
  1329. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1330. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1331. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1332. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1333. unsigned long flags;
  1334. u8 RFInProgressTimeOut = 0;
  1335. /*
  1336. *should be before disable interrupt&adapter
  1337. *and will do it immediately.
  1338. */
  1339. set_hal_stop(rtlhal);
  1340. rtlpriv->cfg->ops->disable_interrupt(hw);
  1341. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1342. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1343. while (ppsc->rfchange_inprogress) {
  1344. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1345. if (RFInProgressTimeOut > 100) {
  1346. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1347. break;
  1348. }
  1349. mdelay(1);
  1350. RFInProgressTimeOut++;
  1351. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1352. }
  1353. ppsc->rfchange_inprogress = true;
  1354. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1355. rtlpci->driver_is_goingto_unload = true;
  1356. rtlpriv->cfg->ops->hw_disable(hw);
  1357. /* some things are not needed if firmware not available */
  1358. if (!rtlpriv->max_fw_size)
  1359. return;
  1360. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1361. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1362. ppsc->rfchange_inprogress = false;
  1363. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1364. rtl_pci_enable_aspm(hw);
  1365. }
  1366. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1367. struct ieee80211_hw *hw)
  1368. {
  1369. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1370. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1371. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1372. struct pci_dev *bridge_pdev = pdev->bus->self;
  1373. u16 venderid;
  1374. u16 deviceid;
  1375. u8 revisionid;
  1376. u16 irqline;
  1377. u8 tmp;
  1378. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1379. venderid = pdev->vendor;
  1380. deviceid = pdev->device;
  1381. pci_read_config_byte(pdev, 0x8, &revisionid);
  1382. pci_read_config_word(pdev, 0x3C, &irqline);
  1383. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1384. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1385. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1386. * the correct driver is r8192e_pci, thus this routine should
  1387. * return false.
  1388. */
  1389. if (deviceid == RTL_PCI_8192SE_DID &&
  1390. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1391. return false;
  1392. if (deviceid == RTL_PCI_8192_DID ||
  1393. deviceid == RTL_PCI_0044_DID ||
  1394. deviceid == RTL_PCI_0047_DID ||
  1395. deviceid == RTL_PCI_8192SE_DID ||
  1396. deviceid == RTL_PCI_8174_DID ||
  1397. deviceid == RTL_PCI_8173_DID ||
  1398. deviceid == RTL_PCI_8172_DID ||
  1399. deviceid == RTL_PCI_8171_DID) {
  1400. switch (revisionid) {
  1401. case RTL_PCI_REVISION_ID_8192PCIE:
  1402. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1403. "8192 PCI-E is found - vid/did=%x/%x\n",
  1404. venderid, deviceid);
  1405. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1406. return false;
  1407. case RTL_PCI_REVISION_ID_8192SE:
  1408. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1409. "8192SE is found - vid/did=%x/%x\n",
  1410. venderid, deviceid);
  1411. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1412. break;
  1413. default:
  1414. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1415. "Err: Unknown device - vid/did=%x/%x\n",
  1416. venderid, deviceid);
  1417. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1418. break;
  1419. }
  1420. } else if (deviceid == RTL_PCI_8723AE_DID) {
  1421. rtlhal->hw_type = HARDWARE_TYPE_RTL8723AE;
  1422. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1423. "8723AE PCI-E is found - "
  1424. "vid/did=%x/%x\n", venderid, deviceid);
  1425. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1426. deviceid == RTL_PCI_8192CE_DID ||
  1427. deviceid == RTL_PCI_8191CE_DID ||
  1428. deviceid == RTL_PCI_8188CE_DID) {
  1429. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1430. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1431. "8192C PCI-E is found - vid/did=%x/%x\n",
  1432. venderid, deviceid);
  1433. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1434. deviceid == RTL_PCI_8192DE_DID2) {
  1435. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1436. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1437. "8192D PCI-E is found - vid/did=%x/%x\n",
  1438. venderid, deviceid);
  1439. } else if (deviceid == RTL_PCI_8188EE_DID) {
  1440. rtlhal->hw_type = HARDWARE_TYPE_RTL8188EE;
  1441. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1442. "Find adapter, Hardware type is 8188EE\n");
  1443. } else {
  1444. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1445. "Err: Unknown device - vid/did=%x/%x\n",
  1446. venderid, deviceid);
  1447. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1448. }
  1449. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1450. if (revisionid == 0 || revisionid == 1) {
  1451. if (revisionid == 0) {
  1452. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1453. "Find 92DE MAC0\n");
  1454. rtlhal->interfaceindex = 0;
  1455. } else if (revisionid == 1) {
  1456. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1457. "Find 92DE MAC1\n");
  1458. rtlhal->interfaceindex = 1;
  1459. }
  1460. } else {
  1461. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1462. "Unknown device - VendorID/DeviceID=%x/%x, Revision=%x\n",
  1463. venderid, deviceid, revisionid);
  1464. rtlhal->interfaceindex = 0;
  1465. }
  1466. }
  1467. /*find bus info */
  1468. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1469. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1470. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1471. /* some ARM have no bridge_pdev and will crash here
  1472. * so we should check if bridge_pdev is NULL
  1473. */
  1474. if (bridge_pdev) {
  1475. /*find bridge info if available */
  1476. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1477. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1478. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1479. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1480. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1481. "Pci Bridge Vendor is found index: %d\n",
  1482. tmp);
  1483. break;
  1484. }
  1485. }
  1486. }
  1487. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1488. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1489. pcipriv->ndis_adapter.pcibridge_busnum =
  1490. bridge_pdev->bus->number;
  1491. pcipriv->ndis_adapter.pcibridge_devnum =
  1492. PCI_SLOT(bridge_pdev->devfn);
  1493. pcipriv->ndis_adapter.pcibridge_funcnum =
  1494. PCI_FUNC(bridge_pdev->devfn);
  1495. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1496. pci_pcie_cap(bridge_pdev);
  1497. pcipriv->ndis_adapter.num4bytes =
  1498. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1499. rtl_pci_get_linkcontrol_field(hw);
  1500. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1501. PCI_BRIDGE_VENDOR_AMD) {
  1502. pcipriv->ndis_adapter.amd_l1_patch =
  1503. rtl_pci_get_amd_l1_patch(hw);
  1504. }
  1505. }
  1506. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1507. "pcidev busnumber:devnumber:funcnumber:vendor:link_ctl %d:%d:%d:%x:%x\n",
  1508. pcipriv->ndis_adapter.busnumber,
  1509. pcipriv->ndis_adapter.devnumber,
  1510. pcipriv->ndis_adapter.funcnumber,
  1511. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg);
  1512. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1513. "pci_bridge busnumber:devnumber:funcnumber:vendor:pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1514. pcipriv->ndis_adapter.pcibridge_busnum,
  1515. pcipriv->ndis_adapter.pcibridge_devnum,
  1516. pcipriv->ndis_adapter.pcibridge_funcnum,
  1517. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1518. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1519. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1520. pcipriv->ndis_adapter.amd_l1_patch);
  1521. rtl_pci_parse_configuration(pdev, hw);
  1522. list_add_tail(&rtlpriv->list, &rtlpriv->glb_var->glb_priv_list);
  1523. return true;
  1524. }
  1525. int rtl_pci_probe(struct pci_dev *pdev,
  1526. const struct pci_device_id *id)
  1527. {
  1528. struct ieee80211_hw *hw = NULL;
  1529. struct rtl_priv *rtlpriv = NULL;
  1530. struct rtl_pci_priv *pcipriv = NULL;
  1531. struct rtl_pci *rtlpci;
  1532. unsigned long pmem_start, pmem_len, pmem_flags;
  1533. int err;
  1534. err = pci_enable_device(pdev);
  1535. if (err) {
  1536. RT_ASSERT(false, "%s : Cannot enable new PCI device\n",
  1537. pci_name(pdev));
  1538. return err;
  1539. }
  1540. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1541. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1542. RT_ASSERT(false,
  1543. "Unable to obtain 32bit DMA for consistent allocations\n");
  1544. err = -ENOMEM;
  1545. goto fail1;
  1546. }
  1547. }
  1548. pci_set_master(pdev);
  1549. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1550. sizeof(struct rtl_priv), &rtl_ops);
  1551. if (!hw) {
  1552. RT_ASSERT(false,
  1553. "%s : ieee80211 alloc failed\n", pci_name(pdev));
  1554. err = -ENOMEM;
  1555. goto fail1;
  1556. }
  1557. SET_IEEE80211_DEV(hw, &pdev->dev);
  1558. pci_set_drvdata(pdev, hw);
  1559. rtlpriv = hw->priv;
  1560. rtlpriv->hw = hw;
  1561. pcipriv = (void *)rtlpriv->priv;
  1562. pcipriv->dev.pdev = pdev;
  1563. init_completion(&rtlpriv->firmware_loading_complete);
  1564. /* init cfg & intf_ops */
  1565. rtlpriv->rtlhal.interface = INTF_PCI;
  1566. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1567. rtlpriv->intf_ops = &rtl_pci_ops;
  1568. rtlpriv->glb_var = &rtl_global_var;
  1569. /*
  1570. *init dbgp flags before all
  1571. *other functions, because we will
  1572. *use it in other funtions like
  1573. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1574. *you can not use these macro
  1575. *before this
  1576. */
  1577. rtl_dbgp_flag_init(hw);
  1578. /* MEM map */
  1579. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1580. if (err) {
  1581. RT_ASSERT(false, "Can't obtain PCI resources\n");
  1582. goto fail1;
  1583. }
  1584. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1585. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1586. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1587. /*shared mem start */
  1588. rtlpriv->io.pci_mem_start =
  1589. (unsigned long)pci_iomap(pdev,
  1590. rtlpriv->cfg->bar_id, pmem_len);
  1591. if (rtlpriv->io.pci_mem_start == 0) {
  1592. RT_ASSERT(false, "Can't map PCI mem\n");
  1593. err = -ENOMEM;
  1594. goto fail2;
  1595. }
  1596. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1597. "mem mapped space: start: 0x%08lx len:%08lx flags:%08lx, after map:0x%08lx\n",
  1598. pmem_start, pmem_len, pmem_flags,
  1599. rtlpriv->io.pci_mem_start);
  1600. /* Disable Clk Request */
  1601. pci_write_config_byte(pdev, 0x81, 0);
  1602. /* leave D3 mode */
  1603. pci_write_config_byte(pdev, 0x44, 0);
  1604. pci_write_config_byte(pdev, 0x04, 0x06);
  1605. pci_write_config_byte(pdev, 0x04, 0x07);
  1606. /* find adapter */
  1607. if (!_rtl_pci_find_adapter(pdev, hw)) {
  1608. err = -ENODEV;
  1609. goto fail3;
  1610. }
  1611. /* Init IO handler */
  1612. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1613. /*like read eeprom and so on */
  1614. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1615. /*aspm */
  1616. rtl_pci_init_aspm(hw);
  1617. /* Init mac80211 sw */
  1618. err = rtl_init_core(hw);
  1619. if (err) {
  1620. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1621. "Can't allocate sw for mac80211\n");
  1622. goto fail3;
  1623. }
  1624. /* Init PCI sw */
  1625. err = rtl_pci_init(hw, pdev);
  1626. if (err) {
  1627. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Failed to init PCI\n");
  1628. goto fail3;
  1629. }
  1630. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1631. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Can't init_sw_vars\n");
  1632. err = -ENODEV;
  1633. goto fail3;
  1634. }
  1635. rtlpriv->cfg->ops->init_sw_leds(hw);
  1636. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1637. if (err) {
  1638. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1639. "failed to create sysfs device attributes\n");
  1640. goto fail3;
  1641. }
  1642. rtlpci = rtl_pcidev(pcipriv);
  1643. err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1644. IRQF_SHARED, KBUILD_MODNAME, hw);
  1645. if (err) {
  1646. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1647. "%s: failed to register IRQ handler\n",
  1648. wiphy_name(hw->wiphy));
  1649. goto fail3;
  1650. }
  1651. rtlpci->irq_alloc = 1;
  1652. return 0;
  1653. fail3:
  1654. rtl_deinit_core(hw);
  1655. if (rtlpriv->io.pci_mem_start != 0)
  1656. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1657. fail2:
  1658. pci_release_regions(pdev);
  1659. complete(&rtlpriv->firmware_loading_complete);
  1660. fail1:
  1661. if (hw)
  1662. ieee80211_free_hw(hw);
  1663. pci_disable_device(pdev);
  1664. return err;
  1665. }
  1666. EXPORT_SYMBOL(rtl_pci_probe);
  1667. void rtl_pci_disconnect(struct pci_dev *pdev)
  1668. {
  1669. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1670. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1671. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1672. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1673. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1674. /* just in case driver is removed before firmware callback */
  1675. wait_for_completion(&rtlpriv->firmware_loading_complete);
  1676. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1677. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  1678. /*ieee80211_unregister_hw will call ops_stop */
  1679. if (rtlmac->mac80211_registered == 1) {
  1680. ieee80211_unregister_hw(hw);
  1681. rtlmac->mac80211_registered = 0;
  1682. } else {
  1683. rtl_deinit_deferred_work(hw);
  1684. rtlpriv->intf_ops->adapter_stop(hw);
  1685. }
  1686. rtlpriv->cfg->ops->disable_interrupt(hw);
  1687. /*deinit rfkill */
  1688. rtl_deinit_rfkill(hw);
  1689. rtl_pci_deinit(hw);
  1690. rtl_deinit_core(hw);
  1691. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  1692. if (rtlpci->irq_alloc) {
  1693. synchronize_irq(rtlpci->pdev->irq);
  1694. free_irq(rtlpci->pdev->irq, hw);
  1695. rtlpci->irq_alloc = 0;
  1696. }
  1697. list_del(&rtlpriv->list);
  1698. if (rtlpriv->io.pci_mem_start != 0) {
  1699. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1700. pci_release_regions(pdev);
  1701. }
  1702. pci_disable_device(pdev);
  1703. rtl_pci_disable_aspm(hw);
  1704. ieee80211_free_hw(hw);
  1705. }
  1706. EXPORT_SYMBOL(rtl_pci_disconnect);
  1707. #ifdef CONFIG_PM_SLEEP
  1708. /***************************************
  1709. kernel pci power state define:
  1710. PCI_D0 ((pci_power_t __force) 0)
  1711. PCI_D1 ((pci_power_t __force) 1)
  1712. PCI_D2 ((pci_power_t __force) 2)
  1713. PCI_D3hot ((pci_power_t __force) 3)
  1714. PCI_D3cold ((pci_power_t __force) 4)
  1715. PCI_UNKNOWN ((pci_power_t __force) 5)
  1716. This function is called when system
  1717. goes into suspend state mac80211 will
  1718. call rtl_mac_stop() from the mac80211
  1719. suspend function first, So there is
  1720. no need to call hw_disable here.
  1721. ****************************************/
  1722. int rtl_pci_suspend(struct device *dev)
  1723. {
  1724. struct pci_dev *pdev = to_pci_dev(dev);
  1725. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1726. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1727. rtlpriv->cfg->ops->hw_suspend(hw);
  1728. rtl_deinit_rfkill(hw);
  1729. return 0;
  1730. }
  1731. EXPORT_SYMBOL(rtl_pci_suspend);
  1732. int rtl_pci_resume(struct device *dev)
  1733. {
  1734. struct pci_dev *pdev = to_pci_dev(dev);
  1735. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1736. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1737. rtlpriv->cfg->ops->hw_resume(hw);
  1738. rtl_init_rfkill(hw);
  1739. return 0;
  1740. }
  1741. EXPORT_SYMBOL(rtl_pci_resume);
  1742. #endif /* CONFIG_PM_SLEEP */
  1743. struct rtl_intf_ops rtl_pci_ops = {
  1744. .read_efuse_byte = read_efuse_byte,
  1745. .adapter_start = rtl_pci_start,
  1746. .adapter_stop = rtl_pci_stop,
  1747. .check_buddy_priv = rtl_pci_check_buddy_priv,
  1748. .adapter_tx = rtl_pci_tx,
  1749. .flush = rtl_pci_flush,
  1750. .reset_trx_ring = rtl_pci_reset_trx_ring,
  1751. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  1752. .disable_aspm = rtl_pci_disable_aspm,
  1753. .enable_aspm = rtl_pci_enable_aspm,
  1754. };