dhd_sdio.c 111 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_func.h>
  26. #include <linux/mmc/card.h>
  27. #include <linux/semaphore.h>
  28. #include <linux/firmware.h>
  29. #include <linux/module.h>
  30. #include <linux/bcma/bcma.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/vmalloc.h>
  33. #include <linux/platform_data/brcmfmac-sdio.h>
  34. #include <linux/moduleparam.h>
  35. #include <asm/unaligned.h>
  36. #include <defs.h>
  37. #include <brcmu_wifi.h>
  38. #include <brcmu_utils.h>
  39. #include <brcm_hw_ids.h>
  40. #include <soc.h>
  41. #include "sdio_host.h"
  42. #include "sdio_chip.h"
  43. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  44. #ifdef DEBUG
  45. #define BRCMF_TRAP_INFO_SIZE 80
  46. #define CBUF_LEN (128)
  47. /* Device console log buffer state */
  48. #define CONSOLE_BUFFER_MAX 2024
  49. struct rte_log_le {
  50. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  51. __le32 buf_size;
  52. __le32 idx;
  53. char *_buf_compat; /* Redundant pointer for backward compat. */
  54. };
  55. struct rte_console {
  56. /* Virtual UART
  57. * When there is no UART (e.g. Quickturn),
  58. * the host should write a complete
  59. * input line directly into cbuf and then write
  60. * the length into vcons_in.
  61. * This may also be used when there is a real UART
  62. * (at risk of conflicting with
  63. * the real UART). vcons_out is currently unused.
  64. */
  65. uint vcons_in;
  66. uint vcons_out;
  67. /* Output (logging) buffer
  68. * Console output is written to a ring buffer log_buf at index log_idx.
  69. * The host may read the output when it sees log_idx advance.
  70. * Output will be lost if the output wraps around faster than the host
  71. * polls.
  72. */
  73. struct rte_log_le log_le;
  74. /* Console input line buffer
  75. * Characters are read one at a time into cbuf
  76. * until <CR> is received, then
  77. * the buffer is processed as a command line.
  78. * Also used for virtual UART.
  79. */
  80. uint cbuf_idx;
  81. char cbuf[CBUF_LEN];
  82. };
  83. #endif /* DEBUG */
  84. #include <chipcommon.h>
  85. #include "dhd_bus.h"
  86. #include "dhd_dbg.h"
  87. #include "tracepoint.h"
  88. #define TXQLEN 2048 /* bulk tx queue length */
  89. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  90. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  91. #define PRIOMASK 7
  92. #define TXRETRIES 2 /* # of retries for tx frames */
  93. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  94. one scheduling */
  95. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  96. one scheduling */
  97. #define BRCMF_DEFAULT_TXGLOM_SIZE 32 /* max tx frames in glom chain */
  98. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  99. #define MEMBLOCK 2048 /* Block size used for downloading
  100. of dongle image */
  101. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  102. biggest possible glom */
  103. #define BRCMF_FIRSTREAD (1 << 6)
  104. /* SBSDIO_DEVICE_CTL */
  105. /* 1: device will assert busy signal when receiving CMD53 */
  106. #define SBSDIO_DEVCTL_SETBUSY 0x01
  107. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  108. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  109. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  110. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  111. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  112. * sdio bus power cycle to clear (rev 9) */
  113. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  114. /* Force SD->SB reset mapping (rev 11) */
  115. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  116. /* Determined by CoreControl bit */
  117. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  118. /* Force backplane reset */
  119. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  120. /* Force no backplane reset */
  121. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  122. /* direct(mapped) cis space */
  123. /* MAPPED common CIS address */
  124. #define SBSDIO_CIS_BASE_COMMON 0x1000
  125. /* maximum bytes in one CIS */
  126. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  127. /* cis offset addr is < 17 bits */
  128. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  129. /* manfid tuple length, include tuple, link bytes */
  130. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  131. /* intstatus */
  132. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  133. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  134. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  135. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  136. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  137. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  138. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  139. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  140. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  141. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  142. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  143. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  144. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  145. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  146. #define I_PC (1 << 10) /* descriptor error */
  147. #define I_PD (1 << 11) /* data error */
  148. #define I_DE (1 << 12) /* Descriptor protocol Error */
  149. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  150. #define I_RO (1 << 14) /* Receive fifo Overflow */
  151. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  152. #define I_RI (1 << 16) /* Receive Interrupt */
  153. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  154. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  155. #define I_XI (1 << 24) /* Transmit Interrupt */
  156. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  157. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  158. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  159. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  160. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  161. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  162. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  163. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  164. #define I_DMA (I_RI | I_XI | I_ERRORS)
  165. /* corecontrol */
  166. #define CC_CISRDY (1 << 0) /* CIS Ready */
  167. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  168. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  169. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  170. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  171. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  172. /* SDA_FRAMECTRL */
  173. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  174. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  175. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  176. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  177. /*
  178. * Software allocation of To SB Mailbox resources
  179. */
  180. /* tosbmailbox bits corresponding to intstatus bits */
  181. #define SMB_NAK (1 << 0) /* Frame NAK */
  182. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  183. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  184. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  185. /* tosbmailboxdata */
  186. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  187. /*
  188. * Software allocation of To Host Mailbox resources
  189. */
  190. /* intstatus bits */
  191. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  192. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  193. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  194. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  195. /* tohostmailboxdata */
  196. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  197. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  198. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  199. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  200. #define HMB_DATA_FCDATA_MASK 0xff000000
  201. #define HMB_DATA_FCDATA_SHIFT 24
  202. #define HMB_DATA_VERSION_MASK 0x00ff0000
  203. #define HMB_DATA_VERSION_SHIFT 16
  204. /*
  205. * Software-defined protocol header
  206. */
  207. /* Current protocol version */
  208. #define SDPCM_PROT_VERSION 4
  209. /*
  210. * Shared structure between dongle and the host.
  211. * The structure contains pointers to trap or assert information.
  212. */
  213. #define SDPCM_SHARED_VERSION 0x0003
  214. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  215. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  216. #define SDPCM_SHARED_ASSERT 0x0200
  217. #define SDPCM_SHARED_TRAP 0x0400
  218. /* Space for header read, limit for data packets */
  219. #define MAX_HDR_READ (1 << 6)
  220. #define MAX_RX_DATASZ 2048
  221. /* Maximum milliseconds to wait for F2 to come up */
  222. #define BRCMF_WAIT_F2RDY 3000
  223. /* Bump up limit on waiting for HT to account for first startup;
  224. * if the image is doing a CRC calculation before programming the PMU
  225. * for HT availability, it could take a couple hundred ms more, so
  226. * max out at a 1 second (1000000us).
  227. */
  228. #undef PMU_MAX_TRANSITION_DLY
  229. #define PMU_MAX_TRANSITION_DLY 1000000
  230. /* Value for ChipClockCSR during initial setup */
  231. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  232. SBSDIO_ALP_AVAIL_REQ)
  233. /* Flags for SDH calls */
  234. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  235. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  236. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  237. * when idle
  238. */
  239. #define BRCMF_IDLE_INTERVAL 1
  240. #define KSO_WAIT_US 50
  241. #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
  242. /*
  243. * Conversion of 802.1D priority to precedence level
  244. */
  245. static uint prio2prec(u32 prio)
  246. {
  247. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  248. (prio^2) : prio;
  249. }
  250. #ifdef DEBUG
  251. /* Device console log buffer state */
  252. struct brcmf_console {
  253. uint count; /* Poll interval msec counter */
  254. uint log_addr; /* Log struct address (fixed) */
  255. struct rte_log_le log_le; /* Log struct (host copy) */
  256. uint bufsize; /* Size of log buffer */
  257. u8 *buf; /* Log buffer (host copy) */
  258. uint last; /* Last buffer read index */
  259. };
  260. struct brcmf_trap_info {
  261. __le32 type;
  262. __le32 epc;
  263. __le32 cpsr;
  264. __le32 spsr;
  265. __le32 r0; /* a1 */
  266. __le32 r1; /* a2 */
  267. __le32 r2; /* a3 */
  268. __le32 r3; /* a4 */
  269. __le32 r4; /* v1 */
  270. __le32 r5; /* v2 */
  271. __le32 r6; /* v3 */
  272. __le32 r7; /* v4 */
  273. __le32 r8; /* v5 */
  274. __le32 r9; /* sb/v6 */
  275. __le32 r10; /* sl/v7 */
  276. __le32 r11; /* fp/v8 */
  277. __le32 r12; /* ip */
  278. __le32 r13; /* sp */
  279. __le32 r14; /* lr */
  280. __le32 pc; /* r15 */
  281. };
  282. #endif /* DEBUG */
  283. struct sdpcm_shared {
  284. u32 flags;
  285. u32 trap_addr;
  286. u32 assert_exp_addr;
  287. u32 assert_file_addr;
  288. u32 assert_line;
  289. u32 console_addr; /* Address of struct rte_console */
  290. u32 msgtrace_addr;
  291. u8 tag[32];
  292. u32 brpt_addr;
  293. };
  294. struct sdpcm_shared_le {
  295. __le32 flags;
  296. __le32 trap_addr;
  297. __le32 assert_exp_addr;
  298. __le32 assert_file_addr;
  299. __le32 assert_line;
  300. __le32 console_addr; /* Address of struct rte_console */
  301. __le32 msgtrace_addr;
  302. u8 tag[32];
  303. __le32 brpt_addr;
  304. };
  305. /* dongle SDIO bus specific header info */
  306. struct brcmf_sdio_hdrinfo {
  307. u8 seq_num;
  308. u8 channel;
  309. u16 len;
  310. u16 len_left;
  311. u16 len_nxtfrm;
  312. u8 dat_offset;
  313. bool lastfrm;
  314. u16 tail_pad;
  315. };
  316. /* misc chip info needed by some of the routines */
  317. /* Private data for SDIO bus interaction */
  318. struct brcmf_sdio {
  319. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  320. struct chip_info *ci; /* Chip info struct */
  321. char *vars; /* Variables (from CIS and/or other) */
  322. uint varsz; /* Size of variables buffer */
  323. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  324. u32 hostintmask; /* Copy of Host Interrupt Mask */
  325. atomic_t intstatus; /* Intstatus bits (events) pending */
  326. atomic_t fcstate; /* State of dongle flow-control */
  327. uint blocksize; /* Block size of SDIO transfers */
  328. uint roundup; /* Max roundup limit */
  329. struct pktq txq; /* Queue length used for flow-control */
  330. u8 flowcontrol; /* per prio flow control bitmask */
  331. u8 tx_seq; /* Transmit sequence number (next) */
  332. u8 tx_max; /* Maximum transmit sequence allowed */
  333. u8 *hdrbuf; /* buffer for handling rx frame */
  334. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  335. u8 rx_seq; /* Receive sequence number (expected) */
  336. struct brcmf_sdio_hdrinfo cur_read;
  337. /* info of current read frame */
  338. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  339. bool rxpending; /* Data frame pending in dongle */
  340. uint rxbound; /* Rx frames to read before resched */
  341. uint txbound; /* Tx frames to send before resched */
  342. uint txminmax;
  343. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  344. struct sk_buff_head glom; /* Packet list for glommed superframe */
  345. uint glomerr; /* Glom packet read errors */
  346. u8 *rxbuf; /* Buffer for receiving control packets */
  347. uint rxblen; /* Allocated length of rxbuf */
  348. u8 *rxctl; /* Aligned pointer into rxbuf */
  349. u8 *rxctl_orig; /* pointer for freeing rxctl */
  350. uint rxlen; /* Length of valid data in buffer */
  351. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  352. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  353. bool intr; /* Use interrupts */
  354. bool poll; /* Use polling */
  355. atomic_t ipend; /* Device interrupt is pending */
  356. uint spurious; /* Count of spurious interrupts */
  357. uint pollrate; /* Ticks between device polls */
  358. uint polltick; /* Tick counter */
  359. #ifdef DEBUG
  360. uint console_interval;
  361. struct brcmf_console console; /* Console output polling support */
  362. uint console_addr; /* Console address from shared struct */
  363. #endif /* DEBUG */
  364. uint clkstate; /* State of sd and backplane clock(s) */
  365. bool activity; /* Activity flag for clock down */
  366. s32 idletime; /* Control for activity timeout */
  367. s32 idlecount; /* Activity timeout counter */
  368. s32 idleclock; /* How to set bus driver when idle */
  369. bool rxflow_mode; /* Rx flow control mode */
  370. bool rxflow; /* Is rx flow control on */
  371. bool alp_only; /* Don't use HT clock (ALP only) */
  372. u8 *ctrl_frame_buf;
  373. u32 ctrl_frame_len;
  374. bool ctrl_frame_stat;
  375. spinlock_t txqlock;
  376. wait_queue_head_t ctrl_wait;
  377. wait_queue_head_t dcmd_resp_wait;
  378. struct timer_list timer;
  379. struct completion watchdog_wait;
  380. struct task_struct *watchdog_tsk;
  381. bool wd_timer_valid;
  382. uint save_ms;
  383. struct workqueue_struct *brcmf_wq;
  384. struct work_struct datawork;
  385. atomic_t dpc_tskcnt;
  386. bool txoff; /* Transmit flow-controlled */
  387. struct brcmf_sdio_count sdcnt;
  388. bool sr_enabled; /* SaveRestore enabled */
  389. bool sleeping; /* SDIO bus sleeping */
  390. u8 tx_hdrlen; /* sdio bus header length for tx packet */
  391. bool txglom; /* host tx glomming enable flag */
  392. struct sk_buff *txglom_sgpad; /* scatter-gather padding buffer */
  393. u16 head_align; /* buffer pointer alignment */
  394. u16 sgentry_align; /* scatter-gather buffer alignment */
  395. };
  396. /* clkstate */
  397. #define CLK_NONE 0
  398. #define CLK_SDONLY 1
  399. #define CLK_PENDING 2
  400. #define CLK_AVAIL 3
  401. #ifdef DEBUG
  402. static int qcount[NUMPRIO];
  403. #endif /* DEBUG */
  404. #define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  405. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  406. /* Retry count for register access failures */
  407. static const uint retry_limit = 2;
  408. /* Limit on rounding up frames */
  409. static const uint max_roundup = 512;
  410. #define ALIGNMENT 4
  411. static int brcmf_sdio_txglomsz = BRCMF_DEFAULT_TXGLOM_SIZE;
  412. module_param_named(txglomsz, brcmf_sdio_txglomsz, int, 0);
  413. MODULE_PARM_DESC(txglomsz, "maximum tx packet chain size [SDIO]");
  414. enum brcmf_sdio_frmtype {
  415. BRCMF_SDIO_FT_NORMAL,
  416. BRCMF_SDIO_FT_SUPER,
  417. BRCMF_SDIO_FT_SUB,
  418. };
  419. #define BCM43143_FIRMWARE_NAME "brcm/brcmfmac43143-sdio.bin"
  420. #define BCM43143_NVRAM_NAME "brcm/brcmfmac43143-sdio.txt"
  421. #define BCM43241B0_FIRMWARE_NAME "brcm/brcmfmac43241b0-sdio.bin"
  422. #define BCM43241B0_NVRAM_NAME "brcm/brcmfmac43241b0-sdio.txt"
  423. #define BCM43241B4_FIRMWARE_NAME "brcm/brcmfmac43241b4-sdio.bin"
  424. #define BCM43241B4_NVRAM_NAME "brcm/brcmfmac43241b4-sdio.txt"
  425. #define BCM4329_FIRMWARE_NAME "brcm/brcmfmac4329-sdio.bin"
  426. #define BCM4329_NVRAM_NAME "brcm/brcmfmac4329-sdio.txt"
  427. #define BCM4330_FIRMWARE_NAME "brcm/brcmfmac4330-sdio.bin"
  428. #define BCM4330_NVRAM_NAME "brcm/brcmfmac4330-sdio.txt"
  429. #define BCM4334_FIRMWARE_NAME "brcm/brcmfmac4334-sdio.bin"
  430. #define BCM4334_NVRAM_NAME "brcm/brcmfmac4334-sdio.txt"
  431. #define BCM4335_FIRMWARE_NAME "brcm/brcmfmac4335-sdio.bin"
  432. #define BCM4335_NVRAM_NAME "brcm/brcmfmac4335-sdio.txt"
  433. #define BCM4339_FIRMWARE_NAME "brcm/brcmfmac4339-sdio.bin"
  434. #define BCM4339_NVRAM_NAME "brcm/brcmfmac4339-sdio.txt"
  435. MODULE_FIRMWARE(BCM43143_FIRMWARE_NAME);
  436. MODULE_FIRMWARE(BCM43143_NVRAM_NAME);
  437. MODULE_FIRMWARE(BCM43241B0_FIRMWARE_NAME);
  438. MODULE_FIRMWARE(BCM43241B0_NVRAM_NAME);
  439. MODULE_FIRMWARE(BCM43241B4_FIRMWARE_NAME);
  440. MODULE_FIRMWARE(BCM43241B4_NVRAM_NAME);
  441. MODULE_FIRMWARE(BCM4329_FIRMWARE_NAME);
  442. MODULE_FIRMWARE(BCM4329_NVRAM_NAME);
  443. MODULE_FIRMWARE(BCM4330_FIRMWARE_NAME);
  444. MODULE_FIRMWARE(BCM4330_NVRAM_NAME);
  445. MODULE_FIRMWARE(BCM4334_FIRMWARE_NAME);
  446. MODULE_FIRMWARE(BCM4334_NVRAM_NAME);
  447. MODULE_FIRMWARE(BCM4335_FIRMWARE_NAME);
  448. MODULE_FIRMWARE(BCM4335_NVRAM_NAME);
  449. MODULE_FIRMWARE(BCM4339_FIRMWARE_NAME);
  450. MODULE_FIRMWARE(BCM4339_NVRAM_NAME);
  451. struct brcmf_firmware_names {
  452. u32 chipid;
  453. u32 revmsk;
  454. const char *bin;
  455. const char *nv;
  456. };
  457. enum brcmf_firmware_type {
  458. BRCMF_FIRMWARE_BIN,
  459. BRCMF_FIRMWARE_NVRAM
  460. };
  461. #define BRCMF_FIRMWARE_NVRAM(name) \
  462. name ## _FIRMWARE_NAME, name ## _NVRAM_NAME
  463. static const struct brcmf_firmware_names brcmf_fwname_data[] = {
  464. { BCM43143_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43143) },
  465. { BCM43241_CHIP_ID, 0x0000001F, BRCMF_FIRMWARE_NVRAM(BCM43241B0) },
  466. { BCM43241_CHIP_ID, 0xFFFFFFE0, BRCMF_FIRMWARE_NVRAM(BCM43241B4) },
  467. { BCM4329_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4329) },
  468. { BCM4330_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4330) },
  469. { BCM4334_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4334) },
  470. { BCM4335_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4335) },
  471. { BCM4339_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4339) }
  472. };
  473. static const struct firmware *brcmf_sdbrcm_get_fw(struct brcmf_sdio *bus,
  474. enum brcmf_firmware_type type)
  475. {
  476. const struct firmware *fw;
  477. const char *name;
  478. int err, i;
  479. for (i = 0; i < ARRAY_SIZE(brcmf_fwname_data); i++) {
  480. if (brcmf_fwname_data[i].chipid == bus->ci->chip &&
  481. brcmf_fwname_data[i].revmsk & BIT(bus->ci->chiprev)) {
  482. switch (type) {
  483. case BRCMF_FIRMWARE_BIN:
  484. name = brcmf_fwname_data[i].bin;
  485. break;
  486. case BRCMF_FIRMWARE_NVRAM:
  487. name = brcmf_fwname_data[i].nv;
  488. break;
  489. default:
  490. brcmf_err("invalid firmware type (%d)\n", type);
  491. return NULL;
  492. }
  493. goto found;
  494. }
  495. }
  496. brcmf_err("Unknown chipid %d [%d]\n",
  497. bus->ci->chip, bus->ci->chiprev);
  498. return NULL;
  499. found:
  500. err = request_firmware(&fw, name, &bus->sdiodev->func[2]->dev);
  501. if ((err) || (!fw)) {
  502. brcmf_err("fail to request firmware %s (%d)\n", name, err);
  503. return NULL;
  504. }
  505. return fw;
  506. }
  507. static void pkt_align(struct sk_buff *p, int len, int align)
  508. {
  509. uint datalign;
  510. datalign = (unsigned long)(p->data);
  511. datalign = roundup(datalign, (align)) - datalign;
  512. if (datalign)
  513. skb_pull(p, datalign);
  514. __skb_trim(p, len);
  515. }
  516. /* To check if there's window offered */
  517. static bool data_ok(struct brcmf_sdio *bus)
  518. {
  519. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  520. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  521. }
  522. /*
  523. * Reads a register in the SDIO hardware block. This block occupies a series of
  524. * adresses on the 32 bit backplane bus.
  525. */
  526. static int
  527. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  528. {
  529. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  530. int ret;
  531. *regvar = brcmf_sdio_regrl(bus->sdiodev,
  532. bus->ci->c_inf[idx].base + offset, &ret);
  533. return ret;
  534. }
  535. static int
  536. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  537. {
  538. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  539. int ret;
  540. brcmf_sdio_regwl(bus->sdiodev,
  541. bus->ci->c_inf[idx].base + reg_offset,
  542. regval, &ret);
  543. return ret;
  544. }
  545. static int
  546. brcmf_sdbrcm_kso_control(struct brcmf_sdio *bus, bool on)
  547. {
  548. u8 wr_val = 0, rd_val, cmp_val, bmask;
  549. int err = 0;
  550. int try_cnt = 0;
  551. brcmf_dbg(TRACE, "Enter\n");
  552. wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  553. /* 1st KSO write goes to AOS wake up core if device is asleep */
  554. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  555. wr_val, &err);
  556. if (err) {
  557. brcmf_err("SDIO_AOS KSO write error: %d\n", err);
  558. return err;
  559. }
  560. if (on) {
  561. /* device WAKEUP through KSO:
  562. * write bit 0 & read back until
  563. * both bits 0 (kso bit) & 1 (dev on status) are set
  564. */
  565. cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
  566. SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
  567. bmask = cmp_val;
  568. usleep_range(2000, 3000);
  569. } else {
  570. /* Put device to sleep, turn off KSO */
  571. cmp_val = 0;
  572. /* only check for bit0, bit1(dev on status) may not
  573. * get cleared right away
  574. */
  575. bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
  576. }
  577. do {
  578. /* reliable KSO bit set/clr:
  579. * the sdiod sleep write access is synced to PMU 32khz clk
  580. * just one write attempt may fail,
  581. * read it back until it matches written value
  582. */
  583. rd_val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  584. &err);
  585. if (((rd_val & bmask) == cmp_val) && !err)
  586. break;
  587. brcmf_dbg(SDIO, "KSO wr/rd retry:%d (max: %d) ERR:%x\n",
  588. try_cnt, MAX_KSO_ATTEMPTS, err);
  589. udelay(KSO_WAIT_US);
  590. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  591. wr_val, &err);
  592. } while (try_cnt++ < MAX_KSO_ATTEMPTS);
  593. return err;
  594. }
  595. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  596. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  597. /* Turn backplane clock on or off */
  598. static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  599. {
  600. int err;
  601. u8 clkctl, clkreq, devctl;
  602. unsigned long timeout;
  603. brcmf_dbg(SDIO, "Enter\n");
  604. clkctl = 0;
  605. if (bus->sr_enabled) {
  606. bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
  607. return 0;
  608. }
  609. if (on) {
  610. /* Request HT Avail */
  611. clkreq =
  612. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  613. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  614. clkreq, &err);
  615. if (err) {
  616. brcmf_err("HT Avail request error: %d\n", err);
  617. return -EBADE;
  618. }
  619. /* Check current status */
  620. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  621. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  622. if (err) {
  623. brcmf_err("HT Avail read error: %d\n", err);
  624. return -EBADE;
  625. }
  626. /* Go to pending and await interrupt if appropriate */
  627. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  628. /* Allow only clock-available interrupt */
  629. devctl = brcmf_sdio_regrb(bus->sdiodev,
  630. SBSDIO_DEVICE_CTL, &err);
  631. if (err) {
  632. brcmf_err("Devctl error setting CA: %d\n",
  633. err);
  634. return -EBADE;
  635. }
  636. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  637. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  638. devctl, &err);
  639. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  640. bus->clkstate = CLK_PENDING;
  641. return 0;
  642. } else if (bus->clkstate == CLK_PENDING) {
  643. /* Cancel CA-only interrupt filter */
  644. devctl = brcmf_sdio_regrb(bus->sdiodev,
  645. SBSDIO_DEVICE_CTL, &err);
  646. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  647. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  648. devctl, &err);
  649. }
  650. /* Otherwise, wait here (polling) for HT Avail */
  651. timeout = jiffies +
  652. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  653. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  654. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  655. SBSDIO_FUNC1_CHIPCLKCSR,
  656. &err);
  657. if (time_after(jiffies, timeout))
  658. break;
  659. else
  660. usleep_range(5000, 10000);
  661. }
  662. if (err) {
  663. brcmf_err("HT Avail request error: %d\n", err);
  664. return -EBADE;
  665. }
  666. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  667. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  668. PMU_MAX_TRANSITION_DLY, clkctl);
  669. return -EBADE;
  670. }
  671. /* Mark clock available */
  672. bus->clkstate = CLK_AVAIL;
  673. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  674. #if defined(DEBUG)
  675. if (!bus->alp_only) {
  676. if (SBSDIO_ALPONLY(clkctl))
  677. brcmf_err("HT Clock should be on\n");
  678. }
  679. #endif /* defined (DEBUG) */
  680. bus->activity = true;
  681. } else {
  682. clkreq = 0;
  683. if (bus->clkstate == CLK_PENDING) {
  684. /* Cancel CA-only interrupt filter */
  685. devctl = brcmf_sdio_regrb(bus->sdiodev,
  686. SBSDIO_DEVICE_CTL, &err);
  687. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  688. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  689. devctl, &err);
  690. }
  691. bus->clkstate = CLK_SDONLY;
  692. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  693. clkreq, &err);
  694. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  695. if (err) {
  696. brcmf_err("Failed access turning clock off: %d\n",
  697. err);
  698. return -EBADE;
  699. }
  700. }
  701. return 0;
  702. }
  703. /* Change idle/active SD state */
  704. static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
  705. {
  706. brcmf_dbg(SDIO, "Enter\n");
  707. if (on)
  708. bus->clkstate = CLK_SDONLY;
  709. else
  710. bus->clkstate = CLK_NONE;
  711. return 0;
  712. }
  713. /* Transition SD and backplane clock readiness */
  714. static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  715. {
  716. #ifdef DEBUG
  717. uint oldstate = bus->clkstate;
  718. #endif /* DEBUG */
  719. brcmf_dbg(SDIO, "Enter\n");
  720. /* Early exit if we're already there */
  721. if (bus->clkstate == target) {
  722. if (target == CLK_AVAIL) {
  723. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  724. bus->activity = true;
  725. }
  726. return 0;
  727. }
  728. switch (target) {
  729. case CLK_AVAIL:
  730. /* Make sure SD clock is available */
  731. if (bus->clkstate == CLK_NONE)
  732. brcmf_sdbrcm_sdclk(bus, true);
  733. /* Now request HT Avail on the backplane */
  734. brcmf_sdbrcm_htclk(bus, true, pendok);
  735. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  736. bus->activity = true;
  737. break;
  738. case CLK_SDONLY:
  739. /* Remove HT request, or bring up SD clock */
  740. if (bus->clkstate == CLK_NONE)
  741. brcmf_sdbrcm_sdclk(bus, true);
  742. else if (bus->clkstate == CLK_AVAIL)
  743. brcmf_sdbrcm_htclk(bus, false, false);
  744. else
  745. brcmf_err("request for %d -> %d\n",
  746. bus->clkstate, target);
  747. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  748. break;
  749. case CLK_NONE:
  750. /* Make sure to remove HT request */
  751. if (bus->clkstate == CLK_AVAIL)
  752. brcmf_sdbrcm_htclk(bus, false, false);
  753. /* Now remove the SD clock */
  754. brcmf_sdbrcm_sdclk(bus, false);
  755. brcmf_sdbrcm_wd_timer(bus, 0);
  756. break;
  757. }
  758. #ifdef DEBUG
  759. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  760. #endif /* DEBUG */
  761. return 0;
  762. }
  763. static int
  764. brcmf_sdbrcm_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
  765. {
  766. int err = 0;
  767. brcmf_dbg(TRACE, "Enter\n");
  768. brcmf_dbg(SDIO, "request %s currently %s\n",
  769. (sleep ? "SLEEP" : "WAKE"),
  770. (bus->sleeping ? "SLEEP" : "WAKE"));
  771. /* If SR is enabled control bus state with KSO */
  772. if (bus->sr_enabled) {
  773. /* Done if we're already in the requested state */
  774. if (sleep == bus->sleeping)
  775. goto end;
  776. /* Going to sleep */
  777. if (sleep) {
  778. /* Don't sleep if something is pending */
  779. if (atomic_read(&bus->intstatus) ||
  780. atomic_read(&bus->ipend) > 0 ||
  781. (!atomic_read(&bus->fcstate) &&
  782. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  783. data_ok(bus)))
  784. return -EBUSY;
  785. err = brcmf_sdbrcm_kso_control(bus, false);
  786. /* disable watchdog */
  787. if (!err)
  788. brcmf_sdbrcm_wd_timer(bus, 0);
  789. } else {
  790. bus->idlecount = 0;
  791. err = brcmf_sdbrcm_kso_control(bus, true);
  792. }
  793. if (!err) {
  794. /* Change state */
  795. bus->sleeping = sleep;
  796. brcmf_dbg(SDIO, "new state %s\n",
  797. (sleep ? "SLEEP" : "WAKE"));
  798. } else {
  799. brcmf_err("error while changing bus sleep state %d\n",
  800. err);
  801. return err;
  802. }
  803. }
  804. end:
  805. /* control clocks */
  806. if (sleep) {
  807. if (!bus->sr_enabled)
  808. brcmf_sdbrcm_clkctl(bus, CLK_NONE, pendok);
  809. } else {
  810. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, pendok);
  811. }
  812. return err;
  813. }
  814. static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
  815. {
  816. u32 intstatus = 0;
  817. u32 hmb_data;
  818. u8 fcbits;
  819. int ret;
  820. brcmf_dbg(SDIO, "Enter\n");
  821. /* Read mailbox data and ack that we did so */
  822. ret = r_sdreg32(bus, &hmb_data,
  823. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  824. if (ret == 0)
  825. w_sdreg32(bus, SMB_INT_ACK,
  826. offsetof(struct sdpcmd_regs, tosbmailbox));
  827. bus->sdcnt.f1regdata += 2;
  828. /* Dongle recomposed rx frames, accept them again */
  829. if (hmb_data & HMB_DATA_NAKHANDLED) {
  830. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  831. bus->rx_seq);
  832. if (!bus->rxskip)
  833. brcmf_err("unexpected NAKHANDLED!\n");
  834. bus->rxskip = false;
  835. intstatus |= I_HMB_FRAME_IND;
  836. }
  837. /*
  838. * DEVREADY does not occur with gSPI.
  839. */
  840. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  841. bus->sdpcm_ver =
  842. (hmb_data & HMB_DATA_VERSION_MASK) >>
  843. HMB_DATA_VERSION_SHIFT;
  844. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  845. brcmf_err("Version mismatch, dongle reports %d, "
  846. "expecting %d\n",
  847. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  848. else
  849. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  850. bus->sdpcm_ver);
  851. }
  852. /*
  853. * Flow Control has been moved into the RX headers and this out of band
  854. * method isn't used any more.
  855. * remaining backward compatible with older dongles.
  856. */
  857. if (hmb_data & HMB_DATA_FC) {
  858. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  859. HMB_DATA_FCDATA_SHIFT;
  860. if (fcbits & ~bus->flowcontrol)
  861. bus->sdcnt.fc_xoff++;
  862. if (bus->flowcontrol & ~fcbits)
  863. bus->sdcnt.fc_xon++;
  864. bus->sdcnt.fc_rcvd++;
  865. bus->flowcontrol = fcbits;
  866. }
  867. /* Shouldn't be any others */
  868. if (hmb_data & ~(HMB_DATA_DEVREADY |
  869. HMB_DATA_NAKHANDLED |
  870. HMB_DATA_FC |
  871. HMB_DATA_FWREADY |
  872. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  873. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  874. hmb_data);
  875. return intstatus;
  876. }
  877. static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  878. {
  879. uint retries = 0;
  880. u16 lastrbc;
  881. u8 hi, lo;
  882. int err;
  883. brcmf_err("%sterminate frame%s\n",
  884. abort ? "abort command, " : "",
  885. rtx ? ", send NAK" : "");
  886. if (abort)
  887. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  888. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  889. SFC_RF_TERM, &err);
  890. bus->sdcnt.f1regdata++;
  891. /* Wait until the packet has been flushed (device/FIFO stable) */
  892. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  893. hi = brcmf_sdio_regrb(bus->sdiodev,
  894. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  895. lo = brcmf_sdio_regrb(bus->sdiodev,
  896. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  897. bus->sdcnt.f1regdata += 2;
  898. if ((hi == 0) && (lo == 0))
  899. break;
  900. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  901. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  902. lastrbc, (hi << 8) + lo);
  903. }
  904. lastrbc = (hi << 8) + lo;
  905. }
  906. if (!retries)
  907. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  908. else
  909. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  910. if (rtx) {
  911. bus->sdcnt.rxrtx++;
  912. err = w_sdreg32(bus, SMB_NAK,
  913. offsetof(struct sdpcmd_regs, tosbmailbox));
  914. bus->sdcnt.f1regdata++;
  915. if (err == 0)
  916. bus->rxskip = true;
  917. }
  918. /* Clear partial in any case */
  919. bus->cur_read.len = 0;
  920. /* If we can't reach the device, signal failure */
  921. if (err)
  922. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  923. }
  924. /* return total length of buffer chain */
  925. static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
  926. {
  927. struct sk_buff *p;
  928. uint total;
  929. total = 0;
  930. skb_queue_walk(&bus->glom, p)
  931. total += p->len;
  932. return total;
  933. }
  934. static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
  935. {
  936. struct sk_buff *cur, *next;
  937. skb_queue_walk_safe(&bus->glom, cur, next) {
  938. skb_unlink(cur, &bus->glom);
  939. brcmu_pkt_buf_free_skb(cur);
  940. }
  941. }
  942. /**
  943. * brcmfmac sdio bus specific header
  944. * This is the lowest layer header wrapped on the packets transmitted between
  945. * host and WiFi dongle which contains information needed for SDIO core and
  946. * firmware
  947. *
  948. * It consists of 3 parts: hardware header, hardware extension header and
  949. * software header
  950. * hardware header (frame tag) - 4 bytes
  951. * Byte 0~1: Frame length
  952. * Byte 2~3: Checksum, bit-wise inverse of frame length
  953. * hardware extension header - 8 bytes
  954. * Tx glom mode only, N/A for Rx or normal Tx
  955. * Byte 0~1: Packet length excluding hw frame tag
  956. * Byte 2: Reserved
  957. * Byte 3: Frame flags, bit 0: last frame indication
  958. * Byte 4~5: Reserved
  959. * Byte 6~7: Tail padding length
  960. * software header - 8 bytes
  961. * Byte 0: Rx/Tx sequence number
  962. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  963. * Byte 2: Length of next data frame, reserved for Tx
  964. * Byte 3: Data offset
  965. * Byte 4: Flow control bits, reserved for Tx
  966. * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
  967. * Byte 6~7: Reserved
  968. */
  969. #define SDPCM_HWHDR_LEN 4
  970. #define SDPCM_HWEXT_LEN 8
  971. #define SDPCM_SWHDR_LEN 8
  972. #define SDPCM_HDRLEN (SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
  973. /* software header */
  974. #define SDPCM_SEQ_MASK 0x000000ff
  975. #define SDPCM_SEQ_WRAP 256
  976. #define SDPCM_CHANNEL_MASK 0x00000f00
  977. #define SDPCM_CHANNEL_SHIFT 8
  978. #define SDPCM_CONTROL_CHANNEL 0 /* Control */
  979. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication */
  980. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv */
  981. #define SDPCM_GLOM_CHANNEL 3 /* Coalesced packets */
  982. #define SDPCM_TEST_CHANNEL 15 /* Test/debug packets */
  983. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  984. #define SDPCM_NEXTLEN_MASK 0x00ff0000
  985. #define SDPCM_NEXTLEN_SHIFT 16
  986. #define SDPCM_DOFFSET_MASK 0xff000000
  987. #define SDPCM_DOFFSET_SHIFT 24
  988. #define SDPCM_FCMASK_MASK 0x000000ff
  989. #define SDPCM_WINDOW_MASK 0x0000ff00
  990. #define SDPCM_WINDOW_SHIFT 8
  991. static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
  992. {
  993. u32 hdrvalue;
  994. hdrvalue = *(u32 *)swheader;
  995. return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
  996. }
  997. static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
  998. struct brcmf_sdio_hdrinfo *rd,
  999. enum brcmf_sdio_frmtype type)
  1000. {
  1001. u16 len, checksum;
  1002. u8 rx_seq, fc, tx_seq_max;
  1003. u32 swheader;
  1004. trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
  1005. /* hw header */
  1006. len = get_unaligned_le16(header);
  1007. checksum = get_unaligned_le16(header + sizeof(u16));
  1008. /* All zero means no more to read */
  1009. if (!(len | checksum)) {
  1010. bus->rxpending = false;
  1011. return -ENODATA;
  1012. }
  1013. if ((u16)(~(len ^ checksum))) {
  1014. brcmf_err("HW header checksum error\n");
  1015. bus->sdcnt.rx_badhdr++;
  1016. brcmf_sdbrcm_rxfail(bus, false, false);
  1017. return -EIO;
  1018. }
  1019. if (len < SDPCM_HDRLEN) {
  1020. brcmf_err("HW header length error\n");
  1021. return -EPROTO;
  1022. }
  1023. if (type == BRCMF_SDIO_FT_SUPER &&
  1024. (roundup(len, bus->blocksize) != rd->len)) {
  1025. brcmf_err("HW superframe header length error\n");
  1026. return -EPROTO;
  1027. }
  1028. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  1029. brcmf_err("HW subframe header length error\n");
  1030. return -EPROTO;
  1031. }
  1032. rd->len = len;
  1033. /* software header */
  1034. header += SDPCM_HWHDR_LEN;
  1035. swheader = le32_to_cpu(*(__le32 *)header);
  1036. if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
  1037. brcmf_err("Glom descriptor found in superframe head\n");
  1038. rd->len = 0;
  1039. return -EINVAL;
  1040. }
  1041. rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
  1042. rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
  1043. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  1044. type != BRCMF_SDIO_FT_SUPER) {
  1045. brcmf_err("HW header length too long\n");
  1046. bus->sdcnt.rx_toolong++;
  1047. brcmf_sdbrcm_rxfail(bus, false, false);
  1048. rd->len = 0;
  1049. return -EPROTO;
  1050. }
  1051. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  1052. brcmf_err("Wrong channel for superframe\n");
  1053. rd->len = 0;
  1054. return -EINVAL;
  1055. }
  1056. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  1057. rd->channel != SDPCM_EVENT_CHANNEL) {
  1058. brcmf_err("Wrong channel for subframe\n");
  1059. rd->len = 0;
  1060. return -EINVAL;
  1061. }
  1062. rd->dat_offset = brcmf_sdio_getdatoffset(header);
  1063. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  1064. brcmf_err("seq %d: bad data offset\n", rx_seq);
  1065. bus->sdcnt.rx_badhdr++;
  1066. brcmf_sdbrcm_rxfail(bus, false, false);
  1067. rd->len = 0;
  1068. return -ENXIO;
  1069. }
  1070. if (rd->seq_num != rx_seq) {
  1071. brcmf_err("seq %d: sequence number error, expect %d\n",
  1072. rx_seq, rd->seq_num);
  1073. bus->sdcnt.rx_badseq++;
  1074. rd->seq_num = rx_seq;
  1075. }
  1076. /* no need to check the reset for subframe */
  1077. if (type == BRCMF_SDIO_FT_SUB)
  1078. return 0;
  1079. rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
  1080. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  1081. /* only warm for NON glom packet */
  1082. if (rd->channel != SDPCM_GLOM_CHANNEL)
  1083. brcmf_err("seq %d: next length error\n", rx_seq);
  1084. rd->len_nxtfrm = 0;
  1085. }
  1086. swheader = le32_to_cpu(*(__le32 *)(header + 4));
  1087. fc = swheader & SDPCM_FCMASK_MASK;
  1088. if (bus->flowcontrol != fc) {
  1089. if (~bus->flowcontrol & fc)
  1090. bus->sdcnt.fc_xoff++;
  1091. if (bus->flowcontrol & ~fc)
  1092. bus->sdcnt.fc_xon++;
  1093. bus->sdcnt.fc_rcvd++;
  1094. bus->flowcontrol = fc;
  1095. }
  1096. tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
  1097. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  1098. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  1099. tx_seq_max = bus->tx_seq + 2;
  1100. }
  1101. bus->tx_max = tx_seq_max;
  1102. return 0;
  1103. }
  1104. static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
  1105. {
  1106. *(__le16 *)header = cpu_to_le16(frm_length);
  1107. *(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
  1108. }
  1109. static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
  1110. struct brcmf_sdio_hdrinfo *hd_info)
  1111. {
  1112. u32 hdrval;
  1113. u8 hdr_offset;
  1114. brcmf_sdio_update_hwhdr(header, hd_info->len);
  1115. hdr_offset = SDPCM_HWHDR_LEN;
  1116. if (bus->txglom) {
  1117. hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
  1118. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1119. hdrval = (u16)hd_info->tail_pad << 16;
  1120. *(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
  1121. hdr_offset += SDPCM_HWEXT_LEN;
  1122. }
  1123. hdrval = hd_info->seq_num;
  1124. hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
  1125. SDPCM_CHANNEL_MASK;
  1126. hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
  1127. SDPCM_DOFFSET_MASK;
  1128. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1129. *(((__le32 *)(header + hdr_offset)) + 1) = 0;
  1130. trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
  1131. }
  1132. static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  1133. {
  1134. u16 dlen, totlen;
  1135. u8 *dptr, num = 0;
  1136. u16 sublen;
  1137. struct sk_buff *pfirst, *pnext;
  1138. int errcode;
  1139. u8 doff, sfdoff;
  1140. struct brcmf_sdio_hdrinfo rd_new;
  1141. /* If packets, issue read(s) and send up packet chain */
  1142. /* Return sequence numbers consumed? */
  1143. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  1144. bus->glomd, skb_peek(&bus->glom));
  1145. /* If there's a descriptor, generate the packet chain */
  1146. if (bus->glomd) {
  1147. pfirst = pnext = NULL;
  1148. dlen = (u16) (bus->glomd->len);
  1149. dptr = bus->glomd->data;
  1150. if (!dlen || (dlen & 1)) {
  1151. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1152. dlen);
  1153. dlen = 0;
  1154. }
  1155. for (totlen = num = 0; dlen; num++) {
  1156. /* Get (and move past) next length */
  1157. sublen = get_unaligned_le16(dptr);
  1158. dlen -= sizeof(u16);
  1159. dptr += sizeof(u16);
  1160. if ((sublen < SDPCM_HDRLEN) ||
  1161. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1162. brcmf_err("descriptor len %d bad: %d\n",
  1163. num, sublen);
  1164. pnext = NULL;
  1165. break;
  1166. }
  1167. if (sublen % bus->sgentry_align) {
  1168. brcmf_err("sublen %d not multiple of %d\n",
  1169. sublen, bus->sgentry_align);
  1170. }
  1171. totlen += sublen;
  1172. /* For last frame, adjust read len so total
  1173. is a block multiple */
  1174. if (!dlen) {
  1175. sublen +=
  1176. (roundup(totlen, bus->blocksize) - totlen);
  1177. totlen = roundup(totlen, bus->blocksize);
  1178. }
  1179. /* Allocate/chain packet for next subframe */
  1180. pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
  1181. if (pnext == NULL) {
  1182. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1183. num, sublen);
  1184. break;
  1185. }
  1186. skb_queue_tail(&bus->glom, pnext);
  1187. /* Adhere to start alignment requirements */
  1188. pkt_align(pnext, sublen, bus->sgentry_align);
  1189. }
  1190. /* If all allocations succeeded, save packet chain
  1191. in bus structure */
  1192. if (pnext) {
  1193. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1194. totlen, num);
  1195. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1196. totlen != bus->cur_read.len) {
  1197. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1198. bus->cur_read.len, totlen, rxseq);
  1199. }
  1200. pfirst = pnext = NULL;
  1201. } else {
  1202. brcmf_sdbrcm_free_glom(bus);
  1203. num = 0;
  1204. }
  1205. /* Done with descriptor packet */
  1206. brcmu_pkt_buf_free_skb(bus->glomd);
  1207. bus->glomd = NULL;
  1208. bus->cur_read.len = 0;
  1209. }
  1210. /* Ok -- either we just generated a packet chain,
  1211. or had one from before */
  1212. if (!skb_queue_empty(&bus->glom)) {
  1213. if (BRCMF_GLOM_ON()) {
  1214. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1215. skb_queue_walk(&bus->glom, pnext) {
  1216. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1217. pnext, (u8 *) (pnext->data),
  1218. pnext->len, pnext->len);
  1219. }
  1220. }
  1221. pfirst = skb_peek(&bus->glom);
  1222. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1223. /* Do an SDIO read for the superframe. Configurable iovar to
  1224. * read directly into the chained packet, or allocate a large
  1225. * packet and and copy into the chain.
  1226. */
  1227. sdio_claim_host(bus->sdiodev->func[1]);
  1228. errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
  1229. bus->sdiodev->sbwad,
  1230. SDIO_FUNC_2, F2SYNC, &bus->glom, dlen);
  1231. sdio_release_host(bus->sdiodev->func[1]);
  1232. bus->sdcnt.f2rxdata++;
  1233. /* On failure, kill the superframe, allow a couple retries */
  1234. if (errcode < 0) {
  1235. brcmf_err("glom read of %d bytes failed: %d\n",
  1236. dlen, errcode);
  1237. sdio_claim_host(bus->sdiodev->func[1]);
  1238. if (bus->glomerr++ < 3) {
  1239. brcmf_sdbrcm_rxfail(bus, true, true);
  1240. } else {
  1241. bus->glomerr = 0;
  1242. brcmf_sdbrcm_rxfail(bus, true, false);
  1243. bus->sdcnt.rxglomfail++;
  1244. brcmf_sdbrcm_free_glom(bus);
  1245. }
  1246. sdio_release_host(bus->sdiodev->func[1]);
  1247. return 0;
  1248. }
  1249. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1250. pfirst->data, min_t(int, pfirst->len, 48),
  1251. "SUPERFRAME:\n");
  1252. rd_new.seq_num = rxseq;
  1253. rd_new.len = dlen;
  1254. sdio_claim_host(bus->sdiodev->func[1]);
  1255. errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
  1256. BRCMF_SDIO_FT_SUPER);
  1257. sdio_release_host(bus->sdiodev->func[1]);
  1258. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1259. /* Remove superframe header, remember offset */
  1260. skb_pull(pfirst, rd_new.dat_offset);
  1261. sfdoff = rd_new.dat_offset;
  1262. num = 0;
  1263. /* Validate all the subframe headers */
  1264. skb_queue_walk(&bus->glom, pnext) {
  1265. /* leave when invalid subframe is found */
  1266. if (errcode)
  1267. break;
  1268. rd_new.len = pnext->len;
  1269. rd_new.seq_num = rxseq++;
  1270. sdio_claim_host(bus->sdiodev->func[1]);
  1271. errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
  1272. BRCMF_SDIO_FT_SUB);
  1273. sdio_release_host(bus->sdiodev->func[1]);
  1274. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1275. pnext->data, 32, "subframe:\n");
  1276. num++;
  1277. }
  1278. if (errcode) {
  1279. /* Terminate frame on error, request
  1280. a couple retries */
  1281. sdio_claim_host(bus->sdiodev->func[1]);
  1282. if (bus->glomerr++ < 3) {
  1283. /* Restore superframe header space */
  1284. skb_push(pfirst, sfdoff);
  1285. brcmf_sdbrcm_rxfail(bus, true, true);
  1286. } else {
  1287. bus->glomerr = 0;
  1288. brcmf_sdbrcm_rxfail(bus, true, false);
  1289. bus->sdcnt.rxglomfail++;
  1290. brcmf_sdbrcm_free_glom(bus);
  1291. }
  1292. sdio_release_host(bus->sdiodev->func[1]);
  1293. bus->cur_read.len = 0;
  1294. return 0;
  1295. }
  1296. /* Basic SD framing looks ok - process each packet (header) */
  1297. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1298. dptr = (u8 *) (pfirst->data);
  1299. sublen = get_unaligned_le16(dptr);
  1300. doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
  1301. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1302. dptr, pfirst->len,
  1303. "Rx Subframe Data:\n");
  1304. __skb_trim(pfirst, sublen);
  1305. skb_pull(pfirst, doff);
  1306. if (pfirst->len == 0) {
  1307. skb_unlink(pfirst, &bus->glom);
  1308. brcmu_pkt_buf_free_skb(pfirst);
  1309. continue;
  1310. }
  1311. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1312. pfirst->data,
  1313. min_t(int, pfirst->len, 32),
  1314. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1315. bus->glom.qlen, pfirst, pfirst->data,
  1316. pfirst->len, pfirst->next,
  1317. pfirst->prev);
  1318. skb_unlink(pfirst, &bus->glom);
  1319. brcmf_rx_frame(bus->sdiodev->dev, pfirst);
  1320. bus->sdcnt.rxglompkts++;
  1321. }
  1322. bus->sdcnt.rxglomframes++;
  1323. }
  1324. return num;
  1325. }
  1326. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1327. bool *pending)
  1328. {
  1329. DECLARE_WAITQUEUE(wait, current);
  1330. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1331. /* Wait until control frame is available */
  1332. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1333. set_current_state(TASK_INTERRUPTIBLE);
  1334. while (!(*condition) && (!signal_pending(current) && timeout))
  1335. timeout = schedule_timeout(timeout);
  1336. if (signal_pending(current))
  1337. *pending = true;
  1338. set_current_state(TASK_RUNNING);
  1339. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1340. return timeout;
  1341. }
  1342. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
  1343. {
  1344. if (waitqueue_active(&bus->dcmd_resp_wait))
  1345. wake_up_interruptible(&bus->dcmd_resp_wait);
  1346. return 0;
  1347. }
  1348. static void
  1349. brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1350. {
  1351. uint rdlen, pad;
  1352. u8 *buf = NULL, *rbuf;
  1353. int sdret;
  1354. brcmf_dbg(TRACE, "Enter\n");
  1355. if (bus->rxblen)
  1356. buf = vzalloc(bus->rxblen);
  1357. if (!buf)
  1358. goto done;
  1359. rbuf = bus->rxbuf;
  1360. pad = ((unsigned long)rbuf % bus->head_align);
  1361. if (pad)
  1362. rbuf += (bus->head_align - pad);
  1363. /* Copy the already-read portion over */
  1364. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1365. if (len <= BRCMF_FIRSTREAD)
  1366. goto gotpkt;
  1367. /* Raise rdlen to next SDIO block to avoid tail command */
  1368. rdlen = len - BRCMF_FIRSTREAD;
  1369. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1370. pad = bus->blocksize - (rdlen % bus->blocksize);
  1371. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1372. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1373. rdlen += pad;
  1374. } else if (rdlen % bus->head_align) {
  1375. rdlen += bus->head_align - (rdlen % bus->head_align);
  1376. }
  1377. /* Drop if the read is too big or it exceeds our maximum */
  1378. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1379. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1380. rdlen, bus->sdiodev->bus_if->maxctl);
  1381. brcmf_sdbrcm_rxfail(bus, false, false);
  1382. goto done;
  1383. }
  1384. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1385. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1386. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1387. bus->sdcnt.rx_toolong++;
  1388. brcmf_sdbrcm_rxfail(bus, false, false);
  1389. goto done;
  1390. }
  1391. /* Read remain of frame body */
  1392. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1393. bus->sdiodev->sbwad,
  1394. SDIO_FUNC_2,
  1395. F2SYNC, rbuf, rdlen);
  1396. bus->sdcnt.f2rxdata++;
  1397. /* Control frame failures need retransmission */
  1398. if (sdret < 0) {
  1399. brcmf_err("read %d control bytes failed: %d\n",
  1400. rdlen, sdret);
  1401. bus->sdcnt.rxc_errors++;
  1402. brcmf_sdbrcm_rxfail(bus, true, true);
  1403. goto done;
  1404. } else
  1405. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1406. gotpkt:
  1407. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1408. buf, len, "RxCtrl:\n");
  1409. /* Point to valid data and indicate its length */
  1410. spin_lock_bh(&bus->rxctl_lock);
  1411. if (bus->rxctl) {
  1412. brcmf_err("last control frame is being processed.\n");
  1413. spin_unlock_bh(&bus->rxctl_lock);
  1414. vfree(buf);
  1415. goto done;
  1416. }
  1417. bus->rxctl = buf + doff;
  1418. bus->rxctl_orig = buf;
  1419. bus->rxlen = len - doff;
  1420. spin_unlock_bh(&bus->rxctl_lock);
  1421. done:
  1422. /* Awake any waiters */
  1423. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1424. }
  1425. /* Pad read to blocksize for efficiency */
  1426. static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1427. {
  1428. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1429. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1430. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1431. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1432. *rdlen += *pad;
  1433. } else if (*rdlen % bus->head_align) {
  1434. *rdlen += bus->head_align - (*rdlen % bus->head_align);
  1435. }
  1436. }
  1437. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1438. {
  1439. struct sk_buff *pkt; /* Packet for event or data frames */
  1440. u16 pad; /* Number of pad bytes to read */
  1441. uint rxleft = 0; /* Remaining number of frames allowed */
  1442. int ret; /* Return code from calls */
  1443. uint rxcount = 0; /* Total frames read */
  1444. struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
  1445. u8 head_read = 0;
  1446. brcmf_dbg(TRACE, "Enter\n");
  1447. /* Not finished unless we encounter no more frames indication */
  1448. bus->rxpending = true;
  1449. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1450. !bus->rxskip && rxleft &&
  1451. bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
  1452. rd->seq_num++, rxleft--) {
  1453. /* Handle glomming separately */
  1454. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1455. u8 cnt;
  1456. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1457. bus->glomd, skb_peek(&bus->glom));
  1458. cnt = brcmf_sdbrcm_rxglom(bus, rd->seq_num);
  1459. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1460. rd->seq_num += cnt - 1;
  1461. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1462. continue;
  1463. }
  1464. rd->len_left = rd->len;
  1465. /* read header first for unknow frame length */
  1466. sdio_claim_host(bus->sdiodev->func[1]);
  1467. if (!rd->len) {
  1468. ret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1469. bus->sdiodev->sbwad,
  1470. SDIO_FUNC_2, F2SYNC,
  1471. bus->rxhdr,
  1472. BRCMF_FIRSTREAD);
  1473. bus->sdcnt.f2rxhdrs++;
  1474. if (ret < 0) {
  1475. brcmf_err("RXHEADER FAILED: %d\n",
  1476. ret);
  1477. bus->sdcnt.rx_hdrfail++;
  1478. brcmf_sdbrcm_rxfail(bus, true, true);
  1479. sdio_release_host(bus->sdiodev->func[1]);
  1480. continue;
  1481. }
  1482. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1483. bus->rxhdr, SDPCM_HDRLEN,
  1484. "RxHdr:\n");
  1485. if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
  1486. BRCMF_SDIO_FT_NORMAL)) {
  1487. sdio_release_host(bus->sdiodev->func[1]);
  1488. if (!bus->rxpending)
  1489. break;
  1490. else
  1491. continue;
  1492. }
  1493. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1494. brcmf_sdbrcm_read_control(bus, bus->rxhdr,
  1495. rd->len,
  1496. rd->dat_offset);
  1497. /* prepare the descriptor for the next read */
  1498. rd->len = rd->len_nxtfrm << 4;
  1499. rd->len_nxtfrm = 0;
  1500. /* treat all packet as event if we don't know */
  1501. rd->channel = SDPCM_EVENT_CHANNEL;
  1502. sdio_release_host(bus->sdiodev->func[1]);
  1503. continue;
  1504. }
  1505. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1506. rd->len - BRCMF_FIRSTREAD : 0;
  1507. head_read = BRCMF_FIRSTREAD;
  1508. }
  1509. brcmf_pad(bus, &pad, &rd->len_left);
  1510. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1511. bus->head_align);
  1512. if (!pkt) {
  1513. /* Give up on data, request rtx of events */
  1514. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1515. brcmf_sdbrcm_rxfail(bus, false,
  1516. RETRYCHAN(rd->channel));
  1517. sdio_release_host(bus->sdiodev->func[1]);
  1518. continue;
  1519. }
  1520. skb_pull(pkt, head_read);
  1521. pkt_align(pkt, rd->len_left, bus->head_align);
  1522. ret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1523. SDIO_FUNC_2, F2SYNC, pkt);
  1524. bus->sdcnt.f2rxdata++;
  1525. sdio_release_host(bus->sdiodev->func[1]);
  1526. if (ret < 0) {
  1527. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1528. rd->len, rd->channel, ret);
  1529. brcmu_pkt_buf_free_skb(pkt);
  1530. sdio_claim_host(bus->sdiodev->func[1]);
  1531. brcmf_sdbrcm_rxfail(bus, true,
  1532. RETRYCHAN(rd->channel));
  1533. sdio_release_host(bus->sdiodev->func[1]);
  1534. continue;
  1535. }
  1536. if (head_read) {
  1537. skb_push(pkt, head_read);
  1538. memcpy(pkt->data, bus->rxhdr, head_read);
  1539. head_read = 0;
  1540. } else {
  1541. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1542. rd_new.seq_num = rd->seq_num;
  1543. sdio_claim_host(bus->sdiodev->func[1]);
  1544. if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
  1545. BRCMF_SDIO_FT_NORMAL)) {
  1546. rd->len = 0;
  1547. brcmu_pkt_buf_free_skb(pkt);
  1548. }
  1549. bus->sdcnt.rx_readahead_cnt++;
  1550. if (rd->len != roundup(rd_new.len, 16)) {
  1551. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1552. rd->len,
  1553. roundup(rd_new.len, 16) >> 4);
  1554. rd->len = 0;
  1555. brcmf_sdbrcm_rxfail(bus, true, true);
  1556. sdio_release_host(bus->sdiodev->func[1]);
  1557. brcmu_pkt_buf_free_skb(pkt);
  1558. continue;
  1559. }
  1560. sdio_release_host(bus->sdiodev->func[1]);
  1561. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1562. rd->channel = rd_new.channel;
  1563. rd->dat_offset = rd_new.dat_offset;
  1564. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1565. BRCMF_DATA_ON()) &&
  1566. BRCMF_HDRS_ON(),
  1567. bus->rxhdr, SDPCM_HDRLEN,
  1568. "RxHdr:\n");
  1569. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1570. brcmf_err("readahead on control packet %d?\n",
  1571. rd_new.seq_num);
  1572. /* Force retry w/normal header read */
  1573. rd->len = 0;
  1574. sdio_claim_host(bus->sdiodev->func[1]);
  1575. brcmf_sdbrcm_rxfail(bus, false, true);
  1576. sdio_release_host(bus->sdiodev->func[1]);
  1577. brcmu_pkt_buf_free_skb(pkt);
  1578. continue;
  1579. }
  1580. }
  1581. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1582. pkt->data, rd->len, "Rx Data:\n");
  1583. /* Save superframe descriptor and allocate packet frame */
  1584. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1585. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
  1586. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1587. rd->len);
  1588. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1589. pkt->data, rd->len,
  1590. "Glom Data:\n");
  1591. __skb_trim(pkt, rd->len);
  1592. skb_pull(pkt, SDPCM_HDRLEN);
  1593. bus->glomd = pkt;
  1594. } else {
  1595. brcmf_err("%s: glom superframe w/o "
  1596. "descriptor!\n", __func__);
  1597. sdio_claim_host(bus->sdiodev->func[1]);
  1598. brcmf_sdbrcm_rxfail(bus, false, false);
  1599. sdio_release_host(bus->sdiodev->func[1]);
  1600. }
  1601. /* prepare the descriptor for the next read */
  1602. rd->len = rd->len_nxtfrm << 4;
  1603. rd->len_nxtfrm = 0;
  1604. /* treat all packet as event if we don't know */
  1605. rd->channel = SDPCM_EVENT_CHANNEL;
  1606. continue;
  1607. }
  1608. /* Fill in packet len and prio, deliver upward */
  1609. __skb_trim(pkt, rd->len);
  1610. skb_pull(pkt, rd->dat_offset);
  1611. /* prepare the descriptor for the next read */
  1612. rd->len = rd->len_nxtfrm << 4;
  1613. rd->len_nxtfrm = 0;
  1614. /* treat all packet as event if we don't know */
  1615. rd->channel = SDPCM_EVENT_CHANNEL;
  1616. if (pkt->len == 0) {
  1617. brcmu_pkt_buf_free_skb(pkt);
  1618. continue;
  1619. }
  1620. brcmf_rx_frame(bus->sdiodev->dev, pkt);
  1621. }
  1622. rxcount = maxframes - rxleft;
  1623. /* Message if we hit the limit */
  1624. if (!rxleft)
  1625. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1626. else
  1627. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1628. /* Back off rxseq if awaiting rtx, update rx_seq */
  1629. if (bus->rxskip)
  1630. rd->seq_num--;
  1631. bus->rx_seq = rd->seq_num;
  1632. return rxcount;
  1633. }
  1634. static void
  1635. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
  1636. {
  1637. if (waitqueue_active(&bus->ctrl_wait))
  1638. wake_up_interruptible(&bus->ctrl_wait);
  1639. return;
  1640. }
  1641. static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
  1642. {
  1643. u16 head_pad;
  1644. u8 *dat_buf;
  1645. dat_buf = (u8 *)(pkt->data);
  1646. /* Check head padding */
  1647. head_pad = ((unsigned long)dat_buf % bus->head_align);
  1648. if (head_pad) {
  1649. if (skb_headroom(pkt) < head_pad) {
  1650. bus->sdiodev->bus_if->tx_realloc++;
  1651. head_pad = 0;
  1652. if (skb_cow(pkt, head_pad))
  1653. return -ENOMEM;
  1654. }
  1655. skb_push(pkt, head_pad);
  1656. dat_buf = (u8 *)(pkt->data);
  1657. memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
  1658. }
  1659. return head_pad;
  1660. }
  1661. /**
  1662. * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
  1663. * bus layer usage.
  1664. */
  1665. /* flag marking a dummy skb added for DMA alignment requirement */
  1666. #define ALIGN_SKB_FLAG 0x8000
  1667. /* bit mask of data length chopped from the previous packet */
  1668. #define ALIGN_SKB_CHOP_LEN_MASK 0x7fff
  1669. static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
  1670. struct sk_buff_head *pktq,
  1671. struct sk_buff *pkt, u16 total_len)
  1672. {
  1673. struct brcmf_sdio_dev *sdiodev;
  1674. struct sk_buff *pkt_pad;
  1675. u16 tail_pad, tail_chop, chain_pad;
  1676. unsigned int blksize;
  1677. bool lastfrm;
  1678. int ntail, ret;
  1679. sdiodev = bus->sdiodev;
  1680. blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
  1681. /* sg entry alignment should be a divisor of block size */
  1682. WARN_ON(blksize % bus->sgentry_align);
  1683. /* Check tail padding */
  1684. lastfrm = skb_queue_is_last(pktq, pkt);
  1685. tail_pad = 0;
  1686. tail_chop = pkt->len % bus->sgentry_align;
  1687. if (tail_chop)
  1688. tail_pad = bus->sgentry_align - tail_chop;
  1689. chain_pad = (total_len + tail_pad) % blksize;
  1690. if (lastfrm && chain_pad)
  1691. tail_pad += blksize - chain_pad;
  1692. if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
  1693. pkt_pad = bus->txglom_sgpad;
  1694. if (pkt_pad == NULL)
  1695. brcmu_pkt_buf_get_skb(tail_pad + tail_chop);
  1696. if (pkt_pad == NULL)
  1697. return -ENOMEM;
  1698. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
  1699. if (unlikely(ret < 0))
  1700. return ret;
  1701. memcpy(pkt_pad->data,
  1702. pkt->data + pkt->len - tail_chop,
  1703. tail_chop);
  1704. *(u32 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
  1705. skb_trim(pkt, pkt->len - tail_chop);
  1706. __skb_queue_after(pktq, pkt, pkt_pad);
  1707. } else {
  1708. ntail = pkt->data_len + tail_pad -
  1709. (pkt->end - pkt->tail);
  1710. if (skb_cloned(pkt) || ntail > 0)
  1711. if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
  1712. return -ENOMEM;
  1713. if (skb_linearize(pkt))
  1714. return -ENOMEM;
  1715. __skb_put(pkt, tail_pad);
  1716. }
  1717. return tail_pad;
  1718. }
  1719. /**
  1720. * brcmf_sdio_txpkt_prep - packet preparation for transmit
  1721. * @bus: brcmf_sdio structure pointer
  1722. * @pktq: packet list pointer
  1723. * @chan: virtual channel to transmit the packet
  1724. *
  1725. * Processes to be applied to the packet
  1726. * - Align data buffer pointer
  1727. * - Align data buffer length
  1728. * - Prepare header
  1729. * Return: negative value if there is error
  1730. */
  1731. static int
  1732. brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1733. uint chan)
  1734. {
  1735. u16 head_pad, total_len;
  1736. struct sk_buff *pkt_next;
  1737. u8 txseq;
  1738. int ret;
  1739. struct brcmf_sdio_hdrinfo hd_info = {0};
  1740. txseq = bus->tx_seq;
  1741. total_len = 0;
  1742. skb_queue_walk(pktq, pkt_next) {
  1743. /* alignment packet inserted in previous
  1744. * loop cycle can be skipped as it is
  1745. * already properly aligned and does not
  1746. * need an sdpcm header.
  1747. */
  1748. if (*(u32 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
  1749. continue;
  1750. /* align packet data pointer */
  1751. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
  1752. if (ret < 0)
  1753. return ret;
  1754. head_pad = (u16)ret;
  1755. if (head_pad)
  1756. memset(pkt_next->data, 0, head_pad + bus->tx_hdrlen);
  1757. total_len += pkt_next->len;
  1758. hd_info.len = pkt_next->len;
  1759. hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
  1760. if (bus->txglom && pktq->qlen > 1) {
  1761. ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
  1762. pkt_next, total_len);
  1763. if (ret < 0)
  1764. return ret;
  1765. hd_info.tail_pad = (u16)ret;
  1766. total_len += (u16)ret;
  1767. }
  1768. hd_info.channel = chan;
  1769. hd_info.dat_offset = head_pad + bus->tx_hdrlen;
  1770. hd_info.seq_num = txseq++;
  1771. /* Now fill the header */
  1772. brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);
  1773. if (BRCMF_BYTES_ON() &&
  1774. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1775. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
  1776. brcmf_dbg_hex_dump(true, pkt_next, hd_info.len,
  1777. "Tx Frame:\n");
  1778. else if (BRCMF_HDRS_ON())
  1779. brcmf_dbg_hex_dump(true, pkt_next,
  1780. head_pad + bus->tx_hdrlen,
  1781. "Tx Header:\n");
  1782. }
  1783. /* Hardware length tag of the first packet should be total
  1784. * length of the chain (including padding)
  1785. */
  1786. if (bus->txglom)
  1787. brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
  1788. return 0;
  1789. }
  1790. /**
  1791. * brcmf_sdio_txpkt_postp - packet post processing for transmit
  1792. * @bus: brcmf_sdio structure pointer
  1793. * @pktq: packet list pointer
  1794. *
  1795. * Processes to be applied to the packet
  1796. * - Remove head padding
  1797. * - Remove tail padding
  1798. */
  1799. static void
  1800. brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
  1801. {
  1802. u8 *hdr;
  1803. u32 dat_offset;
  1804. u16 tail_pad;
  1805. u32 dummy_flags, chop_len;
  1806. struct sk_buff *pkt_next, *tmp, *pkt_prev;
  1807. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1808. dummy_flags = *(u32 *)(pkt_next->cb);
  1809. if (dummy_flags & ALIGN_SKB_FLAG) {
  1810. chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
  1811. if (chop_len) {
  1812. pkt_prev = pkt_next->prev;
  1813. skb_put(pkt_prev, chop_len);
  1814. }
  1815. __skb_unlink(pkt_next, pktq);
  1816. brcmu_pkt_buf_free_skb(pkt_next);
  1817. } else {
  1818. hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
  1819. dat_offset = le32_to_cpu(*(__le32 *)hdr);
  1820. dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
  1821. SDPCM_DOFFSET_SHIFT;
  1822. skb_pull(pkt_next, dat_offset);
  1823. if (bus->txglom) {
  1824. tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
  1825. skb_trim(pkt_next, pkt_next->len - tail_pad);
  1826. }
  1827. }
  1828. }
  1829. }
  1830. /* Writes a HW/SW header into the packet and sends it. */
  1831. /* Assumes: (a) header space already there, (b) caller holds lock */
  1832. static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1833. uint chan)
  1834. {
  1835. int ret;
  1836. int i;
  1837. struct sk_buff *pkt_next, *tmp;
  1838. brcmf_dbg(TRACE, "Enter\n");
  1839. ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
  1840. if (ret)
  1841. goto done;
  1842. sdio_claim_host(bus->sdiodev->func[1]);
  1843. ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1844. SDIO_FUNC_2, F2SYNC, pktq);
  1845. bus->sdcnt.f2txdata++;
  1846. if (ret < 0) {
  1847. /* On failure, abort the command and terminate the frame */
  1848. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1849. ret);
  1850. bus->sdcnt.tx_sderrs++;
  1851. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1852. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1853. SFC_WF_TERM, NULL);
  1854. bus->sdcnt.f1regdata++;
  1855. for (i = 0; i < 3; i++) {
  1856. u8 hi, lo;
  1857. hi = brcmf_sdio_regrb(bus->sdiodev,
  1858. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1859. lo = brcmf_sdio_regrb(bus->sdiodev,
  1860. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1861. bus->sdcnt.f1regdata += 2;
  1862. if ((hi == 0) && (lo == 0))
  1863. break;
  1864. }
  1865. }
  1866. sdio_release_host(bus->sdiodev->func[1]);
  1867. done:
  1868. brcmf_sdio_txpkt_postp(bus, pktq);
  1869. if (ret == 0)
  1870. bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
  1871. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1872. __skb_unlink(pkt_next, pktq);
  1873. brcmf_txcomplete(bus->sdiodev->dev, pkt_next, ret == 0);
  1874. }
  1875. return ret;
  1876. }
  1877. static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1878. {
  1879. struct sk_buff *pkt;
  1880. struct sk_buff_head pktq;
  1881. u32 intstatus = 0;
  1882. int ret = 0, prec_out, i;
  1883. uint cnt = 0;
  1884. u8 tx_prec_map, pkt_num;
  1885. brcmf_dbg(TRACE, "Enter\n");
  1886. tx_prec_map = ~bus->flowcontrol;
  1887. /* Send frames until the limit or some other event */
  1888. for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
  1889. pkt_num = 1;
  1890. __skb_queue_head_init(&pktq);
  1891. if (bus->txglom)
  1892. pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
  1893. brcmf_sdio_txglomsz);
  1894. pkt_num = min_t(u32, pkt_num,
  1895. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
  1896. spin_lock_bh(&bus->txqlock);
  1897. for (i = 0; i < pkt_num; i++) {
  1898. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
  1899. &prec_out);
  1900. if (pkt == NULL)
  1901. break;
  1902. __skb_queue_tail(&pktq, pkt);
  1903. }
  1904. spin_unlock_bh(&bus->txqlock);
  1905. if (i == 0)
  1906. break;
  1907. ret = brcmf_sdbrcm_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
  1908. cnt += i;
  1909. /* In poll mode, need to check for other events */
  1910. if (!bus->intr && cnt) {
  1911. /* Check device status, signal pending interrupt */
  1912. sdio_claim_host(bus->sdiodev->func[1]);
  1913. ret = r_sdreg32(bus, &intstatus,
  1914. offsetof(struct sdpcmd_regs,
  1915. intstatus));
  1916. sdio_release_host(bus->sdiodev->func[1]);
  1917. bus->sdcnt.f2txdata++;
  1918. if (ret != 0)
  1919. break;
  1920. if (intstatus & bus->hostintmask)
  1921. atomic_set(&bus->ipend, 1);
  1922. }
  1923. }
  1924. /* Deflow-control stack if needed */
  1925. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1926. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1927. bus->txoff = false;
  1928. brcmf_txflowblock(bus->sdiodev->dev, false);
  1929. }
  1930. return cnt;
  1931. }
  1932. static void brcmf_sdbrcm_bus_stop(struct device *dev)
  1933. {
  1934. u32 local_hostintmask;
  1935. u8 saveclk;
  1936. int err;
  1937. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1938. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1939. struct brcmf_sdio *bus = sdiodev->bus;
  1940. brcmf_dbg(TRACE, "Enter\n");
  1941. if (bus->watchdog_tsk) {
  1942. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1943. kthread_stop(bus->watchdog_tsk);
  1944. bus->watchdog_tsk = NULL;
  1945. }
  1946. sdio_claim_host(bus->sdiodev->func[1]);
  1947. /* Enable clock for device interrupts */
  1948. brcmf_sdbrcm_bus_sleep(bus, false, false);
  1949. /* Disable and clear interrupts at the chip level also */
  1950. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  1951. local_hostintmask = bus->hostintmask;
  1952. bus->hostintmask = 0;
  1953. /* Change our idea of bus state */
  1954. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1955. /* Force clocks on backplane to be sure F2 interrupt propagates */
  1956. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  1957. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1958. if (!err) {
  1959. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1960. (saveclk | SBSDIO_FORCE_HT), &err);
  1961. }
  1962. if (err)
  1963. brcmf_err("Failed to force clock for F2: err %d\n", err);
  1964. /* Turn off the bus (F2), free any pending packets */
  1965. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1966. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, SDIO_FUNC_ENABLE_1,
  1967. NULL);
  1968. /* Clear any pending interrupts now that F2 is disabled */
  1969. w_sdreg32(bus, local_hostintmask,
  1970. offsetof(struct sdpcmd_regs, intstatus));
  1971. /* Turn off the backplane clock (only) */
  1972. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  1973. sdio_release_host(bus->sdiodev->func[1]);
  1974. /* Clear the data packet queues */
  1975. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1976. /* Clear any held glomming stuff */
  1977. if (bus->glomd)
  1978. brcmu_pkt_buf_free_skb(bus->glomd);
  1979. brcmf_sdbrcm_free_glom(bus);
  1980. /* Clear rx control and wake any waiters */
  1981. spin_lock_bh(&bus->rxctl_lock);
  1982. bus->rxlen = 0;
  1983. spin_unlock_bh(&bus->rxctl_lock);
  1984. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1985. /* Reset some F2 state stuff */
  1986. bus->rxskip = false;
  1987. bus->tx_seq = bus->rx_seq = 0;
  1988. }
  1989. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1990. {
  1991. unsigned long flags;
  1992. if (bus->sdiodev->oob_irq_requested) {
  1993. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  1994. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  1995. enable_irq(bus->sdiodev->pdata->oob_irq_nr);
  1996. bus->sdiodev->irq_en = true;
  1997. }
  1998. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  1999. }
  2000. }
  2001. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  2002. {
  2003. u8 idx;
  2004. u32 addr;
  2005. unsigned long val;
  2006. int n, ret;
  2007. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  2008. addr = bus->ci->c_inf[idx].base +
  2009. offsetof(struct sdpcmd_regs, intstatus);
  2010. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, false);
  2011. bus->sdcnt.f1regdata++;
  2012. if (ret != 0)
  2013. val = 0;
  2014. val &= bus->hostintmask;
  2015. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  2016. /* Clear interrupts */
  2017. if (val) {
  2018. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, true);
  2019. bus->sdcnt.f1regdata++;
  2020. }
  2021. if (ret) {
  2022. atomic_set(&bus->intstatus, 0);
  2023. } else if (val) {
  2024. for_each_set_bit(n, &val, 32)
  2025. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  2026. }
  2027. return ret;
  2028. }
  2029. static void brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
  2030. {
  2031. u32 newstatus = 0;
  2032. unsigned long intstatus;
  2033. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  2034. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  2035. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  2036. int err = 0, n;
  2037. brcmf_dbg(TRACE, "Enter\n");
  2038. sdio_claim_host(bus->sdiodev->func[1]);
  2039. /* If waiting for HTAVAIL, check status */
  2040. if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
  2041. u8 clkctl, devctl = 0;
  2042. #ifdef DEBUG
  2043. /* Check for inconsistent device control */
  2044. devctl = brcmf_sdio_regrb(bus->sdiodev,
  2045. SBSDIO_DEVICE_CTL, &err);
  2046. if (err) {
  2047. brcmf_err("error reading DEVCTL: %d\n", err);
  2048. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2049. }
  2050. #endif /* DEBUG */
  2051. /* Read CSR, if clock on switch to AVAIL, else ignore */
  2052. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  2053. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2054. if (err) {
  2055. brcmf_err("error reading CSR: %d\n",
  2056. err);
  2057. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2058. }
  2059. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2060. devctl, clkctl);
  2061. if (SBSDIO_HTAV(clkctl)) {
  2062. devctl = brcmf_sdio_regrb(bus->sdiodev,
  2063. SBSDIO_DEVICE_CTL, &err);
  2064. if (err) {
  2065. brcmf_err("error reading DEVCTL: %d\n",
  2066. err);
  2067. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2068. }
  2069. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2070. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  2071. devctl, &err);
  2072. if (err) {
  2073. brcmf_err("error writing DEVCTL: %d\n",
  2074. err);
  2075. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2076. }
  2077. bus->clkstate = CLK_AVAIL;
  2078. }
  2079. }
  2080. /* Make sure backplane clock is on */
  2081. brcmf_sdbrcm_bus_sleep(bus, false, true);
  2082. /* Pending interrupt indicates new device status */
  2083. if (atomic_read(&bus->ipend) > 0) {
  2084. atomic_set(&bus->ipend, 0);
  2085. err = brcmf_sdio_intr_rstatus(bus);
  2086. }
  2087. /* Start with leftover status bits */
  2088. intstatus = atomic_xchg(&bus->intstatus, 0);
  2089. /* Handle flow-control change: read new state in case our ack
  2090. * crossed another change interrupt. If change still set, assume
  2091. * FC ON for safety, let next loop through do the debounce.
  2092. */
  2093. if (intstatus & I_HMB_FC_CHANGE) {
  2094. intstatus &= ~I_HMB_FC_CHANGE;
  2095. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  2096. offsetof(struct sdpcmd_regs, intstatus));
  2097. err = r_sdreg32(bus, &newstatus,
  2098. offsetof(struct sdpcmd_regs, intstatus));
  2099. bus->sdcnt.f1regdata += 2;
  2100. atomic_set(&bus->fcstate,
  2101. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  2102. intstatus |= (newstatus & bus->hostintmask);
  2103. }
  2104. /* Handle host mailbox indication */
  2105. if (intstatus & I_HMB_HOST_INT) {
  2106. intstatus &= ~I_HMB_HOST_INT;
  2107. intstatus |= brcmf_sdbrcm_hostmail(bus);
  2108. }
  2109. sdio_release_host(bus->sdiodev->func[1]);
  2110. /* Generally don't ask for these, can get CRC errors... */
  2111. if (intstatus & I_WR_OOSYNC) {
  2112. brcmf_err("Dongle reports WR_OOSYNC\n");
  2113. intstatus &= ~I_WR_OOSYNC;
  2114. }
  2115. if (intstatus & I_RD_OOSYNC) {
  2116. brcmf_err("Dongle reports RD_OOSYNC\n");
  2117. intstatus &= ~I_RD_OOSYNC;
  2118. }
  2119. if (intstatus & I_SBINT) {
  2120. brcmf_err("Dongle reports SBINT\n");
  2121. intstatus &= ~I_SBINT;
  2122. }
  2123. /* Would be active due to wake-wlan in gSPI */
  2124. if (intstatus & I_CHIPACTIVE) {
  2125. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2126. intstatus &= ~I_CHIPACTIVE;
  2127. }
  2128. /* Ignore frame indications if rxskip is set */
  2129. if (bus->rxskip)
  2130. intstatus &= ~I_HMB_FRAME_IND;
  2131. /* On frame indication, read available frames */
  2132. if (PKT_AVAILABLE() && bus->clkstate == CLK_AVAIL) {
  2133. framecnt = brcmf_sdio_readframes(bus, rxlimit);
  2134. if (!bus->rxpending)
  2135. intstatus &= ~I_HMB_FRAME_IND;
  2136. rxlimit -= min(framecnt, rxlimit);
  2137. }
  2138. /* Keep still-pending events for next scheduling */
  2139. if (intstatus) {
  2140. for_each_set_bit(n, &intstatus, 32)
  2141. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  2142. }
  2143. brcmf_sdbrcm_clrintr(bus);
  2144. if (data_ok(bus) && bus->ctrl_frame_stat &&
  2145. (bus->clkstate == CLK_AVAIL)) {
  2146. int i;
  2147. sdio_claim_host(bus->sdiodev->func[1]);
  2148. err = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2149. SDIO_FUNC_2, F2SYNC, bus->ctrl_frame_buf,
  2150. (u32) bus->ctrl_frame_len);
  2151. if (err < 0) {
  2152. /* On failure, abort the command and
  2153. terminate the frame */
  2154. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2155. err);
  2156. bus->sdcnt.tx_sderrs++;
  2157. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2158. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2159. SFC_WF_TERM, &err);
  2160. bus->sdcnt.f1regdata++;
  2161. for (i = 0; i < 3; i++) {
  2162. u8 hi, lo;
  2163. hi = brcmf_sdio_regrb(bus->sdiodev,
  2164. SBSDIO_FUNC1_WFRAMEBCHI,
  2165. &err);
  2166. lo = brcmf_sdio_regrb(bus->sdiodev,
  2167. SBSDIO_FUNC1_WFRAMEBCLO,
  2168. &err);
  2169. bus->sdcnt.f1regdata += 2;
  2170. if ((hi == 0) && (lo == 0))
  2171. break;
  2172. }
  2173. } else {
  2174. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2175. }
  2176. sdio_release_host(bus->sdiodev->func[1]);
  2177. bus->ctrl_frame_stat = false;
  2178. brcmf_sdbrcm_wait_event_wakeup(bus);
  2179. }
  2180. /* Send queued frames (limit 1 if rx may still be pending) */
  2181. else if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  2182. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2183. && data_ok(bus)) {
  2184. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  2185. txlimit;
  2186. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  2187. txlimit -= framecnt;
  2188. }
  2189. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) || (err != 0)) {
  2190. brcmf_err("failed backplane access over SDIO, halting operation\n");
  2191. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2192. atomic_set(&bus->intstatus, 0);
  2193. } else if (atomic_read(&bus->intstatus) ||
  2194. atomic_read(&bus->ipend) > 0 ||
  2195. (!atomic_read(&bus->fcstate) &&
  2196. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  2197. data_ok(bus)) || PKT_AVAILABLE()) {
  2198. atomic_inc(&bus->dpc_tskcnt);
  2199. }
  2200. /* If we're done for now, turn off clock request. */
  2201. if ((bus->clkstate != CLK_PENDING)
  2202. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2203. bus->activity = false;
  2204. brcmf_dbg(SDIO, "idle state\n");
  2205. sdio_claim_host(bus->sdiodev->func[1]);
  2206. brcmf_sdbrcm_bus_sleep(bus, true, false);
  2207. sdio_release_host(bus->sdiodev->func[1]);
  2208. }
  2209. }
  2210. static struct pktq *brcmf_sdbrcm_bus_gettxq(struct device *dev)
  2211. {
  2212. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2213. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2214. struct brcmf_sdio *bus = sdiodev->bus;
  2215. return &bus->txq;
  2216. }
  2217. static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2218. {
  2219. int ret = -EBADE;
  2220. uint datalen, prec;
  2221. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2222. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2223. struct brcmf_sdio *bus = sdiodev->bus;
  2224. ulong flags;
  2225. brcmf_dbg(TRACE, "Enter\n");
  2226. datalen = pkt->len;
  2227. /* Add space for the header */
  2228. skb_push(pkt, bus->tx_hdrlen);
  2229. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2230. prec = prio2prec((pkt->priority & PRIOMASK));
  2231. /* Check for existing queue, current flow-control,
  2232. pending event, or pending clock */
  2233. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2234. bus->sdcnt.fcqueued++;
  2235. /* Priority based enq */
  2236. spin_lock_irqsave(&bus->txqlock, flags);
  2237. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  2238. skb_pull(pkt, bus->tx_hdrlen);
  2239. brcmf_err("out of bus->txq !!!\n");
  2240. ret = -ENOSR;
  2241. } else {
  2242. ret = 0;
  2243. }
  2244. if (pktq_len(&bus->txq) >= TXHI) {
  2245. bus->txoff = true;
  2246. brcmf_txflowblock(bus->sdiodev->dev, true);
  2247. }
  2248. spin_unlock_irqrestore(&bus->txqlock, flags);
  2249. #ifdef DEBUG
  2250. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2251. qcount[prec] = pktq_plen(&bus->txq, prec);
  2252. #endif
  2253. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  2254. atomic_inc(&bus->dpc_tskcnt);
  2255. queue_work(bus->brcmf_wq, &bus->datawork);
  2256. }
  2257. return ret;
  2258. }
  2259. #ifdef DEBUG
  2260. #define CONSOLE_LINE_MAX 192
  2261. static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
  2262. {
  2263. struct brcmf_console *c = &bus->console;
  2264. u8 line[CONSOLE_LINE_MAX], ch;
  2265. u32 n, idx, addr;
  2266. int rv;
  2267. /* Don't do anything until FWREADY updates console address */
  2268. if (bus->console_addr == 0)
  2269. return 0;
  2270. /* Read console log struct */
  2271. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2272. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
  2273. sizeof(c->log_le));
  2274. if (rv < 0)
  2275. return rv;
  2276. /* Allocate console buffer (one time only) */
  2277. if (c->buf == NULL) {
  2278. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2279. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2280. if (c->buf == NULL)
  2281. return -ENOMEM;
  2282. }
  2283. idx = le32_to_cpu(c->log_le.idx);
  2284. /* Protect against corrupt value */
  2285. if (idx > c->bufsize)
  2286. return -EBADE;
  2287. /* Skip reading the console buffer if the index pointer
  2288. has not moved */
  2289. if (idx == c->last)
  2290. return 0;
  2291. /* Read the console buffer */
  2292. addr = le32_to_cpu(c->log_le.buf);
  2293. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
  2294. if (rv < 0)
  2295. return rv;
  2296. while (c->last != idx) {
  2297. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2298. if (c->last == idx) {
  2299. /* This would output a partial line.
  2300. * Instead, back up
  2301. * the buffer pointer and output this
  2302. * line next time around.
  2303. */
  2304. if (c->last >= n)
  2305. c->last -= n;
  2306. else
  2307. c->last = c->bufsize - n;
  2308. goto break2;
  2309. }
  2310. ch = c->buf[c->last];
  2311. c->last = (c->last + 1) % c->bufsize;
  2312. if (ch == '\n')
  2313. break;
  2314. line[n] = ch;
  2315. }
  2316. if (n > 0) {
  2317. if (line[n - 1] == '\r')
  2318. n--;
  2319. line[n] = 0;
  2320. pr_debug("CONSOLE: %s\n", line);
  2321. }
  2322. }
  2323. break2:
  2324. return 0;
  2325. }
  2326. #endif /* DEBUG */
  2327. static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2328. {
  2329. int i;
  2330. int ret;
  2331. bus->ctrl_frame_stat = false;
  2332. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2333. SDIO_FUNC_2, F2SYNC, frame, len);
  2334. if (ret < 0) {
  2335. /* On failure, abort the command and terminate the frame */
  2336. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2337. ret);
  2338. bus->sdcnt.tx_sderrs++;
  2339. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2340. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2341. SFC_WF_TERM, NULL);
  2342. bus->sdcnt.f1regdata++;
  2343. for (i = 0; i < 3; i++) {
  2344. u8 hi, lo;
  2345. hi = brcmf_sdio_regrb(bus->sdiodev,
  2346. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  2347. lo = brcmf_sdio_regrb(bus->sdiodev,
  2348. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  2349. bus->sdcnt.f1regdata += 2;
  2350. if (hi == 0 && lo == 0)
  2351. break;
  2352. }
  2353. return ret;
  2354. }
  2355. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2356. return ret;
  2357. }
  2358. static int
  2359. brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2360. {
  2361. u8 *frame;
  2362. u16 len, pad;
  2363. uint retries = 0;
  2364. u8 doff = 0;
  2365. int ret = -1;
  2366. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2367. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2368. struct brcmf_sdio *bus = sdiodev->bus;
  2369. struct brcmf_sdio_hdrinfo hd_info = {0};
  2370. brcmf_dbg(TRACE, "Enter\n");
  2371. /* Back the pointer to make a room for bus header */
  2372. frame = msg - bus->tx_hdrlen;
  2373. len = (msglen += bus->tx_hdrlen);
  2374. /* Add alignment padding (optional for ctl frames) */
  2375. doff = ((unsigned long)frame % bus->head_align);
  2376. if (doff) {
  2377. frame -= doff;
  2378. len += doff;
  2379. msglen += doff;
  2380. memset(frame, 0, doff + bus->tx_hdrlen);
  2381. }
  2382. /* precondition: doff < bus->head_align */
  2383. doff += bus->tx_hdrlen;
  2384. /* Round send length to next SDIO block */
  2385. pad = 0;
  2386. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2387. pad = bus->blocksize - (len % bus->blocksize);
  2388. if ((pad > bus->roundup) || (pad >= bus->blocksize))
  2389. pad = 0;
  2390. } else if (len % bus->head_align) {
  2391. pad = bus->head_align - (len % bus->head_align);
  2392. }
  2393. len += pad;
  2394. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2395. /* Make sure backplane clock is on */
  2396. sdio_claim_host(bus->sdiodev->func[1]);
  2397. brcmf_sdbrcm_bus_sleep(bus, false, false);
  2398. sdio_release_host(bus->sdiodev->func[1]);
  2399. hd_info.len = (u16)msglen;
  2400. hd_info.channel = SDPCM_CONTROL_CHANNEL;
  2401. hd_info.dat_offset = doff;
  2402. hd_info.seq_num = bus->tx_seq;
  2403. hd_info.lastfrm = true;
  2404. hd_info.tail_pad = pad;
  2405. brcmf_sdio_hdpack(bus, frame, &hd_info);
  2406. if (bus->txglom)
  2407. brcmf_sdio_update_hwhdr(frame, len);
  2408. if (!data_ok(bus)) {
  2409. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2410. bus->tx_max, bus->tx_seq);
  2411. bus->ctrl_frame_stat = true;
  2412. /* Send from dpc */
  2413. bus->ctrl_frame_buf = frame;
  2414. bus->ctrl_frame_len = len;
  2415. wait_event_interruptible_timeout(bus->ctrl_wait,
  2416. !bus->ctrl_frame_stat,
  2417. msecs_to_jiffies(2000));
  2418. if (!bus->ctrl_frame_stat) {
  2419. brcmf_dbg(SDIO, "ctrl_frame_stat == false\n");
  2420. ret = 0;
  2421. } else {
  2422. brcmf_dbg(SDIO, "ctrl_frame_stat == true\n");
  2423. ret = -1;
  2424. }
  2425. }
  2426. if (ret == -1) {
  2427. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2428. frame, len, "Tx Frame:\n");
  2429. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2430. BRCMF_HDRS_ON(),
  2431. frame, min_t(u16, len, 16), "TxHdr:\n");
  2432. do {
  2433. sdio_claim_host(bus->sdiodev->func[1]);
  2434. ret = brcmf_tx_frame(bus, frame, len);
  2435. sdio_release_host(bus->sdiodev->func[1]);
  2436. } while (ret < 0 && retries++ < TXRETRIES);
  2437. }
  2438. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) &&
  2439. atomic_read(&bus->dpc_tskcnt) == 0) {
  2440. bus->activity = false;
  2441. sdio_claim_host(bus->sdiodev->func[1]);
  2442. brcmf_dbg(INFO, "idle\n");
  2443. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2444. sdio_release_host(bus->sdiodev->func[1]);
  2445. }
  2446. if (ret)
  2447. bus->sdcnt.tx_ctlerrs++;
  2448. else
  2449. bus->sdcnt.tx_ctlpkts++;
  2450. return ret ? -EIO : 0;
  2451. }
  2452. #ifdef DEBUG
  2453. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  2454. {
  2455. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  2456. }
  2457. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  2458. struct sdpcm_shared *sh)
  2459. {
  2460. u32 addr;
  2461. int rv;
  2462. u32 shaddr = 0;
  2463. struct sdpcm_shared_le sh_le;
  2464. __le32 addr_le;
  2465. shaddr = bus->ci->rambase + bus->ramsize - 4;
  2466. /*
  2467. * Read last word in socram to determine
  2468. * address of sdpcm_shared structure
  2469. */
  2470. sdio_claim_host(bus->sdiodev->func[1]);
  2471. brcmf_sdbrcm_bus_sleep(bus, false, false);
  2472. rv = brcmf_sdio_ramrw(bus->sdiodev, false, shaddr, (u8 *)&addr_le, 4);
  2473. sdio_release_host(bus->sdiodev->func[1]);
  2474. if (rv < 0)
  2475. return rv;
  2476. addr = le32_to_cpu(addr_le);
  2477. brcmf_dbg(SDIO, "sdpcm_shared address 0x%08X\n", addr);
  2478. /*
  2479. * Check if addr is valid.
  2480. * NVRAM length at the end of memory should have been overwritten.
  2481. */
  2482. if (!brcmf_sdio_valid_shared_address(addr)) {
  2483. brcmf_err("invalid sdpcm_shared address 0x%08X\n",
  2484. addr);
  2485. return -EINVAL;
  2486. }
  2487. /* Read hndrte_shared structure */
  2488. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
  2489. sizeof(struct sdpcm_shared_le));
  2490. if (rv < 0)
  2491. return rv;
  2492. /* Endianness */
  2493. sh->flags = le32_to_cpu(sh_le.flags);
  2494. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  2495. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  2496. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  2497. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  2498. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  2499. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  2500. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  2501. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  2502. SDPCM_SHARED_VERSION,
  2503. sh->flags & SDPCM_SHARED_VERSION_MASK);
  2504. return -EPROTO;
  2505. }
  2506. return 0;
  2507. }
  2508. static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
  2509. struct sdpcm_shared *sh, char __user *data,
  2510. size_t count)
  2511. {
  2512. u32 addr, console_ptr, console_size, console_index;
  2513. char *conbuf = NULL;
  2514. __le32 sh_val;
  2515. int rv;
  2516. loff_t pos = 0;
  2517. int nbytes = 0;
  2518. /* obtain console information from device memory */
  2519. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2520. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2521. (u8 *)&sh_val, sizeof(u32));
  2522. if (rv < 0)
  2523. return rv;
  2524. console_ptr = le32_to_cpu(sh_val);
  2525. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2526. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2527. (u8 *)&sh_val, sizeof(u32));
  2528. if (rv < 0)
  2529. return rv;
  2530. console_size = le32_to_cpu(sh_val);
  2531. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2532. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2533. (u8 *)&sh_val, sizeof(u32));
  2534. if (rv < 0)
  2535. return rv;
  2536. console_index = le32_to_cpu(sh_val);
  2537. /* allocate buffer for console data */
  2538. if (console_size <= CONSOLE_BUFFER_MAX)
  2539. conbuf = vzalloc(console_size+1);
  2540. if (!conbuf)
  2541. return -ENOMEM;
  2542. /* obtain the console data from device */
  2543. conbuf[console_size] = '\0';
  2544. rv = brcmf_sdio_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
  2545. console_size);
  2546. if (rv < 0)
  2547. goto done;
  2548. rv = simple_read_from_buffer(data, count, &pos,
  2549. conbuf + console_index,
  2550. console_size - console_index);
  2551. if (rv < 0)
  2552. goto done;
  2553. nbytes = rv;
  2554. if (console_index > 0) {
  2555. pos = 0;
  2556. rv = simple_read_from_buffer(data+nbytes, count, &pos,
  2557. conbuf, console_index - 1);
  2558. if (rv < 0)
  2559. goto done;
  2560. rv += nbytes;
  2561. }
  2562. done:
  2563. vfree(conbuf);
  2564. return rv;
  2565. }
  2566. static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
  2567. char __user *data, size_t count)
  2568. {
  2569. int error, res;
  2570. char buf[350];
  2571. struct brcmf_trap_info tr;
  2572. loff_t pos = 0;
  2573. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2574. brcmf_dbg(INFO, "no trap in firmware\n");
  2575. return 0;
  2576. }
  2577. error = brcmf_sdio_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
  2578. sizeof(struct brcmf_trap_info));
  2579. if (error < 0)
  2580. return error;
  2581. res = scnprintf(buf, sizeof(buf),
  2582. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2583. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2584. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2585. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2586. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2587. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2588. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2589. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2590. le32_to_cpu(tr.pc), sh->trap_addr,
  2591. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2592. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2593. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2594. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2595. return simple_read_from_buffer(data, count, &pos, buf, res);
  2596. }
  2597. static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
  2598. struct sdpcm_shared *sh, char __user *data,
  2599. size_t count)
  2600. {
  2601. int error = 0;
  2602. char buf[200];
  2603. char file[80] = "?";
  2604. char expr[80] = "<???>";
  2605. int res;
  2606. loff_t pos = 0;
  2607. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2608. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2609. return 0;
  2610. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2611. brcmf_dbg(INFO, "no assert in dongle\n");
  2612. return 0;
  2613. }
  2614. sdio_claim_host(bus->sdiodev->func[1]);
  2615. if (sh->assert_file_addr != 0) {
  2616. error = brcmf_sdio_ramrw(bus->sdiodev, false,
  2617. sh->assert_file_addr, (u8 *)file, 80);
  2618. if (error < 0)
  2619. return error;
  2620. }
  2621. if (sh->assert_exp_addr != 0) {
  2622. error = brcmf_sdio_ramrw(bus->sdiodev, false,
  2623. sh->assert_exp_addr, (u8 *)expr, 80);
  2624. if (error < 0)
  2625. return error;
  2626. }
  2627. sdio_release_host(bus->sdiodev->func[1]);
  2628. res = scnprintf(buf, sizeof(buf),
  2629. "dongle assert: %s:%d: assert(%s)\n",
  2630. file, sh->assert_line, expr);
  2631. return simple_read_from_buffer(data, count, &pos, buf, res);
  2632. }
  2633. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2634. {
  2635. int error;
  2636. struct sdpcm_shared sh;
  2637. error = brcmf_sdio_readshared(bus, &sh);
  2638. if (error < 0)
  2639. return error;
  2640. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2641. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2642. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2643. brcmf_err("assertion in dongle\n");
  2644. if (sh.flags & SDPCM_SHARED_TRAP)
  2645. brcmf_err("firmware trap in dongle\n");
  2646. return 0;
  2647. }
  2648. static int brcmf_sdbrcm_died_dump(struct brcmf_sdio *bus, char __user *data,
  2649. size_t count, loff_t *ppos)
  2650. {
  2651. int error = 0;
  2652. struct sdpcm_shared sh;
  2653. int nbytes = 0;
  2654. loff_t pos = *ppos;
  2655. if (pos != 0)
  2656. return 0;
  2657. error = brcmf_sdio_readshared(bus, &sh);
  2658. if (error < 0)
  2659. goto done;
  2660. error = brcmf_sdio_assert_info(bus, &sh, data, count);
  2661. if (error < 0)
  2662. goto done;
  2663. nbytes = error;
  2664. error = brcmf_sdio_trap_info(bus, &sh, data+nbytes, count);
  2665. if (error < 0)
  2666. goto done;
  2667. nbytes += error;
  2668. error = brcmf_sdio_dump_console(bus, &sh, data+nbytes, count);
  2669. if (error < 0)
  2670. goto done;
  2671. nbytes += error;
  2672. error = nbytes;
  2673. *ppos += nbytes;
  2674. done:
  2675. return error;
  2676. }
  2677. static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
  2678. size_t count, loff_t *ppos)
  2679. {
  2680. struct brcmf_sdio *bus = f->private_data;
  2681. int res;
  2682. res = brcmf_sdbrcm_died_dump(bus, data, count, ppos);
  2683. if (res > 0)
  2684. *ppos += res;
  2685. return (ssize_t)res;
  2686. }
  2687. static const struct file_operations brcmf_sdio_forensic_ops = {
  2688. .owner = THIS_MODULE,
  2689. .open = simple_open,
  2690. .read = brcmf_sdio_forensic_read
  2691. };
  2692. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2693. {
  2694. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2695. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2696. if (IS_ERR_OR_NULL(dentry))
  2697. return;
  2698. debugfs_create_file("forensics", S_IRUGO, dentry, bus,
  2699. &brcmf_sdio_forensic_ops);
  2700. brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
  2701. }
  2702. #else
  2703. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2704. {
  2705. return 0;
  2706. }
  2707. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2708. {
  2709. }
  2710. #endif /* DEBUG */
  2711. static int
  2712. brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2713. {
  2714. int timeleft;
  2715. uint rxlen = 0;
  2716. bool pending;
  2717. u8 *buf;
  2718. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2719. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2720. struct brcmf_sdio *bus = sdiodev->bus;
  2721. brcmf_dbg(TRACE, "Enter\n");
  2722. /* Wait until control frame is available */
  2723. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2724. spin_lock_bh(&bus->rxctl_lock);
  2725. rxlen = bus->rxlen;
  2726. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2727. bus->rxctl = NULL;
  2728. buf = bus->rxctl_orig;
  2729. bus->rxctl_orig = NULL;
  2730. bus->rxlen = 0;
  2731. spin_unlock_bh(&bus->rxctl_lock);
  2732. vfree(buf);
  2733. if (rxlen) {
  2734. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2735. rxlen, msglen);
  2736. } else if (timeleft == 0) {
  2737. brcmf_err("resumed on timeout\n");
  2738. brcmf_sdbrcm_checkdied(bus);
  2739. } else if (pending) {
  2740. brcmf_dbg(CTL, "cancelled\n");
  2741. return -ERESTARTSYS;
  2742. } else {
  2743. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2744. brcmf_sdbrcm_checkdied(bus);
  2745. }
  2746. if (rxlen)
  2747. bus->sdcnt.rx_ctlpkts++;
  2748. else
  2749. bus->sdcnt.rx_ctlerrs++;
  2750. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2751. }
  2752. static bool brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
  2753. {
  2754. struct chip_info *ci = bus->ci;
  2755. /* To enter download state, disable ARM and reset SOCRAM.
  2756. * To exit download state, simply reset ARM (default is RAM boot).
  2757. */
  2758. if (enter) {
  2759. bus->alp_only = true;
  2760. brcmf_sdio_chip_enter_download(bus->sdiodev, ci);
  2761. } else {
  2762. if (!brcmf_sdio_chip_exit_download(bus->sdiodev, ci, bus->vars,
  2763. bus->varsz))
  2764. return false;
  2765. /* Allow HT Clock now that the ARM is running. */
  2766. bus->alp_only = false;
  2767. bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
  2768. }
  2769. return true;
  2770. }
  2771. static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
  2772. {
  2773. const struct firmware *fw;
  2774. int err;
  2775. int offset;
  2776. int address;
  2777. int len;
  2778. fw = brcmf_sdbrcm_get_fw(bus, BRCMF_FIRMWARE_BIN);
  2779. if (fw == NULL)
  2780. return -ENOENT;
  2781. if (brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_ARM_CR4) !=
  2782. BRCMF_MAX_CORENUM)
  2783. memcpy(&bus->ci->rst_vec, fw->data, sizeof(bus->ci->rst_vec));
  2784. err = 0;
  2785. offset = 0;
  2786. address = bus->ci->rambase;
  2787. while (offset < fw->size) {
  2788. len = ((offset + MEMBLOCK) < fw->size) ? MEMBLOCK :
  2789. fw->size - offset;
  2790. err = brcmf_sdio_ramrw(bus->sdiodev, true, address,
  2791. (u8 *)&fw->data[offset], len);
  2792. if (err) {
  2793. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2794. err, len, address);
  2795. goto failure;
  2796. }
  2797. offset += len;
  2798. address += len;
  2799. }
  2800. failure:
  2801. release_firmware(fw);
  2802. return err;
  2803. }
  2804. /*
  2805. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2806. * and ending in a NUL.
  2807. * Removes carriage returns, empty lines, comment lines, and converts
  2808. * newlines to NULs.
  2809. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2810. * by two NULs.
  2811. */
  2812. static int brcmf_process_nvram_vars(struct brcmf_sdio *bus,
  2813. const struct firmware *nv)
  2814. {
  2815. char *varbuf;
  2816. char *dp;
  2817. bool findNewline;
  2818. int column;
  2819. int ret = 0;
  2820. uint buf_len, n, len;
  2821. len = nv->size;
  2822. varbuf = vmalloc(len);
  2823. if (!varbuf)
  2824. return -ENOMEM;
  2825. memcpy(varbuf, nv->data, len);
  2826. dp = varbuf;
  2827. findNewline = false;
  2828. column = 0;
  2829. for (n = 0; n < len; n++) {
  2830. if (varbuf[n] == 0)
  2831. break;
  2832. if (varbuf[n] == '\r')
  2833. continue;
  2834. if (findNewline && varbuf[n] != '\n')
  2835. continue;
  2836. findNewline = false;
  2837. if (varbuf[n] == '#') {
  2838. findNewline = true;
  2839. continue;
  2840. }
  2841. if (varbuf[n] == '\n') {
  2842. if (column == 0)
  2843. continue;
  2844. *dp++ = 0;
  2845. column = 0;
  2846. continue;
  2847. }
  2848. *dp++ = varbuf[n];
  2849. column++;
  2850. }
  2851. buf_len = dp - varbuf;
  2852. while (dp < varbuf + n)
  2853. *dp++ = 0;
  2854. kfree(bus->vars);
  2855. /* roundup needed for download to device */
  2856. bus->varsz = roundup(buf_len + 1, 4);
  2857. bus->vars = kmalloc(bus->varsz, GFP_KERNEL);
  2858. if (bus->vars == NULL) {
  2859. bus->varsz = 0;
  2860. ret = -ENOMEM;
  2861. goto err;
  2862. }
  2863. /* copy the processed variables and add null termination */
  2864. memcpy(bus->vars, varbuf, buf_len);
  2865. bus->vars[buf_len] = 0;
  2866. err:
  2867. vfree(varbuf);
  2868. return ret;
  2869. }
  2870. static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
  2871. {
  2872. const struct firmware *nv;
  2873. int ret;
  2874. nv = brcmf_sdbrcm_get_fw(bus, BRCMF_FIRMWARE_NVRAM);
  2875. if (nv == NULL)
  2876. return -ENOENT;
  2877. ret = brcmf_process_nvram_vars(bus, nv);
  2878. release_firmware(nv);
  2879. return ret;
  2880. }
  2881. static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2882. {
  2883. int bcmerror = -1;
  2884. /* Keep arm in reset */
  2885. if (!brcmf_sdbrcm_download_state(bus, true)) {
  2886. brcmf_err("error placing ARM core in reset\n");
  2887. goto err;
  2888. }
  2889. if (brcmf_sdbrcm_download_code_file(bus)) {
  2890. brcmf_err("dongle image file download failed\n");
  2891. goto err;
  2892. }
  2893. if (brcmf_sdbrcm_download_nvram(bus)) {
  2894. brcmf_err("dongle nvram file download failed\n");
  2895. goto err;
  2896. }
  2897. /* Take arm out of reset */
  2898. if (!brcmf_sdbrcm_download_state(bus, false)) {
  2899. brcmf_err("error getting out of ARM core reset\n");
  2900. goto err;
  2901. }
  2902. bcmerror = 0;
  2903. err:
  2904. return bcmerror;
  2905. }
  2906. static bool brcmf_sdbrcm_sr_capable(struct brcmf_sdio *bus)
  2907. {
  2908. u32 addr, reg;
  2909. brcmf_dbg(TRACE, "Enter\n");
  2910. /* old chips with PMU version less than 17 don't support save restore */
  2911. if (bus->ci->pmurev < 17)
  2912. return false;
  2913. /* read PMU chipcontrol register 3*/
  2914. addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_addr);
  2915. brcmf_sdio_regwl(bus->sdiodev, addr, 3, NULL);
  2916. addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_data);
  2917. reg = brcmf_sdio_regrl(bus->sdiodev, addr, NULL);
  2918. return (bool)reg;
  2919. }
  2920. static void brcmf_sdbrcm_sr_init(struct brcmf_sdio *bus)
  2921. {
  2922. int err = 0;
  2923. u8 val;
  2924. brcmf_dbg(TRACE, "Enter\n");
  2925. val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL,
  2926. &err);
  2927. if (err) {
  2928. brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
  2929. return;
  2930. }
  2931. val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
  2932. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL,
  2933. val, &err);
  2934. if (err) {
  2935. brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
  2936. return;
  2937. }
  2938. /* Add CMD14 Support */
  2939. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
  2940. (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
  2941. SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
  2942. &err);
  2943. if (err) {
  2944. brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
  2945. return;
  2946. }
  2947. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2948. SBSDIO_FORCE_HT, &err);
  2949. if (err) {
  2950. brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
  2951. return;
  2952. }
  2953. /* set flag */
  2954. bus->sr_enabled = true;
  2955. brcmf_dbg(INFO, "SR enabled\n");
  2956. }
  2957. /* enable KSO bit */
  2958. static int brcmf_sdbrcm_kso_init(struct brcmf_sdio *bus)
  2959. {
  2960. u8 val;
  2961. int err = 0;
  2962. brcmf_dbg(TRACE, "Enter\n");
  2963. /* KSO bit added in SDIO core rev 12 */
  2964. if (bus->ci->c_inf[1].rev < 12)
  2965. return 0;
  2966. val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2967. &err);
  2968. if (err) {
  2969. brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
  2970. return err;
  2971. }
  2972. if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
  2973. val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
  2974. SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  2975. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2976. val, &err);
  2977. if (err) {
  2978. brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
  2979. return err;
  2980. }
  2981. }
  2982. return 0;
  2983. }
  2984. static bool
  2985. brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2986. {
  2987. bool ret;
  2988. sdio_claim_host(bus->sdiodev->func[1]);
  2989. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2990. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  2991. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2992. sdio_release_host(bus->sdiodev->func[1]);
  2993. return ret;
  2994. }
  2995. static int brcmf_sdbrcm_bus_preinit(struct device *dev)
  2996. {
  2997. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2998. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2999. struct brcmf_sdio *bus = sdiodev->bus;
  3000. uint pad_size;
  3001. u32 value;
  3002. u8 idx;
  3003. int err;
  3004. /* the commands below use the terms tx and rx from
  3005. * a device perspective, ie. bus:txglom affects the
  3006. * bus transfers from device to host.
  3007. */
  3008. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3009. if (bus->ci->c_inf[idx].rev < 12) {
  3010. /* for sdio core rev < 12, disable txgloming */
  3011. value = 0;
  3012. err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
  3013. sizeof(u32));
  3014. } else {
  3015. /* otherwise, set txglomalign */
  3016. value = 4;
  3017. if (sdiodev->pdata)
  3018. value = sdiodev->pdata->sd_sgentry_align;
  3019. /* SDIO ADMA requires at least 32 bit alignment */
  3020. value = max_t(u32, value, 4);
  3021. err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
  3022. sizeof(u32));
  3023. }
  3024. if (err < 0)
  3025. goto done;
  3026. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3027. if (sdiodev->sg_support) {
  3028. bus->txglom = false;
  3029. value = 1;
  3030. pad_size = bus->sdiodev->func[2]->cur_blksize << 1;
  3031. bus->txglom_sgpad = brcmu_pkt_buf_get_skb(pad_size);
  3032. if (!bus->txglom_sgpad)
  3033. brcmf_err("allocating txglom padding skb failed, reduced performance\n");
  3034. err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
  3035. &value, sizeof(u32));
  3036. if (err < 0) {
  3037. /* bus:rxglom is allowed to fail */
  3038. err = 0;
  3039. } else {
  3040. bus->txglom = true;
  3041. bus->tx_hdrlen += SDPCM_HWEXT_LEN;
  3042. }
  3043. }
  3044. brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);
  3045. done:
  3046. return err;
  3047. }
  3048. static int brcmf_sdbrcm_bus_init(struct device *dev)
  3049. {
  3050. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  3051. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  3052. struct brcmf_sdio *bus = sdiodev->bus;
  3053. unsigned long timeout;
  3054. u8 ready, enable;
  3055. int err, ret = 0;
  3056. u8 saveclk;
  3057. brcmf_dbg(TRACE, "Enter\n");
  3058. /* try to download image and nvram to the dongle */
  3059. if (bus_if->state == BRCMF_BUS_DOWN) {
  3060. if (!(brcmf_sdbrcm_download_firmware(bus)))
  3061. return -1;
  3062. }
  3063. if (!bus->sdiodev->bus_if->drvr)
  3064. return 0;
  3065. /* Start the watchdog timer */
  3066. bus->sdcnt.tickcnt = 0;
  3067. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3068. sdio_claim_host(bus->sdiodev->func[1]);
  3069. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  3070. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3071. if (bus->clkstate != CLK_AVAIL)
  3072. goto exit;
  3073. /* Force clocks on backplane to be sure F2 interrupt propagates */
  3074. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  3075. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3076. if (!err) {
  3077. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3078. (saveclk | SBSDIO_FORCE_HT), &err);
  3079. }
  3080. if (err) {
  3081. brcmf_err("Failed to force clock for F2: err %d\n", err);
  3082. goto exit;
  3083. }
  3084. /* Enable function 2 (frame transfers) */
  3085. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  3086. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  3087. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  3088. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  3089. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  3090. ready = 0;
  3091. while (enable != ready) {
  3092. ready = brcmf_sdio_regrb(bus->sdiodev,
  3093. SDIO_CCCR_IORx, NULL);
  3094. if (time_after(jiffies, timeout))
  3095. break;
  3096. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  3097. /* prevent busy waiting if it takes too long */
  3098. msleep_interruptible(20);
  3099. }
  3100. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  3101. /* If F2 successfully enabled, set core and enable interrupts */
  3102. if (ready == enable) {
  3103. /* Set up the interrupt mask and enable interrupts */
  3104. bus->hostintmask = HOSTINTMASK;
  3105. w_sdreg32(bus, bus->hostintmask,
  3106. offsetof(struct sdpcmd_regs, hostintmask));
  3107. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  3108. } else {
  3109. /* Disable F2 again */
  3110. enable = SDIO_FUNC_ENABLE_1;
  3111. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  3112. ret = -ENODEV;
  3113. }
  3114. if (brcmf_sdbrcm_sr_capable(bus)) {
  3115. brcmf_sdbrcm_sr_init(bus);
  3116. } else {
  3117. /* Restore previous clock setting */
  3118. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3119. saveclk, &err);
  3120. }
  3121. if (ret == 0) {
  3122. ret = brcmf_sdio_intr_register(bus->sdiodev);
  3123. if (ret != 0)
  3124. brcmf_err("intr register failed:%d\n", ret);
  3125. }
  3126. /* If we didn't come up, turn off backplane clock */
  3127. if (bus_if->state != BRCMF_BUS_DATA)
  3128. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3129. exit:
  3130. sdio_release_host(bus->sdiodev->func[1]);
  3131. return ret;
  3132. }
  3133. void brcmf_sdbrcm_isr(void *arg)
  3134. {
  3135. struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
  3136. brcmf_dbg(TRACE, "Enter\n");
  3137. if (!bus) {
  3138. brcmf_err("bus is null pointer, exiting\n");
  3139. return;
  3140. }
  3141. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  3142. brcmf_err("bus is down. we have nothing to do\n");
  3143. return;
  3144. }
  3145. /* Count the interrupt call */
  3146. bus->sdcnt.intrcount++;
  3147. if (in_interrupt())
  3148. atomic_set(&bus->ipend, 1);
  3149. else
  3150. if (brcmf_sdio_intr_rstatus(bus)) {
  3151. brcmf_err("failed backplane access\n");
  3152. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3153. }
  3154. /* Disable additional interrupts (is this needed now)? */
  3155. if (!bus->intr)
  3156. brcmf_err("isr w/o interrupt configured!\n");
  3157. atomic_inc(&bus->dpc_tskcnt);
  3158. queue_work(bus->brcmf_wq, &bus->datawork);
  3159. }
  3160. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
  3161. {
  3162. #ifdef DEBUG
  3163. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  3164. #endif /* DEBUG */
  3165. brcmf_dbg(TIMER, "Enter\n");
  3166. /* Poll period: check device if appropriate. */
  3167. if (!bus->sr_enabled &&
  3168. bus->poll && (++bus->polltick >= bus->pollrate)) {
  3169. u32 intstatus = 0;
  3170. /* Reset poll tick */
  3171. bus->polltick = 0;
  3172. /* Check device if no interrupts */
  3173. if (!bus->intr ||
  3174. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  3175. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  3176. u8 devpend;
  3177. sdio_claim_host(bus->sdiodev->func[1]);
  3178. devpend = brcmf_sdio_regrb(bus->sdiodev,
  3179. SDIO_CCCR_INTx,
  3180. NULL);
  3181. sdio_release_host(bus->sdiodev->func[1]);
  3182. intstatus =
  3183. devpend & (INTR_STATUS_FUNC1 |
  3184. INTR_STATUS_FUNC2);
  3185. }
  3186. /* If there is something, make like the ISR and
  3187. schedule the DPC */
  3188. if (intstatus) {
  3189. bus->sdcnt.pollcnt++;
  3190. atomic_set(&bus->ipend, 1);
  3191. atomic_inc(&bus->dpc_tskcnt);
  3192. queue_work(bus->brcmf_wq, &bus->datawork);
  3193. }
  3194. }
  3195. /* Update interrupt tracking */
  3196. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  3197. }
  3198. #ifdef DEBUG
  3199. /* Poll for console output periodically */
  3200. if (bus_if && bus_if->state == BRCMF_BUS_DATA &&
  3201. bus->console_interval != 0) {
  3202. bus->console.count += BRCMF_WD_POLL_MS;
  3203. if (bus->console.count >= bus->console_interval) {
  3204. bus->console.count -= bus->console_interval;
  3205. sdio_claim_host(bus->sdiodev->func[1]);
  3206. /* Make sure backplane clock is on */
  3207. brcmf_sdbrcm_bus_sleep(bus, false, false);
  3208. if (brcmf_sdbrcm_readconsole(bus) < 0)
  3209. /* stop on error */
  3210. bus->console_interval = 0;
  3211. sdio_release_host(bus->sdiodev->func[1]);
  3212. }
  3213. }
  3214. #endif /* DEBUG */
  3215. /* On idle timeout clear activity flag and/or turn off clock */
  3216. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3217. if (++bus->idlecount >= bus->idletime) {
  3218. bus->idlecount = 0;
  3219. if (bus->activity) {
  3220. bus->activity = false;
  3221. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3222. } else {
  3223. brcmf_dbg(SDIO, "idle\n");
  3224. sdio_claim_host(bus->sdiodev->func[1]);
  3225. brcmf_sdbrcm_bus_sleep(bus, true, false);
  3226. sdio_release_host(bus->sdiodev->func[1]);
  3227. }
  3228. }
  3229. }
  3230. return (atomic_read(&bus->ipend) > 0);
  3231. }
  3232. static void brcmf_sdio_dataworker(struct work_struct *work)
  3233. {
  3234. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3235. datawork);
  3236. while (atomic_read(&bus->dpc_tskcnt)) {
  3237. brcmf_sdbrcm_dpc(bus);
  3238. atomic_dec(&bus->dpc_tskcnt);
  3239. }
  3240. }
  3241. static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
  3242. {
  3243. brcmf_dbg(TRACE, "Enter\n");
  3244. kfree(bus->rxbuf);
  3245. bus->rxctl = bus->rxbuf = NULL;
  3246. bus->rxlen = 0;
  3247. }
  3248. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
  3249. {
  3250. brcmf_dbg(TRACE, "Enter\n");
  3251. if (bus->sdiodev->bus_if->maxctl) {
  3252. bus->rxblen =
  3253. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3254. ALIGNMENT) + bus->head_align;
  3255. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3256. if (!(bus->rxbuf))
  3257. return false;
  3258. }
  3259. return true;
  3260. }
  3261. static bool
  3262. brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
  3263. {
  3264. u8 clkctl = 0;
  3265. int err = 0;
  3266. int reg_addr;
  3267. u32 reg_val;
  3268. u32 drivestrength;
  3269. bus->alp_only = true;
  3270. sdio_claim_host(bus->sdiodev->func[1]);
  3271. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3272. brcmf_sdio_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3273. /*
  3274. * Force PLL off until brcmf_sdio_chip_attach()
  3275. * programs PLL control regs
  3276. */
  3277. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3278. BRCMF_INIT_CLKCTL1, &err);
  3279. if (!err)
  3280. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  3281. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3282. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3283. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3284. err, BRCMF_INIT_CLKCTL1, clkctl);
  3285. goto fail;
  3286. }
  3287. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3288. brcmf_err("brcmf_sdio_chip_attach failed!\n");
  3289. goto fail;
  3290. }
  3291. if (brcmf_sdbrcm_kso_init(bus)) {
  3292. brcmf_err("error enabling KSO\n");
  3293. goto fail;
  3294. }
  3295. if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
  3296. drivestrength = bus->sdiodev->pdata->drive_strength;
  3297. else
  3298. drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
  3299. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
  3300. /* Get info on the SOCRAM cores... */
  3301. bus->ramsize = bus->ci->ramsize;
  3302. if (!(bus->ramsize)) {
  3303. brcmf_err("failed to find SOCRAM memory!\n");
  3304. goto fail;
  3305. }
  3306. /* Set card control so an SDIO card reset does a WLAN backplane reset */
  3307. reg_val = brcmf_sdio_regrb(bus->sdiodev,
  3308. SDIO_CCCR_BRCM_CARDCTRL, &err);
  3309. if (err)
  3310. goto fail;
  3311. reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
  3312. brcmf_sdio_regwb(bus->sdiodev,
  3313. SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
  3314. if (err)
  3315. goto fail;
  3316. /* set PMUControl so a backplane reset does PMU state reload */
  3317. reg_addr = CORE_CC_REG(bus->ci->c_inf[0].base,
  3318. pmucontrol);
  3319. reg_val = brcmf_sdio_regrl(bus->sdiodev,
  3320. reg_addr,
  3321. &err);
  3322. if (err)
  3323. goto fail;
  3324. reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
  3325. brcmf_sdio_regwl(bus->sdiodev,
  3326. reg_addr,
  3327. reg_val,
  3328. &err);
  3329. if (err)
  3330. goto fail;
  3331. sdio_release_host(bus->sdiodev->func[1]);
  3332. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3333. /* allocate header buffer */
  3334. bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
  3335. if (!bus->hdrbuf)
  3336. return false;
  3337. /* Locate an appropriately-aligned portion of hdrbuf */
  3338. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3339. bus->head_align);
  3340. /* Set the poll and/or interrupt flags */
  3341. bus->intr = true;
  3342. bus->poll = false;
  3343. if (bus->poll)
  3344. bus->pollrate = 1;
  3345. return true;
  3346. fail:
  3347. sdio_release_host(bus->sdiodev->func[1]);
  3348. return false;
  3349. }
  3350. static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
  3351. {
  3352. brcmf_dbg(TRACE, "Enter\n");
  3353. sdio_claim_host(bus->sdiodev->func[1]);
  3354. /* Disable F2 to clear any intermediate frame state on the dongle */
  3355. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx,
  3356. SDIO_FUNC_ENABLE_1, NULL);
  3357. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3358. bus->rxflow = false;
  3359. /* Done with backplane-dependent accesses, can drop clock... */
  3360. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3361. sdio_release_host(bus->sdiodev->func[1]);
  3362. /* ...and initialize clock/power states */
  3363. bus->clkstate = CLK_SDONLY;
  3364. bus->idletime = BRCMF_IDLE_INTERVAL;
  3365. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3366. /* Query the F2 block size, set roundup accordingly */
  3367. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3368. bus->roundup = min(max_roundup, bus->blocksize);
  3369. /* SR state */
  3370. bus->sleeping = false;
  3371. bus->sr_enabled = false;
  3372. return true;
  3373. }
  3374. static int
  3375. brcmf_sdbrcm_watchdog_thread(void *data)
  3376. {
  3377. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3378. allow_signal(SIGTERM);
  3379. /* Run until signal received */
  3380. while (1) {
  3381. if (kthread_should_stop())
  3382. break;
  3383. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3384. brcmf_sdbrcm_bus_watchdog(bus);
  3385. /* Count the tick for reference */
  3386. bus->sdcnt.tickcnt++;
  3387. } else
  3388. break;
  3389. }
  3390. return 0;
  3391. }
  3392. static void
  3393. brcmf_sdbrcm_watchdog(unsigned long data)
  3394. {
  3395. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3396. if (bus->watchdog_tsk) {
  3397. complete(&bus->watchdog_wait);
  3398. /* Reschedule the watchdog */
  3399. if (bus->wd_timer_valid)
  3400. mod_timer(&bus->timer,
  3401. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3402. }
  3403. }
  3404. static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
  3405. {
  3406. brcmf_dbg(TRACE, "Enter\n");
  3407. if (bus->ci) {
  3408. sdio_claim_host(bus->sdiodev->func[1]);
  3409. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3410. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3411. sdio_release_host(bus->sdiodev->func[1]);
  3412. brcmf_sdio_chip_detach(&bus->ci);
  3413. if (bus->vars && bus->varsz)
  3414. kfree(bus->vars);
  3415. bus->vars = NULL;
  3416. }
  3417. brcmf_dbg(TRACE, "Disconnected\n");
  3418. }
  3419. /* Detach and free everything */
  3420. static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
  3421. {
  3422. brcmf_dbg(TRACE, "Enter\n");
  3423. if (bus) {
  3424. /* De-register interrupt handler */
  3425. brcmf_sdio_intr_unregister(bus->sdiodev);
  3426. cancel_work_sync(&bus->datawork);
  3427. if (bus->brcmf_wq)
  3428. destroy_workqueue(bus->brcmf_wq);
  3429. if (bus->sdiodev->bus_if->drvr) {
  3430. brcmf_detach(bus->sdiodev->dev);
  3431. brcmf_sdbrcm_release_dongle(bus);
  3432. }
  3433. brcmu_pkt_buf_free_skb(bus->txglom_sgpad);
  3434. brcmf_sdbrcm_release_malloc(bus);
  3435. kfree(bus->hdrbuf);
  3436. kfree(bus);
  3437. }
  3438. brcmf_dbg(TRACE, "Disconnected\n");
  3439. }
  3440. static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3441. .stop = brcmf_sdbrcm_bus_stop,
  3442. .preinit = brcmf_sdbrcm_bus_preinit,
  3443. .init = brcmf_sdbrcm_bus_init,
  3444. .txdata = brcmf_sdbrcm_bus_txdata,
  3445. .txctl = brcmf_sdbrcm_bus_txctl,
  3446. .rxctl = brcmf_sdbrcm_bus_rxctl,
  3447. .gettxq = brcmf_sdbrcm_bus_gettxq,
  3448. };
  3449. void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3450. {
  3451. int ret;
  3452. struct brcmf_sdio *bus;
  3453. brcmf_dbg(TRACE, "Enter\n");
  3454. /* We make an assumption about address window mappings:
  3455. * regsva == SI_ENUM_BASE*/
  3456. /* Allocate private bus interface state */
  3457. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3458. if (!bus)
  3459. goto fail;
  3460. bus->sdiodev = sdiodev;
  3461. sdiodev->bus = bus;
  3462. skb_queue_head_init(&bus->glom);
  3463. bus->txbound = BRCMF_TXBOUND;
  3464. bus->rxbound = BRCMF_RXBOUND;
  3465. bus->txminmax = BRCMF_TXMINMAX;
  3466. bus->tx_seq = SDPCM_SEQ_WRAP - 1;
  3467. /* platform specific configuration:
  3468. * alignments must be at least 4 bytes for ADMA
  3469. */
  3470. bus->head_align = ALIGNMENT;
  3471. bus->sgentry_align = ALIGNMENT;
  3472. if (sdiodev->pdata) {
  3473. if (sdiodev->pdata->sd_head_align > ALIGNMENT)
  3474. bus->head_align = sdiodev->pdata->sd_head_align;
  3475. if (sdiodev->pdata->sd_sgentry_align > ALIGNMENT)
  3476. bus->sgentry_align = sdiodev->pdata->sd_sgentry_align;
  3477. }
  3478. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3479. bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
  3480. if (bus->brcmf_wq == NULL) {
  3481. brcmf_err("insufficient memory to create txworkqueue\n");
  3482. goto fail;
  3483. }
  3484. /* attempt to attach to the dongle */
  3485. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3486. brcmf_err("brcmf_sdbrcm_probe_attach failed\n");
  3487. goto fail;
  3488. }
  3489. spin_lock_init(&bus->rxctl_lock);
  3490. spin_lock_init(&bus->txqlock);
  3491. init_waitqueue_head(&bus->ctrl_wait);
  3492. init_waitqueue_head(&bus->dcmd_resp_wait);
  3493. /* Set up the watchdog timer */
  3494. init_timer(&bus->timer);
  3495. bus->timer.data = (unsigned long)bus;
  3496. bus->timer.function = brcmf_sdbrcm_watchdog;
  3497. /* Initialize watchdog thread */
  3498. init_completion(&bus->watchdog_wait);
  3499. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3500. bus, "brcmf_watchdog");
  3501. if (IS_ERR(bus->watchdog_tsk)) {
  3502. pr_warn("brcmf_watchdog thread failed to start\n");
  3503. bus->watchdog_tsk = NULL;
  3504. }
  3505. /* Initialize DPC thread */
  3506. atomic_set(&bus->dpc_tskcnt, 0);
  3507. /* Assign bus interface call back */
  3508. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3509. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3510. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3511. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3512. /* default sdio bus header length for tx packet */
  3513. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3514. /* Attach to the common layer, reserve hdr space */
  3515. ret = brcmf_attach(bus->sdiodev->dev);
  3516. if (ret != 0) {
  3517. brcmf_err("brcmf_attach failed\n");
  3518. goto fail;
  3519. }
  3520. /* Allocate buffers */
  3521. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3522. brcmf_err("brcmf_sdbrcm_probe_malloc failed\n");
  3523. goto fail;
  3524. }
  3525. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3526. brcmf_err("brcmf_sdbrcm_probe_init failed\n");
  3527. goto fail;
  3528. }
  3529. brcmf_sdio_debugfs_create(bus);
  3530. brcmf_dbg(INFO, "completed!!\n");
  3531. /* if firmware path present try to download and bring up bus */
  3532. ret = brcmf_bus_start(bus->sdiodev->dev);
  3533. if (ret != 0) {
  3534. brcmf_err("dongle is not responding\n");
  3535. goto fail;
  3536. }
  3537. return bus;
  3538. fail:
  3539. brcmf_sdbrcm_release(bus);
  3540. return NULL;
  3541. }
  3542. void brcmf_sdbrcm_disconnect(void *ptr)
  3543. {
  3544. struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
  3545. brcmf_dbg(TRACE, "Enter\n");
  3546. if (bus)
  3547. brcmf_sdbrcm_release(bus);
  3548. brcmf_dbg(TRACE, "Disconnected\n");
  3549. }
  3550. void
  3551. brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3552. {
  3553. /* Totally stop the timer */
  3554. if (!wdtick && bus->wd_timer_valid) {
  3555. del_timer_sync(&bus->timer);
  3556. bus->wd_timer_valid = false;
  3557. bus->save_ms = wdtick;
  3558. return;
  3559. }
  3560. /* don't start the wd until fw is loaded */
  3561. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
  3562. return;
  3563. if (wdtick) {
  3564. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3565. if (bus->wd_timer_valid)
  3566. /* Stop timer and restart at new value */
  3567. del_timer_sync(&bus->timer);
  3568. /* Create timer again when watchdog period is
  3569. dynamically changed or in the first instance
  3570. */
  3571. bus->timer.expires =
  3572. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3573. add_timer(&bus->timer);
  3574. } else {
  3575. /* Re arm the timer, at last watchdog period */
  3576. mod_timer(&bus->timer,
  3577. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3578. }
  3579. bus->wd_timer_valid = true;
  3580. bus->save_ms = wdtick;
  3581. }
  3582. }