tc35815.c 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206
  1. /*
  2. * tc35815.c: A TOSHIBA TC35815CF PCI 10/100Mbps ethernet driver for linux.
  3. *
  4. * Based on skelton.c by Donald Becker.
  5. *
  6. * This driver is a replacement of older and less maintained version.
  7. * This is a header of the older version:
  8. * -----<snip>-----
  9. * Copyright 2001 MontaVista Software Inc.
  10. * Author: MontaVista Software, Inc.
  11. * ahennessy@mvista.com
  12. * Copyright (C) 2000-2001 Toshiba Corporation
  13. * static const char *version =
  14. * "tc35815.c:v0.00 26/07/2000 by Toshiba Corporation\n";
  15. * -----<snip>-----
  16. *
  17. * This file is subject to the terms and conditions of the GNU General Public
  18. * License. See the file "COPYING" in the main directory of this archive
  19. * for more details.
  20. *
  21. * (C) Copyright TOSHIBA CORPORATION 2004-2005
  22. * All Rights Reserved.
  23. */
  24. #define DRV_VERSION "1.39"
  25. static const char *version = "tc35815.c:v" DRV_VERSION "\n";
  26. #define MODNAME "tc35815"
  27. #include <linux/module.h>
  28. #include <linux/kernel.h>
  29. #include <linux/types.h>
  30. #include <linux/fcntl.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/ioport.h>
  33. #include <linux/in.h>
  34. #include <linux/if_vlan.h>
  35. #include <linux/slab.h>
  36. #include <linux/string.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/errno.h>
  39. #include <linux/init.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/etherdevice.h>
  42. #include <linux/skbuff.h>
  43. #include <linux/delay.h>
  44. #include <linux/pci.h>
  45. #include <linux/phy.h>
  46. #include <linux/workqueue.h>
  47. #include <linux/platform_device.h>
  48. #include <linux/prefetch.h>
  49. #include <asm/io.h>
  50. #include <asm/byteorder.h>
  51. enum tc35815_chiptype {
  52. TC35815CF = 0,
  53. TC35815_NWU,
  54. TC35815_TX4939,
  55. };
  56. /* indexed by tc35815_chiptype, above */
  57. static const struct {
  58. const char *name;
  59. } chip_info[] = {
  60. { "TOSHIBA TC35815CF 10/100BaseTX" },
  61. { "TOSHIBA TC35815 with Wake on LAN" },
  62. { "TOSHIBA TC35815/TX4939" },
  63. };
  64. static DEFINE_PCI_DEVICE_TABLE(tc35815_pci_tbl) = {
  65. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815CF), .driver_data = TC35815CF },
  66. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815_NWU), .driver_data = TC35815_NWU },
  67. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815_TX4939), .driver_data = TC35815_TX4939 },
  68. {0,}
  69. };
  70. MODULE_DEVICE_TABLE(pci, tc35815_pci_tbl);
  71. /* see MODULE_PARM_DESC */
  72. static struct tc35815_options {
  73. int speed;
  74. int duplex;
  75. } options;
  76. /*
  77. * Registers
  78. */
  79. struct tc35815_regs {
  80. __u32 DMA_Ctl; /* 0x00 */
  81. __u32 TxFrmPtr;
  82. __u32 TxThrsh;
  83. __u32 TxPollCtr;
  84. __u32 BLFrmPtr;
  85. __u32 RxFragSize;
  86. __u32 Int_En;
  87. __u32 FDA_Bas;
  88. __u32 FDA_Lim; /* 0x20 */
  89. __u32 Int_Src;
  90. __u32 unused0[2];
  91. __u32 PauseCnt;
  92. __u32 RemPauCnt;
  93. __u32 TxCtlFrmStat;
  94. __u32 unused1;
  95. __u32 MAC_Ctl; /* 0x40 */
  96. __u32 CAM_Ctl;
  97. __u32 Tx_Ctl;
  98. __u32 Tx_Stat;
  99. __u32 Rx_Ctl;
  100. __u32 Rx_Stat;
  101. __u32 MD_Data;
  102. __u32 MD_CA;
  103. __u32 CAM_Adr; /* 0x60 */
  104. __u32 CAM_Data;
  105. __u32 CAM_Ena;
  106. __u32 PROM_Ctl;
  107. __u32 PROM_Data;
  108. __u32 Algn_Cnt;
  109. __u32 CRC_Cnt;
  110. __u32 Miss_Cnt;
  111. };
  112. /*
  113. * Bit assignments
  114. */
  115. /* DMA_Ctl bit assign ------------------------------------------------------- */
  116. #define DMA_RxAlign 0x00c00000 /* 1:Reception Alignment */
  117. #define DMA_RxAlign_1 0x00400000
  118. #define DMA_RxAlign_2 0x00800000
  119. #define DMA_RxAlign_3 0x00c00000
  120. #define DMA_M66EnStat 0x00080000 /* 1:66MHz Enable State */
  121. #define DMA_IntMask 0x00040000 /* 1:Interrupt mask */
  122. #define DMA_SWIntReq 0x00020000 /* 1:Software Interrupt request */
  123. #define DMA_TxWakeUp 0x00010000 /* 1:Transmit Wake Up */
  124. #define DMA_RxBigE 0x00008000 /* 1:Receive Big Endian */
  125. #define DMA_TxBigE 0x00004000 /* 1:Transmit Big Endian */
  126. #define DMA_TestMode 0x00002000 /* 1:Test Mode */
  127. #define DMA_PowrMgmnt 0x00001000 /* 1:Power Management */
  128. #define DMA_DmBurst_Mask 0x000001fc /* DMA Burst size */
  129. /* RxFragSize bit assign ---------------------------------------------------- */
  130. #define RxFrag_EnPack 0x00008000 /* 1:Enable Packing */
  131. #define RxFrag_MinFragMask 0x00000ffc /* Minimum Fragment */
  132. /* MAC_Ctl bit assign ------------------------------------------------------- */
  133. #define MAC_Link10 0x00008000 /* 1:Link Status 10Mbits */
  134. #define MAC_EnMissRoll 0x00002000 /* 1:Enable Missed Roll */
  135. #define MAC_MissRoll 0x00000400 /* 1:Missed Roll */
  136. #define MAC_Loop10 0x00000080 /* 1:Loop 10 Mbps */
  137. #define MAC_Conn_Auto 0x00000000 /*00:Connection mode (Automatic) */
  138. #define MAC_Conn_10M 0x00000020 /*01: (10Mbps endec)*/
  139. #define MAC_Conn_Mll 0x00000040 /*10: (Mll clock) */
  140. #define MAC_MacLoop 0x00000010 /* 1:MAC Loopback */
  141. #define MAC_FullDup 0x00000008 /* 1:Full Duplex 0:Half Duplex */
  142. #define MAC_Reset 0x00000004 /* 1:Software Reset */
  143. #define MAC_HaltImm 0x00000002 /* 1:Halt Immediate */
  144. #define MAC_HaltReq 0x00000001 /* 1:Halt request */
  145. /* PROM_Ctl bit assign ------------------------------------------------------ */
  146. #define PROM_Busy 0x00008000 /* 1:Busy (Start Operation) */
  147. #define PROM_Read 0x00004000 /*10:Read operation */
  148. #define PROM_Write 0x00002000 /*01:Write operation */
  149. #define PROM_Erase 0x00006000 /*11:Erase operation */
  150. /*00:Enable or Disable Writting, */
  151. /* as specified in PROM_Addr. */
  152. #define PROM_Addr_Ena 0x00000030 /*11xxxx:PROM Write enable */
  153. /*00xxxx: disable */
  154. /* CAM_Ctl bit assign ------------------------------------------------------- */
  155. #define CAM_CompEn 0x00000010 /* 1:CAM Compare Enable */
  156. #define CAM_NegCAM 0x00000008 /* 1:Reject packets CAM recognizes,*/
  157. /* accept other */
  158. #define CAM_BroadAcc 0x00000004 /* 1:Broadcast assept */
  159. #define CAM_GroupAcc 0x00000002 /* 1:Multicast assept */
  160. #define CAM_StationAcc 0x00000001 /* 1:unicast accept */
  161. /* CAM_Ena bit assign ------------------------------------------------------- */
  162. #define CAM_ENTRY_MAX 21 /* CAM Data entry max count */
  163. #define CAM_Ena_Mask ((1<<CAM_ENTRY_MAX)-1) /* CAM Enable bits (Max 21bits) */
  164. #define CAM_Ena_Bit(index) (1 << (index))
  165. #define CAM_ENTRY_DESTINATION 0
  166. #define CAM_ENTRY_SOURCE 1
  167. #define CAM_ENTRY_MACCTL 20
  168. /* Tx_Ctl bit assign -------------------------------------------------------- */
  169. #define Tx_En 0x00000001 /* 1:Transmit enable */
  170. #define Tx_TxHalt 0x00000002 /* 1:Transmit Halt Request */
  171. #define Tx_NoPad 0x00000004 /* 1:Suppress Padding */
  172. #define Tx_NoCRC 0x00000008 /* 1:Suppress Padding */
  173. #define Tx_FBack 0x00000010 /* 1:Fast Back-off */
  174. #define Tx_EnUnder 0x00000100 /* 1:Enable Underrun */
  175. #define Tx_EnExDefer 0x00000200 /* 1:Enable Excessive Deferral */
  176. #define Tx_EnLCarr 0x00000400 /* 1:Enable Lost Carrier */
  177. #define Tx_EnExColl 0x00000800 /* 1:Enable Excessive Collision */
  178. #define Tx_EnLateColl 0x00001000 /* 1:Enable Late Collision */
  179. #define Tx_EnTxPar 0x00002000 /* 1:Enable Transmit Parity */
  180. #define Tx_EnComp 0x00004000 /* 1:Enable Completion */
  181. /* Tx_Stat bit assign ------------------------------------------------------- */
  182. #define Tx_TxColl_MASK 0x0000000F /* Tx Collision Count */
  183. #define Tx_ExColl 0x00000010 /* Excessive Collision */
  184. #define Tx_TXDefer 0x00000020 /* Transmit Defered */
  185. #define Tx_Paused 0x00000040 /* Transmit Paused */
  186. #define Tx_IntTx 0x00000080 /* Interrupt on Tx */
  187. #define Tx_Under 0x00000100 /* Underrun */
  188. #define Tx_Defer 0x00000200 /* Deferral */
  189. #define Tx_NCarr 0x00000400 /* No Carrier */
  190. #define Tx_10Stat 0x00000800 /* 10Mbps Status */
  191. #define Tx_LateColl 0x00001000 /* Late Collision */
  192. #define Tx_TxPar 0x00002000 /* Tx Parity Error */
  193. #define Tx_Comp 0x00004000 /* Completion */
  194. #define Tx_Halted 0x00008000 /* Tx Halted */
  195. #define Tx_SQErr 0x00010000 /* Signal Quality Error(SQE) */
  196. /* Rx_Ctl bit assign -------------------------------------------------------- */
  197. #define Rx_EnGood 0x00004000 /* 1:Enable Good */
  198. #define Rx_EnRxPar 0x00002000 /* 1:Enable Receive Parity */
  199. #define Rx_EnLongErr 0x00000800 /* 1:Enable Long Error */
  200. #define Rx_EnOver 0x00000400 /* 1:Enable OverFlow */
  201. #define Rx_EnCRCErr 0x00000200 /* 1:Enable CRC Error */
  202. #define Rx_EnAlign 0x00000100 /* 1:Enable Alignment */
  203. #define Rx_IgnoreCRC 0x00000040 /* 1:Ignore CRC Value */
  204. #define Rx_StripCRC 0x00000010 /* 1:Strip CRC Value */
  205. #define Rx_ShortEn 0x00000008 /* 1:Short Enable */
  206. #define Rx_LongEn 0x00000004 /* 1:Long Enable */
  207. #define Rx_RxHalt 0x00000002 /* 1:Receive Halt Request */
  208. #define Rx_RxEn 0x00000001 /* 1:Receive Intrrupt Enable */
  209. /* Rx_Stat bit assign ------------------------------------------------------- */
  210. #define Rx_Halted 0x00008000 /* Rx Halted */
  211. #define Rx_Good 0x00004000 /* Rx Good */
  212. #define Rx_RxPar 0x00002000 /* Rx Parity Error */
  213. #define Rx_TypePkt 0x00001000 /* Rx Type Packet */
  214. #define Rx_LongErr 0x00000800 /* Rx Long Error */
  215. #define Rx_Over 0x00000400 /* Rx Overflow */
  216. #define Rx_CRCErr 0x00000200 /* Rx CRC Error */
  217. #define Rx_Align 0x00000100 /* Rx Alignment Error */
  218. #define Rx_10Stat 0x00000080 /* Rx 10Mbps Status */
  219. #define Rx_IntRx 0x00000040 /* Rx Interrupt */
  220. #define Rx_CtlRecd 0x00000020 /* Rx Control Receive */
  221. #define Rx_InLenErr 0x00000010 /* Rx In Range Frame Length Error */
  222. #define Rx_Stat_Mask 0x0000FFF0 /* Rx All Status Mask */
  223. /* Int_En bit assign -------------------------------------------------------- */
  224. #define Int_NRAbtEn 0x00000800 /* 1:Non-recoverable Abort Enable */
  225. #define Int_TxCtlCmpEn 0x00000400 /* 1:Transmit Ctl Complete Enable */
  226. #define Int_DmParErrEn 0x00000200 /* 1:DMA Parity Error Enable */
  227. #define Int_DParDEn 0x00000100 /* 1:Data Parity Error Enable */
  228. #define Int_EarNotEn 0x00000080 /* 1:Early Notify Enable */
  229. #define Int_DParErrEn 0x00000040 /* 1:Detected Parity Error Enable */
  230. #define Int_SSysErrEn 0x00000020 /* 1:Signalled System Error Enable */
  231. #define Int_RMasAbtEn 0x00000010 /* 1:Received Master Abort Enable */
  232. #define Int_RTargAbtEn 0x00000008 /* 1:Received Target Abort Enable */
  233. #define Int_STargAbtEn 0x00000004 /* 1:Signalled Target Abort Enable */
  234. #define Int_BLExEn 0x00000002 /* 1:Buffer List Exhausted Enable */
  235. #define Int_FDAExEn 0x00000001 /* 1:Free Descriptor Area */
  236. /* Exhausted Enable */
  237. /* Int_Src bit assign ------------------------------------------------------- */
  238. #define Int_NRabt 0x00004000 /* 1:Non Recoverable error */
  239. #define Int_DmParErrStat 0x00002000 /* 1:DMA Parity Error & Clear */
  240. #define Int_BLEx 0x00001000 /* 1:Buffer List Empty & Clear */
  241. #define Int_FDAEx 0x00000800 /* 1:FDA Empty & Clear */
  242. #define Int_IntNRAbt 0x00000400 /* 1:Non Recoverable Abort */
  243. #define Int_IntCmp 0x00000200 /* 1:MAC control packet complete */
  244. #define Int_IntExBD 0x00000100 /* 1:Interrupt Extra BD & Clear */
  245. #define Int_DmParErr 0x00000080 /* 1:DMA Parity Error & Clear */
  246. #define Int_IntEarNot 0x00000040 /* 1:Receive Data write & Clear */
  247. #define Int_SWInt 0x00000020 /* 1:Software request & Clear */
  248. #define Int_IntBLEx 0x00000010 /* 1:Buffer List Empty & Clear */
  249. #define Int_IntFDAEx 0x00000008 /* 1:FDA Empty & Clear */
  250. #define Int_IntPCI 0x00000004 /* 1:PCI controller & Clear */
  251. #define Int_IntMacRx 0x00000002 /* 1:Rx controller & Clear */
  252. #define Int_IntMacTx 0x00000001 /* 1:Tx controller & Clear */
  253. /* MD_CA bit assign --------------------------------------------------------- */
  254. #define MD_CA_PreSup 0x00001000 /* 1:Preamble Suppress */
  255. #define MD_CA_Busy 0x00000800 /* 1:Busy (Start Operation) */
  256. #define MD_CA_Wr 0x00000400 /* 1:Write 0:Read */
  257. /*
  258. * Descriptors
  259. */
  260. /* Frame descripter */
  261. struct FDesc {
  262. volatile __u32 FDNext;
  263. volatile __u32 FDSystem;
  264. volatile __u32 FDStat;
  265. volatile __u32 FDCtl;
  266. };
  267. /* Buffer descripter */
  268. struct BDesc {
  269. volatile __u32 BuffData;
  270. volatile __u32 BDCtl;
  271. };
  272. #define FD_ALIGN 16
  273. /* Frame Descripter bit assign ---------------------------------------------- */
  274. #define FD_FDLength_MASK 0x0000FFFF /* Length MASK */
  275. #define FD_BDCnt_MASK 0x001F0000 /* BD count MASK in FD */
  276. #define FD_FrmOpt_MASK 0x7C000000 /* Frame option MASK */
  277. #define FD_FrmOpt_BigEndian 0x40000000 /* Tx/Rx */
  278. #define FD_FrmOpt_IntTx 0x20000000 /* Tx only */
  279. #define FD_FrmOpt_NoCRC 0x10000000 /* Tx only */
  280. #define FD_FrmOpt_NoPadding 0x08000000 /* Tx only */
  281. #define FD_FrmOpt_Packing 0x04000000 /* Rx only */
  282. #define FD_CownsFD 0x80000000 /* FD Controller owner bit */
  283. #define FD_Next_EOL 0x00000001 /* FD EOL indicator */
  284. #define FD_BDCnt_SHIFT 16
  285. /* Buffer Descripter bit assign --------------------------------------------- */
  286. #define BD_BuffLength_MASK 0x0000FFFF /* Receive Data Size */
  287. #define BD_RxBDID_MASK 0x00FF0000 /* BD ID Number MASK */
  288. #define BD_RxBDSeqN_MASK 0x7F000000 /* Rx BD Sequence Number */
  289. #define BD_CownsBD 0x80000000 /* BD Controller owner bit */
  290. #define BD_RxBDID_SHIFT 16
  291. #define BD_RxBDSeqN_SHIFT 24
  292. /* Some useful constants. */
  293. #define TX_CTL_CMD (Tx_EnTxPar | Tx_EnLateColl | \
  294. Tx_EnExColl | Tx_EnLCarr | Tx_EnExDefer | Tx_EnUnder | \
  295. Tx_En) /* maybe 0x7b01 */
  296. /* Do not use Rx_StripCRC -- it causes trouble on BLEx/FDAEx condition */
  297. #define RX_CTL_CMD (Rx_EnGood | Rx_EnRxPar | Rx_EnLongErr | Rx_EnOver \
  298. | Rx_EnCRCErr | Rx_EnAlign | Rx_RxEn) /* maybe 0x6f01 */
  299. #define INT_EN_CMD (Int_NRAbtEn | \
  300. Int_DmParErrEn | Int_DParDEn | Int_DParErrEn | \
  301. Int_SSysErrEn | Int_RMasAbtEn | Int_RTargAbtEn | \
  302. Int_STargAbtEn | \
  303. Int_BLExEn | Int_FDAExEn) /* maybe 0xb7f*/
  304. #define DMA_CTL_CMD DMA_BURST_SIZE
  305. #define HAVE_DMA_RXALIGN(lp) likely((lp)->chiptype != TC35815CF)
  306. /* Tuning parameters */
  307. #define DMA_BURST_SIZE 32
  308. #define TX_THRESHOLD 1024
  309. /* used threshold with packet max byte for low pci transfer ability.*/
  310. #define TX_THRESHOLD_MAX 1536
  311. /* setting threshold max value when overrun error occurred this count. */
  312. #define TX_THRESHOLD_KEEP_LIMIT 10
  313. /* 16 + RX_BUF_NUM * 8 + RX_FD_NUM * 16 + TX_FD_NUM * 32 <= PAGE_SIZE*FD_PAGE_NUM */
  314. #define FD_PAGE_NUM 4
  315. #define RX_BUF_NUM 128 /* < 256 */
  316. #define RX_FD_NUM 256 /* >= 32 */
  317. #define TX_FD_NUM 128
  318. #if RX_CTL_CMD & Rx_LongEn
  319. #define RX_BUF_SIZE PAGE_SIZE
  320. #elif RX_CTL_CMD & Rx_StripCRC
  321. #define RX_BUF_SIZE \
  322. L1_CACHE_ALIGN(ETH_FRAME_LEN + VLAN_HLEN + NET_IP_ALIGN)
  323. #else
  324. #define RX_BUF_SIZE \
  325. L1_CACHE_ALIGN(ETH_FRAME_LEN + VLAN_HLEN + ETH_FCS_LEN + NET_IP_ALIGN)
  326. #endif
  327. #define RX_FD_RESERVE (2 / 2) /* max 2 BD per RxFD */
  328. #define NAPI_WEIGHT 16
  329. struct TxFD {
  330. struct FDesc fd;
  331. struct BDesc bd;
  332. struct BDesc unused;
  333. };
  334. struct RxFD {
  335. struct FDesc fd;
  336. struct BDesc bd[0]; /* variable length */
  337. };
  338. struct FrFD {
  339. struct FDesc fd;
  340. struct BDesc bd[RX_BUF_NUM];
  341. };
  342. #define tc_readl(addr) ioread32(addr)
  343. #define tc_writel(d, addr) iowrite32(d, addr)
  344. #define TC35815_TX_TIMEOUT msecs_to_jiffies(400)
  345. /* Information that need to be kept for each controller. */
  346. struct tc35815_local {
  347. struct pci_dev *pci_dev;
  348. struct net_device *dev;
  349. struct napi_struct napi;
  350. /* statistics */
  351. struct {
  352. int max_tx_qlen;
  353. int tx_ints;
  354. int rx_ints;
  355. int tx_underrun;
  356. } lstats;
  357. /* Tx control lock. This protects the transmit buffer ring
  358. * state along with the "tx full" state of the driver. This
  359. * means all netif_queue flow control actions are protected
  360. * by this lock as well.
  361. */
  362. spinlock_t lock;
  363. spinlock_t rx_lock;
  364. struct mii_bus *mii_bus;
  365. struct phy_device *phy_dev;
  366. int duplex;
  367. int speed;
  368. int link;
  369. struct work_struct restart_work;
  370. /*
  371. * Transmitting: Batch Mode.
  372. * 1 BD in 1 TxFD.
  373. * Receiving: Non-Packing Mode.
  374. * 1 circular FD for Free Buffer List.
  375. * RX_BUF_NUM BD in Free Buffer FD.
  376. * One Free Buffer BD has ETH_FRAME_LEN data buffer.
  377. */
  378. void *fd_buf; /* for TxFD, RxFD, FrFD */
  379. dma_addr_t fd_buf_dma;
  380. struct TxFD *tfd_base;
  381. unsigned int tfd_start;
  382. unsigned int tfd_end;
  383. struct RxFD *rfd_base;
  384. struct RxFD *rfd_limit;
  385. struct RxFD *rfd_cur;
  386. struct FrFD *fbl_ptr;
  387. unsigned int fbl_count;
  388. struct {
  389. struct sk_buff *skb;
  390. dma_addr_t skb_dma;
  391. } tx_skbs[TX_FD_NUM], rx_skbs[RX_BUF_NUM];
  392. u32 msg_enable;
  393. enum tc35815_chiptype chiptype;
  394. };
  395. static inline dma_addr_t fd_virt_to_bus(struct tc35815_local *lp, void *virt)
  396. {
  397. return lp->fd_buf_dma + ((u8 *)virt - (u8 *)lp->fd_buf);
  398. }
  399. #ifdef DEBUG
  400. static inline void *fd_bus_to_virt(struct tc35815_local *lp, dma_addr_t bus)
  401. {
  402. return (void *)((u8 *)lp->fd_buf + (bus - lp->fd_buf_dma));
  403. }
  404. #endif
  405. static struct sk_buff *alloc_rxbuf_skb(struct net_device *dev,
  406. struct pci_dev *hwdev,
  407. dma_addr_t *dma_handle)
  408. {
  409. struct sk_buff *skb;
  410. skb = netdev_alloc_skb(dev, RX_BUF_SIZE);
  411. if (!skb)
  412. return NULL;
  413. *dma_handle = pci_map_single(hwdev, skb->data, RX_BUF_SIZE,
  414. PCI_DMA_FROMDEVICE);
  415. if (pci_dma_mapping_error(hwdev, *dma_handle)) {
  416. dev_kfree_skb_any(skb);
  417. return NULL;
  418. }
  419. skb_reserve(skb, 2); /* make IP header 4byte aligned */
  420. return skb;
  421. }
  422. static void free_rxbuf_skb(struct pci_dev *hwdev, struct sk_buff *skb, dma_addr_t dma_handle)
  423. {
  424. pci_unmap_single(hwdev, dma_handle, RX_BUF_SIZE,
  425. PCI_DMA_FROMDEVICE);
  426. dev_kfree_skb_any(skb);
  427. }
  428. /* Index to functions, as function prototypes. */
  429. static int tc35815_open(struct net_device *dev);
  430. static int tc35815_send_packet(struct sk_buff *skb, struct net_device *dev);
  431. static irqreturn_t tc35815_interrupt(int irq, void *dev_id);
  432. static int tc35815_rx(struct net_device *dev, int limit);
  433. static int tc35815_poll(struct napi_struct *napi, int budget);
  434. static void tc35815_txdone(struct net_device *dev);
  435. static int tc35815_close(struct net_device *dev);
  436. static struct net_device_stats *tc35815_get_stats(struct net_device *dev);
  437. static void tc35815_set_multicast_list(struct net_device *dev);
  438. static void tc35815_tx_timeout(struct net_device *dev);
  439. static int tc35815_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
  440. #ifdef CONFIG_NET_POLL_CONTROLLER
  441. static void tc35815_poll_controller(struct net_device *dev);
  442. #endif
  443. static const struct ethtool_ops tc35815_ethtool_ops;
  444. /* Example routines you must write ;->. */
  445. static void tc35815_chip_reset(struct net_device *dev);
  446. static void tc35815_chip_init(struct net_device *dev);
  447. #ifdef DEBUG
  448. static void panic_queues(struct net_device *dev);
  449. #endif
  450. static void tc35815_restart_work(struct work_struct *work);
  451. static int tc_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
  452. {
  453. struct net_device *dev = bus->priv;
  454. struct tc35815_regs __iomem *tr =
  455. (struct tc35815_regs __iomem *)dev->base_addr;
  456. unsigned long timeout = jiffies + HZ;
  457. tc_writel(MD_CA_Busy | (mii_id << 5) | (regnum & 0x1f), &tr->MD_CA);
  458. udelay(12); /* it takes 32 x 400ns at least */
  459. while (tc_readl(&tr->MD_CA) & MD_CA_Busy) {
  460. if (time_after(jiffies, timeout))
  461. return -EIO;
  462. cpu_relax();
  463. }
  464. return tc_readl(&tr->MD_Data) & 0xffff;
  465. }
  466. static int tc_mdio_write(struct mii_bus *bus, int mii_id, int regnum, u16 val)
  467. {
  468. struct net_device *dev = bus->priv;
  469. struct tc35815_regs __iomem *tr =
  470. (struct tc35815_regs __iomem *)dev->base_addr;
  471. unsigned long timeout = jiffies + HZ;
  472. tc_writel(val, &tr->MD_Data);
  473. tc_writel(MD_CA_Busy | MD_CA_Wr | (mii_id << 5) | (regnum & 0x1f),
  474. &tr->MD_CA);
  475. udelay(12); /* it takes 32 x 400ns at least */
  476. while (tc_readl(&tr->MD_CA) & MD_CA_Busy) {
  477. if (time_after(jiffies, timeout))
  478. return -EIO;
  479. cpu_relax();
  480. }
  481. return 0;
  482. }
  483. static void tc_handle_link_change(struct net_device *dev)
  484. {
  485. struct tc35815_local *lp = netdev_priv(dev);
  486. struct phy_device *phydev = lp->phy_dev;
  487. unsigned long flags;
  488. int status_change = 0;
  489. spin_lock_irqsave(&lp->lock, flags);
  490. if (phydev->link &&
  491. (lp->speed != phydev->speed || lp->duplex != phydev->duplex)) {
  492. struct tc35815_regs __iomem *tr =
  493. (struct tc35815_regs __iomem *)dev->base_addr;
  494. u32 reg;
  495. reg = tc_readl(&tr->MAC_Ctl);
  496. reg |= MAC_HaltReq;
  497. tc_writel(reg, &tr->MAC_Ctl);
  498. if (phydev->duplex == DUPLEX_FULL)
  499. reg |= MAC_FullDup;
  500. else
  501. reg &= ~MAC_FullDup;
  502. tc_writel(reg, &tr->MAC_Ctl);
  503. reg &= ~MAC_HaltReq;
  504. tc_writel(reg, &tr->MAC_Ctl);
  505. /*
  506. * TX4939 PCFG.SPEEDn bit will be changed on
  507. * NETDEV_CHANGE event.
  508. */
  509. /*
  510. * WORKAROUND: enable LostCrS only if half duplex
  511. * operation.
  512. * (TX4939 does not have EnLCarr)
  513. */
  514. if (phydev->duplex == DUPLEX_HALF &&
  515. lp->chiptype != TC35815_TX4939)
  516. tc_writel(tc_readl(&tr->Tx_Ctl) | Tx_EnLCarr,
  517. &tr->Tx_Ctl);
  518. lp->speed = phydev->speed;
  519. lp->duplex = phydev->duplex;
  520. status_change = 1;
  521. }
  522. if (phydev->link != lp->link) {
  523. if (phydev->link) {
  524. /* delayed promiscuous enabling */
  525. if (dev->flags & IFF_PROMISC)
  526. tc35815_set_multicast_list(dev);
  527. } else {
  528. lp->speed = 0;
  529. lp->duplex = -1;
  530. }
  531. lp->link = phydev->link;
  532. status_change = 1;
  533. }
  534. spin_unlock_irqrestore(&lp->lock, flags);
  535. if (status_change && netif_msg_link(lp)) {
  536. phy_print_status(phydev);
  537. pr_debug("%s: MII BMCR %04x BMSR %04x LPA %04x\n",
  538. dev->name,
  539. phy_read(phydev, MII_BMCR),
  540. phy_read(phydev, MII_BMSR),
  541. phy_read(phydev, MII_LPA));
  542. }
  543. }
  544. static int tc_mii_probe(struct net_device *dev)
  545. {
  546. struct tc35815_local *lp = netdev_priv(dev);
  547. struct phy_device *phydev = NULL;
  548. int phy_addr;
  549. u32 dropmask;
  550. /* find the first phy */
  551. for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
  552. if (lp->mii_bus->phy_map[phy_addr]) {
  553. if (phydev) {
  554. printk(KERN_ERR "%s: multiple PHYs found\n",
  555. dev->name);
  556. return -EINVAL;
  557. }
  558. phydev = lp->mii_bus->phy_map[phy_addr];
  559. break;
  560. }
  561. }
  562. if (!phydev) {
  563. printk(KERN_ERR "%s: no PHY found\n", dev->name);
  564. return -ENODEV;
  565. }
  566. /* attach the mac to the phy */
  567. phydev = phy_connect(dev, dev_name(&phydev->dev),
  568. &tc_handle_link_change,
  569. lp->chiptype == TC35815_TX4939 ? PHY_INTERFACE_MODE_RMII : PHY_INTERFACE_MODE_MII);
  570. if (IS_ERR(phydev)) {
  571. printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
  572. return PTR_ERR(phydev);
  573. }
  574. printk(KERN_INFO "%s: attached PHY driver [%s] "
  575. "(mii_bus:phy_addr=%s, id=%x)\n",
  576. dev->name, phydev->drv->name, dev_name(&phydev->dev),
  577. phydev->phy_id);
  578. /* mask with MAC supported features */
  579. phydev->supported &= PHY_BASIC_FEATURES;
  580. dropmask = 0;
  581. if (options.speed == 10)
  582. dropmask |= SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full;
  583. else if (options.speed == 100)
  584. dropmask |= SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full;
  585. if (options.duplex == 1)
  586. dropmask |= SUPPORTED_10baseT_Full | SUPPORTED_100baseT_Full;
  587. else if (options.duplex == 2)
  588. dropmask |= SUPPORTED_10baseT_Half | SUPPORTED_100baseT_Half;
  589. phydev->supported &= ~dropmask;
  590. phydev->advertising = phydev->supported;
  591. lp->link = 0;
  592. lp->speed = 0;
  593. lp->duplex = -1;
  594. lp->phy_dev = phydev;
  595. return 0;
  596. }
  597. static int tc_mii_init(struct net_device *dev)
  598. {
  599. struct tc35815_local *lp = netdev_priv(dev);
  600. int err;
  601. int i;
  602. lp->mii_bus = mdiobus_alloc();
  603. if (lp->mii_bus == NULL) {
  604. err = -ENOMEM;
  605. goto err_out;
  606. }
  607. lp->mii_bus->name = "tc35815_mii_bus";
  608. lp->mii_bus->read = tc_mdio_read;
  609. lp->mii_bus->write = tc_mdio_write;
  610. snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%x",
  611. (lp->pci_dev->bus->number << 8) | lp->pci_dev->devfn);
  612. lp->mii_bus->priv = dev;
  613. lp->mii_bus->parent = &lp->pci_dev->dev;
  614. lp->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  615. if (!lp->mii_bus->irq) {
  616. err = -ENOMEM;
  617. goto err_out_free_mii_bus;
  618. }
  619. for (i = 0; i < PHY_MAX_ADDR; i++)
  620. lp->mii_bus->irq[i] = PHY_POLL;
  621. err = mdiobus_register(lp->mii_bus);
  622. if (err)
  623. goto err_out_free_mdio_irq;
  624. err = tc_mii_probe(dev);
  625. if (err)
  626. goto err_out_unregister_bus;
  627. return 0;
  628. err_out_unregister_bus:
  629. mdiobus_unregister(lp->mii_bus);
  630. err_out_free_mdio_irq:
  631. kfree(lp->mii_bus->irq);
  632. err_out_free_mii_bus:
  633. mdiobus_free(lp->mii_bus);
  634. err_out:
  635. return err;
  636. }
  637. #ifdef CONFIG_CPU_TX49XX
  638. /*
  639. * Find a platform_device providing a MAC address. The platform code
  640. * should provide a "tc35815-mac" device with a MAC address in its
  641. * platform_data.
  642. */
  643. static int tc35815_mac_match(struct device *dev, void *data)
  644. {
  645. struct platform_device *plat_dev = to_platform_device(dev);
  646. struct pci_dev *pci_dev = data;
  647. unsigned int id = pci_dev->irq;
  648. return !strcmp(plat_dev->name, "tc35815-mac") && plat_dev->id == id;
  649. }
  650. static int tc35815_read_plat_dev_addr(struct net_device *dev)
  651. {
  652. struct tc35815_local *lp = netdev_priv(dev);
  653. struct device *pd = bus_find_device(&platform_bus_type, NULL,
  654. lp->pci_dev, tc35815_mac_match);
  655. if (pd) {
  656. if (pd->platform_data)
  657. memcpy(dev->dev_addr, pd->platform_data, ETH_ALEN);
  658. put_device(pd);
  659. return is_valid_ether_addr(dev->dev_addr) ? 0 : -ENODEV;
  660. }
  661. return -ENODEV;
  662. }
  663. #else
  664. static int tc35815_read_plat_dev_addr(struct net_device *dev)
  665. {
  666. return -ENODEV;
  667. }
  668. #endif
  669. static int tc35815_init_dev_addr(struct net_device *dev)
  670. {
  671. struct tc35815_regs __iomem *tr =
  672. (struct tc35815_regs __iomem *)dev->base_addr;
  673. int i;
  674. while (tc_readl(&tr->PROM_Ctl) & PROM_Busy)
  675. ;
  676. for (i = 0; i < 6; i += 2) {
  677. unsigned short data;
  678. tc_writel(PROM_Busy | PROM_Read | (i / 2 + 2), &tr->PROM_Ctl);
  679. while (tc_readl(&tr->PROM_Ctl) & PROM_Busy)
  680. ;
  681. data = tc_readl(&tr->PROM_Data);
  682. dev->dev_addr[i] = data & 0xff;
  683. dev->dev_addr[i+1] = data >> 8;
  684. }
  685. if (!is_valid_ether_addr(dev->dev_addr))
  686. return tc35815_read_plat_dev_addr(dev);
  687. return 0;
  688. }
  689. static const struct net_device_ops tc35815_netdev_ops = {
  690. .ndo_open = tc35815_open,
  691. .ndo_stop = tc35815_close,
  692. .ndo_start_xmit = tc35815_send_packet,
  693. .ndo_get_stats = tc35815_get_stats,
  694. .ndo_set_rx_mode = tc35815_set_multicast_list,
  695. .ndo_tx_timeout = tc35815_tx_timeout,
  696. .ndo_do_ioctl = tc35815_ioctl,
  697. .ndo_validate_addr = eth_validate_addr,
  698. .ndo_change_mtu = eth_change_mtu,
  699. .ndo_set_mac_address = eth_mac_addr,
  700. #ifdef CONFIG_NET_POLL_CONTROLLER
  701. .ndo_poll_controller = tc35815_poll_controller,
  702. #endif
  703. };
  704. static int tc35815_init_one(struct pci_dev *pdev,
  705. const struct pci_device_id *ent)
  706. {
  707. void __iomem *ioaddr = NULL;
  708. struct net_device *dev;
  709. struct tc35815_local *lp;
  710. int rc;
  711. static int printed_version;
  712. if (!printed_version++) {
  713. printk(version);
  714. dev_printk(KERN_DEBUG, &pdev->dev,
  715. "speed:%d duplex:%d\n",
  716. options.speed, options.duplex);
  717. }
  718. if (!pdev->irq) {
  719. dev_warn(&pdev->dev, "no IRQ assigned.\n");
  720. return -ENODEV;
  721. }
  722. /* dev zeroed in alloc_etherdev */
  723. dev = alloc_etherdev(sizeof(*lp));
  724. if (dev == NULL)
  725. return -ENOMEM;
  726. SET_NETDEV_DEV(dev, &pdev->dev);
  727. lp = netdev_priv(dev);
  728. lp->dev = dev;
  729. /* enable device (incl. PCI PM wakeup), and bus-mastering */
  730. rc = pcim_enable_device(pdev);
  731. if (rc)
  732. goto err_out;
  733. rc = pcim_iomap_regions(pdev, 1 << 1, MODNAME);
  734. if (rc)
  735. goto err_out;
  736. pci_set_master(pdev);
  737. ioaddr = pcim_iomap_table(pdev)[1];
  738. /* Initialize the device structure. */
  739. dev->netdev_ops = &tc35815_netdev_ops;
  740. dev->ethtool_ops = &tc35815_ethtool_ops;
  741. dev->watchdog_timeo = TC35815_TX_TIMEOUT;
  742. netif_napi_add(dev, &lp->napi, tc35815_poll, NAPI_WEIGHT);
  743. dev->irq = pdev->irq;
  744. dev->base_addr = (unsigned long)ioaddr;
  745. INIT_WORK(&lp->restart_work, tc35815_restart_work);
  746. spin_lock_init(&lp->lock);
  747. spin_lock_init(&lp->rx_lock);
  748. lp->pci_dev = pdev;
  749. lp->chiptype = ent->driver_data;
  750. lp->msg_enable = NETIF_MSG_TX_ERR | NETIF_MSG_HW | NETIF_MSG_DRV | NETIF_MSG_LINK;
  751. pci_set_drvdata(pdev, dev);
  752. /* Soft reset the chip. */
  753. tc35815_chip_reset(dev);
  754. /* Retrieve the ethernet address. */
  755. if (tc35815_init_dev_addr(dev)) {
  756. dev_warn(&pdev->dev, "not valid ether addr\n");
  757. eth_hw_addr_random(dev);
  758. }
  759. rc = register_netdev(dev);
  760. if (rc)
  761. goto err_out;
  762. printk(KERN_INFO "%s: %s at 0x%lx, %pM, IRQ %d\n",
  763. dev->name,
  764. chip_info[ent->driver_data].name,
  765. dev->base_addr,
  766. dev->dev_addr,
  767. dev->irq);
  768. rc = tc_mii_init(dev);
  769. if (rc)
  770. goto err_out_unregister;
  771. return 0;
  772. err_out_unregister:
  773. unregister_netdev(dev);
  774. err_out:
  775. free_netdev(dev);
  776. return rc;
  777. }
  778. static void tc35815_remove_one(struct pci_dev *pdev)
  779. {
  780. struct net_device *dev = pci_get_drvdata(pdev);
  781. struct tc35815_local *lp = netdev_priv(dev);
  782. phy_disconnect(lp->phy_dev);
  783. mdiobus_unregister(lp->mii_bus);
  784. kfree(lp->mii_bus->irq);
  785. mdiobus_free(lp->mii_bus);
  786. unregister_netdev(dev);
  787. free_netdev(dev);
  788. }
  789. static int
  790. tc35815_init_queues(struct net_device *dev)
  791. {
  792. struct tc35815_local *lp = netdev_priv(dev);
  793. int i;
  794. unsigned long fd_addr;
  795. if (!lp->fd_buf) {
  796. BUG_ON(sizeof(struct FDesc) +
  797. sizeof(struct BDesc) * RX_BUF_NUM +
  798. sizeof(struct FDesc) * RX_FD_NUM +
  799. sizeof(struct TxFD) * TX_FD_NUM >
  800. PAGE_SIZE * FD_PAGE_NUM);
  801. lp->fd_buf = pci_alloc_consistent(lp->pci_dev,
  802. PAGE_SIZE * FD_PAGE_NUM,
  803. &lp->fd_buf_dma);
  804. if (!lp->fd_buf)
  805. return -ENOMEM;
  806. for (i = 0; i < RX_BUF_NUM; i++) {
  807. lp->rx_skbs[i].skb =
  808. alloc_rxbuf_skb(dev, lp->pci_dev,
  809. &lp->rx_skbs[i].skb_dma);
  810. if (!lp->rx_skbs[i].skb) {
  811. while (--i >= 0) {
  812. free_rxbuf_skb(lp->pci_dev,
  813. lp->rx_skbs[i].skb,
  814. lp->rx_skbs[i].skb_dma);
  815. lp->rx_skbs[i].skb = NULL;
  816. }
  817. pci_free_consistent(lp->pci_dev,
  818. PAGE_SIZE * FD_PAGE_NUM,
  819. lp->fd_buf,
  820. lp->fd_buf_dma);
  821. lp->fd_buf = NULL;
  822. return -ENOMEM;
  823. }
  824. }
  825. printk(KERN_DEBUG "%s: FD buf %p DataBuf",
  826. dev->name, lp->fd_buf);
  827. printk("\n");
  828. } else {
  829. for (i = 0; i < FD_PAGE_NUM; i++)
  830. clear_page((void *)((unsigned long)lp->fd_buf +
  831. i * PAGE_SIZE));
  832. }
  833. fd_addr = (unsigned long)lp->fd_buf;
  834. /* Free Descriptors (for Receive) */
  835. lp->rfd_base = (struct RxFD *)fd_addr;
  836. fd_addr += sizeof(struct RxFD) * RX_FD_NUM;
  837. for (i = 0; i < RX_FD_NUM; i++)
  838. lp->rfd_base[i].fd.FDCtl = cpu_to_le32(FD_CownsFD);
  839. lp->rfd_cur = lp->rfd_base;
  840. lp->rfd_limit = (struct RxFD *)fd_addr - (RX_FD_RESERVE + 1);
  841. /* Transmit Descriptors */
  842. lp->tfd_base = (struct TxFD *)fd_addr;
  843. fd_addr += sizeof(struct TxFD) * TX_FD_NUM;
  844. for (i = 0; i < TX_FD_NUM; i++) {
  845. lp->tfd_base[i].fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, &lp->tfd_base[i+1]));
  846. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  847. lp->tfd_base[i].fd.FDCtl = cpu_to_le32(0);
  848. }
  849. lp->tfd_base[TX_FD_NUM-1].fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, &lp->tfd_base[0]));
  850. lp->tfd_start = 0;
  851. lp->tfd_end = 0;
  852. /* Buffer List (for Receive) */
  853. lp->fbl_ptr = (struct FrFD *)fd_addr;
  854. lp->fbl_ptr->fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, lp->fbl_ptr));
  855. lp->fbl_ptr->fd.FDCtl = cpu_to_le32(RX_BUF_NUM | FD_CownsFD);
  856. /*
  857. * move all allocated skbs to head of rx_skbs[] array.
  858. * fbl_count mighe not be RX_BUF_NUM if alloc_rxbuf_skb() in
  859. * tc35815_rx() had failed.
  860. */
  861. lp->fbl_count = 0;
  862. for (i = 0; i < RX_BUF_NUM; i++) {
  863. if (lp->rx_skbs[i].skb) {
  864. if (i != lp->fbl_count) {
  865. lp->rx_skbs[lp->fbl_count].skb =
  866. lp->rx_skbs[i].skb;
  867. lp->rx_skbs[lp->fbl_count].skb_dma =
  868. lp->rx_skbs[i].skb_dma;
  869. }
  870. lp->fbl_count++;
  871. }
  872. }
  873. for (i = 0; i < RX_BUF_NUM; i++) {
  874. if (i >= lp->fbl_count) {
  875. lp->fbl_ptr->bd[i].BuffData = 0;
  876. lp->fbl_ptr->bd[i].BDCtl = 0;
  877. continue;
  878. }
  879. lp->fbl_ptr->bd[i].BuffData =
  880. cpu_to_le32(lp->rx_skbs[i].skb_dma);
  881. /* BDID is index of FrFD.bd[] */
  882. lp->fbl_ptr->bd[i].BDCtl =
  883. cpu_to_le32(BD_CownsBD | (i << BD_RxBDID_SHIFT) |
  884. RX_BUF_SIZE);
  885. }
  886. printk(KERN_DEBUG "%s: TxFD %p RxFD %p FrFD %p\n",
  887. dev->name, lp->tfd_base, lp->rfd_base, lp->fbl_ptr);
  888. return 0;
  889. }
  890. static void
  891. tc35815_clear_queues(struct net_device *dev)
  892. {
  893. struct tc35815_local *lp = netdev_priv(dev);
  894. int i;
  895. for (i = 0; i < TX_FD_NUM; i++) {
  896. u32 fdsystem = le32_to_cpu(lp->tfd_base[i].fd.FDSystem);
  897. struct sk_buff *skb =
  898. fdsystem != 0xffffffff ?
  899. lp->tx_skbs[fdsystem].skb : NULL;
  900. #ifdef DEBUG
  901. if (lp->tx_skbs[i].skb != skb) {
  902. printk("%s: tx_skbs mismatch(%d).\n", dev->name, i);
  903. panic_queues(dev);
  904. }
  905. #else
  906. BUG_ON(lp->tx_skbs[i].skb != skb);
  907. #endif
  908. if (skb) {
  909. pci_unmap_single(lp->pci_dev, lp->tx_skbs[i].skb_dma, skb->len, PCI_DMA_TODEVICE);
  910. lp->tx_skbs[i].skb = NULL;
  911. lp->tx_skbs[i].skb_dma = 0;
  912. dev_kfree_skb_any(skb);
  913. }
  914. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  915. }
  916. tc35815_init_queues(dev);
  917. }
  918. static void
  919. tc35815_free_queues(struct net_device *dev)
  920. {
  921. struct tc35815_local *lp = netdev_priv(dev);
  922. int i;
  923. if (lp->tfd_base) {
  924. for (i = 0; i < TX_FD_NUM; i++) {
  925. u32 fdsystem = le32_to_cpu(lp->tfd_base[i].fd.FDSystem);
  926. struct sk_buff *skb =
  927. fdsystem != 0xffffffff ?
  928. lp->tx_skbs[fdsystem].skb : NULL;
  929. #ifdef DEBUG
  930. if (lp->tx_skbs[i].skb != skb) {
  931. printk("%s: tx_skbs mismatch(%d).\n", dev->name, i);
  932. panic_queues(dev);
  933. }
  934. #else
  935. BUG_ON(lp->tx_skbs[i].skb != skb);
  936. #endif
  937. if (skb) {
  938. dev_kfree_skb(skb);
  939. pci_unmap_single(lp->pci_dev, lp->tx_skbs[i].skb_dma, skb->len, PCI_DMA_TODEVICE);
  940. lp->tx_skbs[i].skb = NULL;
  941. lp->tx_skbs[i].skb_dma = 0;
  942. }
  943. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  944. }
  945. }
  946. lp->rfd_base = NULL;
  947. lp->rfd_limit = NULL;
  948. lp->rfd_cur = NULL;
  949. lp->fbl_ptr = NULL;
  950. for (i = 0; i < RX_BUF_NUM; i++) {
  951. if (lp->rx_skbs[i].skb) {
  952. free_rxbuf_skb(lp->pci_dev, lp->rx_skbs[i].skb,
  953. lp->rx_skbs[i].skb_dma);
  954. lp->rx_skbs[i].skb = NULL;
  955. }
  956. }
  957. if (lp->fd_buf) {
  958. pci_free_consistent(lp->pci_dev, PAGE_SIZE * FD_PAGE_NUM,
  959. lp->fd_buf, lp->fd_buf_dma);
  960. lp->fd_buf = NULL;
  961. }
  962. }
  963. static void
  964. dump_txfd(struct TxFD *fd)
  965. {
  966. printk("TxFD(%p): %08x %08x %08x %08x\n", fd,
  967. le32_to_cpu(fd->fd.FDNext),
  968. le32_to_cpu(fd->fd.FDSystem),
  969. le32_to_cpu(fd->fd.FDStat),
  970. le32_to_cpu(fd->fd.FDCtl));
  971. printk("BD: ");
  972. printk(" %08x %08x",
  973. le32_to_cpu(fd->bd.BuffData),
  974. le32_to_cpu(fd->bd.BDCtl));
  975. printk("\n");
  976. }
  977. static int
  978. dump_rxfd(struct RxFD *fd)
  979. {
  980. int i, bd_count = (le32_to_cpu(fd->fd.FDCtl) & FD_BDCnt_MASK) >> FD_BDCnt_SHIFT;
  981. if (bd_count > 8)
  982. bd_count = 8;
  983. printk("RxFD(%p): %08x %08x %08x %08x\n", fd,
  984. le32_to_cpu(fd->fd.FDNext),
  985. le32_to_cpu(fd->fd.FDSystem),
  986. le32_to_cpu(fd->fd.FDStat),
  987. le32_to_cpu(fd->fd.FDCtl));
  988. if (le32_to_cpu(fd->fd.FDCtl) & FD_CownsFD)
  989. return 0;
  990. printk("BD: ");
  991. for (i = 0; i < bd_count; i++)
  992. printk(" %08x %08x",
  993. le32_to_cpu(fd->bd[i].BuffData),
  994. le32_to_cpu(fd->bd[i].BDCtl));
  995. printk("\n");
  996. return bd_count;
  997. }
  998. #ifdef DEBUG
  999. static void
  1000. dump_frfd(struct FrFD *fd)
  1001. {
  1002. int i;
  1003. printk("FrFD(%p): %08x %08x %08x %08x\n", fd,
  1004. le32_to_cpu(fd->fd.FDNext),
  1005. le32_to_cpu(fd->fd.FDSystem),
  1006. le32_to_cpu(fd->fd.FDStat),
  1007. le32_to_cpu(fd->fd.FDCtl));
  1008. printk("BD: ");
  1009. for (i = 0; i < RX_BUF_NUM; i++)
  1010. printk(" %08x %08x",
  1011. le32_to_cpu(fd->bd[i].BuffData),
  1012. le32_to_cpu(fd->bd[i].BDCtl));
  1013. printk("\n");
  1014. }
  1015. static void
  1016. panic_queues(struct net_device *dev)
  1017. {
  1018. struct tc35815_local *lp = netdev_priv(dev);
  1019. int i;
  1020. printk("TxFD base %p, start %u, end %u\n",
  1021. lp->tfd_base, lp->tfd_start, lp->tfd_end);
  1022. printk("RxFD base %p limit %p cur %p\n",
  1023. lp->rfd_base, lp->rfd_limit, lp->rfd_cur);
  1024. printk("FrFD %p\n", lp->fbl_ptr);
  1025. for (i = 0; i < TX_FD_NUM; i++)
  1026. dump_txfd(&lp->tfd_base[i]);
  1027. for (i = 0; i < RX_FD_NUM; i++) {
  1028. int bd_count = dump_rxfd(&lp->rfd_base[i]);
  1029. i += (bd_count + 1) / 2; /* skip BDs */
  1030. }
  1031. dump_frfd(lp->fbl_ptr);
  1032. panic("%s: Illegal queue state.", dev->name);
  1033. }
  1034. #endif
  1035. static void print_eth(const u8 *add)
  1036. {
  1037. printk(KERN_DEBUG "print_eth(%p)\n", add);
  1038. printk(KERN_DEBUG " %pM => %pM : %02x%02x\n",
  1039. add + 6, add, add[12], add[13]);
  1040. }
  1041. static int tc35815_tx_full(struct net_device *dev)
  1042. {
  1043. struct tc35815_local *lp = netdev_priv(dev);
  1044. return (lp->tfd_start + 1) % TX_FD_NUM == lp->tfd_end;
  1045. }
  1046. static void tc35815_restart(struct net_device *dev)
  1047. {
  1048. struct tc35815_local *lp = netdev_priv(dev);
  1049. int ret;
  1050. if (lp->phy_dev) {
  1051. ret = phy_init_hw(lp->phy_dev);
  1052. if (ret)
  1053. printk(KERN_ERR "%s: PHY init failed.\n", dev->name);
  1054. }
  1055. spin_lock_bh(&lp->rx_lock);
  1056. spin_lock_irq(&lp->lock);
  1057. tc35815_chip_reset(dev);
  1058. tc35815_clear_queues(dev);
  1059. tc35815_chip_init(dev);
  1060. /* Reconfigure CAM again since tc35815_chip_init() initialize it. */
  1061. tc35815_set_multicast_list(dev);
  1062. spin_unlock_irq(&lp->lock);
  1063. spin_unlock_bh(&lp->rx_lock);
  1064. netif_wake_queue(dev);
  1065. }
  1066. static void tc35815_restart_work(struct work_struct *work)
  1067. {
  1068. struct tc35815_local *lp =
  1069. container_of(work, struct tc35815_local, restart_work);
  1070. struct net_device *dev = lp->dev;
  1071. tc35815_restart(dev);
  1072. }
  1073. static void tc35815_schedule_restart(struct net_device *dev)
  1074. {
  1075. struct tc35815_local *lp = netdev_priv(dev);
  1076. struct tc35815_regs __iomem *tr =
  1077. (struct tc35815_regs __iomem *)dev->base_addr;
  1078. unsigned long flags;
  1079. /* disable interrupts */
  1080. spin_lock_irqsave(&lp->lock, flags);
  1081. tc_writel(0, &tr->Int_En);
  1082. tc_writel(tc_readl(&tr->DMA_Ctl) | DMA_IntMask, &tr->DMA_Ctl);
  1083. schedule_work(&lp->restart_work);
  1084. spin_unlock_irqrestore(&lp->lock, flags);
  1085. }
  1086. static void tc35815_tx_timeout(struct net_device *dev)
  1087. {
  1088. struct tc35815_regs __iomem *tr =
  1089. (struct tc35815_regs __iomem *)dev->base_addr;
  1090. printk(KERN_WARNING "%s: transmit timed out, status %#x\n",
  1091. dev->name, tc_readl(&tr->Tx_Stat));
  1092. /* Try to restart the adaptor. */
  1093. tc35815_schedule_restart(dev);
  1094. dev->stats.tx_errors++;
  1095. }
  1096. /*
  1097. * Open/initialize the controller. This is called (in the current kernel)
  1098. * sometime after booting when the 'ifconfig' program is run.
  1099. *
  1100. * This routine should set everything up anew at each open, even
  1101. * registers that "should" only need to be set once at boot, so that
  1102. * there is non-reboot way to recover if something goes wrong.
  1103. */
  1104. static int
  1105. tc35815_open(struct net_device *dev)
  1106. {
  1107. struct tc35815_local *lp = netdev_priv(dev);
  1108. /*
  1109. * This is used if the interrupt line can turned off (shared).
  1110. * See 3c503.c for an example of selecting the IRQ at config-time.
  1111. */
  1112. if (request_irq(dev->irq, tc35815_interrupt, IRQF_SHARED,
  1113. dev->name, dev))
  1114. return -EAGAIN;
  1115. tc35815_chip_reset(dev);
  1116. if (tc35815_init_queues(dev) != 0) {
  1117. free_irq(dev->irq, dev);
  1118. return -EAGAIN;
  1119. }
  1120. napi_enable(&lp->napi);
  1121. /* Reset the hardware here. Don't forget to set the station address. */
  1122. spin_lock_irq(&lp->lock);
  1123. tc35815_chip_init(dev);
  1124. spin_unlock_irq(&lp->lock);
  1125. netif_carrier_off(dev);
  1126. /* schedule a link state check */
  1127. phy_start(lp->phy_dev);
  1128. /* We are now ready to accept transmit requeusts from
  1129. * the queueing layer of the networking.
  1130. */
  1131. netif_start_queue(dev);
  1132. return 0;
  1133. }
  1134. /* This will only be invoked if your driver is _not_ in XOFF state.
  1135. * What this means is that you need not check it, and that this
  1136. * invariant will hold if you make sure that the netif_*_queue()
  1137. * calls are done at the proper times.
  1138. */
  1139. static int tc35815_send_packet(struct sk_buff *skb, struct net_device *dev)
  1140. {
  1141. struct tc35815_local *lp = netdev_priv(dev);
  1142. struct TxFD *txfd;
  1143. unsigned long flags;
  1144. /* If some error occurs while trying to transmit this
  1145. * packet, you should return '1' from this function.
  1146. * In such a case you _may not_ do anything to the
  1147. * SKB, it is still owned by the network queueing
  1148. * layer when an error is returned. This means you
  1149. * may not modify any SKB fields, you may not free
  1150. * the SKB, etc.
  1151. */
  1152. /* This is the most common case for modern hardware.
  1153. * The spinlock protects this code from the TX complete
  1154. * hardware interrupt handler. Queue flow control is
  1155. * thus managed under this lock as well.
  1156. */
  1157. spin_lock_irqsave(&lp->lock, flags);
  1158. /* failsafe... (handle txdone now if half of FDs are used) */
  1159. if ((lp->tfd_start + TX_FD_NUM - lp->tfd_end) % TX_FD_NUM >
  1160. TX_FD_NUM / 2)
  1161. tc35815_txdone(dev);
  1162. if (netif_msg_pktdata(lp))
  1163. print_eth(skb->data);
  1164. #ifdef DEBUG
  1165. if (lp->tx_skbs[lp->tfd_start].skb) {
  1166. printk("%s: tx_skbs conflict.\n", dev->name);
  1167. panic_queues(dev);
  1168. }
  1169. #else
  1170. BUG_ON(lp->tx_skbs[lp->tfd_start].skb);
  1171. #endif
  1172. lp->tx_skbs[lp->tfd_start].skb = skb;
  1173. lp->tx_skbs[lp->tfd_start].skb_dma = pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
  1174. /*add to ring */
  1175. txfd = &lp->tfd_base[lp->tfd_start];
  1176. txfd->bd.BuffData = cpu_to_le32(lp->tx_skbs[lp->tfd_start].skb_dma);
  1177. txfd->bd.BDCtl = cpu_to_le32(skb->len);
  1178. txfd->fd.FDSystem = cpu_to_le32(lp->tfd_start);
  1179. txfd->fd.FDCtl = cpu_to_le32(FD_CownsFD | (1 << FD_BDCnt_SHIFT));
  1180. if (lp->tfd_start == lp->tfd_end) {
  1181. struct tc35815_regs __iomem *tr =
  1182. (struct tc35815_regs __iomem *)dev->base_addr;
  1183. /* Start DMA Transmitter. */
  1184. txfd->fd.FDNext |= cpu_to_le32(FD_Next_EOL);
  1185. txfd->fd.FDCtl |= cpu_to_le32(FD_FrmOpt_IntTx);
  1186. if (netif_msg_tx_queued(lp)) {
  1187. printk("%s: starting TxFD.\n", dev->name);
  1188. dump_txfd(txfd);
  1189. }
  1190. tc_writel(fd_virt_to_bus(lp, txfd), &tr->TxFrmPtr);
  1191. } else {
  1192. txfd->fd.FDNext &= cpu_to_le32(~FD_Next_EOL);
  1193. if (netif_msg_tx_queued(lp)) {
  1194. printk("%s: queueing TxFD.\n", dev->name);
  1195. dump_txfd(txfd);
  1196. }
  1197. }
  1198. lp->tfd_start = (lp->tfd_start + 1) % TX_FD_NUM;
  1199. /* If we just used up the very last entry in the
  1200. * TX ring on this device, tell the queueing
  1201. * layer to send no more.
  1202. */
  1203. if (tc35815_tx_full(dev)) {
  1204. if (netif_msg_tx_queued(lp))
  1205. printk(KERN_WARNING "%s: TxFD Exhausted.\n", dev->name);
  1206. netif_stop_queue(dev);
  1207. }
  1208. /* When the TX completion hw interrupt arrives, this
  1209. * is when the transmit statistics are updated.
  1210. */
  1211. spin_unlock_irqrestore(&lp->lock, flags);
  1212. return NETDEV_TX_OK;
  1213. }
  1214. #define FATAL_ERROR_INT \
  1215. (Int_IntPCI | Int_DmParErr | Int_IntNRAbt)
  1216. static void tc35815_fatal_error_interrupt(struct net_device *dev, u32 status)
  1217. {
  1218. static int count;
  1219. printk(KERN_WARNING "%s: Fatal Error Intterrupt (%#x):",
  1220. dev->name, status);
  1221. if (status & Int_IntPCI)
  1222. printk(" IntPCI");
  1223. if (status & Int_DmParErr)
  1224. printk(" DmParErr");
  1225. if (status & Int_IntNRAbt)
  1226. printk(" IntNRAbt");
  1227. printk("\n");
  1228. if (count++ > 100)
  1229. panic("%s: Too many fatal errors.", dev->name);
  1230. printk(KERN_WARNING "%s: Resetting ...\n", dev->name);
  1231. /* Try to restart the adaptor. */
  1232. tc35815_schedule_restart(dev);
  1233. }
  1234. static int tc35815_do_interrupt(struct net_device *dev, u32 status, int limit)
  1235. {
  1236. struct tc35815_local *lp = netdev_priv(dev);
  1237. int ret = -1;
  1238. /* Fatal errors... */
  1239. if (status & FATAL_ERROR_INT) {
  1240. tc35815_fatal_error_interrupt(dev, status);
  1241. return 0;
  1242. }
  1243. /* recoverable errors */
  1244. if (status & Int_IntFDAEx) {
  1245. if (netif_msg_rx_err(lp))
  1246. dev_warn(&dev->dev,
  1247. "Free Descriptor Area Exhausted (%#x).\n",
  1248. status);
  1249. dev->stats.rx_dropped++;
  1250. ret = 0;
  1251. }
  1252. if (status & Int_IntBLEx) {
  1253. if (netif_msg_rx_err(lp))
  1254. dev_warn(&dev->dev,
  1255. "Buffer List Exhausted (%#x).\n",
  1256. status);
  1257. dev->stats.rx_dropped++;
  1258. ret = 0;
  1259. }
  1260. if (status & Int_IntExBD) {
  1261. if (netif_msg_rx_err(lp))
  1262. dev_warn(&dev->dev,
  1263. "Excessive Buffer Descriptiors (%#x).\n",
  1264. status);
  1265. dev->stats.rx_length_errors++;
  1266. ret = 0;
  1267. }
  1268. /* normal notification */
  1269. if (status & Int_IntMacRx) {
  1270. /* Got a packet(s). */
  1271. ret = tc35815_rx(dev, limit);
  1272. lp->lstats.rx_ints++;
  1273. }
  1274. if (status & Int_IntMacTx) {
  1275. /* Transmit complete. */
  1276. lp->lstats.tx_ints++;
  1277. spin_lock_irq(&lp->lock);
  1278. tc35815_txdone(dev);
  1279. spin_unlock_irq(&lp->lock);
  1280. if (ret < 0)
  1281. ret = 0;
  1282. }
  1283. return ret;
  1284. }
  1285. /*
  1286. * The typical workload of the driver:
  1287. * Handle the network interface interrupts.
  1288. */
  1289. static irqreturn_t tc35815_interrupt(int irq, void *dev_id)
  1290. {
  1291. struct net_device *dev = dev_id;
  1292. struct tc35815_local *lp = netdev_priv(dev);
  1293. struct tc35815_regs __iomem *tr =
  1294. (struct tc35815_regs __iomem *)dev->base_addr;
  1295. u32 dmactl = tc_readl(&tr->DMA_Ctl);
  1296. if (!(dmactl & DMA_IntMask)) {
  1297. /* disable interrupts */
  1298. tc_writel(dmactl | DMA_IntMask, &tr->DMA_Ctl);
  1299. if (napi_schedule_prep(&lp->napi))
  1300. __napi_schedule(&lp->napi);
  1301. else {
  1302. printk(KERN_ERR "%s: interrupt taken in poll\n",
  1303. dev->name);
  1304. BUG();
  1305. }
  1306. (void)tc_readl(&tr->Int_Src); /* flush */
  1307. return IRQ_HANDLED;
  1308. }
  1309. return IRQ_NONE;
  1310. }
  1311. #ifdef CONFIG_NET_POLL_CONTROLLER
  1312. static void tc35815_poll_controller(struct net_device *dev)
  1313. {
  1314. disable_irq(dev->irq);
  1315. tc35815_interrupt(dev->irq, dev);
  1316. enable_irq(dev->irq);
  1317. }
  1318. #endif
  1319. /* We have a good packet(s), get it/them out of the buffers. */
  1320. static int
  1321. tc35815_rx(struct net_device *dev, int limit)
  1322. {
  1323. struct tc35815_local *lp = netdev_priv(dev);
  1324. unsigned int fdctl;
  1325. int i;
  1326. int received = 0;
  1327. while (!((fdctl = le32_to_cpu(lp->rfd_cur->fd.FDCtl)) & FD_CownsFD)) {
  1328. int status = le32_to_cpu(lp->rfd_cur->fd.FDStat);
  1329. int pkt_len = fdctl & FD_FDLength_MASK;
  1330. int bd_count = (fdctl & FD_BDCnt_MASK) >> FD_BDCnt_SHIFT;
  1331. #ifdef DEBUG
  1332. struct RxFD *next_rfd;
  1333. #endif
  1334. #if (RX_CTL_CMD & Rx_StripCRC) == 0
  1335. pkt_len -= ETH_FCS_LEN;
  1336. #endif
  1337. if (netif_msg_rx_status(lp))
  1338. dump_rxfd(lp->rfd_cur);
  1339. if (status & Rx_Good) {
  1340. struct sk_buff *skb;
  1341. unsigned char *data;
  1342. int cur_bd;
  1343. if (--limit < 0)
  1344. break;
  1345. BUG_ON(bd_count > 1);
  1346. cur_bd = (le32_to_cpu(lp->rfd_cur->bd[0].BDCtl)
  1347. & BD_RxBDID_MASK) >> BD_RxBDID_SHIFT;
  1348. #ifdef DEBUG
  1349. if (cur_bd >= RX_BUF_NUM) {
  1350. printk("%s: invalid BDID.\n", dev->name);
  1351. panic_queues(dev);
  1352. }
  1353. BUG_ON(lp->rx_skbs[cur_bd].skb_dma !=
  1354. (le32_to_cpu(lp->rfd_cur->bd[0].BuffData) & ~3));
  1355. if (!lp->rx_skbs[cur_bd].skb) {
  1356. printk("%s: NULL skb.\n", dev->name);
  1357. panic_queues(dev);
  1358. }
  1359. #else
  1360. BUG_ON(cur_bd >= RX_BUF_NUM);
  1361. #endif
  1362. skb = lp->rx_skbs[cur_bd].skb;
  1363. prefetch(skb->data);
  1364. lp->rx_skbs[cur_bd].skb = NULL;
  1365. pci_unmap_single(lp->pci_dev,
  1366. lp->rx_skbs[cur_bd].skb_dma,
  1367. RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  1368. if (!HAVE_DMA_RXALIGN(lp) && NET_IP_ALIGN)
  1369. memmove(skb->data, skb->data - NET_IP_ALIGN,
  1370. pkt_len);
  1371. data = skb_put(skb, pkt_len);
  1372. if (netif_msg_pktdata(lp))
  1373. print_eth(data);
  1374. skb->protocol = eth_type_trans(skb, dev);
  1375. netif_receive_skb(skb);
  1376. received++;
  1377. dev->stats.rx_packets++;
  1378. dev->stats.rx_bytes += pkt_len;
  1379. } else {
  1380. dev->stats.rx_errors++;
  1381. if (netif_msg_rx_err(lp))
  1382. dev_info(&dev->dev, "Rx error (status %x)\n",
  1383. status & Rx_Stat_Mask);
  1384. /* WORKAROUND: LongErr and CRCErr means Overflow. */
  1385. if ((status & Rx_LongErr) && (status & Rx_CRCErr)) {
  1386. status &= ~(Rx_LongErr|Rx_CRCErr);
  1387. status |= Rx_Over;
  1388. }
  1389. if (status & Rx_LongErr)
  1390. dev->stats.rx_length_errors++;
  1391. if (status & Rx_Over)
  1392. dev->stats.rx_fifo_errors++;
  1393. if (status & Rx_CRCErr)
  1394. dev->stats.rx_crc_errors++;
  1395. if (status & Rx_Align)
  1396. dev->stats.rx_frame_errors++;
  1397. }
  1398. if (bd_count > 0) {
  1399. /* put Free Buffer back to controller */
  1400. int bdctl = le32_to_cpu(lp->rfd_cur->bd[bd_count - 1].BDCtl);
  1401. unsigned char id =
  1402. (bdctl & BD_RxBDID_MASK) >> BD_RxBDID_SHIFT;
  1403. #ifdef DEBUG
  1404. if (id >= RX_BUF_NUM) {
  1405. printk("%s: invalid BDID.\n", dev->name);
  1406. panic_queues(dev);
  1407. }
  1408. #else
  1409. BUG_ON(id >= RX_BUF_NUM);
  1410. #endif
  1411. /* free old buffers */
  1412. lp->fbl_count--;
  1413. while (lp->fbl_count < RX_BUF_NUM)
  1414. {
  1415. unsigned char curid =
  1416. (id + 1 + lp->fbl_count) % RX_BUF_NUM;
  1417. struct BDesc *bd = &lp->fbl_ptr->bd[curid];
  1418. #ifdef DEBUG
  1419. bdctl = le32_to_cpu(bd->BDCtl);
  1420. if (bdctl & BD_CownsBD) {
  1421. printk("%s: Freeing invalid BD.\n",
  1422. dev->name);
  1423. panic_queues(dev);
  1424. }
  1425. #endif
  1426. /* pass BD to controller */
  1427. if (!lp->rx_skbs[curid].skb) {
  1428. lp->rx_skbs[curid].skb =
  1429. alloc_rxbuf_skb(dev,
  1430. lp->pci_dev,
  1431. &lp->rx_skbs[curid].skb_dma);
  1432. if (!lp->rx_skbs[curid].skb)
  1433. break; /* try on next reception */
  1434. bd->BuffData = cpu_to_le32(lp->rx_skbs[curid].skb_dma);
  1435. }
  1436. /* Note: BDLength was modified by chip. */
  1437. bd->BDCtl = cpu_to_le32(BD_CownsBD |
  1438. (curid << BD_RxBDID_SHIFT) |
  1439. RX_BUF_SIZE);
  1440. lp->fbl_count++;
  1441. }
  1442. }
  1443. /* put RxFD back to controller */
  1444. #ifdef DEBUG
  1445. next_rfd = fd_bus_to_virt(lp,
  1446. le32_to_cpu(lp->rfd_cur->fd.FDNext));
  1447. if (next_rfd < lp->rfd_base || next_rfd > lp->rfd_limit) {
  1448. printk("%s: RxFD FDNext invalid.\n", dev->name);
  1449. panic_queues(dev);
  1450. }
  1451. #endif
  1452. for (i = 0; i < (bd_count + 1) / 2 + 1; i++) {
  1453. /* pass FD to controller */
  1454. #ifdef DEBUG
  1455. lp->rfd_cur->fd.FDNext = cpu_to_le32(0xdeaddead);
  1456. #else
  1457. lp->rfd_cur->fd.FDNext = cpu_to_le32(FD_Next_EOL);
  1458. #endif
  1459. lp->rfd_cur->fd.FDCtl = cpu_to_le32(FD_CownsFD);
  1460. lp->rfd_cur++;
  1461. }
  1462. if (lp->rfd_cur > lp->rfd_limit)
  1463. lp->rfd_cur = lp->rfd_base;
  1464. #ifdef DEBUG
  1465. if (lp->rfd_cur != next_rfd)
  1466. printk("rfd_cur = %p, next_rfd %p\n",
  1467. lp->rfd_cur, next_rfd);
  1468. #endif
  1469. }
  1470. return received;
  1471. }
  1472. static int tc35815_poll(struct napi_struct *napi, int budget)
  1473. {
  1474. struct tc35815_local *lp = container_of(napi, struct tc35815_local, napi);
  1475. struct net_device *dev = lp->dev;
  1476. struct tc35815_regs __iomem *tr =
  1477. (struct tc35815_regs __iomem *)dev->base_addr;
  1478. int received = 0, handled;
  1479. u32 status;
  1480. spin_lock(&lp->rx_lock);
  1481. status = tc_readl(&tr->Int_Src);
  1482. do {
  1483. /* BLEx, FDAEx will be cleared later */
  1484. tc_writel(status & ~(Int_BLEx | Int_FDAEx),
  1485. &tr->Int_Src); /* write to clear */
  1486. handled = tc35815_do_interrupt(dev, status, budget - received);
  1487. if (status & (Int_BLEx | Int_FDAEx))
  1488. tc_writel(status & (Int_BLEx | Int_FDAEx),
  1489. &tr->Int_Src);
  1490. if (handled >= 0) {
  1491. received += handled;
  1492. if (received >= budget)
  1493. break;
  1494. }
  1495. status = tc_readl(&tr->Int_Src);
  1496. } while (status);
  1497. spin_unlock(&lp->rx_lock);
  1498. if (received < budget) {
  1499. napi_complete(napi);
  1500. /* enable interrupts */
  1501. tc_writel(tc_readl(&tr->DMA_Ctl) & ~DMA_IntMask, &tr->DMA_Ctl);
  1502. }
  1503. return received;
  1504. }
  1505. #define TX_STA_ERR (Tx_ExColl|Tx_Under|Tx_Defer|Tx_NCarr|Tx_LateColl|Tx_TxPar|Tx_SQErr)
  1506. static void
  1507. tc35815_check_tx_stat(struct net_device *dev, int status)
  1508. {
  1509. struct tc35815_local *lp = netdev_priv(dev);
  1510. const char *msg = NULL;
  1511. /* count collisions */
  1512. if (status & Tx_ExColl)
  1513. dev->stats.collisions += 16;
  1514. if (status & Tx_TxColl_MASK)
  1515. dev->stats.collisions += status & Tx_TxColl_MASK;
  1516. /* TX4939 does not have NCarr */
  1517. if (lp->chiptype == TC35815_TX4939)
  1518. status &= ~Tx_NCarr;
  1519. /* WORKAROUND: ignore LostCrS in full duplex operation */
  1520. if (!lp->link || lp->duplex == DUPLEX_FULL)
  1521. status &= ~Tx_NCarr;
  1522. if (!(status & TX_STA_ERR)) {
  1523. /* no error. */
  1524. dev->stats.tx_packets++;
  1525. return;
  1526. }
  1527. dev->stats.tx_errors++;
  1528. if (status & Tx_ExColl) {
  1529. dev->stats.tx_aborted_errors++;
  1530. msg = "Excessive Collision.";
  1531. }
  1532. if (status & Tx_Under) {
  1533. dev->stats.tx_fifo_errors++;
  1534. msg = "Tx FIFO Underrun.";
  1535. if (lp->lstats.tx_underrun < TX_THRESHOLD_KEEP_LIMIT) {
  1536. lp->lstats.tx_underrun++;
  1537. if (lp->lstats.tx_underrun >= TX_THRESHOLD_KEEP_LIMIT) {
  1538. struct tc35815_regs __iomem *tr =
  1539. (struct tc35815_regs __iomem *)dev->base_addr;
  1540. tc_writel(TX_THRESHOLD_MAX, &tr->TxThrsh);
  1541. msg = "Tx FIFO Underrun.Change Tx threshold to max.";
  1542. }
  1543. }
  1544. }
  1545. if (status & Tx_Defer) {
  1546. dev->stats.tx_fifo_errors++;
  1547. msg = "Excessive Deferral.";
  1548. }
  1549. if (status & Tx_NCarr) {
  1550. dev->stats.tx_carrier_errors++;
  1551. msg = "Lost Carrier Sense.";
  1552. }
  1553. if (status & Tx_LateColl) {
  1554. dev->stats.tx_aborted_errors++;
  1555. msg = "Late Collision.";
  1556. }
  1557. if (status & Tx_TxPar) {
  1558. dev->stats.tx_fifo_errors++;
  1559. msg = "Transmit Parity Error.";
  1560. }
  1561. if (status & Tx_SQErr) {
  1562. dev->stats.tx_heartbeat_errors++;
  1563. msg = "Signal Quality Error.";
  1564. }
  1565. if (msg && netif_msg_tx_err(lp))
  1566. printk(KERN_WARNING "%s: %s (%#x)\n", dev->name, msg, status);
  1567. }
  1568. /* This handles TX complete events posted by the device
  1569. * via interrupts.
  1570. */
  1571. static void
  1572. tc35815_txdone(struct net_device *dev)
  1573. {
  1574. struct tc35815_local *lp = netdev_priv(dev);
  1575. struct TxFD *txfd;
  1576. unsigned int fdctl;
  1577. txfd = &lp->tfd_base[lp->tfd_end];
  1578. while (lp->tfd_start != lp->tfd_end &&
  1579. !((fdctl = le32_to_cpu(txfd->fd.FDCtl)) & FD_CownsFD)) {
  1580. int status = le32_to_cpu(txfd->fd.FDStat);
  1581. struct sk_buff *skb;
  1582. unsigned long fdnext = le32_to_cpu(txfd->fd.FDNext);
  1583. u32 fdsystem = le32_to_cpu(txfd->fd.FDSystem);
  1584. if (netif_msg_tx_done(lp)) {
  1585. printk("%s: complete TxFD.\n", dev->name);
  1586. dump_txfd(txfd);
  1587. }
  1588. tc35815_check_tx_stat(dev, status);
  1589. skb = fdsystem != 0xffffffff ?
  1590. lp->tx_skbs[fdsystem].skb : NULL;
  1591. #ifdef DEBUG
  1592. if (lp->tx_skbs[lp->tfd_end].skb != skb) {
  1593. printk("%s: tx_skbs mismatch.\n", dev->name);
  1594. panic_queues(dev);
  1595. }
  1596. #else
  1597. BUG_ON(lp->tx_skbs[lp->tfd_end].skb != skb);
  1598. #endif
  1599. if (skb) {
  1600. dev->stats.tx_bytes += skb->len;
  1601. pci_unmap_single(lp->pci_dev, lp->tx_skbs[lp->tfd_end].skb_dma, skb->len, PCI_DMA_TODEVICE);
  1602. lp->tx_skbs[lp->tfd_end].skb = NULL;
  1603. lp->tx_skbs[lp->tfd_end].skb_dma = 0;
  1604. dev_kfree_skb_any(skb);
  1605. }
  1606. txfd->fd.FDSystem = cpu_to_le32(0xffffffff);
  1607. lp->tfd_end = (lp->tfd_end + 1) % TX_FD_NUM;
  1608. txfd = &lp->tfd_base[lp->tfd_end];
  1609. #ifdef DEBUG
  1610. if ((fdnext & ~FD_Next_EOL) != fd_virt_to_bus(lp, txfd)) {
  1611. printk("%s: TxFD FDNext invalid.\n", dev->name);
  1612. panic_queues(dev);
  1613. }
  1614. #endif
  1615. if (fdnext & FD_Next_EOL) {
  1616. /* DMA Transmitter has been stopping... */
  1617. if (lp->tfd_end != lp->tfd_start) {
  1618. struct tc35815_regs __iomem *tr =
  1619. (struct tc35815_regs __iomem *)dev->base_addr;
  1620. int head = (lp->tfd_start + TX_FD_NUM - 1) % TX_FD_NUM;
  1621. struct TxFD *txhead = &lp->tfd_base[head];
  1622. int qlen = (lp->tfd_start + TX_FD_NUM
  1623. - lp->tfd_end) % TX_FD_NUM;
  1624. #ifdef DEBUG
  1625. if (!(le32_to_cpu(txfd->fd.FDCtl) & FD_CownsFD)) {
  1626. printk("%s: TxFD FDCtl invalid.\n", dev->name);
  1627. panic_queues(dev);
  1628. }
  1629. #endif
  1630. /* log max queue length */
  1631. if (lp->lstats.max_tx_qlen < qlen)
  1632. lp->lstats.max_tx_qlen = qlen;
  1633. /* start DMA Transmitter again */
  1634. txhead->fd.FDNext |= cpu_to_le32(FD_Next_EOL);
  1635. txhead->fd.FDCtl |= cpu_to_le32(FD_FrmOpt_IntTx);
  1636. if (netif_msg_tx_queued(lp)) {
  1637. printk("%s: start TxFD on queue.\n",
  1638. dev->name);
  1639. dump_txfd(txfd);
  1640. }
  1641. tc_writel(fd_virt_to_bus(lp, txfd), &tr->TxFrmPtr);
  1642. }
  1643. break;
  1644. }
  1645. }
  1646. /* If we had stopped the queue due to a "tx full"
  1647. * condition, and space has now been made available,
  1648. * wake up the queue.
  1649. */
  1650. if (netif_queue_stopped(dev) && !tc35815_tx_full(dev))
  1651. netif_wake_queue(dev);
  1652. }
  1653. /* The inverse routine to tc35815_open(). */
  1654. static int
  1655. tc35815_close(struct net_device *dev)
  1656. {
  1657. struct tc35815_local *lp = netdev_priv(dev);
  1658. netif_stop_queue(dev);
  1659. napi_disable(&lp->napi);
  1660. if (lp->phy_dev)
  1661. phy_stop(lp->phy_dev);
  1662. cancel_work_sync(&lp->restart_work);
  1663. /* Flush the Tx and disable Rx here. */
  1664. tc35815_chip_reset(dev);
  1665. free_irq(dev->irq, dev);
  1666. tc35815_free_queues(dev);
  1667. return 0;
  1668. }
  1669. /*
  1670. * Get the current statistics.
  1671. * This may be called with the card open or closed.
  1672. */
  1673. static struct net_device_stats *tc35815_get_stats(struct net_device *dev)
  1674. {
  1675. struct tc35815_regs __iomem *tr =
  1676. (struct tc35815_regs __iomem *)dev->base_addr;
  1677. if (netif_running(dev))
  1678. /* Update the statistics from the device registers. */
  1679. dev->stats.rx_missed_errors += tc_readl(&tr->Miss_Cnt);
  1680. return &dev->stats;
  1681. }
  1682. static void tc35815_set_cam_entry(struct net_device *dev, int index, unsigned char *addr)
  1683. {
  1684. struct tc35815_local *lp = netdev_priv(dev);
  1685. struct tc35815_regs __iomem *tr =
  1686. (struct tc35815_regs __iomem *)dev->base_addr;
  1687. int cam_index = index * 6;
  1688. u32 cam_data;
  1689. u32 saved_addr;
  1690. saved_addr = tc_readl(&tr->CAM_Adr);
  1691. if (netif_msg_hw(lp))
  1692. printk(KERN_DEBUG "%s: CAM %d: %pM\n",
  1693. dev->name, index, addr);
  1694. if (index & 1) {
  1695. /* read modify write */
  1696. tc_writel(cam_index - 2, &tr->CAM_Adr);
  1697. cam_data = tc_readl(&tr->CAM_Data) & 0xffff0000;
  1698. cam_data |= addr[0] << 8 | addr[1];
  1699. tc_writel(cam_data, &tr->CAM_Data);
  1700. /* write whole word */
  1701. tc_writel(cam_index + 2, &tr->CAM_Adr);
  1702. cam_data = (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) | addr[5];
  1703. tc_writel(cam_data, &tr->CAM_Data);
  1704. } else {
  1705. /* write whole word */
  1706. tc_writel(cam_index, &tr->CAM_Adr);
  1707. cam_data = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  1708. tc_writel(cam_data, &tr->CAM_Data);
  1709. /* read modify write */
  1710. tc_writel(cam_index + 4, &tr->CAM_Adr);
  1711. cam_data = tc_readl(&tr->CAM_Data) & 0x0000ffff;
  1712. cam_data |= addr[4] << 24 | (addr[5] << 16);
  1713. tc_writel(cam_data, &tr->CAM_Data);
  1714. }
  1715. tc_writel(saved_addr, &tr->CAM_Adr);
  1716. }
  1717. /*
  1718. * Set or clear the multicast filter for this adaptor.
  1719. * num_addrs == -1 Promiscuous mode, receive all packets
  1720. * num_addrs == 0 Normal mode, clear multicast list
  1721. * num_addrs > 0 Multicast mode, receive normal and MC packets,
  1722. * and do best-effort filtering.
  1723. */
  1724. static void
  1725. tc35815_set_multicast_list(struct net_device *dev)
  1726. {
  1727. struct tc35815_regs __iomem *tr =
  1728. (struct tc35815_regs __iomem *)dev->base_addr;
  1729. if (dev->flags & IFF_PROMISC) {
  1730. /* With some (all?) 100MHalf HUB, controller will hang
  1731. * if we enabled promiscuous mode before linkup... */
  1732. struct tc35815_local *lp = netdev_priv(dev);
  1733. if (!lp->link)
  1734. return;
  1735. /* Enable promiscuous mode */
  1736. tc_writel(CAM_CompEn | CAM_BroadAcc | CAM_GroupAcc | CAM_StationAcc, &tr->CAM_Ctl);
  1737. } else if ((dev->flags & IFF_ALLMULTI) ||
  1738. netdev_mc_count(dev) > CAM_ENTRY_MAX - 3) {
  1739. /* CAM 0, 1, 20 are reserved. */
  1740. /* Disable promiscuous mode, use normal mode. */
  1741. tc_writel(CAM_CompEn | CAM_BroadAcc | CAM_GroupAcc, &tr->CAM_Ctl);
  1742. } else if (!netdev_mc_empty(dev)) {
  1743. struct netdev_hw_addr *ha;
  1744. int i;
  1745. int ena_bits = CAM_Ena_Bit(CAM_ENTRY_SOURCE);
  1746. tc_writel(0, &tr->CAM_Ctl);
  1747. /* Walk the address list, and load the filter */
  1748. i = 0;
  1749. netdev_for_each_mc_addr(ha, dev) {
  1750. /* entry 0,1 is reserved. */
  1751. tc35815_set_cam_entry(dev, i + 2, ha->addr);
  1752. ena_bits |= CAM_Ena_Bit(i + 2);
  1753. i++;
  1754. }
  1755. tc_writel(ena_bits, &tr->CAM_Ena);
  1756. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  1757. } else {
  1758. tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE), &tr->CAM_Ena);
  1759. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  1760. }
  1761. }
  1762. static void tc35815_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  1763. {
  1764. struct tc35815_local *lp = netdev_priv(dev);
  1765. strlcpy(info->driver, MODNAME, sizeof(info->driver));
  1766. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  1767. strlcpy(info->bus_info, pci_name(lp->pci_dev), sizeof(info->bus_info));
  1768. }
  1769. static int tc35815_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1770. {
  1771. struct tc35815_local *lp = netdev_priv(dev);
  1772. if (!lp->phy_dev)
  1773. return -ENODEV;
  1774. return phy_ethtool_gset(lp->phy_dev, cmd);
  1775. }
  1776. static int tc35815_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1777. {
  1778. struct tc35815_local *lp = netdev_priv(dev);
  1779. if (!lp->phy_dev)
  1780. return -ENODEV;
  1781. return phy_ethtool_sset(lp->phy_dev, cmd);
  1782. }
  1783. static u32 tc35815_get_msglevel(struct net_device *dev)
  1784. {
  1785. struct tc35815_local *lp = netdev_priv(dev);
  1786. return lp->msg_enable;
  1787. }
  1788. static void tc35815_set_msglevel(struct net_device *dev, u32 datum)
  1789. {
  1790. struct tc35815_local *lp = netdev_priv(dev);
  1791. lp->msg_enable = datum;
  1792. }
  1793. static int tc35815_get_sset_count(struct net_device *dev, int sset)
  1794. {
  1795. struct tc35815_local *lp = netdev_priv(dev);
  1796. switch (sset) {
  1797. case ETH_SS_STATS:
  1798. return sizeof(lp->lstats) / sizeof(int);
  1799. default:
  1800. return -EOPNOTSUPP;
  1801. }
  1802. }
  1803. static void tc35815_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *stats, u64 *data)
  1804. {
  1805. struct tc35815_local *lp = netdev_priv(dev);
  1806. data[0] = lp->lstats.max_tx_qlen;
  1807. data[1] = lp->lstats.tx_ints;
  1808. data[2] = lp->lstats.rx_ints;
  1809. data[3] = lp->lstats.tx_underrun;
  1810. }
  1811. static struct {
  1812. const char str[ETH_GSTRING_LEN];
  1813. } ethtool_stats_keys[] = {
  1814. { "max_tx_qlen" },
  1815. { "tx_ints" },
  1816. { "rx_ints" },
  1817. { "tx_underrun" },
  1818. };
  1819. static void tc35815_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  1820. {
  1821. memcpy(data, ethtool_stats_keys, sizeof(ethtool_stats_keys));
  1822. }
  1823. static const struct ethtool_ops tc35815_ethtool_ops = {
  1824. .get_drvinfo = tc35815_get_drvinfo,
  1825. .get_settings = tc35815_get_settings,
  1826. .set_settings = tc35815_set_settings,
  1827. .get_link = ethtool_op_get_link,
  1828. .get_msglevel = tc35815_get_msglevel,
  1829. .set_msglevel = tc35815_set_msglevel,
  1830. .get_strings = tc35815_get_strings,
  1831. .get_sset_count = tc35815_get_sset_count,
  1832. .get_ethtool_stats = tc35815_get_ethtool_stats,
  1833. };
  1834. static int tc35815_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  1835. {
  1836. struct tc35815_local *lp = netdev_priv(dev);
  1837. if (!netif_running(dev))
  1838. return -EINVAL;
  1839. if (!lp->phy_dev)
  1840. return -ENODEV;
  1841. return phy_mii_ioctl(lp->phy_dev, rq, cmd);
  1842. }
  1843. static void tc35815_chip_reset(struct net_device *dev)
  1844. {
  1845. struct tc35815_regs __iomem *tr =
  1846. (struct tc35815_regs __iomem *)dev->base_addr;
  1847. int i;
  1848. /* reset the controller */
  1849. tc_writel(MAC_Reset, &tr->MAC_Ctl);
  1850. udelay(4); /* 3200ns */
  1851. i = 0;
  1852. while (tc_readl(&tr->MAC_Ctl) & MAC_Reset) {
  1853. if (i++ > 100) {
  1854. printk(KERN_ERR "%s: MAC reset failed.\n", dev->name);
  1855. break;
  1856. }
  1857. mdelay(1);
  1858. }
  1859. tc_writel(0, &tr->MAC_Ctl);
  1860. /* initialize registers to default value */
  1861. tc_writel(0, &tr->DMA_Ctl);
  1862. tc_writel(0, &tr->TxThrsh);
  1863. tc_writel(0, &tr->TxPollCtr);
  1864. tc_writel(0, &tr->RxFragSize);
  1865. tc_writel(0, &tr->Int_En);
  1866. tc_writel(0, &tr->FDA_Bas);
  1867. tc_writel(0, &tr->FDA_Lim);
  1868. tc_writel(0xffffffff, &tr->Int_Src); /* Write 1 to clear */
  1869. tc_writel(0, &tr->CAM_Ctl);
  1870. tc_writel(0, &tr->Tx_Ctl);
  1871. tc_writel(0, &tr->Rx_Ctl);
  1872. tc_writel(0, &tr->CAM_Ena);
  1873. (void)tc_readl(&tr->Miss_Cnt); /* Read to clear */
  1874. /* initialize internal SRAM */
  1875. tc_writel(DMA_TestMode, &tr->DMA_Ctl);
  1876. for (i = 0; i < 0x1000; i += 4) {
  1877. tc_writel(i, &tr->CAM_Adr);
  1878. tc_writel(0, &tr->CAM_Data);
  1879. }
  1880. tc_writel(0, &tr->DMA_Ctl);
  1881. }
  1882. static void tc35815_chip_init(struct net_device *dev)
  1883. {
  1884. struct tc35815_local *lp = netdev_priv(dev);
  1885. struct tc35815_regs __iomem *tr =
  1886. (struct tc35815_regs __iomem *)dev->base_addr;
  1887. unsigned long txctl = TX_CTL_CMD;
  1888. /* load station address to CAM */
  1889. tc35815_set_cam_entry(dev, CAM_ENTRY_SOURCE, dev->dev_addr);
  1890. /* Enable CAM (broadcast and unicast) */
  1891. tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE), &tr->CAM_Ena);
  1892. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  1893. /* Use DMA_RxAlign_2 to make IP header 4-byte aligned. */
  1894. if (HAVE_DMA_RXALIGN(lp))
  1895. tc_writel(DMA_BURST_SIZE | DMA_RxAlign_2, &tr->DMA_Ctl);
  1896. else
  1897. tc_writel(DMA_BURST_SIZE, &tr->DMA_Ctl);
  1898. tc_writel(0, &tr->TxPollCtr); /* Batch mode */
  1899. tc_writel(TX_THRESHOLD, &tr->TxThrsh);
  1900. tc_writel(INT_EN_CMD, &tr->Int_En);
  1901. /* set queues */
  1902. tc_writel(fd_virt_to_bus(lp, lp->rfd_base), &tr->FDA_Bas);
  1903. tc_writel((unsigned long)lp->rfd_limit - (unsigned long)lp->rfd_base,
  1904. &tr->FDA_Lim);
  1905. /*
  1906. * Activation method:
  1907. * First, enable the MAC Transmitter and the DMA Receive circuits.
  1908. * Then enable the DMA Transmitter and the MAC Receive circuits.
  1909. */
  1910. tc_writel(fd_virt_to_bus(lp, lp->fbl_ptr), &tr->BLFrmPtr); /* start DMA receiver */
  1911. tc_writel(RX_CTL_CMD, &tr->Rx_Ctl); /* start MAC receiver */
  1912. /* start MAC transmitter */
  1913. /* TX4939 does not have EnLCarr */
  1914. if (lp->chiptype == TC35815_TX4939)
  1915. txctl &= ~Tx_EnLCarr;
  1916. /* WORKAROUND: ignore LostCrS in full duplex operation */
  1917. if (!lp->phy_dev || !lp->link || lp->duplex == DUPLEX_FULL)
  1918. txctl &= ~Tx_EnLCarr;
  1919. tc_writel(txctl, &tr->Tx_Ctl);
  1920. }
  1921. #ifdef CONFIG_PM
  1922. static int tc35815_suspend(struct pci_dev *pdev, pm_message_t state)
  1923. {
  1924. struct net_device *dev = pci_get_drvdata(pdev);
  1925. struct tc35815_local *lp = netdev_priv(dev);
  1926. unsigned long flags;
  1927. pci_save_state(pdev);
  1928. if (!netif_running(dev))
  1929. return 0;
  1930. netif_device_detach(dev);
  1931. if (lp->phy_dev)
  1932. phy_stop(lp->phy_dev);
  1933. spin_lock_irqsave(&lp->lock, flags);
  1934. tc35815_chip_reset(dev);
  1935. spin_unlock_irqrestore(&lp->lock, flags);
  1936. pci_set_power_state(pdev, PCI_D3hot);
  1937. return 0;
  1938. }
  1939. static int tc35815_resume(struct pci_dev *pdev)
  1940. {
  1941. struct net_device *dev = pci_get_drvdata(pdev);
  1942. struct tc35815_local *lp = netdev_priv(dev);
  1943. pci_restore_state(pdev);
  1944. if (!netif_running(dev))
  1945. return 0;
  1946. pci_set_power_state(pdev, PCI_D0);
  1947. tc35815_restart(dev);
  1948. netif_carrier_off(dev);
  1949. if (lp->phy_dev)
  1950. phy_start(lp->phy_dev);
  1951. netif_device_attach(dev);
  1952. return 0;
  1953. }
  1954. #endif /* CONFIG_PM */
  1955. static struct pci_driver tc35815_pci_driver = {
  1956. .name = MODNAME,
  1957. .id_table = tc35815_pci_tbl,
  1958. .probe = tc35815_init_one,
  1959. .remove = tc35815_remove_one,
  1960. #ifdef CONFIG_PM
  1961. .suspend = tc35815_suspend,
  1962. .resume = tc35815_resume,
  1963. #endif
  1964. };
  1965. module_param_named(speed, options.speed, int, 0);
  1966. MODULE_PARM_DESC(speed, "0:auto, 10:10Mbps, 100:100Mbps");
  1967. module_param_named(duplex, options.duplex, int, 0);
  1968. MODULE_PARM_DESC(duplex, "0:auto, 1:half, 2:full");
  1969. module_pci_driver(tc35815_pci_driver);
  1970. MODULE_DESCRIPTION("TOSHIBA TC35815 PCI 10M/100M Ethernet driver");
  1971. MODULE_LICENSE("GPL");