sh_eth.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833
  1. /*
  2. * SuperH Ethernet device driver
  3. *
  4. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2013 Renesas Solutions Corp.
  6. * Copyright (C) 2013 Cogent Embedded, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/delay.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/mdio-bitbang.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/phy.h>
  35. #include <linux/cache.h>
  36. #include <linux/io.h>
  37. #include <linux/pm_runtime.h>
  38. #include <linux/slab.h>
  39. #include <linux/ethtool.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/clk.h>
  42. #include <linux/sh_eth.h>
  43. #include "sh_eth.h"
  44. #define SH_ETH_DEF_MSG_ENABLE \
  45. (NETIF_MSG_LINK | \
  46. NETIF_MSG_TIMER | \
  47. NETIF_MSG_RX_ERR| \
  48. NETIF_MSG_TX_ERR)
  49. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  50. [EDSR] = 0x0000,
  51. [EDMR] = 0x0400,
  52. [EDTRR] = 0x0408,
  53. [EDRRR] = 0x0410,
  54. [EESR] = 0x0428,
  55. [EESIPR] = 0x0430,
  56. [TDLAR] = 0x0010,
  57. [TDFAR] = 0x0014,
  58. [TDFXR] = 0x0018,
  59. [TDFFR] = 0x001c,
  60. [RDLAR] = 0x0030,
  61. [RDFAR] = 0x0034,
  62. [RDFXR] = 0x0038,
  63. [RDFFR] = 0x003c,
  64. [TRSCER] = 0x0438,
  65. [RMFCR] = 0x0440,
  66. [TFTR] = 0x0448,
  67. [FDR] = 0x0450,
  68. [RMCR] = 0x0458,
  69. [RPADIR] = 0x0460,
  70. [FCFTR] = 0x0468,
  71. [CSMR] = 0x04E4,
  72. [ECMR] = 0x0500,
  73. [ECSR] = 0x0510,
  74. [ECSIPR] = 0x0518,
  75. [PIR] = 0x0520,
  76. [PSR] = 0x0528,
  77. [PIPR] = 0x052c,
  78. [RFLR] = 0x0508,
  79. [APR] = 0x0554,
  80. [MPR] = 0x0558,
  81. [PFTCR] = 0x055c,
  82. [PFRCR] = 0x0560,
  83. [TPAUSER] = 0x0564,
  84. [GECMR] = 0x05b0,
  85. [BCULR] = 0x05b4,
  86. [MAHR] = 0x05c0,
  87. [MALR] = 0x05c8,
  88. [TROCR] = 0x0700,
  89. [CDCR] = 0x0708,
  90. [LCCR] = 0x0710,
  91. [CEFCR] = 0x0740,
  92. [FRECR] = 0x0748,
  93. [TSFRCR] = 0x0750,
  94. [TLFRCR] = 0x0758,
  95. [RFCR] = 0x0760,
  96. [CERCR] = 0x0768,
  97. [CEECR] = 0x0770,
  98. [MAFCR] = 0x0778,
  99. [RMII_MII] = 0x0790,
  100. [ARSTR] = 0x0000,
  101. [TSU_CTRST] = 0x0004,
  102. [TSU_FWEN0] = 0x0010,
  103. [TSU_FWEN1] = 0x0014,
  104. [TSU_FCM] = 0x0018,
  105. [TSU_BSYSL0] = 0x0020,
  106. [TSU_BSYSL1] = 0x0024,
  107. [TSU_PRISL0] = 0x0028,
  108. [TSU_PRISL1] = 0x002c,
  109. [TSU_FWSL0] = 0x0030,
  110. [TSU_FWSL1] = 0x0034,
  111. [TSU_FWSLC] = 0x0038,
  112. [TSU_QTAG0] = 0x0040,
  113. [TSU_QTAG1] = 0x0044,
  114. [TSU_FWSR] = 0x0050,
  115. [TSU_FWINMK] = 0x0054,
  116. [TSU_ADQT0] = 0x0048,
  117. [TSU_ADQT1] = 0x004c,
  118. [TSU_VTAG0] = 0x0058,
  119. [TSU_VTAG1] = 0x005c,
  120. [TSU_ADSBSY] = 0x0060,
  121. [TSU_TEN] = 0x0064,
  122. [TSU_POST1] = 0x0070,
  123. [TSU_POST2] = 0x0074,
  124. [TSU_POST3] = 0x0078,
  125. [TSU_POST4] = 0x007c,
  126. [TSU_ADRH0] = 0x0100,
  127. [TSU_ADRL0] = 0x0104,
  128. [TSU_ADRH31] = 0x01f8,
  129. [TSU_ADRL31] = 0x01fc,
  130. [TXNLCR0] = 0x0080,
  131. [TXALCR0] = 0x0084,
  132. [RXNLCR0] = 0x0088,
  133. [RXALCR0] = 0x008c,
  134. [FWNLCR0] = 0x0090,
  135. [FWALCR0] = 0x0094,
  136. [TXNLCR1] = 0x00a0,
  137. [TXALCR1] = 0x00a0,
  138. [RXNLCR1] = 0x00a8,
  139. [RXALCR1] = 0x00ac,
  140. [FWNLCR1] = 0x00b0,
  141. [FWALCR1] = 0x00b4,
  142. };
  143. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  144. [ECMR] = 0x0300,
  145. [RFLR] = 0x0308,
  146. [ECSR] = 0x0310,
  147. [ECSIPR] = 0x0318,
  148. [PIR] = 0x0320,
  149. [PSR] = 0x0328,
  150. [RDMLR] = 0x0340,
  151. [IPGR] = 0x0350,
  152. [APR] = 0x0354,
  153. [MPR] = 0x0358,
  154. [RFCF] = 0x0360,
  155. [TPAUSER] = 0x0364,
  156. [TPAUSECR] = 0x0368,
  157. [MAHR] = 0x03c0,
  158. [MALR] = 0x03c8,
  159. [TROCR] = 0x03d0,
  160. [CDCR] = 0x03d4,
  161. [LCCR] = 0x03d8,
  162. [CNDCR] = 0x03dc,
  163. [CEFCR] = 0x03e4,
  164. [FRECR] = 0x03e8,
  165. [TSFRCR] = 0x03ec,
  166. [TLFRCR] = 0x03f0,
  167. [RFCR] = 0x03f4,
  168. [MAFCR] = 0x03f8,
  169. [EDMR] = 0x0200,
  170. [EDTRR] = 0x0208,
  171. [EDRRR] = 0x0210,
  172. [TDLAR] = 0x0218,
  173. [RDLAR] = 0x0220,
  174. [EESR] = 0x0228,
  175. [EESIPR] = 0x0230,
  176. [TRSCER] = 0x0238,
  177. [RMFCR] = 0x0240,
  178. [TFTR] = 0x0248,
  179. [FDR] = 0x0250,
  180. [RMCR] = 0x0258,
  181. [TFUCR] = 0x0264,
  182. [RFOCR] = 0x0268,
  183. [RMIIMODE] = 0x026c,
  184. [FCFTR] = 0x0270,
  185. [TRIMD] = 0x027c,
  186. };
  187. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  188. [ECMR] = 0x0100,
  189. [RFLR] = 0x0108,
  190. [ECSR] = 0x0110,
  191. [ECSIPR] = 0x0118,
  192. [PIR] = 0x0120,
  193. [PSR] = 0x0128,
  194. [RDMLR] = 0x0140,
  195. [IPGR] = 0x0150,
  196. [APR] = 0x0154,
  197. [MPR] = 0x0158,
  198. [TPAUSER] = 0x0164,
  199. [RFCF] = 0x0160,
  200. [TPAUSECR] = 0x0168,
  201. [BCFRR] = 0x016c,
  202. [MAHR] = 0x01c0,
  203. [MALR] = 0x01c8,
  204. [TROCR] = 0x01d0,
  205. [CDCR] = 0x01d4,
  206. [LCCR] = 0x01d8,
  207. [CNDCR] = 0x01dc,
  208. [CEFCR] = 0x01e4,
  209. [FRECR] = 0x01e8,
  210. [TSFRCR] = 0x01ec,
  211. [TLFRCR] = 0x01f0,
  212. [RFCR] = 0x01f4,
  213. [MAFCR] = 0x01f8,
  214. [RTRATE] = 0x01fc,
  215. [EDMR] = 0x0000,
  216. [EDTRR] = 0x0008,
  217. [EDRRR] = 0x0010,
  218. [TDLAR] = 0x0018,
  219. [RDLAR] = 0x0020,
  220. [EESR] = 0x0028,
  221. [EESIPR] = 0x0030,
  222. [TRSCER] = 0x0038,
  223. [RMFCR] = 0x0040,
  224. [TFTR] = 0x0048,
  225. [FDR] = 0x0050,
  226. [RMCR] = 0x0058,
  227. [TFUCR] = 0x0064,
  228. [RFOCR] = 0x0068,
  229. [FCFTR] = 0x0070,
  230. [RPADIR] = 0x0078,
  231. [TRIMD] = 0x007c,
  232. [RBWAR] = 0x00c8,
  233. [RDFAR] = 0x00cc,
  234. [TBRAR] = 0x00d4,
  235. [TDFAR] = 0x00d8,
  236. };
  237. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  238. [ECMR] = 0x0160,
  239. [ECSR] = 0x0164,
  240. [ECSIPR] = 0x0168,
  241. [PIR] = 0x016c,
  242. [MAHR] = 0x0170,
  243. [MALR] = 0x0174,
  244. [RFLR] = 0x0178,
  245. [PSR] = 0x017c,
  246. [TROCR] = 0x0180,
  247. [CDCR] = 0x0184,
  248. [LCCR] = 0x0188,
  249. [CNDCR] = 0x018c,
  250. [CEFCR] = 0x0194,
  251. [FRECR] = 0x0198,
  252. [TSFRCR] = 0x019c,
  253. [TLFRCR] = 0x01a0,
  254. [RFCR] = 0x01a4,
  255. [MAFCR] = 0x01a8,
  256. [IPGR] = 0x01b4,
  257. [APR] = 0x01b8,
  258. [MPR] = 0x01bc,
  259. [TPAUSER] = 0x01c4,
  260. [BCFR] = 0x01cc,
  261. [ARSTR] = 0x0000,
  262. [TSU_CTRST] = 0x0004,
  263. [TSU_FWEN0] = 0x0010,
  264. [TSU_FWEN1] = 0x0014,
  265. [TSU_FCM] = 0x0018,
  266. [TSU_BSYSL0] = 0x0020,
  267. [TSU_BSYSL1] = 0x0024,
  268. [TSU_PRISL0] = 0x0028,
  269. [TSU_PRISL1] = 0x002c,
  270. [TSU_FWSL0] = 0x0030,
  271. [TSU_FWSL1] = 0x0034,
  272. [TSU_FWSLC] = 0x0038,
  273. [TSU_QTAGM0] = 0x0040,
  274. [TSU_QTAGM1] = 0x0044,
  275. [TSU_ADQT0] = 0x0048,
  276. [TSU_ADQT1] = 0x004c,
  277. [TSU_FWSR] = 0x0050,
  278. [TSU_FWINMK] = 0x0054,
  279. [TSU_ADSBSY] = 0x0060,
  280. [TSU_TEN] = 0x0064,
  281. [TSU_POST1] = 0x0070,
  282. [TSU_POST2] = 0x0074,
  283. [TSU_POST3] = 0x0078,
  284. [TSU_POST4] = 0x007c,
  285. [TXNLCR0] = 0x0080,
  286. [TXALCR0] = 0x0084,
  287. [RXNLCR0] = 0x0088,
  288. [RXALCR0] = 0x008c,
  289. [FWNLCR0] = 0x0090,
  290. [FWALCR0] = 0x0094,
  291. [TXNLCR1] = 0x00a0,
  292. [TXALCR1] = 0x00a0,
  293. [RXNLCR1] = 0x00a8,
  294. [RXALCR1] = 0x00ac,
  295. [FWNLCR1] = 0x00b0,
  296. [FWALCR1] = 0x00b4,
  297. [TSU_ADRH0] = 0x0100,
  298. [TSU_ADRL0] = 0x0104,
  299. [TSU_ADRL31] = 0x01fc,
  300. };
  301. static int sh_eth_is_gether(struct sh_eth_private *mdp)
  302. {
  303. if (mdp->reg_offset == sh_eth_offset_gigabit)
  304. return 1;
  305. else
  306. return 0;
  307. }
  308. static void sh_eth_select_mii(struct net_device *ndev)
  309. {
  310. u32 value = 0x0;
  311. struct sh_eth_private *mdp = netdev_priv(ndev);
  312. switch (mdp->phy_interface) {
  313. case PHY_INTERFACE_MODE_GMII:
  314. value = 0x2;
  315. break;
  316. case PHY_INTERFACE_MODE_MII:
  317. value = 0x1;
  318. break;
  319. case PHY_INTERFACE_MODE_RMII:
  320. value = 0x0;
  321. break;
  322. default:
  323. pr_warn("PHY interface mode was not setup. Set to MII.\n");
  324. value = 0x1;
  325. break;
  326. }
  327. sh_eth_write(ndev, value, RMII_MII);
  328. }
  329. static void sh_eth_set_duplex(struct net_device *ndev)
  330. {
  331. struct sh_eth_private *mdp = netdev_priv(ndev);
  332. if (mdp->duplex) /* Full */
  333. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  334. else /* Half */
  335. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  336. }
  337. /* There is CPU dependent code */
  338. static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
  339. {
  340. struct sh_eth_private *mdp = netdev_priv(ndev);
  341. switch (mdp->speed) {
  342. case 10: /* 10BASE */
  343. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
  344. break;
  345. case 100:/* 100BASE */
  346. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
  347. break;
  348. default:
  349. break;
  350. }
  351. }
  352. /* R8A7778/9 */
  353. static struct sh_eth_cpu_data r8a777x_data = {
  354. .set_duplex = sh_eth_set_duplex,
  355. .set_rate = sh_eth_set_rate_r8a777x,
  356. .register_type = SH_ETH_REG_FAST_RCAR,
  357. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  358. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  359. .eesipr_value = 0x01ff009f,
  360. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  361. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  362. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  363. EESR_ECI,
  364. .apr = 1,
  365. .mpr = 1,
  366. .tpauser = 1,
  367. .hw_swap = 1,
  368. };
  369. /* R8A7790/1 */
  370. static struct sh_eth_cpu_data r8a779x_data = {
  371. .set_duplex = sh_eth_set_duplex,
  372. .set_rate = sh_eth_set_rate_r8a777x,
  373. .register_type = SH_ETH_REG_FAST_RCAR,
  374. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  375. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  376. .eesipr_value = 0x01ff009f,
  377. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  378. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  379. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  380. EESR_ECI,
  381. .apr = 1,
  382. .mpr = 1,
  383. .tpauser = 1,
  384. .hw_swap = 1,
  385. .rmiimode = 1,
  386. .shift_rd0 = 1,
  387. };
  388. static void sh_eth_set_rate_sh7724(struct net_device *ndev)
  389. {
  390. struct sh_eth_private *mdp = netdev_priv(ndev);
  391. switch (mdp->speed) {
  392. case 10: /* 10BASE */
  393. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
  394. break;
  395. case 100:/* 100BASE */
  396. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
  397. break;
  398. default:
  399. break;
  400. }
  401. }
  402. /* SH7724 */
  403. static struct sh_eth_cpu_data sh7724_data = {
  404. .set_duplex = sh_eth_set_duplex,
  405. .set_rate = sh_eth_set_rate_sh7724,
  406. .register_type = SH_ETH_REG_FAST_SH4,
  407. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  408. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  409. .eesipr_value = 0x01ff009f,
  410. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  411. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  412. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  413. EESR_ECI,
  414. .apr = 1,
  415. .mpr = 1,
  416. .tpauser = 1,
  417. .hw_swap = 1,
  418. .rpadir = 1,
  419. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  420. };
  421. static void sh_eth_set_rate_sh7757(struct net_device *ndev)
  422. {
  423. struct sh_eth_private *mdp = netdev_priv(ndev);
  424. switch (mdp->speed) {
  425. case 10: /* 10BASE */
  426. sh_eth_write(ndev, 0, RTRATE);
  427. break;
  428. case 100:/* 100BASE */
  429. sh_eth_write(ndev, 1, RTRATE);
  430. break;
  431. default:
  432. break;
  433. }
  434. }
  435. /* SH7757 */
  436. static struct sh_eth_cpu_data sh7757_data = {
  437. .set_duplex = sh_eth_set_duplex,
  438. .set_rate = sh_eth_set_rate_sh7757,
  439. .register_type = SH_ETH_REG_FAST_SH4,
  440. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  441. .rmcr_value = RMCR_RNC,
  442. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  443. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  444. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  445. EESR_ECI,
  446. .irq_flags = IRQF_SHARED,
  447. .apr = 1,
  448. .mpr = 1,
  449. .tpauser = 1,
  450. .hw_swap = 1,
  451. .no_ade = 1,
  452. .rpadir = 1,
  453. .rpadir_value = 2 << 16,
  454. };
  455. #define SH_GIGA_ETH_BASE 0xfee00000UL
  456. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  457. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  458. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  459. {
  460. int i;
  461. unsigned long mahr[2], malr[2];
  462. /* save MAHR and MALR */
  463. for (i = 0; i < 2; i++) {
  464. malr[i] = ioread32((void *)GIGA_MALR(i));
  465. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  466. }
  467. /* reset device */
  468. iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
  469. mdelay(1);
  470. /* restore MAHR and MALR */
  471. for (i = 0; i < 2; i++) {
  472. iowrite32(malr[i], (void *)GIGA_MALR(i));
  473. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  474. }
  475. }
  476. static void sh_eth_set_rate_giga(struct net_device *ndev)
  477. {
  478. struct sh_eth_private *mdp = netdev_priv(ndev);
  479. switch (mdp->speed) {
  480. case 10: /* 10BASE */
  481. sh_eth_write(ndev, 0x00000000, GECMR);
  482. break;
  483. case 100:/* 100BASE */
  484. sh_eth_write(ndev, 0x00000010, GECMR);
  485. break;
  486. case 1000: /* 1000BASE */
  487. sh_eth_write(ndev, 0x00000020, GECMR);
  488. break;
  489. default:
  490. break;
  491. }
  492. }
  493. /* SH7757(GETHERC) */
  494. static struct sh_eth_cpu_data sh7757_data_giga = {
  495. .chip_reset = sh_eth_chip_reset_giga,
  496. .set_duplex = sh_eth_set_duplex,
  497. .set_rate = sh_eth_set_rate_giga,
  498. .register_type = SH_ETH_REG_GIGABIT,
  499. .ecsr_value = ECSR_ICD | ECSR_MPD,
  500. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  501. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  502. .tx_check = EESR_TC1 | EESR_FTC,
  503. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  504. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  505. EESR_TDE | EESR_ECI,
  506. .fdr_value = 0x0000072f,
  507. .rmcr_value = RMCR_RNC,
  508. .irq_flags = IRQF_SHARED,
  509. .apr = 1,
  510. .mpr = 1,
  511. .tpauser = 1,
  512. .bculr = 1,
  513. .hw_swap = 1,
  514. .rpadir = 1,
  515. .rpadir_value = 2 << 16,
  516. .no_trimd = 1,
  517. .no_ade = 1,
  518. .tsu = 1,
  519. };
  520. static void sh_eth_chip_reset(struct net_device *ndev)
  521. {
  522. struct sh_eth_private *mdp = netdev_priv(ndev);
  523. /* reset device */
  524. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  525. mdelay(1);
  526. }
  527. static void sh_eth_set_rate_gether(struct net_device *ndev)
  528. {
  529. struct sh_eth_private *mdp = netdev_priv(ndev);
  530. switch (mdp->speed) {
  531. case 10: /* 10BASE */
  532. sh_eth_write(ndev, GECMR_10, GECMR);
  533. break;
  534. case 100:/* 100BASE */
  535. sh_eth_write(ndev, GECMR_100, GECMR);
  536. break;
  537. case 1000: /* 1000BASE */
  538. sh_eth_write(ndev, GECMR_1000, GECMR);
  539. break;
  540. default:
  541. break;
  542. }
  543. }
  544. /* SH7734 */
  545. static struct sh_eth_cpu_data sh7734_data = {
  546. .chip_reset = sh_eth_chip_reset,
  547. .set_duplex = sh_eth_set_duplex,
  548. .set_rate = sh_eth_set_rate_gether,
  549. .register_type = SH_ETH_REG_GIGABIT,
  550. .ecsr_value = ECSR_ICD | ECSR_MPD,
  551. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  552. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  553. .tx_check = EESR_TC1 | EESR_FTC,
  554. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  555. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  556. EESR_TDE | EESR_ECI,
  557. .apr = 1,
  558. .mpr = 1,
  559. .tpauser = 1,
  560. .bculr = 1,
  561. .hw_swap = 1,
  562. .no_trimd = 1,
  563. .no_ade = 1,
  564. .tsu = 1,
  565. .hw_crc = 1,
  566. .select_mii = 1,
  567. };
  568. /* SH7763 */
  569. static struct sh_eth_cpu_data sh7763_data = {
  570. .chip_reset = sh_eth_chip_reset,
  571. .set_duplex = sh_eth_set_duplex,
  572. .set_rate = sh_eth_set_rate_gether,
  573. .register_type = SH_ETH_REG_GIGABIT,
  574. .ecsr_value = ECSR_ICD | ECSR_MPD,
  575. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  576. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  577. .tx_check = EESR_TC1 | EESR_FTC,
  578. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
  579. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
  580. EESR_ECI,
  581. .apr = 1,
  582. .mpr = 1,
  583. .tpauser = 1,
  584. .bculr = 1,
  585. .hw_swap = 1,
  586. .no_trimd = 1,
  587. .no_ade = 1,
  588. .tsu = 1,
  589. .irq_flags = IRQF_SHARED,
  590. };
  591. static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
  592. {
  593. struct sh_eth_private *mdp = netdev_priv(ndev);
  594. /* reset device */
  595. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  596. mdelay(1);
  597. sh_eth_select_mii(ndev);
  598. }
  599. /* R8A7740 */
  600. static struct sh_eth_cpu_data r8a7740_data = {
  601. .chip_reset = sh_eth_chip_reset_r8a7740,
  602. .set_duplex = sh_eth_set_duplex,
  603. .set_rate = sh_eth_set_rate_gether,
  604. .register_type = SH_ETH_REG_GIGABIT,
  605. .ecsr_value = ECSR_ICD | ECSR_MPD,
  606. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  607. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  608. .tx_check = EESR_TC1 | EESR_FTC,
  609. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  610. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  611. EESR_TDE | EESR_ECI,
  612. .fdr_value = 0x0000070f,
  613. .rmcr_value = RMCR_RNC,
  614. .apr = 1,
  615. .mpr = 1,
  616. .tpauser = 1,
  617. .bculr = 1,
  618. .hw_swap = 1,
  619. .rpadir = 1,
  620. .rpadir_value = 2 << 16,
  621. .no_trimd = 1,
  622. .no_ade = 1,
  623. .tsu = 1,
  624. .select_mii = 1,
  625. .shift_rd0 = 1,
  626. };
  627. static struct sh_eth_cpu_data sh7619_data = {
  628. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  629. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  630. .apr = 1,
  631. .mpr = 1,
  632. .tpauser = 1,
  633. .hw_swap = 1,
  634. };
  635. static struct sh_eth_cpu_data sh771x_data = {
  636. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  637. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  638. .tsu = 1,
  639. };
  640. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  641. {
  642. if (!cd->ecsr_value)
  643. cd->ecsr_value = DEFAULT_ECSR_INIT;
  644. if (!cd->ecsipr_value)
  645. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  646. if (!cd->fcftr_value)
  647. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF | \
  648. DEFAULT_FIFO_F_D_RFD;
  649. if (!cd->fdr_value)
  650. cd->fdr_value = DEFAULT_FDR_INIT;
  651. if (!cd->rmcr_value)
  652. cd->rmcr_value = DEFAULT_RMCR_VALUE;
  653. if (!cd->tx_check)
  654. cd->tx_check = DEFAULT_TX_CHECK;
  655. if (!cd->eesr_err_check)
  656. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  657. }
  658. static int sh_eth_check_reset(struct net_device *ndev)
  659. {
  660. int ret = 0;
  661. int cnt = 100;
  662. while (cnt > 0) {
  663. if (!(sh_eth_read(ndev, EDMR) & 0x3))
  664. break;
  665. mdelay(1);
  666. cnt--;
  667. }
  668. if (cnt <= 0) {
  669. pr_err("Device reset failed\n");
  670. ret = -ETIMEDOUT;
  671. }
  672. return ret;
  673. }
  674. static int sh_eth_reset(struct net_device *ndev)
  675. {
  676. struct sh_eth_private *mdp = netdev_priv(ndev);
  677. int ret = 0;
  678. if (sh_eth_is_gether(mdp)) {
  679. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  680. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
  681. EDMR);
  682. ret = sh_eth_check_reset(ndev);
  683. if (ret)
  684. goto out;
  685. /* Table Init */
  686. sh_eth_write(ndev, 0x0, TDLAR);
  687. sh_eth_write(ndev, 0x0, TDFAR);
  688. sh_eth_write(ndev, 0x0, TDFXR);
  689. sh_eth_write(ndev, 0x0, TDFFR);
  690. sh_eth_write(ndev, 0x0, RDLAR);
  691. sh_eth_write(ndev, 0x0, RDFAR);
  692. sh_eth_write(ndev, 0x0, RDFXR);
  693. sh_eth_write(ndev, 0x0, RDFFR);
  694. /* Reset HW CRC register */
  695. if (mdp->cd->hw_crc)
  696. sh_eth_write(ndev, 0x0, CSMR);
  697. /* Select MII mode */
  698. if (mdp->cd->select_mii)
  699. sh_eth_select_mii(ndev);
  700. } else {
  701. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
  702. EDMR);
  703. mdelay(3);
  704. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
  705. EDMR);
  706. }
  707. out:
  708. return ret;
  709. }
  710. #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
  711. static void sh_eth_set_receive_align(struct sk_buff *skb)
  712. {
  713. int reserve;
  714. reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
  715. if (reserve)
  716. skb_reserve(skb, reserve);
  717. }
  718. #else
  719. static void sh_eth_set_receive_align(struct sk_buff *skb)
  720. {
  721. skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
  722. }
  723. #endif
  724. /* CPU <-> EDMAC endian convert */
  725. static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
  726. {
  727. switch (mdp->edmac_endian) {
  728. case EDMAC_LITTLE_ENDIAN:
  729. return cpu_to_le32(x);
  730. case EDMAC_BIG_ENDIAN:
  731. return cpu_to_be32(x);
  732. }
  733. return x;
  734. }
  735. static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
  736. {
  737. switch (mdp->edmac_endian) {
  738. case EDMAC_LITTLE_ENDIAN:
  739. return le32_to_cpu(x);
  740. case EDMAC_BIG_ENDIAN:
  741. return be32_to_cpu(x);
  742. }
  743. return x;
  744. }
  745. /*
  746. * Program the hardware MAC address from dev->dev_addr.
  747. */
  748. static void update_mac_address(struct net_device *ndev)
  749. {
  750. sh_eth_write(ndev,
  751. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  752. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  753. sh_eth_write(ndev,
  754. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  755. }
  756. /*
  757. * Get MAC address from SuperH MAC address register
  758. *
  759. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  760. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  761. * When you want use this device, you must set MAC address in bootloader.
  762. *
  763. */
  764. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  765. {
  766. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  767. memcpy(ndev->dev_addr, mac, ETH_ALEN);
  768. } else {
  769. ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
  770. ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
  771. ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
  772. ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
  773. ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
  774. ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
  775. }
  776. }
  777. static unsigned long sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
  778. {
  779. if (sh_eth_is_gether(mdp))
  780. return EDTRR_TRNS_GETHER;
  781. else
  782. return EDTRR_TRNS_ETHER;
  783. }
  784. struct bb_info {
  785. void (*set_gate)(void *addr);
  786. struct mdiobb_ctrl ctrl;
  787. void *addr;
  788. u32 mmd_msk;/* MMD */
  789. u32 mdo_msk;
  790. u32 mdi_msk;
  791. u32 mdc_msk;
  792. };
  793. /* PHY bit set */
  794. static void bb_set(void *addr, u32 msk)
  795. {
  796. iowrite32(ioread32(addr) | msk, addr);
  797. }
  798. /* PHY bit clear */
  799. static void bb_clr(void *addr, u32 msk)
  800. {
  801. iowrite32((ioread32(addr) & ~msk), addr);
  802. }
  803. /* PHY bit read */
  804. static int bb_read(void *addr, u32 msk)
  805. {
  806. return (ioread32(addr) & msk) != 0;
  807. }
  808. /* Data I/O pin control */
  809. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  810. {
  811. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  812. if (bitbang->set_gate)
  813. bitbang->set_gate(bitbang->addr);
  814. if (bit)
  815. bb_set(bitbang->addr, bitbang->mmd_msk);
  816. else
  817. bb_clr(bitbang->addr, bitbang->mmd_msk);
  818. }
  819. /* Set bit data*/
  820. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  821. {
  822. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  823. if (bitbang->set_gate)
  824. bitbang->set_gate(bitbang->addr);
  825. if (bit)
  826. bb_set(bitbang->addr, bitbang->mdo_msk);
  827. else
  828. bb_clr(bitbang->addr, bitbang->mdo_msk);
  829. }
  830. /* Get bit data*/
  831. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  832. {
  833. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  834. if (bitbang->set_gate)
  835. bitbang->set_gate(bitbang->addr);
  836. return bb_read(bitbang->addr, bitbang->mdi_msk);
  837. }
  838. /* MDC pin control */
  839. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  840. {
  841. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  842. if (bitbang->set_gate)
  843. bitbang->set_gate(bitbang->addr);
  844. if (bit)
  845. bb_set(bitbang->addr, bitbang->mdc_msk);
  846. else
  847. bb_clr(bitbang->addr, bitbang->mdc_msk);
  848. }
  849. /* mdio bus control struct */
  850. static struct mdiobb_ops bb_ops = {
  851. .owner = THIS_MODULE,
  852. .set_mdc = sh_mdc_ctrl,
  853. .set_mdio_dir = sh_mmd_ctrl,
  854. .set_mdio_data = sh_set_mdio,
  855. .get_mdio_data = sh_get_mdio,
  856. };
  857. /* free skb and descriptor buffer */
  858. static void sh_eth_ring_free(struct net_device *ndev)
  859. {
  860. struct sh_eth_private *mdp = netdev_priv(ndev);
  861. int i;
  862. /* Free Rx skb ringbuffer */
  863. if (mdp->rx_skbuff) {
  864. for (i = 0; i < mdp->num_rx_ring; i++) {
  865. if (mdp->rx_skbuff[i])
  866. dev_kfree_skb(mdp->rx_skbuff[i]);
  867. }
  868. }
  869. kfree(mdp->rx_skbuff);
  870. mdp->rx_skbuff = NULL;
  871. /* Free Tx skb ringbuffer */
  872. if (mdp->tx_skbuff) {
  873. for (i = 0; i < mdp->num_tx_ring; i++) {
  874. if (mdp->tx_skbuff[i])
  875. dev_kfree_skb(mdp->tx_skbuff[i]);
  876. }
  877. }
  878. kfree(mdp->tx_skbuff);
  879. mdp->tx_skbuff = NULL;
  880. }
  881. /* format skb and descriptor buffer */
  882. static void sh_eth_ring_format(struct net_device *ndev)
  883. {
  884. struct sh_eth_private *mdp = netdev_priv(ndev);
  885. int i;
  886. struct sk_buff *skb;
  887. struct sh_eth_rxdesc *rxdesc = NULL;
  888. struct sh_eth_txdesc *txdesc = NULL;
  889. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  890. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  891. mdp->cur_rx = mdp->cur_tx = 0;
  892. mdp->dirty_rx = mdp->dirty_tx = 0;
  893. memset(mdp->rx_ring, 0, rx_ringsize);
  894. /* build Rx ring buffer */
  895. for (i = 0; i < mdp->num_rx_ring; i++) {
  896. /* skb */
  897. mdp->rx_skbuff[i] = NULL;
  898. skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
  899. mdp->rx_skbuff[i] = skb;
  900. if (skb == NULL)
  901. break;
  902. dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
  903. DMA_FROM_DEVICE);
  904. sh_eth_set_receive_align(skb);
  905. /* RX descriptor */
  906. rxdesc = &mdp->rx_ring[i];
  907. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  908. rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  909. /* The size of the buffer is 16 byte boundary. */
  910. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  911. /* Rx descriptor address set */
  912. if (i == 0) {
  913. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  914. if (sh_eth_is_gether(mdp))
  915. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  916. }
  917. }
  918. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  919. /* Mark the last entry as wrapping the ring. */
  920. rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
  921. memset(mdp->tx_ring, 0, tx_ringsize);
  922. /* build Tx ring buffer */
  923. for (i = 0; i < mdp->num_tx_ring; i++) {
  924. mdp->tx_skbuff[i] = NULL;
  925. txdesc = &mdp->tx_ring[i];
  926. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  927. txdesc->buffer_length = 0;
  928. if (i == 0) {
  929. /* Tx descriptor address set */
  930. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  931. if (sh_eth_is_gether(mdp))
  932. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  933. }
  934. }
  935. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  936. }
  937. /* Get skb and descriptor buffer */
  938. static int sh_eth_ring_init(struct net_device *ndev)
  939. {
  940. struct sh_eth_private *mdp = netdev_priv(ndev);
  941. int rx_ringsize, tx_ringsize, ret = 0;
  942. /*
  943. * +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  944. * card needs room to do 8 byte alignment, +2 so we can reserve
  945. * the first 2 bytes, and +16 gets room for the status word from the
  946. * card.
  947. */
  948. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  949. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  950. if (mdp->cd->rpadir)
  951. mdp->rx_buf_sz += NET_IP_ALIGN;
  952. /* Allocate RX and TX skb rings */
  953. mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
  954. sizeof(*mdp->rx_skbuff), GFP_KERNEL);
  955. if (!mdp->rx_skbuff) {
  956. ret = -ENOMEM;
  957. return ret;
  958. }
  959. mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
  960. sizeof(*mdp->tx_skbuff), GFP_KERNEL);
  961. if (!mdp->tx_skbuff) {
  962. ret = -ENOMEM;
  963. goto skb_ring_free;
  964. }
  965. /* Allocate all Rx descriptors. */
  966. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  967. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  968. GFP_KERNEL);
  969. if (!mdp->rx_ring) {
  970. ret = -ENOMEM;
  971. goto desc_ring_free;
  972. }
  973. mdp->dirty_rx = 0;
  974. /* Allocate all Tx descriptors. */
  975. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  976. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  977. GFP_KERNEL);
  978. if (!mdp->tx_ring) {
  979. ret = -ENOMEM;
  980. goto desc_ring_free;
  981. }
  982. return ret;
  983. desc_ring_free:
  984. /* free DMA buffer */
  985. dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
  986. skb_ring_free:
  987. /* Free Rx and Tx skb ring buffer */
  988. sh_eth_ring_free(ndev);
  989. mdp->tx_ring = NULL;
  990. mdp->rx_ring = NULL;
  991. return ret;
  992. }
  993. static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
  994. {
  995. int ringsize;
  996. if (mdp->rx_ring) {
  997. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  998. dma_free_coherent(NULL, ringsize, mdp->rx_ring,
  999. mdp->rx_desc_dma);
  1000. mdp->rx_ring = NULL;
  1001. }
  1002. if (mdp->tx_ring) {
  1003. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1004. dma_free_coherent(NULL, ringsize, mdp->tx_ring,
  1005. mdp->tx_desc_dma);
  1006. mdp->tx_ring = NULL;
  1007. }
  1008. }
  1009. static int sh_eth_dev_init(struct net_device *ndev, bool start)
  1010. {
  1011. int ret = 0;
  1012. struct sh_eth_private *mdp = netdev_priv(ndev);
  1013. u32 val;
  1014. /* Soft Reset */
  1015. ret = sh_eth_reset(ndev);
  1016. if (ret)
  1017. goto out;
  1018. if (mdp->cd->rmiimode)
  1019. sh_eth_write(ndev, 0x1, RMIIMODE);
  1020. /* Descriptor format */
  1021. sh_eth_ring_format(ndev);
  1022. if (mdp->cd->rpadir)
  1023. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  1024. /* all sh_eth int mask */
  1025. sh_eth_write(ndev, 0, EESIPR);
  1026. #if defined(__LITTLE_ENDIAN)
  1027. if (mdp->cd->hw_swap)
  1028. sh_eth_write(ndev, EDMR_EL, EDMR);
  1029. else
  1030. #endif
  1031. sh_eth_write(ndev, 0, EDMR);
  1032. /* FIFO size set */
  1033. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1034. sh_eth_write(ndev, 0, TFTR);
  1035. /* Frame recv control */
  1036. sh_eth_write(ndev, mdp->cd->rmcr_value, RMCR);
  1037. sh_eth_write(ndev, DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2, TRSCER);
  1038. if (mdp->cd->bculr)
  1039. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  1040. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1041. if (!mdp->cd->no_trimd)
  1042. sh_eth_write(ndev, 0, TRIMD);
  1043. /* Recv frame limit set register */
  1044. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1045. RFLR);
  1046. sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
  1047. if (start)
  1048. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1049. /* PAUSE Prohibition */
  1050. val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
  1051. ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
  1052. sh_eth_write(ndev, val, ECMR);
  1053. if (mdp->cd->set_rate)
  1054. mdp->cd->set_rate(ndev);
  1055. /* E-MAC Status Register clear */
  1056. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1057. /* E-MAC Interrupt Enable register */
  1058. if (start)
  1059. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1060. /* Set MAC address */
  1061. update_mac_address(ndev);
  1062. /* mask reset */
  1063. if (mdp->cd->apr)
  1064. sh_eth_write(ndev, APR_AP, APR);
  1065. if (mdp->cd->mpr)
  1066. sh_eth_write(ndev, MPR_MP, MPR);
  1067. if (mdp->cd->tpauser)
  1068. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1069. if (start) {
  1070. /* Setting the Rx mode will start the Rx process. */
  1071. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1072. netif_start_queue(ndev);
  1073. }
  1074. out:
  1075. return ret;
  1076. }
  1077. /* free Tx skb function */
  1078. static int sh_eth_txfree(struct net_device *ndev)
  1079. {
  1080. struct sh_eth_private *mdp = netdev_priv(ndev);
  1081. struct sh_eth_txdesc *txdesc;
  1082. int freeNum = 0;
  1083. int entry = 0;
  1084. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1085. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1086. txdesc = &mdp->tx_ring[entry];
  1087. if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
  1088. break;
  1089. /* Free the original skb. */
  1090. if (mdp->tx_skbuff[entry]) {
  1091. dma_unmap_single(&ndev->dev, txdesc->addr,
  1092. txdesc->buffer_length, DMA_TO_DEVICE);
  1093. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1094. mdp->tx_skbuff[entry] = NULL;
  1095. freeNum++;
  1096. }
  1097. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  1098. if (entry >= mdp->num_tx_ring - 1)
  1099. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  1100. ndev->stats.tx_packets++;
  1101. ndev->stats.tx_bytes += txdesc->buffer_length;
  1102. }
  1103. return freeNum;
  1104. }
  1105. /* Packet receive function */
  1106. static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
  1107. {
  1108. struct sh_eth_private *mdp = netdev_priv(ndev);
  1109. struct sh_eth_rxdesc *rxdesc;
  1110. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1111. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1112. struct sk_buff *skb;
  1113. int exceeded = 0;
  1114. u16 pkt_len = 0;
  1115. u32 desc_status;
  1116. rxdesc = &mdp->rx_ring[entry];
  1117. while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
  1118. desc_status = edmac_to_cpu(mdp, rxdesc->status);
  1119. pkt_len = rxdesc->frame_length;
  1120. if (--boguscnt < 0)
  1121. break;
  1122. if (*quota <= 0) {
  1123. exceeded = 1;
  1124. break;
  1125. }
  1126. (*quota)--;
  1127. if (!(desc_status & RDFEND))
  1128. ndev->stats.rx_length_errors++;
  1129. /*
  1130. * In case of almost all GETHER/ETHERs, the Receive Frame State
  1131. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1132. * bit 0. However, in case of the R8A7740's GETHER, the RFS
  1133. * bits are from bit 25 to bit 16. So, the driver needs right
  1134. * shifting by 16.
  1135. */
  1136. if (mdp->cd->shift_rd0)
  1137. desc_status >>= 16;
  1138. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1139. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1140. ndev->stats.rx_errors++;
  1141. if (desc_status & RD_RFS1)
  1142. ndev->stats.rx_crc_errors++;
  1143. if (desc_status & RD_RFS2)
  1144. ndev->stats.rx_frame_errors++;
  1145. if (desc_status & RD_RFS3)
  1146. ndev->stats.rx_length_errors++;
  1147. if (desc_status & RD_RFS4)
  1148. ndev->stats.rx_length_errors++;
  1149. if (desc_status & RD_RFS6)
  1150. ndev->stats.rx_missed_errors++;
  1151. if (desc_status & RD_RFS10)
  1152. ndev->stats.rx_over_errors++;
  1153. } else {
  1154. if (!mdp->cd->hw_swap)
  1155. sh_eth_soft_swap(
  1156. phys_to_virt(ALIGN(rxdesc->addr, 4)),
  1157. pkt_len + 2);
  1158. skb = mdp->rx_skbuff[entry];
  1159. mdp->rx_skbuff[entry] = NULL;
  1160. if (mdp->cd->rpadir)
  1161. skb_reserve(skb, NET_IP_ALIGN);
  1162. dma_sync_single_for_cpu(&ndev->dev, rxdesc->addr,
  1163. mdp->rx_buf_sz,
  1164. DMA_FROM_DEVICE);
  1165. skb_put(skb, pkt_len);
  1166. skb->protocol = eth_type_trans(skb, ndev);
  1167. netif_receive_skb(skb);
  1168. ndev->stats.rx_packets++;
  1169. ndev->stats.rx_bytes += pkt_len;
  1170. }
  1171. rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
  1172. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1173. rxdesc = &mdp->rx_ring[entry];
  1174. }
  1175. /* Refill the Rx ring buffers. */
  1176. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1177. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1178. rxdesc = &mdp->rx_ring[entry];
  1179. /* The size of the buffer is 16 byte boundary. */
  1180. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  1181. if (mdp->rx_skbuff[entry] == NULL) {
  1182. skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
  1183. mdp->rx_skbuff[entry] = skb;
  1184. if (skb == NULL)
  1185. break; /* Better luck next round. */
  1186. dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
  1187. DMA_FROM_DEVICE);
  1188. sh_eth_set_receive_align(skb);
  1189. skb_checksum_none_assert(skb);
  1190. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  1191. }
  1192. if (entry >= mdp->num_rx_ring - 1)
  1193. rxdesc->status |=
  1194. cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
  1195. else
  1196. rxdesc->status |=
  1197. cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  1198. }
  1199. /* Restart Rx engine if stopped. */
  1200. /* If we don't need to check status, don't. -KDU */
  1201. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1202. /* fix the values for the next receiving if RDE is set */
  1203. if (intr_status & EESR_RDE)
  1204. mdp->cur_rx = mdp->dirty_rx =
  1205. (sh_eth_read(ndev, RDFAR) -
  1206. sh_eth_read(ndev, RDLAR)) >> 4;
  1207. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1208. }
  1209. return exceeded;
  1210. }
  1211. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1212. {
  1213. /* disable tx and rx */
  1214. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
  1215. ~(ECMR_RE | ECMR_TE), ECMR);
  1216. }
  1217. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1218. {
  1219. /* enable tx and rx */
  1220. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
  1221. (ECMR_RE | ECMR_TE), ECMR);
  1222. }
  1223. /* error control function */
  1224. static void sh_eth_error(struct net_device *ndev, int intr_status)
  1225. {
  1226. struct sh_eth_private *mdp = netdev_priv(ndev);
  1227. u32 felic_stat;
  1228. u32 link_stat;
  1229. u32 mask;
  1230. if (intr_status & EESR_ECI) {
  1231. felic_stat = sh_eth_read(ndev, ECSR);
  1232. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1233. if (felic_stat & ECSR_ICD)
  1234. ndev->stats.tx_carrier_errors++;
  1235. if (felic_stat & ECSR_LCHNG) {
  1236. /* Link Changed */
  1237. if (mdp->cd->no_psr || mdp->no_ether_link) {
  1238. goto ignore_link;
  1239. } else {
  1240. link_stat = (sh_eth_read(ndev, PSR));
  1241. if (mdp->ether_link_active_low)
  1242. link_stat = ~link_stat;
  1243. }
  1244. if (!(link_stat & PHY_ST_LINK))
  1245. sh_eth_rcv_snd_disable(ndev);
  1246. else {
  1247. /* Link Up */
  1248. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
  1249. ~DMAC_M_ECI, EESIPR);
  1250. /*clear int */
  1251. sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
  1252. ECSR);
  1253. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
  1254. DMAC_M_ECI, EESIPR);
  1255. /* enable tx and rx */
  1256. sh_eth_rcv_snd_enable(ndev);
  1257. }
  1258. }
  1259. }
  1260. ignore_link:
  1261. if (intr_status & EESR_TWB) {
  1262. /* Unused write back interrupt */
  1263. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1264. ndev->stats.tx_aborted_errors++;
  1265. if (netif_msg_tx_err(mdp))
  1266. dev_err(&ndev->dev, "Transmit Abort\n");
  1267. }
  1268. }
  1269. if (intr_status & EESR_RABT) {
  1270. /* Receive Abort int */
  1271. if (intr_status & EESR_RFRMER) {
  1272. /* Receive Frame Overflow int */
  1273. ndev->stats.rx_frame_errors++;
  1274. if (netif_msg_rx_err(mdp))
  1275. dev_err(&ndev->dev, "Receive Abort\n");
  1276. }
  1277. }
  1278. if (intr_status & EESR_TDE) {
  1279. /* Transmit Descriptor Empty int */
  1280. ndev->stats.tx_fifo_errors++;
  1281. if (netif_msg_tx_err(mdp))
  1282. dev_err(&ndev->dev, "Transmit Descriptor Empty\n");
  1283. }
  1284. if (intr_status & EESR_TFE) {
  1285. /* FIFO under flow */
  1286. ndev->stats.tx_fifo_errors++;
  1287. if (netif_msg_tx_err(mdp))
  1288. dev_err(&ndev->dev, "Transmit FIFO Under flow\n");
  1289. }
  1290. if (intr_status & EESR_RDE) {
  1291. /* Receive Descriptor Empty int */
  1292. ndev->stats.rx_over_errors++;
  1293. if (netif_msg_rx_err(mdp))
  1294. dev_err(&ndev->dev, "Receive Descriptor Empty\n");
  1295. }
  1296. if (intr_status & EESR_RFE) {
  1297. /* Receive FIFO Overflow int */
  1298. ndev->stats.rx_fifo_errors++;
  1299. if (netif_msg_rx_err(mdp))
  1300. dev_err(&ndev->dev, "Receive FIFO Overflow\n");
  1301. }
  1302. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1303. /* Address Error */
  1304. ndev->stats.tx_fifo_errors++;
  1305. if (netif_msg_tx_err(mdp))
  1306. dev_err(&ndev->dev, "Address Error\n");
  1307. }
  1308. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1309. if (mdp->cd->no_ade)
  1310. mask &= ~EESR_ADE;
  1311. if (intr_status & mask) {
  1312. /* Tx error */
  1313. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1314. /* dmesg */
  1315. dev_err(&ndev->dev, "TX error. status=%8.8x cur_tx=%8.8x ",
  1316. intr_status, mdp->cur_tx);
  1317. dev_err(&ndev->dev, "dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1318. mdp->dirty_tx, (u32) ndev->state, edtrr);
  1319. /* dirty buffer free */
  1320. sh_eth_txfree(ndev);
  1321. /* SH7712 BUG */
  1322. if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
  1323. /* tx dma start */
  1324. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1325. }
  1326. /* wakeup */
  1327. netif_wake_queue(ndev);
  1328. }
  1329. }
  1330. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1331. {
  1332. struct net_device *ndev = netdev;
  1333. struct sh_eth_private *mdp = netdev_priv(ndev);
  1334. struct sh_eth_cpu_data *cd = mdp->cd;
  1335. irqreturn_t ret = IRQ_NONE;
  1336. unsigned long intr_status, intr_enable;
  1337. spin_lock(&mdp->lock);
  1338. /* Get interrupt status */
  1339. intr_status = sh_eth_read(ndev, EESR);
  1340. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1341. * enabled since it's the one that comes thru regardless of the mask,
  1342. * and we need to fully handle it in sh_eth_error() in order to quench
  1343. * it as it doesn't get cleared by just writing 1 to the ECI bit...
  1344. */
  1345. intr_enable = sh_eth_read(ndev, EESIPR);
  1346. intr_status &= intr_enable | DMAC_M_ECI;
  1347. if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
  1348. ret = IRQ_HANDLED;
  1349. else
  1350. goto other_irq;
  1351. if (intr_status & EESR_RX_CHECK) {
  1352. if (napi_schedule_prep(&mdp->napi)) {
  1353. /* Mask Rx interrupts */
  1354. sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
  1355. EESIPR);
  1356. __napi_schedule(&mdp->napi);
  1357. } else {
  1358. dev_warn(&ndev->dev,
  1359. "ignoring interrupt, status 0x%08lx, mask 0x%08lx.\n",
  1360. intr_status, intr_enable);
  1361. }
  1362. }
  1363. /* Tx Check */
  1364. if (intr_status & cd->tx_check) {
  1365. /* Clear Tx interrupts */
  1366. sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
  1367. sh_eth_txfree(ndev);
  1368. netif_wake_queue(ndev);
  1369. }
  1370. if (intr_status & cd->eesr_err_check) {
  1371. /* Clear error interrupts */
  1372. sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
  1373. sh_eth_error(ndev, intr_status);
  1374. }
  1375. other_irq:
  1376. spin_unlock(&mdp->lock);
  1377. return ret;
  1378. }
  1379. static int sh_eth_poll(struct napi_struct *napi, int budget)
  1380. {
  1381. struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
  1382. napi);
  1383. struct net_device *ndev = napi->dev;
  1384. int quota = budget;
  1385. unsigned long intr_status;
  1386. for (;;) {
  1387. intr_status = sh_eth_read(ndev, EESR);
  1388. if (!(intr_status & EESR_RX_CHECK))
  1389. break;
  1390. /* Clear Rx interrupts */
  1391. sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
  1392. if (sh_eth_rx(ndev, intr_status, &quota))
  1393. goto out;
  1394. }
  1395. napi_complete(napi);
  1396. /* Reenable Rx interrupts */
  1397. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1398. out:
  1399. return budget - quota;
  1400. }
  1401. /* PHY state control function */
  1402. static void sh_eth_adjust_link(struct net_device *ndev)
  1403. {
  1404. struct sh_eth_private *mdp = netdev_priv(ndev);
  1405. struct phy_device *phydev = mdp->phydev;
  1406. int new_state = 0;
  1407. if (phydev->link) {
  1408. if (phydev->duplex != mdp->duplex) {
  1409. new_state = 1;
  1410. mdp->duplex = phydev->duplex;
  1411. if (mdp->cd->set_duplex)
  1412. mdp->cd->set_duplex(ndev);
  1413. }
  1414. if (phydev->speed != mdp->speed) {
  1415. new_state = 1;
  1416. mdp->speed = phydev->speed;
  1417. if (mdp->cd->set_rate)
  1418. mdp->cd->set_rate(ndev);
  1419. }
  1420. if (!mdp->link) {
  1421. sh_eth_write(ndev,
  1422. (sh_eth_read(ndev, ECMR) & ~ECMR_TXF), ECMR);
  1423. new_state = 1;
  1424. mdp->link = phydev->link;
  1425. if (mdp->cd->no_psr || mdp->no_ether_link)
  1426. sh_eth_rcv_snd_enable(ndev);
  1427. }
  1428. } else if (mdp->link) {
  1429. new_state = 1;
  1430. mdp->link = 0;
  1431. mdp->speed = 0;
  1432. mdp->duplex = -1;
  1433. if (mdp->cd->no_psr || mdp->no_ether_link)
  1434. sh_eth_rcv_snd_disable(ndev);
  1435. }
  1436. if (new_state && netif_msg_link(mdp))
  1437. phy_print_status(phydev);
  1438. }
  1439. /* PHY init function */
  1440. static int sh_eth_phy_init(struct net_device *ndev)
  1441. {
  1442. struct sh_eth_private *mdp = netdev_priv(ndev);
  1443. char phy_id[MII_BUS_ID_SIZE + 3];
  1444. struct phy_device *phydev = NULL;
  1445. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1446. mdp->mii_bus->id , mdp->phy_id);
  1447. mdp->link = 0;
  1448. mdp->speed = 0;
  1449. mdp->duplex = -1;
  1450. /* Try connect to PHY */
  1451. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1452. mdp->phy_interface);
  1453. if (IS_ERR(phydev)) {
  1454. dev_err(&ndev->dev, "phy_connect failed\n");
  1455. return PTR_ERR(phydev);
  1456. }
  1457. dev_info(&ndev->dev, "attached phy %i to driver %s\n",
  1458. phydev->addr, phydev->drv->name);
  1459. mdp->phydev = phydev;
  1460. return 0;
  1461. }
  1462. /* PHY control start function */
  1463. static int sh_eth_phy_start(struct net_device *ndev)
  1464. {
  1465. struct sh_eth_private *mdp = netdev_priv(ndev);
  1466. int ret;
  1467. ret = sh_eth_phy_init(ndev);
  1468. if (ret)
  1469. return ret;
  1470. /* reset phy - this also wakes it from PDOWN */
  1471. ret = phy_init_hw(mdp->phydev);
  1472. if (ret)
  1473. return ret;
  1474. phy_start(mdp->phydev);
  1475. return 0;
  1476. }
  1477. static int sh_eth_get_settings(struct net_device *ndev,
  1478. struct ethtool_cmd *ecmd)
  1479. {
  1480. struct sh_eth_private *mdp = netdev_priv(ndev);
  1481. unsigned long flags;
  1482. int ret;
  1483. spin_lock_irqsave(&mdp->lock, flags);
  1484. ret = phy_ethtool_gset(mdp->phydev, ecmd);
  1485. spin_unlock_irqrestore(&mdp->lock, flags);
  1486. return ret;
  1487. }
  1488. static int sh_eth_set_settings(struct net_device *ndev,
  1489. struct ethtool_cmd *ecmd)
  1490. {
  1491. struct sh_eth_private *mdp = netdev_priv(ndev);
  1492. unsigned long flags;
  1493. int ret;
  1494. spin_lock_irqsave(&mdp->lock, flags);
  1495. /* disable tx and rx */
  1496. sh_eth_rcv_snd_disable(ndev);
  1497. ret = phy_ethtool_sset(mdp->phydev, ecmd);
  1498. if (ret)
  1499. goto error_exit;
  1500. if (ecmd->duplex == DUPLEX_FULL)
  1501. mdp->duplex = 1;
  1502. else
  1503. mdp->duplex = 0;
  1504. if (mdp->cd->set_duplex)
  1505. mdp->cd->set_duplex(ndev);
  1506. error_exit:
  1507. mdelay(1);
  1508. /* enable tx and rx */
  1509. sh_eth_rcv_snd_enable(ndev);
  1510. spin_unlock_irqrestore(&mdp->lock, flags);
  1511. return ret;
  1512. }
  1513. static int sh_eth_nway_reset(struct net_device *ndev)
  1514. {
  1515. struct sh_eth_private *mdp = netdev_priv(ndev);
  1516. unsigned long flags;
  1517. int ret;
  1518. spin_lock_irqsave(&mdp->lock, flags);
  1519. ret = phy_start_aneg(mdp->phydev);
  1520. spin_unlock_irqrestore(&mdp->lock, flags);
  1521. return ret;
  1522. }
  1523. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1524. {
  1525. struct sh_eth_private *mdp = netdev_priv(ndev);
  1526. return mdp->msg_enable;
  1527. }
  1528. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1529. {
  1530. struct sh_eth_private *mdp = netdev_priv(ndev);
  1531. mdp->msg_enable = value;
  1532. }
  1533. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1534. "rx_current", "tx_current",
  1535. "rx_dirty", "tx_dirty",
  1536. };
  1537. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1538. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1539. {
  1540. switch (sset) {
  1541. case ETH_SS_STATS:
  1542. return SH_ETH_STATS_LEN;
  1543. default:
  1544. return -EOPNOTSUPP;
  1545. }
  1546. }
  1547. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1548. struct ethtool_stats *stats, u64 *data)
  1549. {
  1550. struct sh_eth_private *mdp = netdev_priv(ndev);
  1551. int i = 0;
  1552. /* device-specific stats */
  1553. data[i++] = mdp->cur_rx;
  1554. data[i++] = mdp->cur_tx;
  1555. data[i++] = mdp->dirty_rx;
  1556. data[i++] = mdp->dirty_tx;
  1557. }
  1558. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1559. {
  1560. switch (stringset) {
  1561. case ETH_SS_STATS:
  1562. memcpy(data, *sh_eth_gstrings_stats,
  1563. sizeof(sh_eth_gstrings_stats));
  1564. break;
  1565. }
  1566. }
  1567. static void sh_eth_get_ringparam(struct net_device *ndev,
  1568. struct ethtool_ringparam *ring)
  1569. {
  1570. struct sh_eth_private *mdp = netdev_priv(ndev);
  1571. ring->rx_max_pending = RX_RING_MAX;
  1572. ring->tx_max_pending = TX_RING_MAX;
  1573. ring->rx_pending = mdp->num_rx_ring;
  1574. ring->tx_pending = mdp->num_tx_ring;
  1575. }
  1576. static int sh_eth_set_ringparam(struct net_device *ndev,
  1577. struct ethtool_ringparam *ring)
  1578. {
  1579. struct sh_eth_private *mdp = netdev_priv(ndev);
  1580. int ret;
  1581. if (ring->tx_pending > TX_RING_MAX ||
  1582. ring->rx_pending > RX_RING_MAX ||
  1583. ring->tx_pending < TX_RING_MIN ||
  1584. ring->rx_pending < RX_RING_MIN)
  1585. return -EINVAL;
  1586. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1587. return -EINVAL;
  1588. if (netif_running(ndev)) {
  1589. netif_tx_disable(ndev);
  1590. /* Disable interrupts by clearing the interrupt mask. */
  1591. sh_eth_write(ndev, 0x0000, EESIPR);
  1592. /* Stop the chip's Tx and Rx processes. */
  1593. sh_eth_write(ndev, 0, EDTRR);
  1594. sh_eth_write(ndev, 0, EDRRR);
  1595. synchronize_irq(ndev->irq);
  1596. }
  1597. /* Free all the skbuffs in the Rx queue. */
  1598. sh_eth_ring_free(ndev);
  1599. /* Free DMA buffer */
  1600. sh_eth_free_dma_buffer(mdp);
  1601. /* Set new parameters */
  1602. mdp->num_rx_ring = ring->rx_pending;
  1603. mdp->num_tx_ring = ring->tx_pending;
  1604. ret = sh_eth_ring_init(ndev);
  1605. if (ret < 0) {
  1606. dev_err(&ndev->dev, "%s: sh_eth_ring_init failed.\n", __func__);
  1607. return ret;
  1608. }
  1609. ret = sh_eth_dev_init(ndev, false);
  1610. if (ret < 0) {
  1611. dev_err(&ndev->dev, "%s: sh_eth_dev_init failed.\n", __func__);
  1612. return ret;
  1613. }
  1614. if (netif_running(ndev)) {
  1615. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1616. /* Setting the Rx mode will start the Rx process. */
  1617. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1618. netif_wake_queue(ndev);
  1619. }
  1620. return 0;
  1621. }
  1622. static const struct ethtool_ops sh_eth_ethtool_ops = {
  1623. .get_settings = sh_eth_get_settings,
  1624. .set_settings = sh_eth_set_settings,
  1625. .nway_reset = sh_eth_nway_reset,
  1626. .get_msglevel = sh_eth_get_msglevel,
  1627. .set_msglevel = sh_eth_set_msglevel,
  1628. .get_link = ethtool_op_get_link,
  1629. .get_strings = sh_eth_get_strings,
  1630. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  1631. .get_sset_count = sh_eth_get_sset_count,
  1632. .get_ringparam = sh_eth_get_ringparam,
  1633. .set_ringparam = sh_eth_set_ringparam,
  1634. };
  1635. /* network device open function */
  1636. static int sh_eth_open(struct net_device *ndev)
  1637. {
  1638. int ret = 0;
  1639. struct sh_eth_private *mdp = netdev_priv(ndev);
  1640. pm_runtime_get_sync(&mdp->pdev->dev);
  1641. napi_enable(&mdp->napi);
  1642. ret = request_irq(ndev->irq, sh_eth_interrupt,
  1643. mdp->cd->irq_flags, ndev->name, ndev);
  1644. if (ret) {
  1645. dev_err(&ndev->dev, "Can not assign IRQ number\n");
  1646. goto out_napi_off;
  1647. }
  1648. /* Descriptor set */
  1649. ret = sh_eth_ring_init(ndev);
  1650. if (ret)
  1651. goto out_free_irq;
  1652. /* device init */
  1653. ret = sh_eth_dev_init(ndev, true);
  1654. if (ret)
  1655. goto out_free_irq;
  1656. /* PHY control start*/
  1657. ret = sh_eth_phy_start(ndev);
  1658. if (ret)
  1659. goto out_free_irq;
  1660. return ret;
  1661. out_free_irq:
  1662. free_irq(ndev->irq, ndev);
  1663. out_napi_off:
  1664. napi_disable(&mdp->napi);
  1665. pm_runtime_put_sync(&mdp->pdev->dev);
  1666. return ret;
  1667. }
  1668. /* Timeout function */
  1669. static void sh_eth_tx_timeout(struct net_device *ndev)
  1670. {
  1671. struct sh_eth_private *mdp = netdev_priv(ndev);
  1672. struct sh_eth_rxdesc *rxdesc;
  1673. int i;
  1674. netif_stop_queue(ndev);
  1675. if (netif_msg_timer(mdp))
  1676. dev_err(&ndev->dev, "%s: transmit timed out, status %8.8x,"
  1677. " resetting...\n", ndev->name, (int)sh_eth_read(ndev, EESR));
  1678. /* tx_errors count up */
  1679. ndev->stats.tx_errors++;
  1680. /* Free all the skbuffs in the Rx queue. */
  1681. for (i = 0; i < mdp->num_rx_ring; i++) {
  1682. rxdesc = &mdp->rx_ring[i];
  1683. rxdesc->status = 0;
  1684. rxdesc->addr = 0xBADF00D0;
  1685. if (mdp->rx_skbuff[i])
  1686. dev_kfree_skb(mdp->rx_skbuff[i]);
  1687. mdp->rx_skbuff[i] = NULL;
  1688. }
  1689. for (i = 0; i < mdp->num_tx_ring; i++) {
  1690. if (mdp->tx_skbuff[i])
  1691. dev_kfree_skb(mdp->tx_skbuff[i]);
  1692. mdp->tx_skbuff[i] = NULL;
  1693. }
  1694. /* device init */
  1695. sh_eth_dev_init(ndev, true);
  1696. }
  1697. /* Packet transmit function */
  1698. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1699. {
  1700. struct sh_eth_private *mdp = netdev_priv(ndev);
  1701. struct sh_eth_txdesc *txdesc;
  1702. u32 entry;
  1703. unsigned long flags;
  1704. spin_lock_irqsave(&mdp->lock, flags);
  1705. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  1706. if (!sh_eth_txfree(ndev)) {
  1707. if (netif_msg_tx_queued(mdp))
  1708. dev_warn(&ndev->dev, "TxFD exhausted.\n");
  1709. netif_stop_queue(ndev);
  1710. spin_unlock_irqrestore(&mdp->lock, flags);
  1711. return NETDEV_TX_BUSY;
  1712. }
  1713. }
  1714. spin_unlock_irqrestore(&mdp->lock, flags);
  1715. entry = mdp->cur_tx % mdp->num_tx_ring;
  1716. mdp->tx_skbuff[entry] = skb;
  1717. txdesc = &mdp->tx_ring[entry];
  1718. /* soft swap. */
  1719. if (!mdp->cd->hw_swap)
  1720. sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
  1721. skb->len + 2);
  1722. txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
  1723. DMA_TO_DEVICE);
  1724. if (skb->len < ETHERSMALL)
  1725. txdesc->buffer_length = ETHERSMALL;
  1726. else
  1727. txdesc->buffer_length = skb->len;
  1728. if (entry >= mdp->num_tx_ring - 1)
  1729. txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
  1730. else
  1731. txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
  1732. mdp->cur_tx++;
  1733. if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
  1734. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1735. return NETDEV_TX_OK;
  1736. }
  1737. /* device close function */
  1738. static int sh_eth_close(struct net_device *ndev)
  1739. {
  1740. struct sh_eth_private *mdp = netdev_priv(ndev);
  1741. netif_stop_queue(ndev);
  1742. /* Disable interrupts by clearing the interrupt mask. */
  1743. sh_eth_write(ndev, 0x0000, EESIPR);
  1744. /* Stop the chip's Tx and Rx processes. */
  1745. sh_eth_write(ndev, 0, EDTRR);
  1746. sh_eth_write(ndev, 0, EDRRR);
  1747. /* PHY Disconnect */
  1748. if (mdp->phydev) {
  1749. phy_stop(mdp->phydev);
  1750. phy_disconnect(mdp->phydev);
  1751. }
  1752. free_irq(ndev->irq, ndev);
  1753. napi_disable(&mdp->napi);
  1754. /* Free all the skbuffs in the Rx queue. */
  1755. sh_eth_ring_free(ndev);
  1756. /* free DMA buffer */
  1757. sh_eth_free_dma_buffer(mdp);
  1758. pm_runtime_put_sync(&mdp->pdev->dev);
  1759. return 0;
  1760. }
  1761. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  1762. {
  1763. struct sh_eth_private *mdp = netdev_priv(ndev);
  1764. pm_runtime_get_sync(&mdp->pdev->dev);
  1765. ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
  1766. sh_eth_write(ndev, 0, TROCR); /* (write clear) */
  1767. ndev->stats.collisions += sh_eth_read(ndev, CDCR);
  1768. sh_eth_write(ndev, 0, CDCR); /* (write clear) */
  1769. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
  1770. sh_eth_write(ndev, 0, LCCR); /* (write clear) */
  1771. if (sh_eth_is_gether(mdp)) {
  1772. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
  1773. sh_eth_write(ndev, 0, CERCR); /* (write clear) */
  1774. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
  1775. sh_eth_write(ndev, 0, CEECR); /* (write clear) */
  1776. } else {
  1777. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
  1778. sh_eth_write(ndev, 0, CNDCR); /* (write clear) */
  1779. }
  1780. pm_runtime_put_sync(&mdp->pdev->dev);
  1781. return &ndev->stats;
  1782. }
  1783. /* ioctl to device function */
  1784. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq,
  1785. int cmd)
  1786. {
  1787. struct sh_eth_private *mdp = netdev_priv(ndev);
  1788. struct phy_device *phydev = mdp->phydev;
  1789. if (!netif_running(ndev))
  1790. return -EINVAL;
  1791. if (!phydev)
  1792. return -ENODEV;
  1793. return phy_mii_ioctl(phydev, rq, cmd);
  1794. }
  1795. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  1796. static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
  1797. int entry)
  1798. {
  1799. return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
  1800. }
  1801. static u32 sh_eth_tsu_get_post_mask(int entry)
  1802. {
  1803. return 0x0f << (28 - ((entry % 8) * 4));
  1804. }
  1805. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  1806. {
  1807. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  1808. }
  1809. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  1810. int entry)
  1811. {
  1812. struct sh_eth_private *mdp = netdev_priv(ndev);
  1813. u32 tmp;
  1814. void *reg_offset;
  1815. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  1816. tmp = ioread32(reg_offset);
  1817. iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
  1818. }
  1819. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  1820. int entry)
  1821. {
  1822. struct sh_eth_private *mdp = netdev_priv(ndev);
  1823. u32 post_mask, ref_mask, tmp;
  1824. void *reg_offset;
  1825. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  1826. post_mask = sh_eth_tsu_get_post_mask(entry);
  1827. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  1828. tmp = ioread32(reg_offset);
  1829. iowrite32(tmp & ~post_mask, reg_offset);
  1830. /* If other port enables, the function returns "true" */
  1831. return tmp & ref_mask;
  1832. }
  1833. static int sh_eth_tsu_busy(struct net_device *ndev)
  1834. {
  1835. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  1836. struct sh_eth_private *mdp = netdev_priv(ndev);
  1837. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  1838. udelay(10);
  1839. timeout--;
  1840. if (timeout <= 0) {
  1841. dev_err(&ndev->dev, "%s: timeout\n", __func__);
  1842. return -ETIMEDOUT;
  1843. }
  1844. }
  1845. return 0;
  1846. }
  1847. static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
  1848. const u8 *addr)
  1849. {
  1850. u32 val;
  1851. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  1852. iowrite32(val, reg);
  1853. if (sh_eth_tsu_busy(ndev) < 0)
  1854. return -EBUSY;
  1855. val = addr[4] << 8 | addr[5];
  1856. iowrite32(val, reg + 4);
  1857. if (sh_eth_tsu_busy(ndev) < 0)
  1858. return -EBUSY;
  1859. return 0;
  1860. }
  1861. static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
  1862. {
  1863. u32 val;
  1864. val = ioread32(reg);
  1865. addr[0] = (val >> 24) & 0xff;
  1866. addr[1] = (val >> 16) & 0xff;
  1867. addr[2] = (val >> 8) & 0xff;
  1868. addr[3] = val & 0xff;
  1869. val = ioread32(reg + 4);
  1870. addr[4] = (val >> 8) & 0xff;
  1871. addr[5] = val & 0xff;
  1872. }
  1873. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  1874. {
  1875. struct sh_eth_private *mdp = netdev_priv(ndev);
  1876. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1877. int i;
  1878. u8 c_addr[ETH_ALEN];
  1879. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  1880. sh_eth_tsu_read_entry(reg_offset, c_addr);
  1881. if (memcmp(addr, c_addr, ETH_ALEN) == 0)
  1882. return i;
  1883. }
  1884. return -ENOENT;
  1885. }
  1886. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  1887. {
  1888. u8 blank[ETH_ALEN];
  1889. int entry;
  1890. memset(blank, 0, sizeof(blank));
  1891. entry = sh_eth_tsu_find_entry(ndev, blank);
  1892. return (entry < 0) ? -ENOMEM : entry;
  1893. }
  1894. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  1895. int entry)
  1896. {
  1897. struct sh_eth_private *mdp = netdev_priv(ndev);
  1898. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1899. int ret;
  1900. u8 blank[ETH_ALEN];
  1901. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  1902. ~(1 << (31 - entry)), TSU_TEN);
  1903. memset(blank, 0, sizeof(blank));
  1904. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  1905. if (ret < 0)
  1906. return ret;
  1907. return 0;
  1908. }
  1909. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  1910. {
  1911. struct sh_eth_private *mdp = netdev_priv(ndev);
  1912. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1913. int i, ret;
  1914. if (!mdp->cd->tsu)
  1915. return 0;
  1916. i = sh_eth_tsu_find_entry(ndev, addr);
  1917. if (i < 0) {
  1918. /* No entry found, create one */
  1919. i = sh_eth_tsu_find_empty(ndev);
  1920. if (i < 0)
  1921. return -ENOMEM;
  1922. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  1923. if (ret < 0)
  1924. return ret;
  1925. /* Enable the entry */
  1926. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  1927. (1 << (31 - i)), TSU_TEN);
  1928. }
  1929. /* Entry found or created, enable POST */
  1930. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  1931. return 0;
  1932. }
  1933. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  1934. {
  1935. struct sh_eth_private *mdp = netdev_priv(ndev);
  1936. int i, ret;
  1937. if (!mdp->cd->tsu)
  1938. return 0;
  1939. i = sh_eth_tsu_find_entry(ndev, addr);
  1940. if (i) {
  1941. /* Entry found */
  1942. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  1943. goto done;
  1944. /* Disable the entry if both ports was disabled */
  1945. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  1946. if (ret < 0)
  1947. return ret;
  1948. }
  1949. done:
  1950. return 0;
  1951. }
  1952. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  1953. {
  1954. struct sh_eth_private *mdp = netdev_priv(ndev);
  1955. int i, ret;
  1956. if (unlikely(!mdp->cd->tsu))
  1957. return 0;
  1958. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  1959. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  1960. continue;
  1961. /* Disable the entry if both ports was disabled */
  1962. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  1963. if (ret < 0)
  1964. return ret;
  1965. }
  1966. return 0;
  1967. }
  1968. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  1969. {
  1970. struct sh_eth_private *mdp = netdev_priv(ndev);
  1971. u8 addr[ETH_ALEN];
  1972. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1973. int i;
  1974. if (unlikely(!mdp->cd->tsu))
  1975. return;
  1976. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  1977. sh_eth_tsu_read_entry(reg_offset, addr);
  1978. if (is_multicast_ether_addr(addr))
  1979. sh_eth_tsu_del_entry(ndev, addr);
  1980. }
  1981. }
  1982. /* Multicast reception directions set */
  1983. static void sh_eth_set_multicast_list(struct net_device *ndev)
  1984. {
  1985. struct sh_eth_private *mdp = netdev_priv(ndev);
  1986. u32 ecmr_bits;
  1987. int mcast_all = 0;
  1988. unsigned long flags;
  1989. spin_lock_irqsave(&mdp->lock, flags);
  1990. /*
  1991. * Initial condition is MCT = 1, PRM = 0.
  1992. * Depending on ndev->flags, set PRM or clear MCT
  1993. */
  1994. ecmr_bits = (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) | ECMR_MCT;
  1995. if (!(ndev->flags & IFF_MULTICAST)) {
  1996. sh_eth_tsu_purge_mcast(ndev);
  1997. mcast_all = 1;
  1998. }
  1999. if (ndev->flags & IFF_ALLMULTI) {
  2000. sh_eth_tsu_purge_mcast(ndev);
  2001. ecmr_bits &= ~ECMR_MCT;
  2002. mcast_all = 1;
  2003. }
  2004. if (ndev->flags & IFF_PROMISC) {
  2005. sh_eth_tsu_purge_all(ndev);
  2006. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  2007. } else if (mdp->cd->tsu) {
  2008. struct netdev_hw_addr *ha;
  2009. netdev_for_each_mc_addr(ha, ndev) {
  2010. if (mcast_all && is_multicast_ether_addr(ha->addr))
  2011. continue;
  2012. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2013. if (!mcast_all) {
  2014. sh_eth_tsu_purge_mcast(ndev);
  2015. ecmr_bits &= ~ECMR_MCT;
  2016. mcast_all = 1;
  2017. }
  2018. }
  2019. }
  2020. } else {
  2021. /* Normal, unicast/broadcast-only mode. */
  2022. ecmr_bits = (ecmr_bits & ~ECMR_PRM) | ECMR_MCT;
  2023. }
  2024. /* update the ethernet mode */
  2025. sh_eth_write(ndev, ecmr_bits, ECMR);
  2026. spin_unlock_irqrestore(&mdp->lock, flags);
  2027. }
  2028. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2029. {
  2030. if (!mdp->port)
  2031. return TSU_VTAG0;
  2032. else
  2033. return TSU_VTAG1;
  2034. }
  2035. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2036. __be16 proto, u16 vid)
  2037. {
  2038. struct sh_eth_private *mdp = netdev_priv(ndev);
  2039. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2040. if (unlikely(!mdp->cd->tsu))
  2041. return -EPERM;
  2042. /* No filtering if vid = 0 */
  2043. if (!vid)
  2044. return 0;
  2045. mdp->vlan_num_ids++;
  2046. /*
  2047. * The controller has one VLAN tag HW filter. So, if the filter is
  2048. * already enabled, the driver disables it and the filte
  2049. */
  2050. if (mdp->vlan_num_ids > 1) {
  2051. /* disable VLAN filter */
  2052. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2053. return 0;
  2054. }
  2055. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2056. vtag_reg_index);
  2057. return 0;
  2058. }
  2059. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2060. __be16 proto, u16 vid)
  2061. {
  2062. struct sh_eth_private *mdp = netdev_priv(ndev);
  2063. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2064. if (unlikely(!mdp->cd->tsu))
  2065. return -EPERM;
  2066. /* No filtering if vid = 0 */
  2067. if (!vid)
  2068. return 0;
  2069. mdp->vlan_num_ids--;
  2070. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2071. return 0;
  2072. }
  2073. /* SuperH's TSU register init function */
  2074. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2075. {
  2076. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2077. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2078. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2079. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2080. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2081. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2082. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2083. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2084. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2085. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2086. if (sh_eth_is_gether(mdp)) {
  2087. sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
  2088. sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
  2089. } else {
  2090. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2091. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2092. }
  2093. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2094. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2095. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2096. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2097. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2098. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2099. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2100. }
  2101. /* MDIO bus release function */
  2102. static int sh_mdio_release(struct net_device *ndev)
  2103. {
  2104. struct mii_bus *bus = dev_get_drvdata(&ndev->dev);
  2105. /* unregister mdio bus */
  2106. mdiobus_unregister(bus);
  2107. /* remove mdio bus info from net_device */
  2108. dev_set_drvdata(&ndev->dev, NULL);
  2109. /* free bitbang info */
  2110. free_mdio_bitbang(bus);
  2111. return 0;
  2112. }
  2113. /* MDIO bus init function */
  2114. static int sh_mdio_init(struct net_device *ndev, int id,
  2115. struct sh_eth_plat_data *pd)
  2116. {
  2117. int ret, i;
  2118. struct bb_info *bitbang;
  2119. struct sh_eth_private *mdp = netdev_priv(ndev);
  2120. /* create bit control struct for PHY */
  2121. bitbang = devm_kzalloc(&ndev->dev, sizeof(struct bb_info),
  2122. GFP_KERNEL);
  2123. if (!bitbang) {
  2124. ret = -ENOMEM;
  2125. goto out;
  2126. }
  2127. /* bitbang init */
  2128. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2129. bitbang->set_gate = pd->set_mdio_gate;
  2130. bitbang->mdi_msk = PIR_MDI;
  2131. bitbang->mdo_msk = PIR_MDO;
  2132. bitbang->mmd_msk = PIR_MMD;
  2133. bitbang->mdc_msk = PIR_MDC;
  2134. bitbang->ctrl.ops = &bb_ops;
  2135. /* MII controller setting */
  2136. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2137. if (!mdp->mii_bus) {
  2138. ret = -ENOMEM;
  2139. goto out;
  2140. }
  2141. /* Hook up MII support for ethtool */
  2142. mdp->mii_bus->name = "sh_mii";
  2143. mdp->mii_bus->parent = &ndev->dev;
  2144. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2145. mdp->pdev->name, id);
  2146. /* PHY IRQ */
  2147. mdp->mii_bus->irq = devm_kzalloc(&ndev->dev,
  2148. sizeof(int) * PHY_MAX_ADDR,
  2149. GFP_KERNEL);
  2150. if (!mdp->mii_bus->irq) {
  2151. ret = -ENOMEM;
  2152. goto out_free_bus;
  2153. }
  2154. for (i = 0; i < PHY_MAX_ADDR; i++)
  2155. mdp->mii_bus->irq[i] = PHY_POLL;
  2156. /* register mdio bus */
  2157. ret = mdiobus_register(mdp->mii_bus);
  2158. if (ret)
  2159. goto out_free_bus;
  2160. dev_set_drvdata(&ndev->dev, mdp->mii_bus);
  2161. return 0;
  2162. out_free_bus:
  2163. free_mdio_bitbang(mdp->mii_bus);
  2164. out:
  2165. return ret;
  2166. }
  2167. static const u16 *sh_eth_get_register_offset(int register_type)
  2168. {
  2169. const u16 *reg_offset = NULL;
  2170. switch (register_type) {
  2171. case SH_ETH_REG_GIGABIT:
  2172. reg_offset = sh_eth_offset_gigabit;
  2173. break;
  2174. case SH_ETH_REG_FAST_RCAR:
  2175. reg_offset = sh_eth_offset_fast_rcar;
  2176. break;
  2177. case SH_ETH_REG_FAST_SH4:
  2178. reg_offset = sh_eth_offset_fast_sh4;
  2179. break;
  2180. case SH_ETH_REG_FAST_SH3_SH2:
  2181. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2182. break;
  2183. default:
  2184. pr_err("Unknown register type (%d)\n", register_type);
  2185. break;
  2186. }
  2187. return reg_offset;
  2188. }
  2189. static const struct net_device_ops sh_eth_netdev_ops = {
  2190. .ndo_open = sh_eth_open,
  2191. .ndo_stop = sh_eth_close,
  2192. .ndo_start_xmit = sh_eth_start_xmit,
  2193. .ndo_get_stats = sh_eth_get_stats,
  2194. .ndo_tx_timeout = sh_eth_tx_timeout,
  2195. .ndo_do_ioctl = sh_eth_do_ioctl,
  2196. .ndo_validate_addr = eth_validate_addr,
  2197. .ndo_set_mac_address = eth_mac_addr,
  2198. .ndo_change_mtu = eth_change_mtu,
  2199. };
  2200. static const struct net_device_ops sh_eth_netdev_ops_tsu = {
  2201. .ndo_open = sh_eth_open,
  2202. .ndo_stop = sh_eth_close,
  2203. .ndo_start_xmit = sh_eth_start_xmit,
  2204. .ndo_get_stats = sh_eth_get_stats,
  2205. .ndo_set_rx_mode = sh_eth_set_multicast_list,
  2206. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2207. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2208. .ndo_tx_timeout = sh_eth_tx_timeout,
  2209. .ndo_do_ioctl = sh_eth_do_ioctl,
  2210. .ndo_validate_addr = eth_validate_addr,
  2211. .ndo_set_mac_address = eth_mac_addr,
  2212. .ndo_change_mtu = eth_change_mtu,
  2213. };
  2214. static int sh_eth_drv_probe(struct platform_device *pdev)
  2215. {
  2216. int ret, devno = 0;
  2217. struct resource *res;
  2218. struct net_device *ndev = NULL;
  2219. struct sh_eth_private *mdp = NULL;
  2220. struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
  2221. const struct platform_device_id *id = platform_get_device_id(pdev);
  2222. /* get base addr */
  2223. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2224. if (unlikely(res == NULL)) {
  2225. dev_err(&pdev->dev, "invalid resource\n");
  2226. ret = -EINVAL;
  2227. goto out;
  2228. }
  2229. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2230. if (!ndev) {
  2231. ret = -ENOMEM;
  2232. goto out;
  2233. }
  2234. /* The sh Ether-specific entries in the device structure. */
  2235. ndev->base_addr = res->start;
  2236. devno = pdev->id;
  2237. if (devno < 0)
  2238. devno = 0;
  2239. ndev->dma = -1;
  2240. ret = platform_get_irq(pdev, 0);
  2241. if (ret < 0) {
  2242. ret = -ENODEV;
  2243. goto out_release;
  2244. }
  2245. ndev->irq = ret;
  2246. SET_NETDEV_DEV(ndev, &pdev->dev);
  2247. mdp = netdev_priv(ndev);
  2248. mdp->num_tx_ring = TX_RING_SIZE;
  2249. mdp->num_rx_ring = RX_RING_SIZE;
  2250. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2251. if (IS_ERR(mdp->addr)) {
  2252. ret = PTR_ERR(mdp->addr);
  2253. goto out_release;
  2254. }
  2255. spin_lock_init(&mdp->lock);
  2256. mdp->pdev = pdev;
  2257. pm_runtime_enable(&pdev->dev);
  2258. pm_runtime_resume(&pdev->dev);
  2259. if (!pd) {
  2260. dev_err(&pdev->dev, "no platform data\n");
  2261. ret = -EINVAL;
  2262. goto out_release;
  2263. }
  2264. /* get PHY ID */
  2265. mdp->phy_id = pd->phy;
  2266. mdp->phy_interface = pd->phy_interface;
  2267. /* EDMAC endian */
  2268. mdp->edmac_endian = pd->edmac_endian;
  2269. mdp->no_ether_link = pd->no_ether_link;
  2270. mdp->ether_link_active_low = pd->ether_link_active_low;
  2271. /* set cpu data */
  2272. mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
  2273. mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
  2274. sh_eth_set_default_cpu_data(mdp->cd);
  2275. /* set function */
  2276. if (mdp->cd->tsu)
  2277. ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
  2278. else
  2279. ndev->netdev_ops = &sh_eth_netdev_ops;
  2280. SET_ETHTOOL_OPS(ndev, &sh_eth_ethtool_ops);
  2281. ndev->watchdog_timeo = TX_TIMEOUT;
  2282. /* debug message level */
  2283. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2284. /* read and set MAC address */
  2285. read_mac_address(ndev, pd->mac_addr);
  2286. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2287. dev_warn(&pdev->dev,
  2288. "no valid MAC address supplied, using a random one.\n");
  2289. eth_hw_addr_random(ndev);
  2290. }
  2291. /* ioremap the TSU registers */
  2292. if (mdp->cd->tsu) {
  2293. struct resource *rtsu;
  2294. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2295. mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
  2296. if (IS_ERR(mdp->tsu_addr)) {
  2297. ret = PTR_ERR(mdp->tsu_addr);
  2298. goto out_release;
  2299. }
  2300. mdp->port = devno % 2;
  2301. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2302. }
  2303. /* initialize first or needed device */
  2304. if (!devno || pd->needs_init) {
  2305. if (mdp->cd->chip_reset)
  2306. mdp->cd->chip_reset(ndev);
  2307. if (mdp->cd->tsu) {
  2308. /* TSU init (Init only)*/
  2309. sh_eth_tsu_init(mdp);
  2310. }
  2311. }
  2312. netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
  2313. /* network device register */
  2314. ret = register_netdev(ndev);
  2315. if (ret)
  2316. goto out_napi_del;
  2317. /* mdio bus init */
  2318. ret = sh_mdio_init(ndev, pdev->id, pd);
  2319. if (ret)
  2320. goto out_unregister;
  2321. /* print device information */
  2322. pr_info("Base address at 0x%x, %pM, IRQ %d.\n",
  2323. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2324. platform_set_drvdata(pdev, ndev);
  2325. return ret;
  2326. out_unregister:
  2327. unregister_netdev(ndev);
  2328. out_napi_del:
  2329. netif_napi_del(&mdp->napi);
  2330. out_release:
  2331. /* net_dev free */
  2332. if (ndev)
  2333. free_netdev(ndev);
  2334. out:
  2335. return ret;
  2336. }
  2337. static int sh_eth_drv_remove(struct platform_device *pdev)
  2338. {
  2339. struct net_device *ndev = platform_get_drvdata(pdev);
  2340. struct sh_eth_private *mdp = netdev_priv(ndev);
  2341. sh_mdio_release(ndev);
  2342. unregister_netdev(ndev);
  2343. netif_napi_del(&mdp->napi);
  2344. pm_runtime_disable(&pdev->dev);
  2345. free_netdev(ndev);
  2346. return 0;
  2347. }
  2348. #ifdef CONFIG_PM
  2349. static int sh_eth_runtime_nop(struct device *dev)
  2350. {
  2351. /*
  2352. * Runtime PM callback shared between ->runtime_suspend()
  2353. * and ->runtime_resume(). Simply returns success.
  2354. *
  2355. * This driver re-initializes all registers after
  2356. * pm_runtime_get_sync() anyway so there is no need
  2357. * to save and restore registers here.
  2358. */
  2359. return 0;
  2360. }
  2361. static const struct dev_pm_ops sh_eth_dev_pm_ops = {
  2362. .runtime_suspend = sh_eth_runtime_nop,
  2363. .runtime_resume = sh_eth_runtime_nop,
  2364. };
  2365. #define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
  2366. #else
  2367. #define SH_ETH_PM_OPS NULL
  2368. #endif
  2369. static struct platform_device_id sh_eth_id_table[] = {
  2370. { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
  2371. { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
  2372. { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
  2373. { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
  2374. { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
  2375. { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
  2376. { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
  2377. { "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
  2378. { "r8a777x-ether", (kernel_ulong_t)&r8a777x_data },
  2379. { "r8a7790-ether", (kernel_ulong_t)&r8a779x_data },
  2380. { "r8a7791-ether", (kernel_ulong_t)&r8a779x_data },
  2381. { }
  2382. };
  2383. MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
  2384. static struct platform_driver sh_eth_driver = {
  2385. .probe = sh_eth_drv_probe,
  2386. .remove = sh_eth_drv_remove,
  2387. .id_table = sh_eth_id_table,
  2388. .driver = {
  2389. .name = CARDNAME,
  2390. .pm = SH_ETH_PM_OPS,
  2391. },
  2392. };
  2393. module_platform_driver(sh_eth_driver);
  2394. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2395. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2396. MODULE_LICENSE("GPL v2");