qlcnic_ctx.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. static const struct qlcnic_mailbox_metadata qlcnic_mbx_tbl[] = {
  9. {QLCNIC_CMD_CREATE_RX_CTX, 4, 1},
  10. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  11. {QLCNIC_CMD_CREATE_TX_CTX, 4, 1},
  12. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  13. {QLCNIC_CMD_INTRPT_TEST, 4, 1},
  14. {QLCNIC_CMD_SET_MTU, 4, 1},
  15. {QLCNIC_CMD_READ_PHY, 4, 2},
  16. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  17. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  18. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  19. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  20. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  21. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  22. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  23. {QLCNIC_CMD_GET_PCI_INFO, 4, 1},
  24. {QLCNIC_CMD_GET_NIC_INFO, 4, 1},
  25. {QLCNIC_CMD_SET_NIC_INFO, 4, 1},
  26. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  27. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  28. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  29. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  30. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  31. {QLCNIC_CMD_GET_MAC_STATS, 4, 1},
  32. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  33. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  34. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  35. {QLCNIC_CMD_TEMP_SIZE, 4, 4},
  36. {QLCNIC_CMD_GET_TEMP_HDR, 4, 1},
  37. {QLCNIC_CMD_82XX_SET_DRV_VER, 4, 1},
  38. {QLCNIC_CMD_GET_LED_STATUS, 4, 2},
  39. {QLCNIC_CMD_MQ_TX_CONFIG_INTR, 2, 3},
  40. {QLCNIC_CMD_DCB_QUERY_CAP, 1, 2},
  41. {QLCNIC_CMD_DCB_QUERY_PARAM, 4, 1},
  42. };
  43. static inline u32 qlcnic_get_cmd_signature(struct qlcnic_hardware_context *ahw)
  44. {
  45. return (ahw->pci_func & 0xff) | ((ahw->fw_hal_version & 0xff) << 8) |
  46. (0xcafe << 16);
  47. }
  48. /* Allocate mailbox registers */
  49. int qlcnic_82xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  50. struct qlcnic_adapter *adapter, u32 type)
  51. {
  52. int i, size;
  53. const struct qlcnic_mailbox_metadata *mbx_tbl;
  54. mbx_tbl = qlcnic_mbx_tbl;
  55. size = ARRAY_SIZE(qlcnic_mbx_tbl);
  56. for (i = 0; i < size; i++) {
  57. if (type == mbx_tbl[i].cmd) {
  58. mbx->req.num = mbx_tbl[i].in_args;
  59. mbx->rsp.num = mbx_tbl[i].out_args;
  60. mbx->req.arg = kcalloc(mbx->req.num,
  61. sizeof(u32), GFP_ATOMIC);
  62. if (!mbx->req.arg)
  63. return -ENOMEM;
  64. mbx->rsp.arg = kcalloc(mbx->rsp.num,
  65. sizeof(u32), GFP_ATOMIC);
  66. if (!mbx->rsp.arg) {
  67. kfree(mbx->req.arg);
  68. mbx->req.arg = NULL;
  69. return -ENOMEM;
  70. }
  71. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  72. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  73. mbx->req.arg[0] = type;
  74. break;
  75. }
  76. }
  77. return 0;
  78. }
  79. /* Free up mailbox registers */
  80. void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd)
  81. {
  82. kfree(cmd->req.arg);
  83. cmd->req.arg = NULL;
  84. kfree(cmd->rsp.arg);
  85. cmd->rsp.arg = NULL;
  86. }
  87. static u32
  88. qlcnic_poll_rsp(struct qlcnic_adapter *adapter)
  89. {
  90. u32 rsp;
  91. int timeout = 0, err = 0;
  92. do {
  93. /* give atleast 1ms for firmware to respond */
  94. mdelay(1);
  95. if (++timeout > QLCNIC_OS_CRB_RETRY_COUNT)
  96. return QLCNIC_CDRP_RSP_TIMEOUT;
  97. rsp = QLCRD32(adapter, QLCNIC_CDRP_CRB_OFFSET, &err);
  98. } while (!QLCNIC_CDRP_IS_RSP(rsp));
  99. return rsp;
  100. }
  101. int qlcnic_82xx_issue_cmd(struct qlcnic_adapter *adapter,
  102. struct qlcnic_cmd_args *cmd)
  103. {
  104. int i, err = 0;
  105. u32 rsp;
  106. u32 signature;
  107. struct pci_dev *pdev = adapter->pdev;
  108. struct qlcnic_hardware_context *ahw = adapter->ahw;
  109. const char *fmt;
  110. signature = qlcnic_get_cmd_signature(ahw);
  111. /* Acquire semaphore before accessing CRB */
  112. if (qlcnic_api_lock(adapter)) {
  113. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  114. return cmd->rsp.arg[0];
  115. }
  116. QLCWR32(adapter, QLCNIC_SIGN_CRB_OFFSET, signature);
  117. for (i = 1; i < QLCNIC_CDRP_MAX_ARGS; i++)
  118. QLCWR32(adapter, QLCNIC_CDRP_ARG(i), cmd->req.arg[i]);
  119. QLCWR32(adapter, QLCNIC_CDRP_CRB_OFFSET,
  120. QLCNIC_CDRP_FORM_CMD(cmd->req.arg[0]));
  121. rsp = qlcnic_poll_rsp(adapter);
  122. if (rsp == QLCNIC_CDRP_RSP_TIMEOUT) {
  123. dev_err(&pdev->dev, "card response timeout.\n");
  124. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  125. } else if (rsp == QLCNIC_CDRP_RSP_FAIL) {
  126. cmd->rsp.arg[0] = QLCRD32(adapter, QLCNIC_CDRP_ARG(1), &err);
  127. switch (cmd->rsp.arg[0]) {
  128. case QLCNIC_RCODE_INVALID_ARGS:
  129. fmt = "CDRP invalid args: [%d]\n";
  130. break;
  131. case QLCNIC_RCODE_NOT_SUPPORTED:
  132. case QLCNIC_RCODE_NOT_IMPL:
  133. fmt = "CDRP command not supported: [%d]\n";
  134. break;
  135. case QLCNIC_RCODE_NOT_PERMITTED:
  136. fmt = "CDRP requested action not permitted: [%d]\n";
  137. break;
  138. case QLCNIC_RCODE_INVALID:
  139. fmt = "CDRP invalid or unknown cmd received: [%d]\n";
  140. break;
  141. case QLCNIC_RCODE_TIMEOUT:
  142. fmt = "CDRP command timeout: [%d]\n";
  143. break;
  144. default:
  145. fmt = "CDRP command failed: [%d]\n";
  146. break;
  147. }
  148. dev_err(&pdev->dev, fmt, cmd->rsp.arg[0]);
  149. qlcnic_dump_mbx(adapter, cmd);
  150. } else if (rsp == QLCNIC_CDRP_RSP_OK)
  151. cmd->rsp.arg[0] = QLCNIC_RCODE_SUCCESS;
  152. for (i = 1; i < cmd->rsp.num; i++)
  153. cmd->rsp.arg[i] = QLCRD32(adapter, QLCNIC_CDRP_ARG(i), &err);
  154. /* Release semaphore */
  155. qlcnic_api_unlock(adapter);
  156. return cmd->rsp.arg[0];
  157. }
  158. int qlcnic_fw_cmd_set_drv_version(struct qlcnic_adapter *adapter, u32 fw_cmd)
  159. {
  160. struct qlcnic_cmd_args cmd;
  161. u32 arg1, arg2, arg3;
  162. char drv_string[12];
  163. int err = 0;
  164. memset(drv_string, 0, sizeof(drv_string));
  165. snprintf(drv_string, sizeof(drv_string), "%d"".""%d"".""%d",
  166. _QLCNIC_LINUX_MAJOR, _QLCNIC_LINUX_MINOR,
  167. _QLCNIC_LINUX_SUBVERSION);
  168. err = qlcnic_alloc_mbx_args(&cmd, adapter, fw_cmd);
  169. if (err)
  170. return err;
  171. memcpy(&arg1, drv_string, sizeof(u32));
  172. memcpy(&arg2, drv_string + 4, sizeof(u32));
  173. memcpy(&arg3, drv_string + 8, sizeof(u32));
  174. cmd.req.arg[1] = arg1;
  175. cmd.req.arg[2] = arg2;
  176. cmd.req.arg[3] = arg3;
  177. err = qlcnic_issue_cmd(adapter, &cmd);
  178. if (err) {
  179. dev_info(&adapter->pdev->dev,
  180. "Failed to set driver version in firmware\n");
  181. err = -EIO;
  182. }
  183. qlcnic_free_mbx_args(&cmd);
  184. return err;
  185. }
  186. int
  187. qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu)
  188. {
  189. int err = 0;
  190. struct qlcnic_cmd_args cmd;
  191. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  192. if (recv_ctx->state != QLCNIC_HOST_CTX_STATE_ACTIVE)
  193. return err;
  194. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_MTU);
  195. if (err)
  196. return err;
  197. cmd.req.arg[1] = recv_ctx->context_id;
  198. cmd.req.arg[2] = mtu;
  199. err = qlcnic_issue_cmd(adapter, &cmd);
  200. if (err) {
  201. dev_err(&adapter->pdev->dev, "Failed to set mtu\n");
  202. err = -EIO;
  203. }
  204. qlcnic_free_mbx_args(&cmd);
  205. return err;
  206. }
  207. int qlcnic_82xx_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  208. {
  209. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  210. struct qlcnic_hardware_context *ahw = adapter->ahw;
  211. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  212. struct net_device *netdev = adapter->netdev;
  213. u32 temp_intr_crb_mode, temp_rds_crb_mode;
  214. struct qlcnic_cardrsp_rds_ring *prsp_rds;
  215. struct qlcnic_cardrsp_sds_ring *prsp_sds;
  216. struct qlcnic_hostrq_rds_ring *prq_rds;
  217. struct qlcnic_hostrq_sds_ring *prq_sds;
  218. struct qlcnic_host_rds_ring *rds_ring;
  219. struct qlcnic_host_sds_ring *sds_ring;
  220. struct qlcnic_cardrsp_rx_ctx *prsp;
  221. struct qlcnic_hostrq_rx_ctx *prq;
  222. u8 i, nrds_rings, nsds_rings;
  223. struct qlcnic_cmd_args cmd;
  224. size_t rq_size, rsp_size;
  225. u32 cap, reg, val, reg2;
  226. u64 phys_addr;
  227. u16 temp_u16;
  228. void *addr;
  229. int err;
  230. nrds_rings = adapter->max_rds_rings;
  231. nsds_rings = adapter->drv_sds_rings;
  232. rq_size = SIZEOF_HOSTRQ_RX(struct qlcnic_hostrq_rx_ctx, nrds_rings,
  233. nsds_rings);
  234. rsp_size = SIZEOF_CARDRSP_RX(struct qlcnic_cardrsp_rx_ctx, nrds_rings,
  235. nsds_rings);
  236. addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  237. &hostrq_phys_addr, GFP_KERNEL);
  238. if (addr == NULL)
  239. return -ENOMEM;
  240. prq = addr;
  241. addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  242. &cardrsp_phys_addr, GFP_KERNEL);
  243. if (addr == NULL) {
  244. err = -ENOMEM;
  245. goto out_free_rq;
  246. }
  247. prsp = addr;
  248. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  249. cap = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN
  250. | QLCNIC_CAP0_VALIDOFF);
  251. cap |= (QLCNIC_CAP0_JUMBO_CONTIGUOUS | QLCNIC_CAP0_LRO_CONTIGUOUS);
  252. if (qlcnic_check_multi_tx(adapter) &&
  253. !adapter->ahw->diag_test) {
  254. cap |= QLCNIC_CAP0_TX_MULTI;
  255. } else {
  256. temp_u16 = offsetof(struct qlcnic_hostrq_rx_ctx, msix_handler);
  257. prq->valid_field_offset = cpu_to_le16(temp_u16);
  258. prq->txrx_sds_binding = nsds_rings - 1;
  259. temp_intr_crb_mode = QLCNIC_HOST_INT_CRB_MODE_SHARED;
  260. prq->host_int_crb_mode = cpu_to_le32(temp_intr_crb_mode);
  261. temp_rds_crb_mode = QLCNIC_HOST_RDS_CRB_MODE_UNIQUE;
  262. prq->host_rds_crb_mode = cpu_to_le32(temp_rds_crb_mode);
  263. }
  264. prq->capabilities[0] = cpu_to_le32(cap);
  265. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  266. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  267. prq->rds_ring_offset = 0;
  268. val = le32_to_cpu(prq->rds_ring_offset) +
  269. (sizeof(struct qlcnic_hostrq_rds_ring) * nrds_rings);
  270. prq->sds_ring_offset = cpu_to_le32(val);
  271. prq_rds = (struct qlcnic_hostrq_rds_ring *)(prq->data +
  272. le32_to_cpu(prq->rds_ring_offset));
  273. for (i = 0; i < nrds_rings; i++) {
  274. rds_ring = &recv_ctx->rds_rings[i];
  275. rds_ring->producer = 0;
  276. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  277. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  278. prq_rds[i].ring_kind = cpu_to_le32(i);
  279. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  280. }
  281. prq_sds = (struct qlcnic_hostrq_sds_ring *)(prq->data +
  282. le32_to_cpu(prq->sds_ring_offset));
  283. for (i = 0; i < nsds_rings; i++) {
  284. sds_ring = &recv_ctx->sds_rings[i];
  285. sds_ring->consumer = 0;
  286. memset(sds_ring->desc_head, 0, STATUS_DESC_RINGSIZE(sds_ring));
  287. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  288. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  289. if (qlcnic_check_multi_tx(adapter) &&
  290. !adapter->ahw->diag_test)
  291. prq_sds[i].msi_index = cpu_to_le16(ahw->intr_tbl[i].id);
  292. else
  293. prq_sds[i].msi_index = cpu_to_le16(i);
  294. }
  295. phys_addr = hostrq_phys_addr;
  296. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_RX_CTX);
  297. if (err)
  298. goto out_free_rsp;
  299. cmd.req.arg[1] = MSD(phys_addr);
  300. cmd.req.arg[2] = LSD(phys_addr);
  301. cmd.req.arg[3] = rq_size;
  302. err = qlcnic_issue_cmd(adapter, &cmd);
  303. if (err) {
  304. dev_err(&adapter->pdev->dev,
  305. "Failed to create rx ctx in firmware%d\n", err);
  306. goto out_free_rsp;
  307. }
  308. prsp_rds = ((struct qlcnic_cardrsp_rds_ring *)
  309. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  310. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  311. rds_ring = &recv_ctx->rds_rings[i];
  312. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  313. rds_ring->crb_rcv_producer = ahw->pci_base0 + reg;
  314. }
  315. prsp_sds = ((struct qlcnic_cardrsp_sds_ring *)
  316. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  317. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  318. sds_ring = &recv_ctx->sds_rings[i];
  319. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  320. if (qlcnic_check_multi_tx(adapter) && !adapter->ahw->diag_test)
  321. reg2 = ahw->intr_tbl[i].src;
  322. else
  323. reg2 = le32_to_cpu(prsp_sds[i].interrupt_crb);
  324. sds_ring->crb_intr_mask = ahw->pci_base0 + reg2;
  325. sds_ring->crb_sts_consumer = ahw->pci_base0 + reg;
  326. }
  327. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  328. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  329. recv_ctx->virt_port = prsp->virt_port;
  330. netdev_info(netdev, "Rx Context[%d] Created, state 0x%x\n",
  331. recv_ctx->context_id, recv_ctx->state);
  332. qlcnic_free_mbx_args(&cmd);
  333. out_free_rsp:
  334. dma_free_coherent(&adapter->pdev->dev, rsp_size, prsp,
  335. cardrsp_phys_addr);
  336. out_free_rq:
  337. dma_free_coherent(&adapter->pdev->dev, rq_size, prq, hostrq_phys_addr);
  338. return err;
  339. }
  340. void qlcnic_82xx_fw_cmd_del_rx_ctx(struct qlcnic_adapter *adapter)
  341. {
  342. int err;
  343. struct qlcnic_cmd_args cmd;
  344. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  345. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX);
  346. if (err)
  347. return;
  348. cmd.req.arg[1] = recv_ctx->context_id;
  349. err = qlcnic_issue_cmd(adapter, &cmd);
  350. if (err)
  351. dev_err(&adapter->pdev->dev,
  352. "Failed to destroy rx ctx in firmware\n");
  353. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  354. qlcnic_free_mbx_args(&cmd);
  355. }
  356. int qlcnic_82xx_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
  357. struct qlcnic_host_tx_ring *tx_ring,
  358. int ring)
  359. {
  360. struct qlcnic_hardware_context *ahw = adapter->ahw;
  361. struct net_device *netdev = adapter->netdev;
  362. struct qlcnic_hostrq_tx_ctx *prq;
  363. struct qlcnic_hostrq_cds_ring *prq_cds;
  364. struct qlcnic_cardrsp_tx_ctx *prsp;
  365. struct qlcnic_cmd_args cmd;
  366. u32 temp, intr_mask, temp_int_crb_mode;
  367. dma_addr_t rq_phys_addr, rsp_phys_addr;
  368. int temp_nsds_rings, index, err;
  369. void *rq_addr, *rsp_addr;
  370. size_t rq_size, rsp_size;
  371. u64 phys_addr;
  372. u16 msix_id;
  373. /* reset host resources */
  374. tx_ring->producer = 0;
  375. tx_ring->sw_consumer = 0;
  376. *(tx_ring->hw_consumer) = 0;
  377. rq_size = SIZEOF_HOSTRQ_TX(struct qlcnic_hostrq_tx_ctx);
  378. rq_addr = dma_zalloc_coherent(&adapter->pdev->dev, rq_size,
  379. &rq_phys_addr, GFP_KERNEL);
  380. if (!rq_addr)
  381. return -ENOMEM;
  382. rsp_size = SIZEOF_CARDRSP_TX(struct qlcnic_cardrsp_tx_ctx);
  383. rsp_addr = dma_zalloc_coherent(&adapter->pdev->dev, rsp_size,
  384. &rsp_phys_addr, GFP_KERNEL);
  385. if (!rsp_addr) {
  386. err = -ENOMEM;
  387. goto out_free_rq;
  388. }
  389. prq = rq_addr;
  390. prsp = rsp_addr;
  391. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  392. temp = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN |
  393. QLCNIC_CAP0_LSO);
  394. if (qlcnic_check_multi_tx(adapter) && !adapter->ahw->diag_test)
  395. temp |= QLCNIC_CAP0_TX_MULTI;
  396. prq->capabilities[0] = cpu_to_le32(temp);
  397. if (qlcnic_check_multi_tx(adapter) &&
  398. !adapter->ahw->diag_test) {
  399. temp_nsds_rings = adapter->drv_sds_rings;
  400. index = temp_nsds_rings + ring;
  401. msix_id = ahw->intr_tbl[index].id;
  402. prq->msi_index = cpu_to_le16(msix_id);
  403. } else {
  404. temp_int_crb_mode = QLCNIC_HOST_INT_CRB_MODE_SHARED;
  405. prq->host_int_crb_mode = cpu_to_le32(temp_int_crb_mode);
  406. prq->msi_index = 0;
  407. }
  408. prq->interrupt_ctl = 0;
  409. prq->cmd_cons_dma_addr = cpu_to_le64(tx_ring->hw_cons_phys_addr);
  410. prq_cds = &prq->cds_ring;
  411. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  412. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  413. phys_addr = rq_phys_addr;
  414. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  415. if (err)
  416. goto out_free_rsp;
  417. cmd.req.arg[1] = MSD(phys_addr);
  418. cmd.req.arg[2] = LSD(phys_addr);
  419. cmd.req.arg[3] = rq_size;
  420. err = qlcnic_issue_cmd(adapter, &cmd);
  421. if (err == QLCNIC_RCODE_SUCCESS) {
  422. tx_ring->state = le32_to_cpu(prsp->host_ctx_state);
  423. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  424. tx_ring->crb_cmd_producer = adapter->ahw->pci_base0 + temp;
  425. tx_ring->ctx_id = le16_to_cpu(prsp->context_id);
  426. if (qlcnic_check_multi_tx(adapter) &&
  427. !adapter->ahw->diag_test &&
  428. (adapter->flags & QLCNIC_MSIX_ENABLED)) {
  429. index = adapter->drv_sds_rings + ring;
  430. intr_mask = ahw->intr_tbl[index].src;
  431. tx_ring->crb_intr_mask = ahw->pci_base0 + intr_mask;
  432. }
  433. netdev_info(netdev, "Tx Context[0x%x] Created, state 0x%x\n",
  434. tx_ring->ctx_id, tx_ring->state);
  435. } else {
  436. netdev_err(netdev, "Failed to create tx ctx in firmware%d\n",
  437. err);
  438. err = -EIO;
  439. }
  440. qlcnic_free_mbx_args(&cmd);
  441. out_free_rsp:
  442. dma_free_coherent(&adapter->pdev->dev, rsp_size, rsp_addr,
  443. rsp_phys_addr);
  444. out_free_rq:
  445. dma_free_coherent(&adapter->pdev->dev, rq_size, rq_addr, rq_phys_addr);
  446. return err;
  447. }
  448. void qlcnic_82xx_fw_cmd_del_tx_ctx(struct qlcnic_adapter *adapter,
  449. struct qlcnic_host_tx_ring *tx_ring)
  450. {
  451. struct qlcnic_cmd_args cmd;
  452. int ret;
  453. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX);
  454. if (ret)
  455. return;
  456. cmd.req.arg[1] = tx_ring->ctx_id;
  457. if (qlcnic_issue_cmd(adapter, &cmd))
  458. dev_err(&adapter->pdev->dev,
  459. "Failed to destroy tx ctx in firmware\n");
  460. qlcnic_free_mbx_args(&cmd);
  461. }
  462. int
  463. qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config)
  464. {
  465. int err;
  466. struct qlcnic_cmd_args cmd;
  467. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_PORT);
  468. if (err)
  469. return err;
  470. cmd.req.arg[1] = config;
  471. err = qlcnic_issue_cmd(adapter, &cmd);
  472. qlcnic_free_mbx_args(&cmd);
  473. return err;
  474. }
  475. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter)
  476. {
  477. void *addr;
  478. int err, ring;
  479. struct qlcnic_recv_context *recv_ctx;
  480. struct qlcnic_host_rds_ring *rds_ring;
  481. struct qlcnic_host_sds_ring *sds_ring;
  482. struct qlcnic_host_tx_ring *tx_ring;
  483. __le32 *ptr;
  484. struct pci_dev *pdev = adapter->pdev;
  485. recv_ctx = adapter->recv_ctx;
  486. for (ring = 0; ring < adapter->drv_tx_rings; ring++) {
  487. tx_ring = &adapter->tx_ring[ring];
  488. ptr = (__le32 *)dma_alloc_coherent(&pdev->dev, sizeof(u32),
  489. &tx_ring->hw_cons_phys_addr,
  490. GFP_KERNEL);
  491. if (ptr == NULL)
  492. return -ENOMEM;
  493. tx_ring->hw_consumer = ptr;
  494. /* cmd desc ring */
  495. addr = dma_alloc_coherent(&pdev->dev, TX_DESC_RINGSIZE(tx_ring),
  496. &tx_ring->phys_addr,
  497. GFP_KERNEL);
  498. if (addr == NULL) {
  499. err = -ENOMEM;
  500. goto err_out_free;
  501. }
  502. tx_ring->desc_head = addr;
  503. }
  504. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  505. rds_ring = &recv_ctx->rds_rings[ring];
  506. addr = dma_alloc_coherent(&adapter->pdev->dev,
  507. RCV_DESC_RINGSIZE(rds_ring),
  508. &rds_ring->phys_addr, GFP_KERNEL);
  509. if (addr == NULL) {
  510. err = -ENOMEM;
  511. goto err_out_free;
  512. }
  513. rds_ring->desc_head = addr;
  514. }
  515. for (ring = 0; ring < adapter->drv_sds_rings; ring++) {
  516. sds_ring = &recv_ctx->sds_rings[ring];
  517. addr = dma_alloc_coherent(&adapter->pdev->dev,
  518. STATUS_DESC_RINGSIZE(sds_ring),
  519. &sds_ring->phys_addr, GFP_KERNEL);
  520. if (addr == NULL) {
  521. err = -ENOMEM;
  522. goto err_out_free;
  523. }
  524. sds_ring->desc_head = addr;
  525. }
  526. return 0;
  527. err_out_free:
  528. qlcnic_free_hw_resources(adapter);
  529. return err;
  530. }
  531. int qlcnic_fw_create_ctx(struct qlcnic_adapter *dev)
  532. {
  533. int i, err, ring;
  534. if (dev->flags & QLCNIC_NEED_FLR) {
  535. pci_reset_function(dev->pdev);
  536. dev->flags &= ~QLCNIC_NEED_FLR;
  537. }
  538. if (qlcnic_83xx_check(dev) && (dev->flags & QLCNIC_MSIX_ENABLED)) {
  539. if (dev->ahw->diag_test != QLCNIC_LOOPBACK_TEST) {
  540. err = qlcnic_83xx_config_intrpt(dev, 1);
  541. if (err)
  542. return err;
  543. }
  544. }
  545. if (qlcnic_82xx_check(dev) && (dev->flags & QLCNIC_MSIX_ENABLED) &&
  546. qlcnic_check_multi_tx(dev) && !dev->ahw->diag_test) {
  547. err = qlcnic_82xx_mq_intrpt(dev, 1);
  548. if (err)
  549. return err;
  550. }
  551. err = qlcnic_fw_cmd_create_rx_ctx(dev);
  552. if (err)
  553. goto err_out;
  554. for (ring = 0; ring < dev->drv_tx_rings; ring++) {
  555. err = qlcnic_fw_cmd_create_tx_ctx(dev,
  556. &dev->tx_ring[ring],
  557. ring);
  558. if (err) {
  559. qlcnic_fw_cmd_del_rx_ctx(dev);
  560. if (ring == 0)
  561. goto err_out;
  562. for (i = 0; i < ring; i++)
  563. qlcnic_fw_cmd_del_tx_ctx(dev, &dev->tx_ring[i]);
  564. goto err_out;
  565. }
  566. }
  567. set_bit(__QLCNIC_FW_ATTACHED, &dev->state);
  568. return 0;
  569. err_out:
  570. if (qlcnic_82xx_check(dev) && (dev->flags & QLCNIC_MSIX_ENABLED) &&
  571. qlcnic_check_multi_tx(dev) && !dev->ahw->diag_test)
  572. qlcnic_82xx_config_intrpt(dev, 0);
  573. if (qlcnic_83xx_check(dev) && (dev->flags & QLCNIC_MSIX_ENABLED)) {
  574. if (dev->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  575. qlcnic_83xx_config_intrpt(dev, 0);
  576. }
  577. return err;
  578. }
  579. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter)
  580. {
  581. int ring;
  582. if (test_and_clear_bit(__QLCNIC_FW_ATTACHED, &adapter->state)) {
  583. qlcnic_fw_cmd_del_rx_ctx(adapter);
  584. for (ring = 0; ring < adapter->drv_tx_rings; ring++)
  585. qlcnic_fw_cmd_del_tx_ctx(adapter,
  586. &adapter->tx_ring[ring]);
  587. if (qlcnic_82xx_check(adapter) &&
  588. (adapter->flags & QLCNIC_MSIX_ENABLED) &&
  589. qlcnic_check_multi_tx(adapter) &&
  590. !adapter->ahw->diag_test)
  591. qlcnic_82xx_config_intrpt(adapter, 0);
  592. if (qlcnic_83xx_check(adapter) &&
  593. (adapter->flags & QLCNIC_MSIX_ENABLED)) {
  594. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  595. qlcnic_83xx_config_intrpt(adapter, 0);
  596. }
  597. /* Allow dma queues to drain after context reset */
  598. mdelay(20);
  599. }
  600. }
  601. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter)
  602. {
  603. struct qlcnic_recv_context *recv_ctx;
  604. struct qlcnic_host_rds_ring *rds_ring;
  605. struct qlcnic_host_sds_ring *sds_ring;
  606. struct qlcnic_host_tx_ring *tx_ring;
  607. int ring;
  608. recv_ctx = adapter->recv_ctx;
  609. for (ring = 0; ring < adapter->drv_tx_rings; ring++) {
  610. tx_ring = &adapter->tx_ring[ring];
  611. if (tx_ring->hw_consumer != NULL) {
  612. dma_free_coherent(&adapter->pdev->dev, sizeof(u32),
  613. tx_ring->hw_consumer,
  614. tx_ring->hw_cons_phys_addr);
  615. tx_ring->hw_consumer = NULL;
  616. }
  617. if (tx_ring->desc_head != NULL) {
  618. dma_free_coherent(&adapter->pdev->dev,
  619. TX_DESC_RINGSIZE(tx_ring),
  620. tx_ring->desc_head,
  621. tx_ring->phys_addr);
  622. tx_ring->desc_head = NULL;
  623. }
  624. }
  625. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  626. rds_ring = &recv_ctx->rds_rings[ring];
  627. if (rds_ring->desc_head != NULL) {
  628. dma_free_coherent(&adapter->pdev->dev,
  629. RCV_DESC_RINGSIZE(rds_ring),
  630. rds_ring->desc_head,
  631. rds_ring->phys_addr);
  632. rds_ring->desc_head = NULL;
  633. }
  634. }
  635. for (ring = 0; ring < adapter->drv_sds_rings; ring++) {
  636. sds_ring = &recv_ctx->sds_rings[ring];
  637. if (sds_ring->desc_head != NULL) {
  638. dma_free_coherent(&adapter->pdev->dev,
  639. STATUS_DESC_RINGSIZE(sds_ring),
  640. sds_ring->desc_head,
  641. sds_ring->phys_addr);
  642. sds_ring->desc_head = NULL;
  643. }
  644. }
  645. }
  646. int qlcnic_82xx_config_intrpt(struct qlcnic_adapter *adapter, u8 op_type)
  647. {
  648. struct qlcnic_hardware_context *ahw = adapter->ahw;
  649. struct net_device *netdev = adapter->netdev;
  650. struct qlcnic_cmd_args cmd;
  651. u32 type, val;
  652. int i, err = 0;
  653. for (i = 0; i < ahw->num_msix; i++) {
  654. qlcnic_alloc_mbx_args(&cmd, adapter,
  655. QLCNIC_CMD_MQ_TX_CONFIG_INTR);
  656. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  657. val = type | (ahw->intr_tbl[i].type << 4);
  658. if (ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  659. val |= (ahw->intr_tbl[i].id << 16);
  660. cmd.req.arg[1] = val;
  661. err = qlcnic_issue_cmd(adapter, &cmd);
  662. if (err) {
  663. netdev_err(netdev, "Failed to %s interrupts %d\n",
  664. op_type == QLCNIC_INTRPT_ADD ? "Add" :
  665. "Delete", err);
  666. qlcnic_free_mbx_args(&cmd);
  667. return err;
  668. }
  669. val = cmd.rsp.arg[1];
  670. if (LSB(val)) {
  671. netdev_info(netdev,
  672. "failed to configure interrupt for %d\n",
  673. ahw->intr_tbl[i].id);
  674. continue;
  675. }
  676. if (op_type) {
  677. ahw->intr_tbl[i].id = MSW(val);
  678. ahw->intr_tbl[i].enabled = 1;
  679. ahw->intr_tbl[i].src = cmd.rsp.arg[2];
  680. } else {
  681. ahw->intr_tbl[i].id = i;
  682. ahw->intr_tbl[i].enabled = 0;
  683. ahw->intr_tbl[i].src = 0;
  684. }
  685. qlcnic_free_mbx_args(&cmd);
  686. }
  687. return err;
  688. }
  689. int qlcnic_82xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac,
  690. u8 function)
  691. {
  692. int err, i;
  693. struct qlcnic_cmd_args cmd;
  694. u32 mac_low, mac_high;
  695. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  696. if (err)
  697. return err;
  698. cmd.req.arg[1] = function | BIT_8;
  699. err = qlcnic_issue_cmd(adapter, &cmd);
  700. if (err == QLCNIC_RCODE_SUCCESS) {
  701. mac_low = cmd.rsp.arg[1];
  702. mac_high = cmd.rsp.arg[2];
  703. for (i = 0; i < 2; i++)
  704. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  705. for (i = 2; i < 6; i++)
  706. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  707. } else {
  708. dev_err(&adapter->pdev->dev,
  709. "Failed to get mac address%d\n", err);
  710. err = -EIO;
  711. }
  712. qlcnic_free_mbx_args(&cmd);
  713. return err;
  714. }
  715. /* Get info of a NIC partition */
  716. int qlcnic_82xx_get_nic_info(struct qlcnic_adapter *adapter,
  717. struct qlcnic_info *npar_info, u8 func_id)
  718. {
  719. int err;
  720. dma_addr_t nic_dma_t;
  721. const struct qlcnic_info_le *nic_info;
  722. void *nic_info_addr;
  723. struct qlcnic_cmd_args cmd;
  724. size_t nic_size = sizeof(struct qlcnic_info_le);
  725. nic_info_addr = dma_zalloc_coherent(&adapter->pdev->dev, nic_size,
  726. &nic_dma_t, GFP_KERNEL);
  727. if (!nic_info_addr)
  728. return -ENOMEM;
  729. nic_info = nic_info_addr;
  730. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  731. if (err)
  732. goto out_free_dma;
  733. cmd.req.arg[1] = MSD(nic_dma_t);
  734. cmd.req.arg[2] = LSD(nic_dma_t);
  735. cmd.req.arg[3] = (func_id << 16 | nic_size);
  736. err = qlcnic_issue_cmd(adapter, &cmd);
  737. if (err != QLCNIC_RCODE_SUCCESS) {
  738. dev_err(&adapter->pdev->dev,
  739. "Failed to get nic info%d\n", err);
  740. err = -EIO;
  741. } else {
  742. npar_info->pci_func = le16_to_cpu(nic_info->pci_func);
  743. npar_info->op_mode = le16_to_cpu(nic_info->op_mode);
  744. npar_info->min_tx_bw = le16_to_cpu(nic_info->min_tx_bw);
  745. npar_info->max_tx_bw = le16_to_cpu(nic_info->max_tx_bw);
  746. npar_info->phys_port = le16_to_cpu(nic_info->phys_port);
  747. npar_info->switch_mode = le16_to_cpu(nic_info->switch_mode);
  748. npar_info->max_tx_ques = le16_to_cpu(nic_info->max_tx_ques);
  749. npar_info->max_rx_ques = le16_to_cpu(nic_info->max_rx_ques);
  750. npar_info->capabilities = le32_to_cpu(nic_info->capabilities);
  751. npar_info->max_mtu = le16_to_cpu(nic_info->max_mtu);
  752. adapter->max_tx_rings = npar_info->max_tx_ques;
  753. adapter->max_sds_rings = npar_info->max_rx_ques;
  754. }
  755. qlcnic_free_mbx_args(&cmd);
  756. out_free_dma:
  757. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  758. nic_dma_t);
  759. return err;
  760. }
  761. /* Configure a NIC partition */
  762. int qlcnic_82xx_set_nic_info(struct qlcnic_adapter *adapter,
  763. struct qlcnic_info *nic)
  764. {
  765. int err = -EIO;
  766. dma_addr_t nic_dma_t;
  767. void *nic_info_addr;
  768. struct qlcnic_cmd_args cmd;
  769. struct qlcnic_info_le *nic_info;
  770. size_t nic_size = sizeof(struct qlcnic_info_le);
  771. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  772. return err;
  773. nic_info_addr = dma_zalloc_coherent(&adapter->pdev->dev, nic_size,
  774. &nic_dma_t, GFP_KERNEL);
  775. if (!nic_info_addr)
  776. return -ENOMEM;
  777. nic_info = nic_info_addr;
  778. nic_info->pci_func = cpu_to_le16(nic->pci_func);
  779. nic_info->op_mode = cpu_to_le16(nic->op_mode);
  780. nic_info->phys_port = cpu_to_le16(nic->phys_port);
  781. nic_info->switch_mode = cpu_to_le16(nic->switch_mode);
  782. nic_info->capabilities = cpu_to_le32(nic->capabilities);
  783. nic_info->max_mac_filters = nic->max_mac_filters;
  784. nic_info->max_tx_ques = cpu_to_le16(nic->max_tx_ques);
  785. nic_info->max_rx_ques = cpu_to_le16(nic->max_rx_ques);
  786. nic_info->min_tx_bw = cpu_to_le16(nic->min_tx_bw);
  787. nic_info->max_tx_bw = cpu_to_le16(nic->max_tx_bw);
  788. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  789. if (err)
  790. goto out_free_dma;
  791. cmd.req.arg[1] = MSD(nic_dma_t);
  792. cmd.req.arg[2] = LSD(nic_dma_t);
  793. cmd.req.arg[3] = ((nic->pci_func << 16) | nic_size);
  794. err = qlcnic_issue_cmd(adapter, &cmd);
  795. if (err != QLCNIC_RCODE_SUCCESS) {
  796. dev_err(&adapter->pdev->dev,
  797. "Failed to set nic info%d\n", err);
  798. err = -EIO;
  799. }
  800. qlcnic_free_mbx_args(&cmd);
  801. out_free_dma:
  802. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  803. nic_dma_t);
  804. return err;
  805. }
  806. /* Get PCI Info of a partition */
  807. int qlcnic_82xx_get_pci_info(struct qlcnic_adapter *adapter,
  808. struct qlcnic_pci_info *pci_info)
  809. {
  810. struct qlcnic_hardware_context *ahw = adapter->ahw;
  811. size_t npar_size = sizeof(struct qlcnic_pci_info_le);
  812. size_t pci_size = npar_size * ahw->max_vnic_func;
  813. u16 nic = 0, fcoe = 0, iscsi = 0;
  814. struct qlcnic_pci_info_le *npar;
  815. struct qlcnic_cmd_args cmd;
  816. dma_addr_t pci_info_dma_t;
  817. void *pci_info_addr;
  818. int err = 0, i;
  819. pci_info_addr = dma_zalloc_coherent(&adapter->pdev->dev, pci_size,
  820. &pci_info_dma_t, GFP_KERNEL);
  821. if (!pci_info_addr)
  822. return -ENOMEM;
  823. npar = pci_info_addr;
  824. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  825. if (err)
  826. goto out_free_dma;
  827. cmd.req.arg[1] = MSD(pci_info_dma_t);
  828. cmd.req.arg[2] = LSD(pci_info_dma_t);
  829. cmd.req.arg[3] = pci_size;
  830. err = qlcnic_issue_cmd(adapter, &cmd);
  831. ahw->total_nic_func = 0;
  832. if (err == QLCNIC_RCODE_SUCCESS) {
  833. for (i = 0; i < ahw->max_vnic_func; i++, npar++, pci_info++) {
  834. pci_info->id = le16_to_cpu(npar->id);
  835. pci_info->active = le16_to_cpu(npar->active);
  836. if (!pci_info->active)
  837. continue;
  838. pci_info->type = le16_to_cpu(npar->type);
  839. err = qlcnic_get_pci_func_type(adapter, pci_info->type,
  840. &nic, &fcoe, &iscsi);
  841. pci_info->default_port =
  842. le16_to_cpu(npar->default_port);
  843. pci_info->tx_min_bw =
  844. le16_to_cpu(npar->tx_min_bw);
  845. pci_info->tx_max_bw =
  846. le16_to_cpu(npar->tx_max_bw);
  847. memcpy(pci_info->mac, npar->mac, ETH_ALEN);
  848. }
  849. } else {
  850. dev_err(&adapter->pdev->dev,
  851. "Failed to get PCI Info%d\n", err);
  852. err = -EIO;
  853. }
  854. ahw->total_nic_func = nic;
  855. ahw->total_pci_func = nic + fcoe + iscsi;
  856. if (ahw->total_nic_func == 0 || ahw->total_pci_func == 0) {
  857. dev_err(&adapter->pdev->dev,
  858. "%s: Invalid function count: total nic func[%x], total pci func[%x]\n",
  859. __func__, ahw->total_nic_func, ahw->total_pci_func);
  860. err = -EIO;
  861. }
  862. qlcnic_free_mbx_args(&cmd);
  863. out_free_dma:
  864. dma_free_coherent(&adapter->pdev->dev, pci_size, pci_info_addr,
  865. pci_info_dma_t);
  866. return err;
  867. }
  868. /* Configure eSwitch for port mirroring */
  869. int qlcnic_config_port_mirroring(struct qlcnic_adapter *adapter, u8 id,
  870. u8 enable_mirroring, u8 pci_func)
  871. {
  872. struct device *dev = &adapter->pdev->dev;
  873. struct qlcnic_cmd_args cmd;
  874. int err = -EIO;
  875. u32 arg1;
  876. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC ||
  877. !(adapter->eswitch[id].flags & QLCNIC_SWITCH_ENABLE))
  878. return err;
  879. arg1 = id | (enable_mirroring ? BIT_4 : 0);
  880. arg1 |= pci_func << 8;
  881. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  882. QLCNIC_CMD_SET_PORTMIRRORING);
  883. if (err)
  884. return err;
  885. cmd.req.arg[1] = arg1;
  886. err = qlcnic_issue_cmd(adapter, &cmd);
  887. if (err != QLCNIC_RCODE_SUCCESS)
  888. dev_err(dev, "Failed to configure port mirroring for vNIC function %d on eSwitch %d\n",
  889. pci_func, id);
  890. else
  891. dev_info(dev, "Configured port mirroring for vNIC function %d on eSwitch %d\n",
  892. pci_func, id);
  893. qlcnic_free_mbx_args(&cmd);
  894. return err;
  895. }
  896. int qlcnic_get_port_stats(struct qlcnic_adapter *adapter, const u8 func,
  897. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  898. size_t stats_size = sizeof(struct qlcnic_esw_stats_le);
  899. struct qlcnic_esw_stats_le *stats;
  900. dma_addr_t stats_dma_t;
  901. void *stats_addr;
  902. u32 arg1;
  903. struct qlcnic_cmd_args cmd;
  904. int err;
  905. if (esw_stats == NULL)
  906. return -ENOMEM;
  907. if ((adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) &&
  908. (func != adapter->ahw->pci_func)) {
  909. dev_err(&adapter->pdev->dev,
  910. "Not privilege to query stats for func=%d", func);
  911. return -EIO;
  912. }
  913. stats_addr = dma_zalloc_coherent(&adapter->pdev->dev, stats_size,
  914. &stats_dma_t, GFP_KERNEL);
  915. if (!stats_addr)
  916. return -ENOMEM;
  917. arg1 = func | QLCNIC_STATS_VERSION << 8 | QLCNIC_STATS_PORT << 12;
  918. arg1 |= rx_tx << 15 | stats_size << 16;
  919. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  920. QLCNIC_CMD_GET_ESWITCH_STATS);
  921. if (err)
  922. goto out_free_dma;
  923. cmd.req.arg[1] = arg1;
  924. cmd.req.arg[2] = MSD(stats_dma_t);
  925. cmd.req.arg[3] = LSD(stats_dma_t);
  926. err = qlcnic_issue_cmd(adapter, &cmd);
  927. if (!err) {
  928. stats = stats_addr;
  929. esw_stats->context_id = le16_to_cpu(stats->context_id);
  930. esw_stats->version = le16_to_cpu(stats->version);
  931. esw_stats->size = le16_to_cpu(stats->size);
  932. esw_stats->multicast_frames =
  933. le64_to_cpu(stats->multicast_frames);
  934. esw_stats->broadcast_frames =
  935. le64_to_cpu(stats->broadcast_frames);
  936. esw_stats->unicast_frames = le64_to_cpu(stats->unicast_frames);
  937. esw_stats->dropped_frames = le64_to_cpu(stats->dropped_frames);
  938. esw_stats->local_frames = le64_to_cpu(stats->local_frames);
  939. esw_stats->errors = le64_to_cpu(stats->errors);
  940. esw_stats->numbytes = le64_to_cpu(stats->numbytes);
  941. }
  942. qlcnic_free_mbx_args(&cmd);
  943. out_free_dma:
  944. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  945. stats_dma_t);
  946. return err;
  947. }
  948. /* This routine will retrieve the MAC statistics from firmware */
  949. int qlcnic_get_mac_stats(struct qlcnic_adapter *adapter,
  950. struct qlcnic_mac_statistics *mac_stats)
  951. {
  952. struct qlcnic_mac_statistics_le *stats;
  953. struct qlcnic_cmd_args cmd;
  954. size_t stats_size = sizeof(struct qlcnic_mac_statistics_le);
  955. dma_addr_t stats_dma_t;
  956. void *stats_addr;
  957. int err;
  958. if (mac_stats == NULL)
  959. return -ENOMEM;
  960. stats_addr = dma_zalloc_coherent(&adapter->pdev->dev, stats_size,
  961. &stats_dma_t, GFP_KERNEL);
  962. if (!stats_addr)
  963. return -ENOMEM;
  964. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_MAC_STATS);
  965. if (err)
  966. goto out_free_dma;
  967. cmd.req.arg[1] = stats_size << 16;
  968. cmd.req.arg[2] = MSD(stats_dma_t);
  969. cmd.req.arg[3] = LSD(stats_dma_t);
  970. err = qlcnic_issue_cmd(adapter, &cmd);
  971. if (!err) {
  972. stats = stats_addr;
  973. mac_stats->mac_tx_frames = le64_to_cpu(stats->mac_tx_frames);
  974. mac_stats->mac_tx_bytes = le64_to_cpu(stats->mac_tx_bytes);
  975. mac_stats->mac_tx_mcast_pkts =
  976. le64_to_cpu(stats->mac_tx_mcast_pkts);
  977. mac_stats->mac_tx_bcast_pkts =
  978. le64_to_cpu(stats->mac_tx_bcast_pkts);
  979. mac_stats->mac_rx_frames = le64_to_cpu(stats->mac_rx_frames);
  980. mac_stats->mac_rx_bytes = le64_to_cpu(stats->mac_rx_bytes);
  981. mac_stats->mac_rx_mcast_pkts =
  982. le64_to_cpu(stats->mac_rx_mcast_pkts);
  983. mac_stats->mac_rx_length_error =
  984. le64_to_cpu(stats->mac_rx_length_error);
  985. mac_stats->mac_rx_length_small =
  986. le64_to_cpu(stats->mac_rx_length_small);
  987. mac_stats->mac_rx_length_large =
  988. le64_to_cpu(stats->mac_rx_length_large);
  989. mac_stats->mac_rx_jabber = le64_to_cpu(stats->mac_rx_jabber);
  990. mac_stats->mac_rx_dropped = le64_to_cpu(stats->mac_rx_dropped);
  991. mac_stats->mac_rx_crc_error = le64_to_cpu(stats->mac_rx_crc_error);
  992. } else {
  993. dev_err(&adapter->pdev->dev,
  994. "%s: Get mac stats failed, err=%d.\n", __func__, err);
  995. }
  996. qlcnic_free_mbx_args(&cmd);
  997. out_free_dma:
  998. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  999. stats_dma_t);
  1000. return err;
  1001. }
  1002. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *adapter, const u8 eswitch,
  1003. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  1004. struct __qlcnic_esw_statistics port_stats;
  1005. u8 i;
  1006. int ret = -EIO;
  1007. if (esw_stats == NULL)
  1008. return -ENOMEM;
  1009. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  1010. return -EIO;
  1011. if (adapter->npars == NULL)
  1012. return -EIO;
  1013. memset(esw_stats, 0, sizeof(u64));
  1014. esw_stats->unicast_frames = QLCNIC_STATS_NOT_AVAIL;
  1015. esw_stats->multicast_frames = QLCNIC_STATS_NOT_AVAIL;
  1016. esw_stats->broadcast_frames = QLCNIC_STATS_NOT_AVAIL;
  1017. esw_stats->dropped_frames = QLCNIC_STATS_NOT_AVAIL;
  1018. esw_stats->errors = QLCNIC_STATS_NOT_AVAIL;
  1019. esw_stats->local_frames = QLCNIC_STATS_NOT_AVAIL;
  1020. esw_stats->numbytes = QLCNIC_STATS_NOT_AVAIL;
  1021. esw_stats->context_id = eswitch;
  1022. for (i = 0; i < adapter->ahw->total_nic_func; i++) {
  1023. if (adapter->npars[i].phy_port != eswitch)
  1024. continue;
  1025. memset(&port_stats, 0, sizeof(struct __qlcnic_esw_statistics));
  1026. if (qlcnic_get_port_stats(adapter, adapter->npars[i].pci_func,
  1027. rx_tx, &port_stats))
  1028. continue;
  1029. esw_stats->size = port_stats.size;
  1030. esw_stats->version = port_stats.version;
  1031. QLCNIC_ADD_ESW_STATS(esw_stats->unicast_frames,
  1032. port_stats.unicast_frames);
  1033. QLCNIC_ADD_ESW_STATS(esw_stats->multicast_frames,
  1034. port_stats.multicast_frames);
  1035. QLCNIC_ADD_ESW_STATS(esw_stats->broadcast_frames,
  1036. port_stats.broadcast_frames);
  1037. QLCNIC_ADD_ESW_STATS(esw_stats->dropped_frames,
  1038. port_stats.dropped_frames);
  1039. QLCNIC_ADD_ESW_STATS(esw_stats->errors,
  1040. port_stats.errors);
  1041. QLCNIC_ADD_ESW_STATS(esw_stats->local_frames,
  1042. port_stats.local_frames);
  1043. QLCNIC_ADD_ESW_STATS(esw_stats->numbytes,
  1044. port_stats.numbytes);
  1045. ret = 0;
  1046. }
  1047. return ret;
  1048. }
  1049. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, const u8 func_esw,
  1050. const u8 port, const u8 rx_tx)
  1051. {
  1052. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1053. struct qlcnic_cmd_args cmd;
  1054. int err;
  1055. u32 arg1;
  1056. if (ahw->op_mode != QLCNIC_MGMT_FUNC)
  1057. return -EIO;
  1058. if (func_esw == QLCNIC_STATS_PORT) {
  1059. if (port >= ahw->max_vnic_func)
  1060. goto err_ret;
  1061. } else if (func_esw == QLCNIC_STATS_ESWITCH) {
  1062. if (port >= QLCNIC_NIU_MAX_XG_PORTS)
  1063. goto err_ret;
  1064. } else {
  1065. goto err_ret;
  1066. }
  1067. if (rx_tx > QLCNIC_QUERY_TX_COUNTER)
  1068. goto err_ret;
  1069. arg1 = port | QLCNIC_STATS_VERSION << 8 | func_esw << 12;
  1070. arg1 |= BIT_14 | rx_tx << 15;
  1071. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1072. QLCNIC_CMD_GET_ESWITCH_STATS);
  1073. if (err)
  1074. return err;
  1075. cmd.req.arg[1] = arg1;
  1076. err = qlcnic_issue_cmd(adapter, &cmd);
  1077. qlcnic_free_mbx_args(&cmd);
  1078. return err;
  1079. err_ret:
  1080. dev_err(&adapter->pdev->dev,
  1081. "Invalid args func_esw %d port %d rx_ctx %d\n",
  1082. func_esw, port, rx_tx);
  1083. return -EIO;
  1084. }
  1085. static int __qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  1086. u32 *arg1, u32 *arg2)
  1087. {
  1088. struct device *dev = &adapter->pdev->dev;
  1089. struct qlcnic_cmd_args cmd;
  1090. u8 pci_func = *arg1 >> 8;
  1091. int err;
  1092. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1093. QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG);
  1094. if (err)
  1095. return err;
  1096. cmd.req.arg[1] = *arg1;
  1097. err = qlcnic_issue_cmd(adapter, &cmd);
  1098. *arg1 = cmd.rsp.arg[1];
  1099. *arg2 = cmd.rsp.arg[2];
  1100. qlcnic_free_mbx_args(&cmd);
  1101. if (err == QLCNIC_RCODE_SUCCESS)
  1102. dev_info(dev, "Get eSwitch port config for vNIC function %d\n",
  1103. pci_func);
  1104. else
  1105. dev_err(dev, "Failed to get eswitch port config for vNIC function %d\n",
  1106. pci_func);
  1107. return err;
  1108. }
  1109. /* Configure eSwitch port
  1110. op_mode = 0 for setting default port behavior
  1111. op_mode = 1 for setting vlan id
  1112. op_mode = 2 for deleting vlan id
  1113. op_type = 0 for vlan_id
  1114. op_type = 1 for port vlan_id
  1115. */
  1116. int qlcnic_config_switch_port(struct qlcnic_adapter *adapter,
  1117. struct qlcnic_esw_func_cfg *esw_cfg)
  1118. {
  1119. struct device *dev = &adapter->pdev->dev;
  1120. struct qlcnic_cmd_args cmd;
  1121. int err = -EIO, index;
  1122. u32 arg1, arg2 = 0;
  1123. u8 pci_func;
  1124. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  1125. return err;
  1126. pci_func = esw_cfg->pci_func;
  1127. index = qlcnic_is_valid_nic_func(adapter, pci_func);
  1128. if (index < 0)
  1129. return err;
  1130. arg1 = (adapter->npars[index].phy_port & BIT_0);
  1131. arg1 |= (pci_func << 8);
  1132. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  1133. return err;
  1134. arg1 &= ~(0x0ff << 8);
  1135. arg1 |= (pci_func << 8);
  1136. arg1 &= ~(BIT_2 | BIT_3);
  1137. switch (esw_cfg->op_mode) {
  1138. case QLCNIC_PORT_DEFAULTS:
  1139. arg1 |= (BIT_4 | BIT_6 | BIT_7);
  1140. arg2 |= (BIT_0 | BIT_1);
  1141. if (adapter->ahw->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  1142. arg2 |= (BIT_2 | BIT_3);
  1143. if (!(esw_cfg->discard_tagged))
  1144. arg1 &= ~BIT_4;
  1145. if (!(esw_cfg->promisc_mode))
  1146. arg1 &= ~BIT_6;
  1147. if (!(esw_cfg->mac_override))
  1148. arg1 &= ~BIT_7;
  1149. if (!(esw_cfg->mac_anti_spoof))
  1150. arg2 &= ~BIT_0;
  1151. if (!(esw_cfg->offload_flags & BIT_0))
  1152. arg2 &= ~(BIT_1 | BIT_2 | BIT_3);
  1153. if (!(esw_cfg->offload_flags & BIT_1))
  1154. arg2 &= ~BIT_2;
  1155. if (!(esw_cfg->offload_flags & BIT_2))
  1156. arg2 &= ~BIT_3;
  1157. break;
  1158. case QLCNIC_ADD_VLAN:
  1159. arg1 |= (BIT_2 | BIT_5);
  1160. arg1 |= (esw_cfg->vlan_id << 16);
  1161. break;
  1162. case QLCNIC_DEL_VLAN:
  1163. arg1 |= (BIT_3 | BIT_5);
  1164. arg1 &= ~(0x0ffff << 16);
  1165. break;
  1166. default:
  1167. return err;
  1168. }
  1169. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1170. QLCNIC_CMD_CONFIGURE_ESWITCH);
  1171. if (err)
  1172. return err;
  1173. cmd.req.arg[1] = arg1;
  1174. cmd.req.arg[2] = arg2;
  1175. err = qlcnic_issue_cmd(adapter, &cmd);
  1176. qlcnic_free_mbx_args(&cmd);
  1177. if (err != QLCNIC_RCODE_SUCCESS)
  1178. dev_err(dev, "Failed to configure eswitch for vNIC function %d\n",
  1179. pci_func);
  1180. else
  1181. dev_info(dev, "Configured eSwitch for vNIC function %d\n",
  1182. pci_func);
  1183. return err;
  1184. }
  1185. int
  1186. qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  1187. struct qlcnic_esw_func_cfg *esw_cfg)
  1188. {
  1189. u32 arg1, arg2;
  1190. int index;
  1191. u8 phy_port;
  1192. if (adapter->ahw->op_mode == QLCNIC_MGMT_FUNC) {
  1193. index = qlcnic_is_valid_nic_func(adapter, esw_cfg->pci_func);
  1194. if (index < 0)
  1195. return -EIO;
  1196. phy_port = adapter->npars[index].phy_port;
  1197. } else {
  1198. phy_port = adapter->ahw->physical_port;
  1199. }
  1200. arg1 = phy_port;
  1201. arg1 |= (esw_cfg->pci_func << 8);
  1202. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  1203. return -EIO;
  1204. esw_cfg->discard_tagged = !!(arg1 & BIT_4);
  1205. esw_cfg->host_vlan_tag = !!(arg1 & BIT_5);
  1206. esw_cfg->promisc_mode = !!(arg1 & BIT_6);
  1207. esw_cfg->mac_override = !!(arg1 & BIT_7);
  1208. esw_cfg->vlan_id = LSW(arg1 >> 16);
  1209. esw_cfg->mac_anti_spoof = (arg2 & 0x1);
  1210. esw_cfg->offload_flags = ((arg2 >> 1) & 0x7);
  1211. return 0;
  1212. }