qlcnic.h 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #ifndef _QLCNIC_H_
  8. #define _QLCNIC_H_
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/types.h>
  12. #include <linux/ioport.h>
  13. #include <linux/pci.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ip.h>
  17. #include <linux/in.h>
  18. #include <linux/tcp.h>
  19. #include <linux/skbuff.h>
  20. #include <linux/firmware.h>
  21. #include <linux/ethtool.h>
  22. #include <linux/mii.h>
  23. #include <linux/timer.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/io.h>
  26. #include <asm/byteorder.h>
  27. #include <linux/bitops.h>
  28. #include <linux/if_vlan.h>
  29. #include "qlcnic_hdr.h"
  30. #include "qlcnic_hw.h"
  31. #include "qlcnic_83xx_hw.h"
  32. #include "qlcnic_dcb.h"
  33. #define _QLCNIC_LINUX_MAJOR 5
  34. #define _QLCNIC_LINUX_MINOR 3
  35. #define _QLCNIC_LINUX_SUBVERSION 53
  36. #define QLCNIC_LINUX_VERSIONID "5.3.53"
  37. #define QLCNIC_DRV_IDC_VER 0x01
  38. #define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
  39. (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
  40. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  41. #define _major(v) (((v) >> 24) & 0xff)
  42. #define _minor(v) (((v) >> 16) & 0xff)
  43. #define _build(v) ((v) & 0xffff)
  44. /* version in image has weird encoding:
  45. * 7:0 - major
  46. * 15:8 - minor
  47. * 31:16 - build (little endian)
  48. */
  49. #define QLCNIC_DECODE_VERSION(v) \
  50. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  51. #define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
  52. #define QLCNIC_NUM_FLASH_SECTORS (64)
  53. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  54. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  55. * QLCNIC_FLASH_SECTOR_SIZE)
  56. #define RCV_DESC_RINGSIZE(rds_ring) \
  57. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  58. #define RCV_BUFF_RINGSIZE(rds_ring) \
  59. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  60. #define STATUS_DESC_RINGSIZE(sds_ring) \
  61. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  62. #define TX_BUFF_RINGSIZE(tx_ring) \
  63. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  64. #define TX_DESC_RINGSIZE(tx_ring) \
  65. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  66. #define QLCNIC_P3P_A0 0x50
  67. #define QLCNIC_P3P_C0 0x58
  68. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  69. #define FIRST_PAGE_GROUP_START 0
  70. #define FIRST_PAGE_GROUP_END 0x100000
  71. #define P3P_MAX_MTU (9600)
  72. #define P3P_MIN_MTU (68)
  73. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  74. #define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  75. #define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
  76. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  77. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  78. /* Tx defines */
  79. #define QLCNIC_MAX_FRAGS_PER_TX 14
  80. #define MAX_TSO_HEADER_DESC 2
  81. #define MGMT_CMD_DESC_RESV 4
  82. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  83. + MGMT_CMD_DESC_RESV)
  84. #define QLCNIC_MAX_TX_TIMEOUTS 2
  85. /* Driver will use 1 Tx ring in INT-x/MSI/SRIOV mode. */
  86. #define QLCNIC_SINGLE_RING 1
  87. #define QLCNIC_DEF_SDS_RINGS 4
  88. #define QLCNIC_DEF_TX_RINGS 4
  89. #define QLCNIC_MAX_VNIC_TX_RINGS 4
  90. #define QLCNIC_MAX_VNIC_SDS_RINGS 4
  91. enum qlcnic_queue_type {
  92. QLCNIC_TX_QUEUE = 1,
  93. QLCNIC_RX_QUEUE,
  94. };
  95. /* Operational mode for driver */
  96. #define QLCNIC_VNIC_MODE 0xFF
  97. #define QLCNIC_DEFAULT_MODE 0x0
  98. /* Virtual NIC function count */
  99. #define QLC_DEFAULT_VNIC_COUNT 8
  100. #define QLC_84XX_VNIC_COUNT 16
  101. /*
  102. * Following are the states of the Phantom. Phantom will set them and
  103. * Host will read to check if the fields are correct.
  104. */
  105. #define PHAN_INITIALIZE_FAILED 0xffff
  106. #define PHAN_INITIALIZE_COMPLETE 0xff01
  107. /* Host writes the following to notify that it has done the init-handshake */
  108. #define PHAN_INITIALIZE_ACK 0xf00f
  109. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  110. #define NUM_RCV_DESC_RINGS 3
  111. #define RCV_RING_NORMAL 0
  112. #define RCV_RING_JUMBO 1
  113. #define MIN_CMD_DESCRIPTORS 64
  114. #define MIN_RCV_DESCRIPTORS 64
  115. #define MIN_JUMBO_DESCRIPTORS 32
  116. #define MAX_CMD_DESCRIPTORS 1024
  117. #define MAX_RCV_DESCRIPTORS_1G 4096
  118. #define MAX_RCV_DESCRIPTORS_10G 8192
  119. #define MAX_RCV_DESCRIPTORS_VF 2048
  120. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  121. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  122. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  123. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  124. #define DEFAULT_RCV_DESCRIPTORS_VF 1024
  125. #define MAX_RDS_RINGS 2
  126. #define get_next_index(index, length) \
  127. (((index) + 1) & ((length) - 1))
  128. /*
  129. * Following data structures describe the descriptors that will be used.
  130. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  131. * we are doing LSO (above the 1500 size packet) only.
  132. */
  133. struct cmd_desc_type0 {
  134. u8 tcp_hdr_offset; /* For LSO only */
  135. u8 ip_hdr_offset; /* For LSO only */
  136. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  137. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  138. __le64 addr_buffer2;
  139. __le16 reference_handle;
  140. __le16 mss;
  141. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  142. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  143. __le16 conn_id; /* IPSec offoad only */
  144. __le64 addr_buffer3;
  145. __le64 addr_buffer1;
  146. __le16 buffer_length[4];
  147. __le64 addr_buffer4;
  148. u8 eth_addr[ETH_ALEN];
  149. __le16 vlan_TCI;
  150. } __attribute__ ((aligned(64)));
  151. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  152. struct rcv_desc {
  153. __le16 reference_handle;
  154. __le16 reserved;
  155. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  156. __le64 addr_buffer;
  157. } __packed;
  158. struct status_desc {
  159. __le64 status_desc_data[2];
  160. } __attribute__ ((aligned(16)));
  161. /* UNIFIED ROMIMAGE */
  162. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  163. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  164. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  165. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  166. /*Offsets */
  167. #define QLCNIC_UNI_CHIP_REV_OFF 10
  168. #define QLCNIC_UNI_FLAGS_OFF 11
  169. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  170. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  171. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  172. struct uni_table_desc{
  173. __le32 findex;
  174. __le32 num_entries;
  175. __le32 entry_size;
  176. __le32 reserved[5];
  177. };
  178. struct uni_data_desc{
  179. __le32 findex;
  180. __le32 size;
  181. __le32 reserved[5];
  182. };
  183. /* Flash Defines and Structures */
  184. #define QLCNIC_FLT_LOCATION 0x3F1000
  185. #define QLCNIC_FDT_LOCATION 0x3F0000
  186. #define QLCNIC_B0_FW_IMAGE_REGION 0x74
  187. #define QLCNIC_C0_FW_IMAGE_REGION 0x97
  188. #define QLCNIC_BOOTLD_REGION 0X72
  189. struct qlcnic_flt_header {
  190. u16 version;
  191. u16 len;
  192. u16 checksum;
  193. u16 reserved;
  194. };
  195. struct qlcnic_flt_entry {
  196. u8 region;
  197. u8 reserved0;
  198. u8 attrib;
  199. u8 reserved1;
  200. u32 size;
  201. u32 start_addr;
  202. u32 end_addr;
  203. };
  204. /* Flash Descriptor Table */
  205. struct qlcnic_fdt {
  206. u32 valid;
  207. u16 ver;
  208. u16 len;
  209. u16 cksum;
  210. u16 unused;
  211. u8 model[16];
  212. u16 mfg_id;
  213. u16 id;
  214. u8 flag;
  215. u8 erase_cmd;
  216. u8 alt_erase_cmd;
  217. u8 write_enable_cmd;
  218. u8 write_enable_bits;
  219. u8 write_statusreg_cmd;
  220. u8 unprotected_sec_cmd;
  221. u8 read_manuf_cmd;
  222. u32 block_size;
  223. u32 alt_block_size;
  224. u32 flash_size;
  225. u32 write_enable_data;
  226. u8 readid_addr_len;
  227. u8 write_disable_bits;
  228. u8 read_dev_id_len;
  229. u8 chip_erase_cmd;
  230. u16 read_timeo;
  231. u8 protected_sec_cmd;
  232. u8 resvd[65];
  233. };
  234. /* Magic number to let user know flash is programmed */
  235. #define QLCNIC_BDINFO_MAGIC 0x12345678
  236. #define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
  237. #define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
  238. #define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
  239. #define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
  240. #define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
  241. #define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
  242. #define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
  243. #define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
  244. #define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
  245. #define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
  246. #define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
  247. #define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
  248. #define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
  249. #define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
  250. #define QLCNIC_MSIX_TABLE_OFFSET 0x44
  251. /* Flash memory map */
  252. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  253. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  254. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  255. #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
  256. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  257. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  258. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  259. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  260. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  261. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  262. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  263. #define QLCNIC_UNIFIED_ROMIMAGE 0
  264. #define QLCNIC_FLASH_ROMIMAGE 1
  265. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  266. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  267. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  268. extern char qlcnic_driver_name[];
  269. extern int qlcnic_use_msi;
  270. extern int qlcnic_use_msi_x;
  271. extern int qlcnic_auto_fw_reset;
  272. extern int qlcnic_load_fw_file;
  273. /* Number of status descriptors to handle per interrupt */
  274. #define MAX_STATUS_HANDLE (64)
  275. /*
  276. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  277. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  278. */
  279. struct qlcnic_skb_frag {
  280. u64 dma;
  281. u64 length;
  282. };
  283. /* Following defines are for the state of the buffers */
  284. #define QLCNIC_BUFFER_FREE 0
  285. #define QLCNIC_BUFFER_BUSY 1
  286. /*
  287. * There will be one qlcnic_buffer per skb packet. These will be
  288. * used to save the dma info for pci_unmap_page()
  289. */
  290. struct qlcnic_cmd_buffer {
  291. struct sk_buff *skb;
  292. struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  293. u32 frag_count;
  294. };
  295. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  296. struct qlcnic_rx_buffer {
  297. u16 ref_handle;
  298. struct sk_buff *skb;
  299. struct list_head list;
  300. u64 dma;
  301. };
  302. /* Board types */
  303. #define QLCNIC_GBE 0x01
  304. #define QLCNIC_XGBE 0x02
  305. /*
  306. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  307. * adjusted based on configured MTU.
  308. */
  309. #define QLCNIC_INTR_COAL_TYPE_RX 1
  310. #define QLCNIC_INTR_COAL_TYPE_TX 2
  311. #define QLCNIC_DEF_INTR_COALESCE_RX_TIME_US 3
  312. #define QLCNIC_DEF_INTR_COALESCE_RX_PACKETS 256
  313. #define QLCNIC_DEF_INTR_COALESCE_TX_TIME_US 64
  314. #define QLCNIC_DEF_INTR_COALESCE_TX_PACKETS 64
  315. #define QLCNIC_INTR_DEFAULT 0x04
  316. #define QLCNIC_CONFIG_INTR_COALESCE 3
  317. #define QLCNIC_DEV_INFO_SIZE 2
  318. struct qlcnic_nic_intr_coalesce {
  319. u8 type;
  320. u8 sts_ring_mask;
  321. u16 rx_packets;
  322. u16 rx_time_us;
  323. u16 tx_packets;
  324. u16 tx_time_us;
  325. u16 flag;
  326. u32 timer_out;
  327. };
  328. struct qlcnic_dump_template_hdr {
  329. u32 type;
  330. u32 offset;
  331. u32 size;
  332. u32 cap_mask;
  333. u32 num_entries;
  334. u32 version;
  335. u32 timestamp;
  336. u32 checksum;
  337. u32 drv_cap_mask;
  338. u32 sys_info[3];
  339. u32 saved_state[16];
  340. u32 cap_sizes[8];
  341. u32 ocm_wnd_reg[16];
  342. u32 rsvd[0];
  343. };
  344. struct qlcnic_fw_dump {
  345. u8 clr; /* flag to indicate if dump is cleared */
  346. bool enable; /* enable/disable dump */
  347. u32 size; /* total size of the dump */
  348. void *data; /* dump data area */
  349. struct qlcnic_dump_template_hdr *tmpl_hdr;
  350. dma_addr_t phys_addr;
  351. void *dma_buffer;
  352. bool use_pex_dma;
  353. };
  354. /*
  355. * One hardware_context{} per adapter
  356. * contains interrupt info as well shared hardware info.
  357. */
  358. struct qlcnic_hardware_context {
  359. void __iomem *pci_base0;
  360. void __iomem *ocm_win_crb;
  361. unsigned long pci_len0;
  362. rwlock_t crb_lock;
  363. struct mutex mem_lock;
  364. u8 revision_id;
  365. u8 pci_func;
  366. u8 linkup;
  367. u8 loopback_state;
  368. u8 beacon_state;
  369. u8 has_link_events;
  370. u8 fw_type;
  371. u8 physical_port;
  372. u8 reset_context;
  373. u8 msix_supported;
  374. u8 max_mac_filters;
  375. u8 mc_enabled;
  376. u8 max_mc_count;
  377. u8 diag_test;
  378. u8 num_msix;
  379. u8 nic_mode;
  380. int diag_cnt;
  381. u16 max_uc_count;
  382. u16 port_type;
  383. u16 board_type;
  384. u16 supported_type;
  385. u16 link_speed;
  386. u16 link_duplex;
  387. u16 link_autoneg;
  388. u16 module_type;
  389. u16 op_mode;
  390. u16 switch_mode;
  391. u16 max_tx_ques;
  392. u16 max_rx_ques;
  393. u16 max_mtu;
  394. u32 msg_enable;
  395. u16 total_nic_func;
  396. u16 max_pci_func;
  397. u32 max_vnic_func;
  398. u32 total_pci_func;
  399. u32 capabilities;
  400. u32 extra_capability[3];
  401. u32 temp;
  402. u32 int_vec_bit;
  403. u32 fw_hal_version;
  404. u32 port_config;
  405. struct qlcnic_hardware_ops *hw_ops;
  406. struct qlcnic_nic_intr_coalesce coal;
  407. struct qlcnic_fw_dump fw_dump;
  408. struct qlcnic_fdt fdt;
  409. struct qlc_83xx_reset reset;
  410. struct qlc_83xx_idc idc;
  411. struct qlc_83xx_fw_info *fw_info;
  412. struct qlcnic_intrpt_config *intr_tbl;
  413. struct qlcnic_sriov *sriov;
  414. u32 *reg_tbl;
  415. u32 *ext_reg_tbl;
  416. u32 mbox_aen[QLC_83XX_MBX_AEN_CNT];
  417. u32 mbox_reg[4];
  418. struct qlcnic_mailbox *mailbox;
  419. u8 extend_lb_time;
  420. u8 phys_port_id[ETH_ALEN];
  421. };
  422. struct qlcnic_adapter_stats {
  423. u64 xmitcalled;
  424. u64 xmitfinished;
  425. u64 rxdropped;
  426. u64 txdropped;
  427. u64 csummed;
  428. u64 rx_pkts;
  429. u64 lro_pkts;
  430. u64 rxbytes;
  431. u64 txbytes;
  432. u64 lrobytes;
  433. u64 lso_frames;
  434. u64 xmit_on;
  435. u64 xmit_off;
  436. u64 skb_alloc_failure;
  437. u64 null_rxbuf;
  438. u64 rx_dma_map_error;
  439. u64 tx_dma_map_error;
  440. u64 spurious_intr;
  441. u64 mac_filter_limit_overrun;
  442. };
  443. /*
  444. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  445. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  446. */
  447. struct qlcnic_host_rds_ring {
  448. void __iomem *crb_rcv_producer;
  449. struct rcv_desc *desc_head;
  450. struct qlcnic_rx_buffer *rx_buf_arr;
  451. u32 num_desc;
  452. u32 producer;
  453. u32 dma_size;
  454. u32 skb_size;
  455. u32 flags;
  456. struct list_head free_list;
  457. spinlock_t lock;
  458. dma_addr_t phys_addr;
  459. } ____cacheline_internodealigned_in_smp;
  460. struct qlcnic_host_sds_ring {
  461. u32 consumer;
  462. u32 num_desc;
  463. void __iomem *crb_sts_consumer;
  464. struct qlcnic_host_tx_ring *tx_ring;
  465. struct status_desc *desc_head;
  466. struct qlcnic_adapter *adapter;
  467. struct napi_struct napi;
  468. struct list_head free_list[NUM_RCV_DESC_RINGS];
  469. void __iomem *crb_intr_mask;
  470. int irq;
  471. dma_addr_t phys_addr;
  472. char name[IFNAMSIZ + 12];
  473. } ____cacheline_internodealigned_in_smp;
  474. struct qlcnic_tx_queue_stats {
  475. u64 xmit_on;
  476. u64 xmit_off;
  477. u64 xmit_called;
  478. u64 xmit_finished;
  479. u64 tx_bytes;
  480. };
  481. struct qlcnic_host_tx_ring {
  482. int irq;
  483. void __iomem *crb_intr_mask;
  484. char name[IFNAMSIZ + 12];
  485. u16 ctx_id;
  486. u32 state;
  487. u32 producer;
  488. u32 sw_consumer;
  489. u32 num_desc;
  490. struct qlcnic_tx_queue_stats tx_stats;
  491. void __iomem *crb_cmd_producer;
  492. struct cmd_desc_type0 *desc_head;
  493. struct qlcnic_adapter *adapter;
  494. struct napi_struct napi;
  495. struct qlcnic_cmd_buffer *cmd_buf_arr;
  496. __le32 *hw_consumer;
  497. dma_addr_t phys_addr;
  498. dma_addr_t hw_cons_phys_addr;
  499. struct netdev_queue *txq;
  500. } ____cacheline_internodealigned_in_smp;
  501. /*
  502. * Receive context. There is one such structure per instance of the
  503. * receive processing. Any state information that is relevant to
  504. * the receive, and is must be in this structure. The global data may be
  505. * present elsewhere.
  506. */
  507. struct qlcnic_recv_context {
  508. struct qlcnic_host_rds_ring *rds_rings;
  509. struct qlcnic_host_sds_ring *sds_rings;
  510. u32 state;
  511. u16 context_id;
  512. u16 virt_port;
  513. };
  514. /* HW context creation */
  515. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  516. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  517. /*
  518. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  519. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  520. */
  521. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  522. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  523. #define QLCNIC_CDRP_RSP_OK 0x00000001
  524. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  525. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  526. /*
  527. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  528. * the crb QLCNIC_CDRP_CRB_OFFSET.
  529. */
  530. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  531. #define QLCNIC_RCODE_SUCCESS 0
  532. #define QLCNIC_RCODE_INVALID_ARGS 6
  533. #define QLCNIC_RCODE_NOT_SUPPORTED 9
  534. #define QLCNIC_RCODE_NOT_PERMITTED 10
  535. #define QLCNIC_RCODE_NOT_IMPL 15
  536. #define QLCNIC_RCODE_INVALID 16
  537. #define QLCNIC_RCODE_TIMEOUT 17
  538. #define QLCNIC_DESTROY_CTX_RESET 0
  539. /*
  540. * Capabilities Announced
  541. */
  542. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  543. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  544. #define QLCNIC_CAP0_LSO (1 << 6)
  545. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  546. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  547. #define QLCNIC_CAP0_VALIDOFF (1 << 11)
  548. #define QLCNIC_CAP0_LRO_MSS (1 << 21)
  549. #define QLCNIC_CAP0_TX_MULTI (1 << 22)
  550. /*
  551. * Context state
  552. */
  553. #define QLCNIC_HOST_CTX_STATE_FREED 0
  554. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  555. /*
  556. * Rx context
  557. */
  558. struct qlcnic_hostrq_sds_ring {
  559. __le64 host_phys_addr; /* Ring base addr */
  560. __le32 ring_size; /* Ring entries */
  561. __le16 msi_index;
  562. __le16 rsvd; /* Padding */
  563. } __packed;
  564. struct qlcnic_hostrq_rds_ring {
  565. __le64 host_phys_addr; /* Ring base addr */
  566. __le64 buff_size; /* Packet buffer size */
  567. __le32 ring_size; /* Ring entries */
  568. __le32 ring_kind; /* Class of ring */
  569. } __packed;
  570. struct qlcnic_hostrq_rx_ctx {
  571. __le64 host_rsp_dma_addr; /* Response dma'd here */
  572. __le32 capabilities[4]; /* Flag bit vector */
  573. __le32 host_int_crb_mode; /* Interrupt crb usage */
  574. __le32 host_rds_crb_mode; /* RDS crb usage */
  575. /* These ring offsets are relative to data[0] below */
  576. __le32 rds_ring_offset; /* Offset to RDS config */
  577. __le32 sds_ring_offset; /* Offset to SDS config */
  578. __le16 num_rds_rings; /* Count of RDS rings */
  579. __le16 num_sds_rings; /* Count of SDS rings */
  580. __le16 valid_field_offset;
  581. u8 txrx_sds_binding;
  582. u8 msix_handler;
  583. u8 reserved[128]; /* reserve space for future expansion*/
  584. /* MUST BE 64-bit aligned.
  585. The following is packed:
  586. - N hostrq_rds_rings
  587. - N hostrq_sds_rings */
  588. char data[0];
  589. } __packed;
  590. struct qlcnic_cardrsp_rds_ring{
  591. __le32 host_producer_crb; /* Crb to use */
  592. __le32 rsvd1; /* Padding */
  593. } __packed;
  594. struct qlcnic_cardrsp_sds_ring {
  595. __le32 host_consumer_crb; /* Crb to use */
  596. __le32 interrupt_crb; /* Crb to use */
  597. } __packed;
  598. struct qlcnic_cardrsp_rx_ctx {
  599. /* These ring offsets are relative to data[0] below */
  600. __le32 rds_ring_offset; /* Offset to RDS config */
  601. __le32 sds_ring_offset; /* Offset to SDS config */
  602. __le32 host_ctx_state; /* Starting State */
  603. __le32 num_fn_per_port; /* How many PCI fn share the port */
  604. __le16 num_rds_rings; /* Count of RDS rings */
  605. __le16 num_sds_rings; /* Count of SDS rings */
  606. __le16 context_id; /* Handle for context */
  607. u8 phys_port; /* Physical id of port */
  608. u8 virt_port; /* Virtual/Logical id of port */
  609. u8 reserved[128]; /* save space for future expansion */
  610. /* MUST BE 64-bit aligned.
  611. The following is packed:
  612. - N cardrsp_rds_rings
  613. - N cardrs_sds_rings */
  614. char data[0];
  615. } __packed;
  616. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  617. (sizeof(HOSTRQ_RX) + \
  618. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  619. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  620. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  621. (sizeof(CARDRSP_RX) + \
  622. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  623. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  624. /*
  625. * Tx context
  626. */
  627. struct qlcnic_hostrq_cds_ring {
  628. __le64 host_phys_addr; /* Ring base addr */
  629. __le32 ring_size; /* Ring entries */
  630. __le32 rsvd; /* Padding */
  631. } __packed;
  632. struct qlcnic_hostrq_tx_ctx {
  633. __le64 host_rsp_dma_addr; /* Response dma'd here */
  634. __le64 cmd_cons_dma_addr; /* */
  635. __le64 dummy_dma_addr; /* */
  636. __le32 capabilities[4]; /* Flag bit vector */
  637. __le32 host_int_crb_mode; /* Interrupt crb usage */
  638. __le32 rsvd1; /* Padding */
  639. __le16 rsvd2; /* Padding */
  640. __le16 interrupt_ctl;
  641. __le16 msi_index;
  642. __le16 rsvd3; /* Padding */
  643. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  644. u8 reserved[128]; /* future expansion */
  645. } __packed;
  646. struct qlcnic_cardrsp_cds_ring {
  647. __le32 host_producer_crb; /* Crb to use */
  648. __le32 interrupt_crb; /* Crb to use */
  649. } __packed;
  650. struct qlcnic_cardrsp_tx_ctx {
  651. __le32 host_ctx_state; /* Starting state */
  652. __le16 context_id; /* Handle for context */
  653. u8 phys_port; /* Physical id of port */
  654. u8 virt_port; /* Virtual/Logical id of port */
  655. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  656. u8 reserved[128]; /* future expansion */
  657. } __packed;
  658. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  659. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  660. /* CRB */
  661. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  662. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  663. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  664. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  665. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  666. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  667. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  668. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  669. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  670. /* MAC */
  671. #define MC_COUNT_P3P 38
  672. #define QLCNIC_MAC_NOOP 0
  673. #define QLCNIC_MAC_ADD 1
  674. #define QLCNIC_MAC_DEL 2
  675. #define QLCNIC_MAC_VLAN_ADD 3
  676. #define QLCNIC_MAC_VLAN_DEL 4
  677. struct qlcnic_mac_vlan_list {
  678. struct list_head list;
  679. uint8_t mac_addr[ETH_ALEN+2];
  680. u16 vlan_id;
  681. };
  682. /* MAC Learn */
  683. #define NO_MAC_LEARN 0
  684. #define DRV_MAC_LEARN 1
  685. #define FDB_MAC_LEARN 2
  686. #define QLCNIC_HOST_REQUEST 0x13
  687. #define QLCNIC_REQUEST 0x14
  688. #define QLCNIC_MAC_EVENT 0x1
  689. #define QLCNIC_IP_UP 2
  690. #define QLCNIC_IP_DOWN 3
  691. #define QLCNIC_ILB_MODE 0x1
  692. #define QLCNIC_ELB_MODE 0x2
  693. #define QLCNIC_LINKEVENT 0x1
  694. #define QLCNIC_LB_RESPONSE 0x2
  695. #define QLCNIC_IS_LB_CONFIGURED(VAL) \
  696. (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
  697. /*
  698. * Driver --> Firmware
  699. */
  700. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
  701. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
  702. #define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
  703. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
  704. #define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
  705. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
  706. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
  707. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
  708. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
  709. #define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 0x13
  710. /*
  711. * Firmware --> Driver
  712. */
  713. #define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK 0x8f
  714. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 0x8D
  715. #define QLCNIC_C2H_OPCODE_GET_DCB_AEN 0x90
  716. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  717. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  718. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  719. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  720. /* Capabilites received */
  721. #define QLCNIC_FW_CAPABILITY_TSO BIT_1
  722. #define QLCNIC_FW_CAPABILITY_BDG BIT_8
  723. #define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
  724. #define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
  725. #define QLCNIC_FW_CAPABILITY_2_MULTI_TX BIT_4
  726. #define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK BIT_27
  727. #define QLCNIC_FW_CAPABILITY_MORE_CAPS BIT_31
  728. #define QLCNIC_FW_CAPABILITY_2_LRO_MAX_TCP_SEG BIT_2
  729. #define QLCNIC_FW_CAP2_HW_LRO_IPV6 BIT_3
  730. #define QLCNIC_FW_CAPABILITY_SET_DRV_VER BIT_5
  731. #define QLCNIC_FW_CAPABILITY_2_BEACON BIT_7
  732. #define QLCNIC_FW_CAPABILITY_2_PER_PORT_ESWITCH_CFG BIT_9
  733. /* module types */
  734. #define LINKEVENT_MODULE_NOT_PRESENT 1
  735. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  736. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  737. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  738. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  739. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  740. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  741. #define LINKEVENT_MODULE_TWINAX 8
  742. #define LINKSPEED_10GBPS 10000
  743. #define LINKSPEED_1GBPS 1000
  744. #define LINKSPEED_100MBPS 100
  745. #define LINKSPEED_10MBPS 10
  746. #define LINKSPEED_ENCODED_10MBPS 0
  747. #define LINKSPEED_ENCODED_100MBPS 1
  748. #define LINKSPEED_ENCODED_1GBPS 2
  749. #define LINKEVENT_AUTONEG_DISABLED 0
  750. #define LINKEVENT_AUTONEG_ENABLED 1
  751. #define LINKEVENT_HALF_DUPLEX 0
  752. #define LINKEVENT_FULL_DUPLEX 1
  753. #define LINKEVENT_LINKSPEED_MBPS 0
  754. #define LINKEVENT_LINKSPEED_ENCODED 1
  755. /* firmware response header:
  756. * 63:58 - message type
  757. * 57:56 - owner
  758. * 55:53 - desc count
  759. * 52:48 - reserved
  760. * 47:40 - completion id
  761. * 39:32 - opcode
  762. * 31:16 - error code
  763. * 15:00 - reserved
  764. */
  765. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  766. ((msg_hdr >> 32) & 0xFF)
  767. struct qlcnic_fw_msg {
  768. union {
  769. struct {
  770. u64 hdr;
  771. u64 body[7];
  772. };
  773. u64 words[8];
  774. };
  775. };
  776. struct qlcnic_nic_req {
  777. __le64 qhdr;
  778. __le64 req_hdr;
  779. __le64 words[6];
  780. } __packed;
  781. struct qlcnic_mac_req {
  782. u8 op;
  783. u8 tag;
  784. u8 mac_addr[6];
  785. };
  786. struct qlcnic_vlan_req {
  787. __le16 vlan_id;
  788. __le16 rsvd[3];
  789. } __packed;
  790. struct qlcnic_ipaddr {
  791. __be32 ipv4;
  792. __be32 ipv6[4];
  793. };
  794. #define QLCNIC_MSI_ENABLED 0x02
  795. #define QLCNIC_MSIX_ENABLED 0x04
  796. #define QLCNIC_LRO_ENABLED 0x01
  797. #define QLCNIC_LRO_DISABLED 0x00
  798. #define QLCNIC_BRIDGE_ENABLED 0X10
  799. #define QLCNIC_DIAG_ENABLED 0x20
  800. #define QLCNIC_ESWITCH_ENABLED 0x40
  801. #define QLCNIC_ADAPTER_INITIALIZED 0x80
  802. #define QLCNIC_TAGGING_ENABLED 0x100
  803. #define QLCNIC_MACSPOOF 0x200
  804. #define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
  805. #define QLCNIC_PROMISC_DISABLED 0x800
  806. #define QLCNIC_NEED_FLR 0x1000
  807. #define QLCNIC_FW_RESET_OWNER 0x2000
  808. #define QLCNIC_FW_HANG 0x4000
  809. #define QLCNIC_FW_LRO_MSS_CAP 0x8000
  810. #define QLCNIC_TX_INTR_SHARED 0x10000
  811. #define QLCNIC_APP_CHANGED_FLAGS 0x20000
  812. #define QLCNIC_HAS_PHYS_PORT_ID 0x40000
  813. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  814. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  815. #define QLCNIC_IS_TSO_CAPABLE(adapter) \
  816. ((adapter)->ahw->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  817. #define QLCNIC_BEACON_EANBLE 0xC
  818. #define QLCNIC_BEACON_DISABLE 0xD
  819. #define QLCNIC_MSIX_TBL_SPACE 8192
  820. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  821. #define QLCNIC_MSIX_TBL_PGSIZE 4096
  822. #define QLCNIC_ADAPTER_UP_MAGIC 777
  823. #define __QLCNIC_FW_ATTACHED 0
  824. #define __QLCNIC_DEV_UP 1
  825. #define __QLCNIC_RESETTING 2
  826. #define __QLCNIC_START_FW 4
  827. #define __QLCNIC_AER 5
  828. #define __QLCNIC_DIAG_RES_ALLOC 6
  829. #define __QLCNIC_LED_ENABLE 7
  830. #define __QLCNIC_ELB_INPROGRESS 8
  831. #define __QLCNIC_MULTI_TX_UNIQUE 9
  832. #define __QLCNIC_SRIOV_ENABLE 10
  833. #define __QLCNIC_SRIOV_CAPABLE 11
  834. #define __QLCNIC_MBX_POLL_ENABLE 12
  835. #define __QLCNIC_DIAG_MODE 13
  836. #define __QLCNIC_MAINTENANCE_MODE 16
  837. #define QLCNIC_INTERRUPT_TEST 1
  838. #define QLCNIC_LOOPBACK_TEST 2
  839. #define QLCNIC_LED_TEST 3
  840. #define QLCNIC_FILTER_AGE 80
  841. #define QLCNIC_READD_AGE 20
  842. #define QLCNIC_LB_MAX_FILTERS 64
  843. #define QLCNIC_LB_BUCKET_SIZE 32
  844. #define QLCNIC_ILB_MAX_RCV_LOOP 10
  845. struct qlcnic_filter {
  846. struct hlist_node fnode;
  847. u8 faddr[ETH_ALEN];
  848. u16 vlan_id;
  849. unsigned long ftime;
  850. };
  851. struct qlcnic_filter_hash {
  852. struct hlist_head *fhead;
  853. u8 fnum;
  854. u16 fmax;
  855. u16 fbucket_size;
  856. };
  857. /* Mailbox specific data structures */
  858. struct qlcnic_mailbox {
  859. struct workqueue_struct *work_q;
  860. struct qlcnic_adapter *adapter;
  861. struct qlcnic_mbx_ops *ops;
  862. struct work_struct work;
  863. struct completion completion;
  864. struct list_head cmd_q;
  865. unsigned long status;
  866. spinlock_t queue_lock; /* Mailbox queue lock */
  867. spinlock_t aen_lock; /* Mailbox response/AEN lock */
  868. atomic_t rsp_status;
  869. u32 num_cmds;
  870. };
  871. struct qlcnic_adapter {
  872. struct qlcnic_hardware_context *ahw;
  873. struct qlcnic_recv_context *recv_ctx;
  874. struct qlcnic_host_tx_ring *tx_ring;
  875. struct net_device *netdev;
  876. struct pci_dev *pdev;
  877. unsigned long state;
  878. u32 flags;
  879. u16 num_txd;
  880. u16 num_rxd;
  881. u16 num_jumbo_rxd;
  882. u16 max_rxd;
  883. u16 max_jumbo_rxd;
  884. u8 max_rds_rings;
  885. u8 max_sds_rings; /* max sds rings supported by adapter */
  886. u8 max_tx_rings; /* max tx rings supported by adapter */
  887. u8 drv_tx_rings; /* max tx rings supported by driver */
  888. u8 drv_sds_rings; /* max sds rings supported by driver */
  889. u8 rx_csum;
  890. u8 portnum;
  891. u8 fw_wait_cnt;
  892. u8 fw_fail_cnt;
  893. u8 tx_timeo_cnt;
  894. u8 need_fw_reset;
  895. u8 reset_ctx_cnt;
  896. u16 is_up;
  897. u16 rx_pvid;
  898. u16 tx_pvid;
  899. u32 irq;
  900. u32 heartbeat;
  901. u8 dev_state;
  902. u8 reset_ack_timeo;
  903. u8 dev_init_timeo;
  904. u8 mac_addr[ETH_ALEN];
  905. u64 dev_rst_time;
  906. bool drv_mac_learn;
  907. bool fdb_mac_learn;
  908. unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
  909. u8 flash_mfg_id;
  910. struct qlcnic_npar_info *npars;
  911. struct qlcnic_eswitch *eswitch;
  912. struct qlcnic_nic_template *nic_ops;
  913. struct qlcnic_adapter_stats stats;
  914. struct list_head mac_list;
  915. void __iomem *tgt_mask_reg;
  916. void __iomem *tgt_status_reg;
  917. void __iomem *crb_int_state_reg;
  918. void __iomem *isr_int_vec;
  919. struct msix_entry *msix_entries;
  920. struct workqueue_struct *qlcnic_wq;
  921. struct delayed_work fw_work;
  922. struct delayed_work idc_aen_work;
  923. struct delayed_work mbx_poll_work;
  924. struct qlcnic_dcb *dcb;
  925. struct qlcnic_filter_hash fhash;
  926. struct qlcnic_filter_hash rx_fhash;
  927. struct list_head vf_mc_list;
  928. spinlock_t tx_clean_lock;
  929. spinlock_t mac_learn_lock;
  930. /* spinlock for catching rcv filters for eswitch traffic */
  931. spinlock_t rx_mac_learn_lock;
  932. u32 file_prd_off; /*File fw product offset*/
  933. u32 fw_version;
  934. u32 offload_flags;
  935. const struct firmware *fw;
  936. };
  937. struct qlcnic_info_le {
  938. __le16 pci_func;
  939. __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
  940. __le16 phys_port;
  941. __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
  942. __le32 capabilities;
  943. u8 max_mac_filters;
  944. u8 reserved1;
  945. __le16 max_mtu;
  946. __le16 max_tx_ques;
  947. __le16 max_rx_ques;
  948. __le16 min_tx_bw;
  949. __le16 max_tx_bw;
  950. __le32 op_type;
  951. __le16 max_bw_reg_offset;
  952. __le16 max_linkspeed_reg_offset;
  953. __le32 capability1;
  954. __le32 capability2;
  955. __le32 capability3;
  956. __le16 max_tx_mac_filters;
  957. __le16 max_rx_mcast_mac_filters;
  958. __le16 max_rx_ucast_mac_filters;
  959. __le16 max_rx_ip_addr;
  960. __le16 max_rx_lro_flow;
  961. __le16 max_rx_status_rings;
  962. __le16 max_rx_buf_rings;
  963. __le16 max_tx_vlan_keys;
  964. u8 total_pf;
  965. u8 total_rss_engines;
  966. __le16 max_vports;
  967. __le16 linkstate_reg_offset;
  968. __le16 bit_offsets;
  969. __le16 max_local_ipv6_addrs;
  970. __le16 max_remote_ipv6_addrs;
  971. u8 reserved2[56];
  972. } __packed;
  973. struct qlcnic_info {
  974. u16 pci_func;
  975. u16 op_mode;
  976. u16 phys_port;
  977. u16 switch_mode;
  978. u32 capabilities;
  979. u8 max_mac_filters;
  980. u16 max_mtu;
  981. u16 max_tx_ques;
  982. u16 max_rx_ques;
  983. u16 min_tx_bw;
  984. u16 max_tx_bw;
  985. u32 op_type;
  986. u16 max_bw_reg_offset;
  987. u16 max_linkspeed_reg_offset;
  988. u32 capability1;
  989. u32 capability2;
  990. u32 capability3;
  991. u16 max_tx_mac_filters;
  992. u16 max_rx_mcast_mac_filters;
  993. u16 max_rx_ucast_mac_filters;
  994. u16 max_rx_ip_addr;
  995. u16 max_rx_lro_flow;
  996. u16 max_rx_status_rings;
  997. u16 max_rx_buf_rings;
  998. u16 max_tx_vlan_keys;
  999. u8 total_pf;
  1000. u8 total_rss_engines;
  1001. u16 max_vports;
  1002. u16 linkstate_reg_offset;
  1003. u16 bit_offsets;
  1004. u16 max_local_ipv6_addrs;
  1005. u16 max_remote_ipv6_addrs;
  1006. };
  1007. struct qlcnic_pci_info_le {
  1008. __le16 id; /* pci function id */
  1009. __le16 active; /* 1 = Enabled */
  1010. __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
  1011. __le16 default_port; /* default port number */
  1012. __le16 tx_min_bw; /* Multiple of 100mbpc */
  1013. __le16 tx_max_bw;
  1014. __le16 reserved1[2];
  1015. u8 mac[ETH_ALEN];
  1016. __le16 func_count;
  1017. u8 reserved2[104];
  1018. } __packed;
  1019. struct qlcnic_pci_info {
  1020. u16 id;
  1021. u16 active;
  1022. u16 type;
  1023. u16 default_port;
  1024. u16 tx_min_bw;
  1025. u16 tx_max_bw;
  1026. u8 mac[ETH_ALEN];
  1027. u16 func_count;
  1028. };
  1029. struct qlcnic_npar_info {
  1030. bool eswitch_status;
  1031. u16 pvid;
  1032. u16 min_bw;
  1033. u16 max_bw;
  1034. u8 phy_port;
  1035. u8 type;
  1036. u8 active;
  1037. u8 enable_pm;
  1038. u8 dest_npar;
  1039. u8 discard_tagged;
  1040. u8 mac_override;
  1041. u8 mac_anti_spoof;
  1042. u8 promisc_mode;
  1043. u8 offload_flags;
  1044. u8 pci_func;
  1045. u8 mac[ETH_ALEN];
  1046. };
  1047. struct qlcnic_eswitch {
  1048. u8 port;
  1049. u8 active_vports;
  1050. u8 active_vlans;
  1051. u8 active_ucast_filters;
  1052. u8 max_ucast_filters;
  1053. u8 max_active_vlans;
  1054. u32 flags;
  1055. #define QLCNIC_SWITCH_ENABLE BIT_1
  1056. #define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
  1057. #define QLCNIC_SWITCH_PROMISC_MODE BIT_3
  1058. #define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
  1059. };
  1060. /* Return codes for Error handling */
  1061. #define QL_STATUS_INVALID_PARAM -1
  1062. #define MAX_BW 100 /* % of link speed */
  1063. #define MAX_VLAN_ID 4095
  1064. #define MIN_VLAN_ID 2
  1065. #define DEFAULT_MAC_LEARN 1
  1066. #define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
  1067. #define IS_VALID_BW(bw) (bw <= MAX_BW)
  1068. struct qlcnic_pci_func_cfg {
  1069. u16 func_type;
  1070. u16 min_bw;
  1071. u16 max_bw;
  1072. u16 port_num;
  1073. u8 pci_func;
  1074. u8 func_state;
  1075. u8 def_mac_addr[6];
  1076. };
  1077. struct qlcnic_npar_func_cfg {
  1078. u32 fw_capab;
  1079. u16 port_num;
  1080. u16 min_bw;
  1081. u16 max_bw;
  1082. u16 max_tx_queues;
  1083. u16 max_rx_queues;
  1084. u8 pci_func;
  1085. u8 op_mode;
  1086. };
  1087. struct qlcnic_pm_func_cfg {
  1088. u8 pci_func;
  1089. u8 action;
  1090. u8 dest_npar;
  1091. u8 reserved[5];
  1092. };
  1093. struct qlcnic_esw_func_cfg {
  1094. u16 vlan_id;
  1095. u8 op_mode;
  1096. u8 op_type;
  1097. u8 pci_func;
  1098. u8 host_vlan_tag;
  1099. u8 promisc_mode;
  1100. u8 discard_tagged;
  1101. u8 mac_override;
  1102. u8 mac_anti_spoof;
  1103. u8 offload_flags;
  1104. u8 reserved[5];
  1105. };
  1106. #define QLCNIC_STATS_VERSION 1
  1107. #define QLCNIC_STATS_PORT 1
  1108. #define QLCNIC_STATS_ESWITCH 2
  1109. #define QLCNIC_QUERY_RX_COUNTER 0
  1110. #define QLCNIC_QUERY_TX_COUNTER 1
  1111. #define QLCNIC_STATS_NOT_AVAIL 0xffffffffffffffffULL
  1112. #define QLCNIC_FILL_STATS(VAL1) \
  1113. (((VAL1) == QLCNIC_STATS_NOT_AVAIL) ? 0 : VAL1)
  1114. #define QLCNIC_MAC_STATS 1
  1115. #define QLCNIC_ESW_STATS 2
  1116. #define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
  1117. do { \
  1118. if (((VAL1) == QLCNIC_STATS_NOT_AVAIL) && \
  1119. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1120. (VAL1) = (VAL2); \
  1121. else if (((VAL1) != QLCNIC_STATS_NOT_AVAIL) && \
  1122. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1123. (VAL1) += (VAL2); \
  1124. } while (0)
  1125. struct qlcnic_mac_statistics_le {
  1126. __le64 mac_tx_frames;
  1127. __le64 mac_tx_bytes;
  1128. __le64 mac_tx_mcast_pkts;
  1129. __le64 mac_tx_bcast_pkts;
  1130. __le64 mac_tx_pause_cnt;
  1131. __le64 mac_tx_ctrl_pkt;
  1132. __le64 mac_tx_lt_64b_pkts;
  1133. __le64 mac_tx_lt_127b_pkts;
  1134. __le64 mac_tx_lt_255b_pkts;
  1135. __le64 mac_tx_lt_511b_pkts;
  1136. __le64 mac_tx_lt_1023b_pkts;
  1137. __le64 mac_tx_lt_1518b_pkts;
  1138. __le64 mac_tx_gt_1518b_pkts;
  1139. __le64 rsvd1[3];
  1140. __le64 mac_rx_frames;
  1141. __le64 mac_rx_bytes;
  1142. __le64 mac_rx_mcast_pkts;
  1143. __le64 mac_rx_bcast_pkts;
  1144. __le64 mac_rx_pause_cnt;
  1145. __le64 mac_rx_ctrl_pkt;
  1146. __le64 mac_rx_lt_64b_pkts;
  1147. __le64 mac_rx_lt_127b_pkts;
  1148. __le64 mac_rx_lt_255b_pkts;
  1149. __le64 mac_rx_lt_511b_pkts;
  1150. __le64 mac_rx_lt_1023b_pkts;
  1151. __le64 mac_rx_lt_1518b_pkts;
  1152. __le64 mac_rx_gt_1518b_pkts;
  1153. __le64 rsvd2[3];
  1154. __le64 mac_rx_length_error;
  1155. __le64 mac_rx_length_small;
  1156. __le64 mac_rx_length_large;
  1157. __le64 mac_rx_jabber;
  1158. __le64 mac_rx_dropped;
  1159. __le64 mac_rx_crc_error;
  1160. __le64 mac_align_error;
  1161. } __packed;
  1162. struct qlcnic_mac_statistics {
  1163. u64 mac_tx_frames;
  1164. u64 mac_tx_bytes;
  1165. u64 mac_tx_mcast_pkts;
  1166. u64 mac_tx_bcast_pkts;
  1167. u64 mac_tx_pause_cnt;
  1168. u64 mac_tx_ctrl_pkt;
  1169. u64 mac_tx_lt_64b_pkts;
  1170. u64 mac_tx_lt_127b_pkts;
  1171. u64 mac_tx_lt_255b_pkts;
  1172. u64 mac_tx_lt_511b_pkts;
  1173. u64 mac_tx_lt_1023b_pkts;
  1174. u64 mac_tx_lt_1518b_pkts;
  1175. u64 mac_tx_gt_1518b_pkts;
  1176. u64 rsvd1[3];
  1177. u64 mac_rx_frames;
  1178. u64 mac_rx_bytes;
  1179. u64 mac_rx_mcast_pkts;
  1180. u64 mac_rx_bcast_pkts;
  1181. u64 mac_rx_pause_cnt;
  1182. u64 mac_rx_ctrl_pkt;
  1183. u64 mac_rx_lt_64b_pkts;
  1184. u64 mac_rx_lt_127b_pkts;
  1185. u64 mac_rx_lt_255b_pkts;
  1186. u64 mac_rx_lt_511b_pkts;
  1187. u64 mac_rx_lt_1023b_pkts;
  1188. u64 mac_rx_lt_1518b_pkts;
  1189. u64 mac_rx_gt_1518b_pkts;
  1190. u64 rsvd2[3];
  1191. u64 mac_rx_length_error;
  1192. u64 mac_rx_length_small;
  1193. u64 mac_rx_length_large;
  1194. u64 mac_rx_jabber;
  1195. u64 mac_rx_dropped;
  1196. u64 mac_rx_crc_error;
  1197. u64 mac_align_error;
  1198. };
  1199. struct qlcnic_esw_stats_le {
  1200. __le16 context_id;
  1201. __le16 version;
  1202. __le16 size;
  1203. __le16 unused;
  1204. __le64 unicast_frames;
  1205. __le64 multicast_frames;
  1206. __le64 broadcast_frames;
  1207. __le64 dropped_frames;
  1208. __le64 errors;
  1209. __le64 local_frames;
  1210. __le64 numbytes;
  1211. __le64 rsvd[3];
  1212. } __packed;
  1213. struct __qlcnic_esw_statistics {
  1214. u16 context_id;
  1215. u16 version;
  1216. u16 size;
  1217. u16 unused;
  1218. u64 unicast_frames;
  1219. u64 multicast_frames;
  1220. u64 broadcast_frames;
  1221. u64 dropped_frames;
  1222. u64 errors;
  1223. u64 local_frames;
  1224. u64 numbytes;
  1225. u64 rsvd[3];
  1226. };
  1227. struct qlcnic_esw_statistics {
  1228. struct __qlcnic_esw_statistics rx;
  1229. struct __qlcnic_esw_statistics tx;
  1230. };
  1231. #define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
  1232. #define QLCNIC_ENABLE_FW_DUMP 0xaddfeed
  1233. #define QLCNIC_DISABLE_FW_DUMP 0xbadfeed
  1234. #define QLCNIC_FORCE_FW_RESET 0xdeaddead
  1235. #define QLCNIC_SET_QUIESCENT 0xadd00010
  1236. #define QLCNIC_RESET_QUIESCENT 0xadd00020
  1237. struct _cdrp_cmd {
  1238. u32 num;
  1239. u32 *arg;
  1240. };
  1241. struct qlcnic_cmd_args {
  1242. struct completion completion;
  1243. struct list_head list;
  1244. struct _cdrp_cmd req;
  1245. struct _cdrp_cmd rsp;
  1246. atomic_t rsp_status;
  1247. int pay_size;
  1248. u32 rsp_opcode;
  1249. u32 total_cmds;
  1250. u32 op_type;
  1251. u32 type;
  1252. u32 cmd_op;
  1253. u32 *hdr; /* Back channel message header */
  1254. u32 *pay; /* Back channel message payload */
  1255. u8 func_num;
  1256. };
  1257. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
  1258. int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
  1259. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  1260. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  1261. void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
  1262. void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
  1263. #define ADDR_IN_RANGE(addr, low, high) \
  1264. (((addr) < (high)) && ((addr) >= (low)))
  1265. #define QLCRD32(adapter, off, err) \
  1266. (adapter->ahw->hw_ops->read_reg)(adapter, off, err)
  1267. #define QLCWR32(adapter, off, val) \
  1268. adapter->ahw->hw_ops->write_reg(adapter, off, val)
  1269. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  1270. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  1271. #define qlcnic_rom_lock(a) \
  1272. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  1273. #define qlcnic_rom_unlock(a) \
  1274. qlcnic_pcie_sem_unlock((a), 2)
  1275. #define qlcnic_phy_lock(a) \
  1276. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  1277. #define qlcnic_phy_unlock(a) \
  1278. qlcnic_pcie_sem_unlock((a), 3)
  1279. #define qlcnic_sw_lock(a) \
  1280. qlcnic_pcie_sem_lock((a), 6, 0)
  1281. #define qlcnic_sw_unlock(a) \
  1282. qlcnic_pcie_sem_unlock((a), 6)
  1283. #define crb_win_lock(a) \
  1284. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  1285. #define crb_win_unlock(a) \
  1286. qlcnic_pcie_sem_unlock((a), 7)
  1287. #define __QLCNIC_MAX_LED_RATE 0xf
  1288. #define __QLCNIC_MAX_LED_STATE 0x2
  1289. #define MAX_CTL_CHECK 1000
  1290. int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
  1291. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
  1292. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
  1293. int qlcnic_dump_fw(struct qlcnic_adapter *);
  1294. int qlcnic_enable_fw_dump_state(struct qlcnic_adapter *);
  1295. bool qlcnic_check_fw_dump_state(struct qlcnic_adapter *);
  1296. pci_ers_result_t qlcnic_82xx_io_error_detected(struct pci_dev *,
  1297. pci_channel_state_t);
  1298. pci_ers_result_t qlcnic_82xx_io_slot_reset(struct pci_dev *);
  1299. void qlcnic_82xx_io_resume(struct pci_dev *);
  1300. /* Functions from qlcnic_init.c */
  1301. void qlcnic_schedule_work(struct qlcnic_adapter *, work_func_t, int);
  1302. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  1303. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  1304. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  1305. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  1306. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  1307. int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
  1308. int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
  1309. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
  1310. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  1311. u8 *bytes, size_t size);
  1312. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  1313. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  1314. void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *, u32);
  1315. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  1316. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  1317. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
  1318. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
  1319. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
  1320. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  1321. void qlcnic_release_tx_buffers(struct qlcnic_adapter *,
  1322. struct qlcnic_host_tx_ring *);
  1323. int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
  1324. void qlcnic_watchdog_task(struct work_struct *work);
  1325. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
  1326. struct qlcnic_host_rds_ring *rds_ring, u8 ring_id);
  1327. int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
  1328. void qlcnic_set_multi(struct net_device *netdev);
  1329. void __qlcnic_set_multi(struct net_device *, u16);
  1330. int qlcnic_nic_add_mac(struct qlcnic_adapter *, const u8 *, u16);
  1331. int qlcnic_nic_del_mac(struct qlcnic_adapter *, const u8 *);
  1332. void qlcnic_82xx_free_mac_list(struct qlcnic_adapter *adapter);
  1333. int qlcnic_82xx_read_phys_port_id(struct qlcnic_adapter *);
  1334. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  1335. int qlcnic_fw_cmd_set_drv_version(struct qlcnic_adapter *, u32);
  1336. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  1337. netdev_features_t qlcnic_fix_features(struct net_device *netdev,
  1338. netdev_features_t features);
  1339. int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
  1340. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
  1341. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
  1342. void qlcnic_update_cmd_producer(struct qlcnic_host_tx_ring *);
  1343. /* Functions from qlcnic_ethtool.c */
  1344. int qlcnic_check_loopback_buff(unsigned char *, u8 []);
  1345. int qlcnic_do_lb_test(struct qlcnic_adapter *, u8);
  1346. int qlcnic_loopback_test(struct net_device *, u8);
  1347. /* Functions from qlcnic_main.c */
  1348. int qlcnic_reset_context(struct qlcnic_adapter *);
  1349. void qlcnic_diag_free_res(struct net_device *netdev, int);
  1350. int qlcnic_diag_alloc_res(struct net_device *netdev, int);
  1351. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *, struct net_device *);
  1352. void qlcnic_set_tx_ring_count(struct qlcnic_adapter *, u8);
  1353. void qlcnic_set_sds_ring_count(struct qlcnic_adapter *, u8);
  1354. int qlcnic_setup_rings(struct qlcnic_adapter *, u8, u8);
  1355. int qlcnic_validate_rings(struct qlcnic_adapter *, __u32, int);
  1356. void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
  1357. void qlcnic_82xx_set_mac_filter_count(struct qlcnic_adapter *);
  1358. int qlcnic_enable_msix(struct qlcnic_adapter *, u32);
  1359. void qlcnic_set_drv_version(struct qlcnic_adapter *);
  1360. /* eSwitch management functions */
  1361. int qlcnic_config_switch_port(struct qlcnic_adapter *,
  1362. struct qlcnic_esw_func_cfg *);
  1363. int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
  1364. struct qlcnic_esw_func_cfg *);
  1365. int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
  1366. int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
  1367. struct __qlcnic_esw_statistics *);
  1368. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
  1369. struct __qlcnic_esw_statistics *);
  1370. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
  1371. int qlcnic_get_mac_stats(struct qlcnic_adapter *, struct qlcnic_mac_statistics *);
  1372. void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd);
  1373. int qlcnic_alloc_sds_rings(struct qlcnic_recv_context *, int);
  1374. void qlcnic_free_sds_rings(struct qlcnic_recv_context *);
  1375. void qlcnic_advert_link_change(struct qlcnic_adapter *, int);
  1376. void qlcnic_free_tx_rings(struct qlcnic_adapter *);
  1377. int qlcnic_alloc_tx_rings(struct qlcnic_adapter *, struct net_device *);
  1378. void qlcnic_dump_mbx(struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1379. void qlcnic_create_sysfs_entries(struct qlcnic_adapter *adapter);
  1380. void qlcnic_remove_sysfs_entries(struct qlcnic_adapter *adapter);
  1381. void qlcnic_create_diag_entries(struct qlcnic_adapter *adapter);
  1382. void qlcnic_remove_diag_entries(struct qlcnic_adapter *adapter);
  1383. void qlcnic_82xx_add_sysfs(struct qlcnic_adapter *adapter);
  1384. void qlcnic_82xx_remove_sysfs(struct qlcnic_adapter *adapter);
  1385. int qlcnic_82xx_get_settings(struct qlcnic_adapter *, struct ethtool_cmd *);
  1386. int qlcnicvf_config_bridged_mode(struct qlcnic_adapter *, u32);
  1387. int qlcnicvf_config_led(struct qlcnic_adapter *, u32, u32);
  1388. void qlcnic_set_vlan_config(struct qlcnic_adapter *,
  1389. struct qlcnic_esw_func_cfg *);
  1390. void qlcnic_set_eswitch_port_features(struct qlcnic_adapter *,
  1391. struct qlcnic_esw_func_cfg *);
  1392. void qlcnic_down(struct qlcnic_adapter *, struct net_device *);
  1393. int qlcnic_up(struct qlcnic_adapter *, struct net_device *);
  1394. void __qlcnic_down(struct qlcnic_adapter *, struct net_device *);
  1395. void qlcnic_detach(struct qlcnic_adapter *);
  1396. void qlcnic_teardown_intr(struct qlcnic_adapter *);
  1397. int qlcnic_attach(struct qlcnic_adapter *);
  1398. int __qlcnic_up(struct qlcnic_adapter *, struct net_device *);
  1399. void qlcnic_restore_indev_addr(struct net_device *, unsigned long);
  1400. int qlcnic_check_temp(struct qlcnic_adapter *);
  1401. int qlcnic_init_pci_info(struct qlcnic_adapter *);
  1402. int qlcnic_set_default_offload_settings(struct qlcnic_adapter *);
  1403. int qlcnic_reset_npar_config(struct qlcnic_adapter *);
  1404. int qlcnic_set_eswitch_port_config(struct qlcnic_adapter *);
  1405. void qlcnic_add_lb_filter(struct qlcnic_adapter *, struct sk_buff *, int, u16);
  1406. int qlcnic_get_beacon_state(struct qlcnic_adapter *, u8 *);
  1407. int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter);
  1408. int qlcnic_read_mac_addr(struct qlcnic_adapter *);
  1409. int qlcnic_setup_netdev(struct qlcnic_adapter *, struct net_device *, int);
  1410. void qlcnic_set_netdev_features(struct qlcnic_adapter *,
  1411. struct qlcnic_esw_func_cfg *);
  1412. void qlcnic_sriov_vf_schedule_multi(struct net_device *);
  1413. int qlcnic_is_valid_nic_func(struct qlcnic_adapter *, u8);
  1414. int qlcnic_get_pci_func_type(struct qlcnic_adapter *, u16, u16 *, u16 *,
  1415. u16 *);
  1416. /*
  1417. * QLOGIC Board information
  1418. */
  1419. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  1420. struct qlcnic_board_info {
  1421. unsigned short vendor;
  1422. unsigned short device;
  1423. unsigned short sub_vendor;
  1424. unsigned short sub_device;
  1425. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  1426. };
  1427. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  1428. {
  1429. if (likely(tx_ring->producer < tx_ring->sw_consumer))
  1430. return tx_ring->sw_consumer - tx_ring->producer;
  1431. else
  1432. return tx_ring->sw_consumer + tx_ring->num_desc -
  1433. tx_ring->producer;
  1434. }
  1435. static inline int qlcnic_set_real_num_queues(struct qlcnic_adapter *adapter,
  1436. struct net_device *netdev)
  1437. {
  1438. int err;
  1439. netdev->num_tx_queues = adapter->drv_tx_rings;
  1440. netdev->real_num_tx_queues = adapter->drv_tx_rings;
  1441. err = netif_set_real_num_tx_queues(netdev, adapter->drv_tx_rings);
  1442. if (err)
  1443. dev_err(&adapter->pdev->dev, "failed to set %d Tx queues\n",
  1444. adapter->drv_tx_rings);
  1445. else
  1446. dev_info(&adapter->pdev->dev, "Set %d Tx queues\n",
  1447. adapter->drv_tx_rings);
  1448. return err;
  1449. }
  1450. struct qlcnic_nic_template {
  1451. int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
  1452. int (*config_led) (struct qlcnic_adapter *, u32, u32);
  1453. int (*start_firmware) (struct qlcnic_adapter *);
  1454. int (*init_driver) (struct qlcnic_adapter *);
  1455. void (*request_reset) (struct qlcnic_adapter *, u32);
  1456. void (*cancel_idc_work) (struct qlcnic_adapter *);
  1457. int (*napi_add)(struct qlcnic_adapter *, struct net_device *);
  1458. void (*napi_del)(struct qlcnic_adapter *);
  1459. void (*config_ipaddr)(struct qlcnic_adapter *, __be32, int);
  1460. irqreturn_t (*clear_legacy_intr)(struct qlcnic_adapter *);
  1461. int (*shutdown)(struct pci_dev *);
  1462. int (*resume)(struct qlcnic_adapter *);
  1463. };
  1464. struct qlcnic_mbx_ops {
  1465. int (*enqueue_cmd) (struct qlcnic_adapter *,
  1466. struct qlcnic_cmd_args *, unsigned long *);
  1467. void (*dequeue_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1468. void (*decode_resp) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1469. void (*encode_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1470. void (*nofity_fw) (struct qlcnic_adapter *, u8);
  1471. };
  1472. int qlcnic_83xx_init_mailbox_work(struct qlcnic_adapter *);
  1473. void qlcnic_83xx_detach_mailbox_work(struct qlcnic_adapter *);
  1474. void qlcnic_83xx_reinit_mbx_work(struct qlcnic_mailbox *mbx);
  1475. void qlcnic_83xx_free_mailbox(struct qlcnic_mailbox *mbx);
  1476. /* Adapter hardware abstraction */
  1477. struct qlcnic_hardware_ops {
  1478. void (*read_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
  1479. void (*write_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
  1480. int (*read_reg) (struct qlcnic_adapter *, ulong, int *);
  1481. int (*write_reg) (struct qlcnic_adapter *, ulong, u32);
  1482. void (*get_ocm_win) (struct qlcnic_hardware_context *);
  1483. int (*get_mac_address) (struct qlcnic_adapter *, u8 *, u8);
  1484. int (*setup_intr) (struct qlcnic_adapter *);
  1485. int (*alloc_mbx_args)(struct qlcnic_cmd_args *,
  1486. struct qlcnic_adapter *, u32);
  1487. int (*mbx_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1488. void (*get_func_no) (struct qlcnic_adapter *);
  1489. int (*api_lock) (struct qlcnic_adapter *);
  1490. void (*api_unlock) (struct qlcnic_adapter *);
  1491. void (*add_sysfs) (struct qlcnic_adapter *);
  1492. void (*remove_sysfs) (struct qlcnic_adapter *);
  1493. void (*process_lb_rcv_ring_diag) (struct qlcnic_host_sds_ring *);
  1494. int (*create_rx_ctx) (struct qlcnic_adapter *);
  1495. int (*create_tx_ctx) (struct qlcnic_adapter *,
  1496. struct qlcnic_host_tx_ring *, int);
  1497. void (*del_rx_ctx) (struct qlcnic_adapter *);
  1498. void (*del_tx_ctx) (struct qlcnic_adapter *,
  1499. struct qlcnic_host_tx_ring *);
  1500. int (*setup_link_event) (struct qlcnic_adapter *, int);
  1501. int (*get_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *, u8);
  1502. int (*get_pci_info) (struct qlcnic_adapter *, struct qlcnic_pci_info *);
  1503. int (*set_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *);
  1504. int (*change_macvlan) (struct qlcnic_adapter *, u8*, u16, u8);
  1505. void (*napi_enable) (struct qlcnic_adapter *);
  1506. void (*napi_disable) (struct qlcnic_adapter *);
  1507. void (*config_intr_coal) (struct qlcnic_adapter *);
  1508. int (*config_rss) (struct qlcnic_adapter *, int);
  1509. int (*config_hw_lro) (struct qlcnic_adapter *, int);
  1510. int (*config_loopback) (struct qlcnic_adapter *, u8);
  1511. int (*clear_loopback) (struct qlcnic_adapter *, u8);
  1512. int (*config_promisc_mode) (struct qlcnic_adapter *, u32);
  1513. void (*change_l2_filter) (struct qlcnic_adapter *, u64 *, u16);
  1514. int (*get_board_info) (struct qlcnic_adapter *);
  1515. void (*set_mac_filter_count) (struct qlcnic_adapter *);
  1516. void (*free_mac_list) (struct qlcnic_adapter *);
  1517. int (*read_phys_port_id) (struct qlcnic_adapter *);
  1518. pci_ers_result_t (*io_error_detected) (struct pci_dev *,
  1519. pci_channel_state_t);
  1520. pci_ers_result_t (*io_slot_reset) (struct pci_dev *);
  1521. void (*io_resume) (struct pci_dev *);
  1522. };
  1523. extern struct qlcnic_nic_template qlcnic_vf_ops;
  1524. static inline int qlcnic_start_firmware(struct qlcnic_adapter *adapter)
  1525. {
  1526. return adapter->nic_ops->start_firmware(adapter);
  1527. }
  1528. static inline void qlcnic_read_crb(struct qlcnic_adapter *adapter, char *buf,
  1529. loff_t offset, size_t size)
  1530. {
  1531. adapter->ahw->hw_ops->read_crb(adapter, buf, offset, size);
  1532. }
  1533. static inline void qlcnic_write_crb(struct qlcnic_adapter *adapter, char *buf,
  1534. loff_t offset, size_t size)
  1535. {
  1536. adapter->ahw->hw_ops->write_crb(adapter, buf, offset, size);
  1537. }
  1538. static inline int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter,
  1539. ulong off, u32 data)
  1540. {
  1541. return adapter->ahw->hw_ops->write_reg(adapter, off, data);
  1542. }
  1543. static inline int qlcnic_get_mac_address(struct qlcnic_adapter *adapter,
  1544. u8 *mac, u8 function)
  1545. {
  1546. return adapter->ahw->hw_ops->get_mac_address(adapter, mac, function);
  1547. }
  1548. static inline int qlcnic_setup_intr(struct qlcnic_adapter *adapter)
  1549. {
  1550. return adapter->ahw->hw_ops->setup_intr(adapter);
  1551. }
  1552. static inline int qlcnic_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  1553. struct qlcnic_adapter *adapter, u32 arg)
  1554. {
  1555. return adapter->ahw->hw_ops->alloc_mbx_args(mbx, adapter, arg);
  1556. }
  1557. static inline int qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  1558. struct qlcnic_cmd_args *cmd)
  1559. {
  1560. if (adapter->ahw->hw_ops->mbx_cmd)
  1561. return adapter->ahw->hw_ops->mbx_cmd(adapter, cmd);
  1562. return -EIO;
  1563. }
  1564. static inline void qlcnic_get_func_no(struct qlcnic_adapter *adapter)
  1565. {
  1566. adapter->ahw->hw_ops->get_func_no(adapter);
  1567. }
  1568. static inline int qlcnic_api_lock(struct qlcnic_adapter *adapter)
  1569. {
  1570. return adapter->ahw->hw_ops->api_lock(adapter);
  1571. }
  1572. static inline void qlcnic_api_unlock(struct qlcnic_adapter *adapter)
  1573. {
  1574. adapter->ahw->hw_ops->api_unlock(adapter);
  1575. }
  1576. static inline void qlcnic_add_sysfs(struct qlcnic_adapter *adapter)
  1577. {
  1578. if (adapter->ahw->hw_ops->add_sysfs)
  1579. adapter->ahw->hw_ops->add_sysfs(adapter);
  1580. }
  1581. static inline void qlcnic_remove_sysfs(struct qlcnic_adapter *adapter)
  1582. {
  1583. if (adapter->ahw->hw_ops->remove_sysfs)
  1584. adapter->ahw->hw_ops->remove_sysfs(adapter);
  1585. }
  1586. static inline void
  1587. qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring)
  1588. {
  1589. sds_ring->adapter->ahw->hw_ops->process_lb_rcv_ring_diag(sds_ring);
  1590. }
  1591. static inline int qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  1592. {
  1593. return adapter->ahw->hw_ops->create_rx_ctx(adapter);
  1594. }
  1595. static inline int qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
  1596. struct qlcnic_host_tx_ring *ptr,
  1597. int ring)
  1598. {
  1599. return adapter->ahw->hw_ops->create_tx_ctx(adapter, ptr, ring);
  1600. }
  1601. static inline void qlcnic_fw_cmd_del_rx_ctx(struct qlcnic_adapter *adapter)
  1602. {
  1603. return adapter->ahw->hw_ops->del_rx_ctx(adapter);
  1604. }
  1605. static inline void qlcnic_fw_cmd_del_tx_ctx(struct qlcnic_adapter *adapter,
  1606. struct qlcnic_host_tx_ring *ptr)
  1607. {
  1608. return adapter->ahw->hw_ops->del_tx_ctx(adapter, ptr);
  1609. }
  1610. static inline int qlcnic_linkevent_request(struct qlcnic_adapter *adapter,
  1611. int enable)
  1612. {
  1613. return adapter->ahw->hw_ops->setup_link_event(adapter, enable);
  1614. }
  1615. static inline int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
  1616. struct qlcnic_info *info, u8 id)
  1617. {
  1618. return adapter->ahw->hw_ops->get_nic_info(adapter, info, id);
  1619. }
  1620. static inline int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
  1621. struct qlcnic_pci_info *info)
  1622. {
  1623. return adapter->ahw->hw_ops->get_pci_info(adapter, info);
  1624. }
  1625. static inline int qlcnic_set_nic_info(struct qlcnic_adapter *adapter,
  1626. struct qlcnic_info *info)
  1627. {
  1628. return adapter->ahw->hw_ops->set_nic_info(adapter, info);
  1629. }
  1630. static inline int qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter,
  1631. u8 *addr, u16 id, u8 cmd)
  1632. {
  1633. return adapter->ahw->hw_ops->change_macvlan(adapter, addr, id, cmd);
  1634. }
  1635. static inline int qlcnic_napi_add(struct qlcnic_adapter *adapter,
  1636. struct net_device *netdev)
  1637. {
  1638. return adapter->nic_ops->napi_add(adapter, netdev);
  1639. }
  1640. static inline void qlcnic_napi_del(struct qlcnic_adapter *adapter)
  1641. {
  1642. adapter->nic_ops->napi_del(adapter);
  1643. }
  1644. static inline void qlcnic_napi_enable(struct qlcnic_adapter *adapter)
  1645. {
  1646. adapter->ahw->hw_ops->napi_enable(adapter);
  1647. }
  1648. static inline int __qlcnic_shutdown(struct pci_dev *pdev)
  1649. {
  1650. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  1651. return adapter->nic_ops->shutdown(pdev);
  1652. }
  1653. static inline int __qlcnic_resume(struct qlcnic_adapter *adapter)
  1654. {
  1655. return adapter->nic_ops->resume(adapter);
  1656. }
  1657. static inline void qlcnic_napi_disable(struct qlcnic_adapter *adapter)
  1658. {
  1659. adapter->ahw->hw_ops->napi_disable(adapter);
  1660. }
  1661. static inline void qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter)
  1662. {
  1663. adapter->ahw->hw_ops->config_intr_coal(adapter);
  1664. }
  1665. static inline int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
  1666. {
  1667. return adapter->ahw->hw_ops->config_rss(adapter, enable);
  1668. }
  1669. static inline int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter,
  1670. int enable)
  1671. {
  1672. return adapter->ahw->hw_ops->config_hw_lro(adapter, enable);
  1673. }
  1674. static inline int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1675. {
  1676. return adapter->ahw->hw_ops->config_loopback(adapter, mode);
  1677. }
  1678. static inline int qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1679. {
  1680. return adapter->ahw->hw_ops->clear_loopback(adapter, mode);
  1681. }
  1682. static inline int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter,
  1683. u32 mode)
  1684. {
  1685. return adapter->ahw->hw_ops->config_promisc_mode(adapter, mode);
  1686. }
  1687. static inline void qlcnic_change_filter(struct qlcnic_adapter *adapter,
  1688. u64 *addr, u16 id)
  1689. {
  1690. adapter->ahw->hw_ops->change_l2_filter(adapter, addr, id);
  1691. }
  1692. static inline int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
  1693. {
  1694. return adapter->ahw->hw_ops->get_board_info(adapter);
  1695. }
  1696. static inline void qlcnic_free_mac_list(struct qlcnic_adapter *adapter)
  1697. {
  1698. return adapter->ahw->hw_ops->free_mac_list(adapter);
  1699. }
  1700. static inline void qlcnic_set_mac_filter_count(struct qlcnic_adapter *adapter)
  1701. {
  1702. if (adapter->ahw->hw_ops->set_mac_filter_count)
  1703. adapter->ahw->hw_ops->set_mac_filter_count(adapter);
  1704. }
  1705. static inline void qlcnic_read_phys_port_id(struct qlcnic_adapter *adapter)
  1706. {
  1707. if (adapter->ahw->hw_ops->read_phys_port_id)
  1708. adapter->ahw->hw_ops->read_phys_port_id(adapter);
  1709. }
  1710. static inline void qlcnic_dev_request_reset(struct qlcnic_adapter *adapter,
  1711. u32 key)
  1712. {
  1713. if (adapter->nic_ops->request_reset)
  1714. adapter->nic_ops->request_reset(adapter, key);
  1715. }
  1716. static inline void qlcnic_cancel_idc_work(struct qlcnic_adapter *adapter)
  1717. {
  1718. if (adapter->nic_ops->cancel_idc_work)
  1719. adapter->nic_ops->cancel_idc_work(adapter);
  1720. }
  1721. static inline irqreturn_t
  1722. qlcnic_clear_legacy_intr(struct qlcnic_adapter *adapter)
  1723. {
  1724. return adapter->nic_ops->clear_legacy_intr(adapter);
  1725. }
  1726. static inline int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state,
  1727. u32 rate)
  1728. {
  1729. return adapter->nic_ops->config_led(adapter, state, rate);
  1730. }
  1731. static inline void qlcnic_config_ipaddr(struct qlcnic_adapter *adapter,
  1732. __be32 ip, int cmd)
  1733. {
  1734. adapter->nic_ops->config_ipaddr(adapter, ip, cmd);
  1735. }
  1736. static inline bool qlcnic_check_multi_tx(struct qlcnic_adapter *adapter)
  1737. {
  1738. return test_bit(__QLCNIC_MULTI_TX_UNIQUE, &adapter->state);
  1739. }
  1740. static inline void qlcnic_disable_multi_tx(struct qlcnic_adapter *adapter)
  1741. {
  1742. test_and_clear_bit(__QLCNIC_MULTI_TX_UNIQUE, &adapter->state);
  1743. adapter->drv_tx_rings = QLCNIC_SINGLE_RING;
  1744. }
  1745. /* When operating in a muti tx mode, driver needs to write 0x1
  1746. * to src register, instead of 0x0 to disable receiving interrupt.
  1747. */
  1748. static inline void qlcnic_disable_int(struct qlcnic_host_sds_ring *sds_ring)
  1749. {
  1750. struct qlcnic_adapter *adapter = sds_ring->adapter;
  1751. if (qlcnic_check_multi_tx(adapter) &&
  1752. !adapter->ahw->diag_test &&
  1753. (adapter->flags & QLCNIC_MSIX_ENABLED))
  1754. writel(0x1, sds_ring->crb_intr_mask);
  1755. else
  1756. writel(0, sds_ring->crb_intr_mask);
  1757. }
  1758. /* When operating in a muti tx mode, driver needs to write 0x0
  1759. * to src register, instead of 0x1 to enable receiving interrupts.
  1760. */
  1761. static inline void qlcnic_enable_int(struct qlcnic_host_sds_ring *sds_ring)
  1762. {
  1763. struct qlcnic_adapter *adapter = sds_ring->adapter;
  1764. if (qlcnic_check_multi_tx(adapter) &&
  1765. !adapter->ahw->diag_test &&
  1766. (adapter->flags & QLCNIC_MSIX_ENABLED))
  1767. writel(0, sds_ring->crb_intr_mask);
  1768. else
  1769. writel(0x1, sds_ring->crb_intr_mask);
  1770. if (!QLCNIC_IS_MSI_FAMILY(adapter))
  1771. writel(0xfbff, adapter->tgt_mask_reg);
  1772. }
  1773. static inline int qlcnic_get_diag_lock(struct qlcnic_adapter *adapter)
  1774. {
  1775. return test_and_set_bit(__QLCNIC_DIAG_MODE, &adapter->state);
  1776. }
  1777. static inline void qlcnic_release_diag_lock(struct qlcnic_adapter *adapter)
  1778. {
  1779. clear_bit(__QLCNIC_DIAG_MODE, &adapter->state);
  1780. }
  1781. static inline int qlcnic_check_diag_status(struct qlcnic_adapter *adapter)
  1782. {
  1783. return test_bit(__QLCNIC_DIAG_MODE, &adapter->state);
  1784. }
  1785. extern const struct ethtool_ops qlcnic_sriov_vf_ethtool_ops;
  1786. extern const struct ethtool_ops qlcnic_ethtool_ops;
  1787. extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
  1788. #define QLCDB(adapter, lvl, _fmt, _args...) do { \
  1789. if (NETIF_MSG_##lvl & adapter->ahw->msg_enable) \
  1790. printk(KERN_INFO "%s: %s: " _fmt, \
  1791. dev_name(&adapter->pdev->dev), \
  1792. __func__, ##_args); \
  1793. } while (0)
  1794. #define PCI_DEVICE_ID_QLOGIC_QLE824X 0x8020
  1795. #define PCI_DEVICE_ID_QLOGIC_QLE834X 0x8030
  1796. #define PCI_DEVICE_ID_QLOGIC_VF_QLE834X 0x8430
  1797. #define PCI_DEVICE_ID_QLOGIC_QLE844X 0x8040
  1798. #define PCI_DEVICE_ID_QLOGIC_VF_QLE844X 0x8440
  1799. static inline bool qlcnic_82xx_check(struct qlcnic_adapter *adapter)
  1800. {
  1801. unsigned short device = adapter->pdev->device;
  1802. return (device == PCI_DEVICE_ID_QLOGIC_QLE824X) ? true : false;
  1803. }
  1804. static inline bool qlcnic_84xx_check(struct qlcnic_adapter *adapter)
  1805. {
  1806. unsigned short device = adapter->pdev->device;
  1807. return ((device == PCI_DEVICE_ID_QLOGIC_QLE844X) ||
  1808. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X)) ? true : false;
  1809. }
  1810. static inline bool qlcnic_83xx_check(struct qlcnic_adapter *adapter)
  1811. {
  1812. unsigned short device = adapter->pdev->device;
  1813. bool status;
  1814. status = ((device == PCI_DEVICE_ID_QLOGIC_QLE834X) ||
  1815. (device == PCI_DEVICE_ID_QLOGIC_QLE844X) ||
  1816. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X) ||
  1817. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X)) ? true : false;
  1818. return status;
  1819. }
  1820. static inline bool qlcnic_sriov_pf_check(struct qlcnic_adapter *adapter)
  1821. {
  1822. return (adapter->ahw->op_mode == QLCNIC_SRIOV_PF_FUNC) ? true : false;
  1823. }
  1824. static inline bool qlcnic_sriov_vf_check(struct qlcnic_adapter *adapter)
  1825. {
  1826. unsigned short device = adapter->pdev->device;
  1827. bool status;
  1828. status = ((device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X) ||
  1829. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X)) ? true : false;
  1830. return status;
  1831. }
  1832. static inline bool qlcnic_83xx_pf_check(struct qlcnic_adapter *adapter)
  1833. {
  1834. unsigned short device = adapter->pdev->device;
  1835. return (device == PCI_DEVICE_ID_QLOGIC_QLE834X) ? true : false;
  1836. }
  1837. static inline bool qlcnic_83xx_vf_check(struct qlcnic_adapter *adapter)
  1838. {
  1839. unsigned short device = adapter->pdev->device;
  1840. return (device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X) ? true : false;
  1841. }
  1842. static inline u32 qlcnic_get_vnic_func_count(struct qlcnic_adapter *adapter)
  1843. {
  1844. if (qlcnic_84xx_check(adapter))
  1845. return QLC_84XX_VNIC_COUNT;
  1846. else
  1847. return QLC_DEFAULT_VNIC_COUNT;
  1848. }
  1849. #endif /* __QLCNIC_H_ */