pasemi_mac.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907
  1. /*
  2. * Copyright (C) 2006-2007 PA Semi, Inc
  3. *
  4. * Driver for the PA Semi PWRficient onchip 1G/10G Ethernet MACs
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/module.h>
  20. #include <linux/pci.h>
  21. #include <linux/slab.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/delay.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/of_mdio.h>
  27. #include <linux/etherdevice.h>
  28. #include <asm/dma-mapping.h>
  29. #include <linux/in.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ip.h>
  32. #include <linux/tcp.h>
  33. #include <net/checksum.h>
  34. #include <linux/inet_lro.h>
  35. #include <linux/prefetch.h>
  36. #include <asm/irq.h>
  37. #include <asm/firmware.h>
  38. #include <asm/pasemi_dma.h>
  39. #include "pasemi_mac.h"
  40. /* We have our own align, since ppc64 in general has it at 0 because
  41. * of design flaws in some of the server bridge chips. However, for
  42. * PWRficient doing the unaligned copies is more expensive than doing
  43. * unaligned DMA, so make sure the data is aligned instead.
  44. */
  45. #define LOCAL_SKB_ALIGN 2
  46. /* TODO list
  47. *
  48. * - Multicast support
  49. * - Large MTU support
  50. * - SW LRO
  51. * - Multiqueue RX/TX
  52. */
  53. #define LRO_MAX_AGGR 64
  54. #define PE_MIN_MTU 64
  55. #define PE_MAX_MTU 9000
  56. #define PE_DEF_MTU ETH_DATA_LEN
  57. #define DEFAULT_MSG_ENABLE \
  58. (NETIF_MSG_DRV | \
  59. NETIF_MSG_PROBE | \
  60. NETIF_MSG_LINK | \
  61. NETIF_MSG_TIMER | \
  62. NETIF_MSG_IFDOWN | \
  63. NETIF_MSG_IFUP | \
  64. NETIF_MSG_RX_ERR | \
  65. NETIF_MSG_TX_ERR)
  66. MODULE_LICENSE("GPL");
  67. MODULE_AUTHOR ("Olof Johansson <olof@lixom.net>");
  68. MODULE_DESCRIPTION("PA Semi PWRficient Ethernet driver");
  69. static int debug = -1; /* -1 == use DEFAULT_MSG_ENABLE as value */
  70. module_param(debug, int, 0);
  71. MODULE_PARM_DESC(debug, "PA Semi MAC bitmapped debugging message enable value");
  72. extern const struct ethtool_ops pasemi_mac_ethtool_ops;
  73. static int translation_enabled(void)
  74. {
  75. #if defined(CONFIG_PPC_PASEMI_IOMMU_DMA_FORCE)
  76. return 1;
  77. #else
  78. return firmware_has_feature(FW_FEATURE_LPAR);
  79. #endif
  80. }
  81. static void write_iob_reg(unsigned int reg, unsigned int val)
  82. {
  83. pasemi_write_iob_reg(reg, val);
  84. }
  85. static unsigned int read_mac_reg(const struct pasemi_mac *mac, unsigned int reg)
  86. {
  87. return pasemi_read_mac_reg(mac->dma_if, reg);
  88. }
  89. static void write_mac_reg(const struct pasemi_mac *mac, unsigned int reg,
  90. unsigned int val)
  91. {
  92. pasemi_write_mac_reg(mac->dma_if, reg, val);
  93. }
  94. static unsigned int read_dma_reg(unsigned int reg)
  95. {
  96. return pasemi_read_dma_reg(reg);
  97. }
  98. static void write_dma_reg(unsigned int reg, unsigned int val)
  99. {
  100. pasemi_write_dma_reg(reg, val);
  101. }
  102. static struct pasemi_mac_rxring *rx_ring(const struct pasemi_mac *mac)
  103. {
  104. return mac->rx;
  105. }
  106. static struct pasemi_mac_txring *tx_ring(const struct pasemi_mac *mac)
  107. {
  108. return mac->tx;
  109. }
  110. static inline void prefetch_skb(const struct sk_buff *skb)
  111. {
  112. const void *d = skb;
  113. prefetch(d);
  114. prefetch(d+64);
  115. prefetch(d+128);
  116. prefetch(d+192);
  117. }
  118. static int mac_to_intf(struct pasemi_mac *mac)
  119. {
  120. struct pci_dev *pdev = mac->pdev;
  121. u32 tmp;
  122. int nintf, off, i, j;
  123. int devfn = pdev->devfn;
  124. tmp = read_dma_reg(PAS_DMA_CAP_IFI);
  125. nintf = (tmp & PAS_DMA_CAP_IFI_NIN_M) >> PAS_DMA_CAP_IFI_NIN_S;
  126. off = (tmp & PAS_DMA_CAP_IFI_IOFF_M) >> PAS_DMA_CAP_IFI_IOFF_S;
  127. /* IOFF contains the offset to the registers containing the
  128. * DMA interface-to-MAC-pci-id mappings, and NIN contains number
  129. * of total interfaces. Each register contains 4 devfns.
  130. * Just do a linear search until we find the devfn of the MAC
  131. * we're trying to look up.
  132. */
  133. for (i = 0; i < (nintf+3)/4; i++) {
  134. tmp = read_dma_reg(off+4*i);
  135. for (j = 0; j < 4; j++) {
  136. if (((tmp >> (8*j)) & 0xff) == devfn)
  137. return i*4 + j;
  138. }
  139. }
  140. return -1;
  141. }
  142. static void pasemi_mac_intf_disable(struct pasemi_mac *mac)
  143. {
  144. unsigned int flags;
  145. flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
  146. flags &= ~PAS_MAC_CFG_PCFG_PE;
  147. write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
  148. }
  149. static void pasemi_mac_intf_enable(struct pasemi_mac *mac)
  150. {
  151. unsigned int flags;
  152. flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
  153. flags |= PAS_MAC_CFG_PCFG_PE;
  154. write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
  155. }
  156. static int pasemi_get_mac_addr(struct pasemi_mac *mac)
  157. {
  158. struct pci_dev *pdev = mac->pdev;
  159. struct device_node *dn = pci_device_to_OF_node(pdev);
  160. int len;
  161. const u8 *maddr;
  162. u8 addr[ETH_ALEN];
  163. if (!dn) {
  164. dev_dbg(&pdev->dev,
  165. "No device node for mac, not configuring\n");
  166. return -ENOENT;
  167. }
  168. maddr = of_get_property(dn, "local-mac-address", &len);
  169. if (maddr && len == ETH_ALEN) {
  170. memcpy(mac->mac_addr, maddr, ETH_ALEN);
  171. return 0;
  172. }
  173. /* Some old versions of firmware mistakenly uses mac-address
  174. * (and as a string) instead of a byte array in local-mac-address.
  175. */
  176. if (maddr == NULL)
  177. maddr = of_get_property(dn, "mac-address", NULL);
  178. if (maddr == NULL) {
  179. dev_warn(&pdev->dev,
  180. "no mac address in device tree, not configuring\n");
  181. return -ENOENT;
  182. }
  183. if (sscanf(maddr, "%hhx:%hhx:%hhx:%hhx:%hhx:%hhx",
  184. &addr[0], &addr[1], &addr[2], &addr[3], &addr[4], &addr[5])
  185. != ETH_ALEN) {
  186. dev_warn(&pdev->dev,
  187. "can't parse mac address, not configuring\n");
  188. return -EINVAL;
  189. }
  190. memcpy(mac->mac_addr, addr, ETH_ALEN);
  191. return 0;
  192. }
  193. static int pasemi_mac_set_mac_addr(struct net_device *dev, void *p)
  194. {
  195. struct pasemi_mac *mac = netdev_priv(dev);
  196. struct sockaddr *addr = p;
  197. unsigned int adr0, adr1;
  198. if (!is_valid_ether_addr(addr->sa_data))
  199. return -EADDRNOTAVAIL;
  200. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  201. adr0 = dev->dev_addr[2] << 24 |
  202. dev->dev_addr[3] << 16 |
  203. dev->dev_addr[4] << 8 |
  204. dev->dev_addr[5];
  205. adr1 = read_mac_reg(mac, PAS_MAC_CFG_ADR1);
  206. adr1 &= ~0xffff;
  207. adr1 |= dev->dev_addr[0] << 8 | dev->dev_addr[1];
  208. pasemi_mac_intf_disable(mac);
  209. write_mac_reg(mac, PAS_MAC_CFG_ADR0, adr0);
  210. write_mac_reg(mac, PAS_MAC_CFG_ADR1, adr1);
  211. pasemi_mac_intf_enable(mac);
  212. return 0;
  213. }
  214. static int get_skb_hdr(struct sk_buff *skb, void **iphdr,
  215. void **tcph, u64 *hdr_flags, void *data)
  216. {
  217. u64 macrx = (u64) data;
  218. unsigned int ip_len;
  219. struct iphdr *iph;
  220. /* IPv4 header checksum failed */
  221. if ((macrx & XCT_MACRX_HTY_M) != XCT_MACRX_HTY_IPV4_OK)
  222. return -1;
  223. /* non tcp packet */
  224. skb_reset_network_header(skb);
  225. iph = ip_hdr(skb);
  226. if (iph->protocol != IPPROTO_TCP)
  227. return -1;
  228. ip_len = ip_hdrlen(skb);
  229. skb_set_transport_header(skb, ip_len);
  230. *tcph = tcp_hdr(skb);
  231. /* check if ip header and tcp header are complete */
  232. if (ntohs(iph->tot_len) < ip_len + tcp_hdrlen(skb))
  233. return -1;
  234. *hdr_flags = LRO_IPV4 | LRO_TCP;
  235. *iphdr = iph;
  236. return 0;
  237. }
  238. static int pasemi_mac_unmap_tx_skb(struct pasemi_mac *mac,
  239. const int nfrags,
  240. struct sk_buff *skb,
  241. const dma_addr_t *dmas)
  242. {
  243. int f;
  244. struct pci_dev *pdev = mac->dma_pdev;
  245. pci_unmap_single(pdev, dmas[0], skb_headlen(skb), PCI_DMA_TODEVICE);
  246. for (f = 0; f < nfrags; f++) {
  247. const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
  248. pci_unmap_page(pdev, dmas[f+1], skb_frag_size(frag), PCI_DMA_TODEVICE);
  249. }
  250. dev_kfree_skb_irq(skb);
  251. /* Freed descriptor slot + main SKB ptr + nfrags additional ptrs,
  252. * aligned up to a power of 2
  253. */
  254. return (nfrags + 3) & ~1;
  255. }
  256. static struct pasemi_mac_csring *pasemi_mac_setup_csring(struct pasemi_mac *mac)
  257. {
  258. struct pasemi_mac_csring *ring;
  259. u32 val;
  260. unsigned int cfg;
  261. int chno;
  262. ring = pasemi_dma_alloc_chan(TXCHAN, sizeof(struct pasemi_mac_csring),
  263. offsetof(struct pasemi_mac_csring, chan));
  264. if (!ring) {
  265. dev_err(&mac->pdev->dev, "Can't allocate checksum channel\n");
  266. goto out_chan;
  267. }
  268. chno = ring->chan.chno;
  269. ring->size = CS_RING_SIZE;
  270. ring->next_to_fill = 0;
  271. /* Allocate descriptors */
  272. if (pasemi_dma_alloc_ring(&ring->chan, CS_RING_SIZE))
  273. goto out_ring_desc;
  274. write_dma_reg(PAS_DMA_TXCHAN_BASEL(chno),
  275. PAS_DMA_TXCHAN_BASEL_BRBL(ring->chan.ring_dma));
  276. val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32);
  277. val |= PAS_DMA_TXCHAN_BASEU_SIZ(CS_RING_SIZE >> 3);
  278. write_dma_reg(PAS_DMA_TXCHAN_BASEU(chno), val);
  279. ring->events[0] = pasemi_dma_alloc_flag();
  280. ring->events[1] = pasemi_dma_alloc_flag();
  281. if (ring->events[0] < 0 || ring->events[1] < 0)
  282. goto out_flags;
  283. pasemi_dma_clear_flag(ring->events[0]);
  284. pasemi_dma_clear_flag(ring->events[1]);
  285. ring->fun = pasemi_dma_alloc_fun();
  286. if (ring->fun < 0)
  287. goto out_fun;
  288. cfg = PAS_DMA_TXCHAN_CFG_TY_FUNC | PAS_DMA_TXCHAN_CFG_UP |
  289. PAS_DMA_TXCHAN_CFG_TATTR(ring->fun) |
  290. PAS_DMA_TXCHAN_CFG_LPSQ | PAS_DMA_TXCHAN_CFG_LPDQ;
  291. if (translation_enabled())
  292. cfg |= PAS_DMA_TXCHAN_CFG_TRD | PAS_DMA_TXCHAN_CFG_TRR;
  293. write_dma_reg(PAS_DMA_TXCHAN_CFG(chno), cfg);
  294. /* enable channel */
  295. pasemi_dma_start_chan(&ring->chan, PAS_DMA_TXCHAN_TCMDSTA_SZ |
  296. PAS_DMA_TXCHAN_TCMDSTA_DB |
  297. PAS_DMA_TXCHAN_TCMDSTA_DE |
  298. PAS_DMA_TXCHAN_TCMDSTA_DA);
  299. return ring;
  300. out_fun:
  301. out_flags:
  302. if (ring->events[0] >= 0)
  303. pasemi_dma_free_flag(ring->events[0]);
  304. if (ring->events[1] >= 0)
  305. pasemi_dma_free_flag(ring->events[1]);
  306. pasemi_dma_free_ring(&ring->chan);
  307. out_ring_desc:
  308. pasemi_dma_free_chan(&ring->chan);
  309. out_chan:
  310. return NULL;
  311. }
  312. static void pasemi_mac_setup_csrings(struct pasemi_mac *mac)
  313. {
  314. int i;
  315. mac->cs[0] = pasemi_mac_setup_csring(mac);
  316. if (mac->type == MAC_TYPE_XAUI)
  317. mac->cs[1] = pasemi_mac_setup_csring(mac);
  318. else
  319. mac->cs[1] = 0;
  320. for (i = 0; i < MAX_CS; i++)
  321. if (mac->cs[i])
  322. mac->num_cs++;
  323. }
  324. static void pasemi_mac_free_csring(struct pasemi_mac_csring *csring)
  325. {
  326. pasemi_dma_stop_chan(&csring->chan);
  327. pasemi_dma_free_flag(csring->events[0]);
  328. pasemi_dma_free_flag(csring->events[1]);
  329. pasemi_dma_free_ring(&csring->chan);
  330. pasemi_dma_free_chan(&csring->chan);
  331. pasemi_dma_free_fun(csring->fun);
  332. }
  333. static int pasemi_mac_setup_rx_resources(const struct net_device *dev)
  334. {
  335. struct pasemi_mac_rxring *ring;
  336. struct pasemi_mac *mac = netdev_priv(dev);
  337. int chno;
  338. unsigned int cfg;
  339. ring = pasemi_dma_alloc_chan(RXCHAN, sizeof(struct pasemi_mac_rxring),
  340. offsetof(struct pasemi_mac_rxring, chan));
  341. if (!ring) {
  342. dev_err(&mac->pdev->dev, "Can't allocate RX channel\n");
  343. goto out_chan;
  344. }
  345. chno = ring->chan.chno;
  346. spin_lock_init(&ring->lock);
  347. ring->size = RX_RING_SIZE;
  348. ring->ring_info = kzalloc(sizeof(struct pasemi_mac_buffer) *
  349. RX_RING_SIZE, GFP_KERNEL);
  350. if (!ring->ring_info)
  351. goto out_ring_info;
  352. /* Allocate descriptors */
  353. if (pasemi_dma_alloc_ring(&ring->chan, RX_RING_SIZE))
  354. goto out_ring_desc;
  355. ring->buffers = dma_zalloc_coherent(&mac->dma_pdev->dev,
  356. RX_RING_SIZE * sizeof(u64),
  357. &ring->buf_dma, GFP_KERNEL);
  358. if (!ring->buffers)
  359. goto out_ring_desc;
  360. write_dma_reg(PAS_DMA_RXCHAN_BASEL(chno),
  361. PAS_DMA_RXCHAN_BASEL_BRBL(ring->chan.ring_dma));
  362. write_dma_reg(PAS_DMA_RXCHAN_BASEU(chno),
  363. PAS_DMA_RXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32) |
  364. PAS_DMA_RXCHAN_BASEU_SIZ(RX_RING_SIZE >> 3));
  365. cfg = PAS_DMA_RXCHAN_CFG_HBU(2);
  366. if (translation_enabled())
  367. cfg |= PAS_DMA_RXCHAN_CFG_CTR;
  368. write_dma_reg(PAS_DMA_RXCHAN_CFG(chno), cfg);
  369. write_dma_reg(PAS_DMA_RXINT_BASEL(mac->dma_if),
  370. PAS_DMA_RXINT_BASEL_BRBL(ring->buf_dma));
  371. write_dma_reg(PAS_DMA_RXINT_BASEU(mac->dma_if),
  372. PAS_DMA_RXINT_BASEU_BRBH(ring->buf_dma >> 32) |
  373. PAS_DMA_RXINT_BASEU_SIZ(RX_RING_SIZE >> 3));
  374. cfg = PAS_DMA_RXINT_CFG_DHL(2) | PAS_DMA_RXINT_CFG_L2 |
  375. PAS_DMA_RXINT_CFG_LW | PAS_DMA_RXINT_CFG_RBP |
  376. PAS_DMA_RXINT_CFG_HEN;
  377. if (translation_enabled())
  378. cfg |= PAS_DMA_RXINT_CFG_ITRR | PAS_DMA_RXINT_CFG_ITR;
  379. write_dma_reg(PAS_DMA_RXINT_CFG(mac->dma_if), cfg);
  380. ring->next_to_fill = 0;
  381. ring->next_to_clean = 0;
  382. ring->mac = mac;
  383. mac->rx = ring;
  384. return 0;
  385. out_ring_desc:
  386. kfree(ring->ring_info);
  387. out_ring_info:
  388. pasemi_dma_free_chan(&ring->chan);
  389. out_chan:
  390. return -ENOMEM;
  391. }
  392. static struct pasemi_mac_txring *
  393. pasemi_mac_setup_tx_resources(const struct net_device *dev)
  394. {
  395. struct pasemi_mac *mac = netdev_priv(dev);
  396. u32 val;
  397. struct pasemi_mac_txring *ring;
  398. unsigned int cfg;
  399. int chno;
  400. ring = pasemi_dma_alloc_chan(TXCHAN, sizeof(struct pasemi_mac_txring),
  401. offsetof(struct pasemi_mac_txring, chan));
  402. if (!ring) {
  403. dev_err(&mac->pdev->dev, "Can't allocate TX channel\n");
  404. goto out_chan;
  405. }
  406. chno = ring->chan.chno;
  407. spin_lock_init(&ring->lock);
  408. ring->size = TX_RING_SIZE;
  409. ring->ring_info = kzalloc(sizeof(struct pasemi_mac_buffer) *
  410. TX_RING_SIZE, GFP_KERNEL);
  411. if (!ring->ring_info)
  412. goto out_ring_info;
  413. /* Allocate descriptors */
  414. if (pasemi_dma_alloc_ring(&ring->chan, TX_RING_SIZE))
  415. goto out_ring_desc;
  416. write_dma_reg(PAS_DMA_TXCHAN_BASEL(chno),
  417. PAS_DMA_TXCHAN_BASEL_BRBL(ring->chan.ring_dma));
  418. val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32);
  419. val |= PAS_DMA_TXCHAN_BASEU_SIZ(TX_RING_SIZE >> 3);
  420. write_dma_reg(PAS_DMA_TXCHAN_BASEU(chno), val);
  421. cfg = PAS_DMA_TXCHAN_CFG_TY_IFACE |
  422. PAS_DMA_TXCHAN_CFG_TATTR(mac->dma_if) |
  423. PAS_DMA_TXCHAN_CFG_UP |
  424. PAS_DMA_TXCHAN_CFG_WT(4);
  425. if (translation_enabled())
  426. cfg |= PAS_DMA_TXCHAN_CFG_TRD | PAS_DMA_TXCHAN_CFG_TRR;
  427. write_dma_reg(PAS_DMA_TXCHAN_CFG(chno), cfg);
  428. ring->next_to_fill = 0;
  429. ring->next_to_clean = 0;
  430. ring->mac = mac;
  431. return ring;
  432. out_ring_desc:
  433. kfree(ring->ring_info);
  434. out_ring_info:
  435. pasemi_dma_free_chan(&ring->chan);
  436. out_chan:
  437. return NULL;
  438. }
  439. static void pasemi_mac_free_tx_resources(struct pasemi_mac *mac)
  440. {
  441. struct pasemi_mac_txring *txring = tx_ring(mac);
  442. unsigned int i, j;
  443. struct pasemi_mac_buffer *info;
  444. dma_addr_t dmas[MAX_SKB_FRAGS+1];
  445. int freed, nfrags;
  446. int start, limit;
  447. start = txring->next_to_clean;
  448. limit = txring->next_to_fill;
  449. /* Compensate for when fill has wrapped and clean has not */
  450. if (start > limit)
  451. limit += TX_RING_SIZE;
  452. for (i = start; i < limit; i += freed) {
  453. info = &txring->ring_info[(i+1) & (TX_RING_SIZE-1)];
  454. if (info->dma && info->skb) {
  455. nfrags = skb_shinfo(info->skb)->nr_frags;
  456. for (j = 0; j <= nfrags; j++)
  457. dmas[j] = txring->ring_info[(i+1+j) &
  458. (TX_RING_SIZE-1)].dma;
  459. freed = pasemi_mac_unmap_tx_skb(mac, nfrags,
  460. info->skb, dmas);
  461. } else {
  462. freed = 2;
  463. }
  464. }
  465. kfree(txring->ring_info);
  466. pasemi_dma_free_chan(&txring->chan);
  467. }
  468. static void pasemi_mac_free_rx_buffers(struct pasemi_mac *mac)
  469. {
  470. struct pasemi_mac_rxring *rx = rx_ring(mac);
  471. unsigned int i;
  472. struct pasemi_mac_buffer *info;
  473. for (i = 0; i < RX_RING_SIZE; i++) {
  474. info = &RX_DESC_INFO(rx, i);
  475. if (info->skb && info->dma) {
  476. pci_unmap_single(mac->dma_pdev,
  477. info->dma,
  478. info->skb->len,
  479. PCI_DMA_FROMDEVICE);
  480. dev_kfree_skb_any(info->skb);
  481. }
  482. info->dma = 0;
  483. info->skb = NULL;
  484. }
  485. for (i = 0; i < RX_RING_SIZE; i++)
  486. RX_BUFF(rx, i) = 0;
  487. }
  488. static void pasemi_mac_free_rx_resources(struct pasemi_mac *mac)
  489. {
  490. pasemi_mac_free_rx_buffers(mac);
  491. dma_free_coherent(&mac->dma_pdev->dev, RX_RING_SIZE * sizeof(u64),
  492. rx_ring(mac)->buffers, rx_ring(mac)->buf_dma);
  493. kfree(rx_ring(mac)->ring_info);
  494. pasemi_dma_free_chan(&rx_ring(mac)->chan);
  495. mac->rx = NULL;
  496. }
  497. static void pasemi_mac_replenish_rx_ring(struct net_device *dev,
  498. const int limit)
  499. {
  500. const struct pasemi_mac *mac = netdev_priv(dev);
  501. struct pasemi_mac_rxring *rx = rx_ring(mac);
  502. int fill, count;
  503. if (limit <= 0)
  504. return;
  505. fill = rx_ring(mac)->next_to_fill;
  506. for (count = 0; count < limit; count++) {
  507. struct pasemi_mac_buffer *info = &RX_DESC_INFO(rx, fill);
  508. u64 *buff = &RX_BUFF(rx, fill);
  509. struct sk_buff *skb;
  510. dma_addr_t dma;
  511. /* Entry in use? */
  512. WARN_ON(*buff);
  513. skb = netdev_alloc_skb(dev, mac->bufsz);
  514. skb_reserve(skb, LOCAL_SKB_ALIGN);
  515. if (unlikely(!skb))
  516. break;
  517. dma = pci_map_single(mac->dma_pdev, skb->data,
  518. mac->bufsz - LOCAL_SKB_ALIGN,
  519. PCI_DMA_FROMDEVICE);
  520. if (unlikely(pci_dma_mapping_error(mac->dma_pdev, dma))) {
  521. dev_kfree_skb_irq(info->skb);
  522. break;
  523. }
  524. info->skb = skb;
  525. info->dma = dma;
  526. *buff = XCT_RXB_LEN(mac->bufsz) | XCT_RXB_ADDR(dma);
  527. fill++;
  528. }
  529. wmb();
  530. write_dma_reg(PAS_DMA_RXINT_INCR(mac->dma_if), count);
  531. rx_ring(mac)->next_to_fill = (rx_ring(mac)->next_to_fill + count) &
  532. (RX_RING_SIZE - 1);
  533. }
  534. static void pasemi_mac_restart_rx_intr(const struct pasemi_mac *mac)
  535. {
  536. struct pasemi_mac_rxring *rx = rx_ring(mac);
  537. unsigned int reg, pcnt;
  538. /* Re-enable packet count interrupts: finally
  539. * ack the packet count interrupt we got in rx_intr.
  540. */
  541. pcnt = *rx->chan.status & PAS_STATUS_PCNT_M;
  542. reg = PAS_IOB_DMA_RXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_RXCH_RESET_PINTC;
  543. if (*rx->chan.status & PAS_STATUS_TIMER)
  544. reg |= PAS_IOB_DMA_RXCH_RESET_TINTC;
  545. write_iob_reg(PAS_IOB_DMA_RXCH_RESET(mac->rx->chan.chno), reg);
  546. }
  547. static void pasemi_mac_restart_tx_intr(const struct pasemi_mac *mac)
  548. {
  549. unsigned int reg, pcnt;
  550. /* Re-enable packet count interrupts */
  551. pcnt = *tx_ring(mac)->chan.status & PAS_STATUS_PCNT_M;
  552. reg = PAS_IOB_DMA_TXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_TXCH_RESET_PINTC;
  553. write_iob_reg(PAS_IOB_DMA_TXCH_RESET(tx_ring(mac)->chan.chno), reg);
  554. }
  555. static inline void pasemi_mac_rx_error(const struct pasemi_mac *mac,
  556. const u64 macrx)
  557. {
  558. unsigned int rcmdsta, ccmdsta;
  559. struct pasemi_dmachan *chan = &rx_ring(mac)->chan;
  560. if (!netif_msg_rx_err(mac))
  561. return;
  562. rcmdsta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  563. ccmdsta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(chan->chno));
  564. printk(KERN_ERR "pasemi_mac: rx error. macrx %016llx, rx status %llx\n",
  565. macrx, *chan->status);
  566. printk(KERN_ERR "pasemi_mac: rcmdsta %08x ccmdsta %08x\n",
  567. rcmdsta, ccmdsta);
  568. }
  569. static inline void pasemi_mac_tx_error(const struct pasemi_mac *mac,
  570. const u64 mactx)
  571. {
  572. unsigned int cmdsta;
  573. struct pasemi_dmachan *chan = &tx_ring(mac)->chan;
  574. if (!netif_msg_tx_err(mac))
  575. return;
  576. cmdsta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(chan->chno));
  577. printk(KERN_ERR "pasemi_mac: tx error. mactx 0x%016llx, "\
  578. "tx status 0x%016llx\n", mactx, *chan->status);
  579. printk(KERN_ERR "pasemi_mac: tcmdsta 0x%08x\n", cmdsta);
  580. }
  581. static int pasemi_mac_clean_rx(struct pasemi_mac_rxring *rx,
  582. const int limit)
  583. {
  584. const struct pasemi_dmachan *chan = &rx->chan;
  585. struct pasemi_mac *mac = rx->mac;
  586. struct pci_dev *pdev = mac->dma_pdev;
  587. unsigned int n;
  588. int count, buf_index, tot_bytes, packets;
  589. struct pasemi_mac_buffer *info;
  590. struct sk_buff *skb;
  591. unsigned int len;
  592. u64 macrx, eval;
  593. dma_addr_t dma;
  594. tot_bytes = 0;
  595. packets = 0;
  596. spin_lock(&rx->lock);
  597. n = rx->next_to_clean;
  598. prefetch(&RX_DESC(rx, n));
  599. for (count = 0; count < limit; count++) {
  600. macrx = RX_DESC(rx, n);
  601. prefetch(&RX_DESC(rx, n+4));
  602. if ((macrx & XCT_MACRX_E) ||
  603. (*chan->status & PAS_STATUS_ERROR))
  604. pasemi_mac_rx_error(mac, macrx);
  605. if (!(macrx & XCT_MACRX_O))
  606. break;
  607. info = NULL;
  608. BUG_ON(!(macrx & XCT_MACRX_RR_8BRES));
  609. eval = (RX_DESC(rx, n+1) & XCT_RXRES_8B_EVAL_M) >>
  610. XCT_RXRES_8B_EVAL_S;
  611. buf_index = eval-1;
  612. dma = (RX_DESC(rx, n+2) & XCT_PTR_ADDR_M);
  613. info = &RX_DESC_INFO(rx, buf_index);
  614. skb = info->skb;
  615. prefetch_skb(skb);
  616. len = (macrx & XCT_MACRX_LLEN_M) >> XCT_MACRX_LLEN_S;
  617. pci_unmap_single(pdev, dma, mac->bufsz - LOCAL_SKB_ALIGN,
  618. PCI_DMA_FROMDEVICE);
  619. if (macrx & XCT_MACRX_CRC) {
  620. /* CRC error flagged */
  621. mac->netdev->stats.rx_errors++;
  622. mac->netdev->stats.rx_crc_errors++;
  623. /* No need to free skb, it'll be reused */
  624. goto next;
  625. }
  626. info->skb = NULL;
  627. info->dma = 0;
  628. if (likely((macrx & XCT_MACRX_HTY_M) == XCT_MACRX_HTY_IPV4_OK)) {
  629. skb->ip_summed = CHECKSUM_UNNECESSARY;
  630. skb->csum = (macrx & XCT_MACRX_CSUM_M) >>
  631. XCT_MACRX_CSUM_S;
  632. } else {
  633. skb_checksum_none_assert(skb);
  634. }
  635. packets++;
  636. tot_bytes += len;
  637. /* Don't include CRC */
  638. skb_put(skb, len-4);
  639. skb->protocol = eth_type_trans(skb, mac->netdev);
  640. lro_receive_skb(&mac->lro_mgr, skb, (void *)macrx);
  641. next:
  642. RX_DESC(rx, n) = 0;
  643. RX_DESC(rx, n+1) = 0;
  644. /* Need to zero it out since hardware doesn't, since the
  645. * replenish loop uses it to tell when it's done.
  646. */
  647. RX_BUFF(rx, buf_index) = 0;
  648. n += 4;
  649. }
  650. if (n > RX_RING_SIZE) {
  651. /* Errata 5971 workaround: L2 target of headers */
  652. write_iob_reg(PAS_IOB_COM_PKTHDRCNT, 0);
  653. n &= (RX_RING_SIZE-1);
  654. }
  655. rx_ring(mac)->next_to_clean = n;
  656. lro_flush_all(&mac->lro_mgr);
  657. /* Increase is in number of 16-byte entries, and since each descriptor
  658. * with an 8BRES takes up 3x8 bytes (padded to 4x8), increase with
  659. * count*2.
  660. */
  661. write_dma_reg(PAS_DMA_RXCHAN_INCR(mac->rx->chan.chno), count << 1);
  662. pasemi_mac_replenish_rx_ring(mac->netdev, count);
  663. mac->netdev->stats.rx_bytes += tot_bytes;
  664. mac->netdev->stats.rx_packets += packets;
  665. spin_unlock(&rx_ring(mac)->lock);
  666. return count;
  667. }
  668. /* Can't make this too large or we blow the kernel stack limits */
  669. #define TX_CLEAN_BATCHSIZE (128/MAX_SKB_FRAGS)
  670. static int pasemi_mac_clean_tx(struct pasemi_mac_txring *txring)
  671. {
  672. struct pasemi_dmachan *chan = &txring->chan;
  673. struct pasemi_mac *mac = txring->mac;
  674. int i, j;
  675. unsigned int start, descr_count, buf_count, batch_limit;
  676. unsigned int ring_limit;
  677. unsigned int total_count;
  678. unsigned long flags;
  679. struct sk_buff *skbs[TX_CLEAN_BATCHSIZE];
  680. dma_addr_t dmas[TX_CLEAN_BATCHSIZE][MAX_SKB_FRAGS+1];
  681. int nf[TX_CLEAN_BATCHSIZE];
  682. int nr_frags;
  683. total_count = 0;
  684. batch_limit = TX_CLEAN_BATCHSIZE;
  685. restart:
  686. spin_lock_irqsave(&txring->lock, flags);
  687. start = txring->next_to_clean;
  688. ring_limit = txring->next_to_fill;
  689. prefetch(&TX_DESC_INFO(txring, start+1).skb);
  690. /* Compensate for when fill has wrapped but clean has not */
  691. if (start > ring_limit)
  692. ring_limit += TX_RING_SIZE;
  693. buf_count = 0;
  694. descr_count = 0;
  695. for (i = start;
  696. descr_count < batch_limit && i < ring_limit;
  697. i += buf_count) {
  698. u64 mactx = TX_DESC(txring, i);
  699. struct sk_buff *skb;
  700. if ((mactx & XCT_MACTX_E) ||
  701. (*chan->status & PAS_STATUS_ERROR))
  702. pasemi_mac_tx_error(mac, mactx);
  703. /* Skip over control descriptors */
  704. if (!(mactx & XCT_MACTX_LLEN_M)) {
  705. TX_DESC(txring, i) = 0;
  706. TX_DESC(txring, i+1) = 0;
  707. buf_count = 2;
  708. continue;
  709. }
  710. skb = TX_DESC_INFO(txring, i+1).skb;
  711. nr_frags = TX_DESC_INFO(txring, i).dma;
  712. if (unlikely(mactx & XCT_MACTX_O))
  713. /* Not yet transmitted */
  714. break;
  715. buf_count = 2 + nr_frags;
  716. /* Since we always fill with an even number of entries, make
  717. * sure we skip any unused one at the end as well.
  718. */
  719. if (buf_count & 1)
  720. buf_count++;
  721. for (j = 0; j <= nr_frags; j++)
  722. dmas[descr_count][j] = TX_DESC_INFO(txring, i+1+j).dma;
  723. skbs[descr_count] = skb;
  724. nf[descr_count] = nr_frags;
  725. TX_DESC(txring, i) = 0;
  726. TX_DESC(txring, i+1) = 0;
  727. descr_count++;
  728. }
  729. txring->next_to_clean = i & (TX_RING_SIZE-1);
  730. spin_unlock_irqrestore(&txring->lock, flags);
  731. netif_wake_queue(mac->netdev);
  732. for (i = 0; i < descr_count; i++)
  733. pasemi_mac_unmap_tx_skb(mac, nf[i], skbs[i], dmas[i]);
  734. total_count += descr_count;
  735. /* If the batch was full, try to clean more */
  736. if (descr_count == batch_limit)
  737. goto restart;
  738. return total_count;
  739. }
  740. static irqreturn_t pasemi_mac_rx_intr(int irq, void *data)
  741. {
  742. const struct pasemi_mac_rxring *rxring = data;
  743. struct pasemi_mac *mac = rxring->mac;
  744. const struct pasemi_dmachan *chan = &rxring->chan;
  745. unsigned int reg;
  746. if (!(*chan->status & PAS_STATUS_CAUSE_M))
  747. return IRQ_NONE;
  748. /* Don't reset packet count so it won't fire again but clear
  749. * all others.
  750. */
  751. reg = 0;
  752. if (*chan->status & PAS_STATUS_SOFT)
  753. reg |= PAS_IOB_DMA_RXCH_RESET_SINTC;
  754. if (*chan->status & PAS_STATUS_ERROR)
  755. reg |= PAS_IOB_DMA_RXCH_RESET_DINTC;
  756. napi_schedule(&mac->napi);
  757. write_iob_reg(PAS_IOB_DMA_RXCH_RESET(chan->chno), reg);
  758. return IRQ_HANDLED;
  759. }
  760. #define TX_CLEAN_INTERVAL HZ
  761. static void pasemi_mac_tx_timer(unsigned long data)
  762. {
  763. struct pasemi_mac_txring *txring = (struct pasemi_mac_txring *)data;
  764. struct pasemi_mac *mac = txring->mac;
  765. pasemi_mac_clean_tx(txring);
  766. mod_timer(&txring->clean_timer, jiffies + TX_CLEAN_INTERVAL);
  767. pasemi_mac_restart_tx_intr(mac);
  768. }
  769. static irqreturn_t pasemi_mac_tx_intr(int irq, void *data)
  770. {
  771. struct pasemi_mac_txring *txring = data;
  772. const struct pasemi_dmachan *chan = &txring->chan;
  773. struct pasemi_mac *mac = txring->mac;
  774. unsigned int reg;
  775. if (!(*chan->status & PAS_STATUS_CAUSE_M))
  776. return IRQ_NONE;
  777. reg = 0;
  778. if (*chan->status & PAS_STATUS_SOFT)
  779. reg |= PAS_IOB_DMA_TXCH_RESET_SINTC;
  780. if (*chan->status & PAS_STATUS_ERROR)
  781. reg |= PAS_IOB_DMA_TXCH_RESET_DINTC;
  782. mod_timer(&txring->clean_timer, jiffies + (TX_CLEAN_INTERVAL)*2);
  783. napi_schedule(&mac->napi);
  784. if (reg)
  785. write_iob_reg(PAS_IOB_DMA_TXCH_RESET(chan->chno), reg);
  786. return IRQ_HANDLED;
  787. }
  788. static void pasemi_adjust_link(struct net_device *dev)
  789. {
  790. struct pasemi_mac *mac = netdev_priv(dev);
  791. int msg;
  792. unsigned int flags;
  793. unsigned int new_flags;
  794. if (!mac->phydev->link) {
  795. /* If no link, MAC speed settings don't matter. Just report
  796. * link down and return.
  797. */
  798. if (mac->link && netif_msg_link(mac))
  799. printk(KERN_INFO "%s: Link is down.\n", dev->name);
  800. netif_carrier_off(dev);
  801. pasemi_mac_intf_disable(mac);
  802. mac->link = 0;
  803. return;
  804. } else {
  805. pasemi_mac_intf_enable(mac);
  806. netif_carrier_on(dev);
  807. }
  808. flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
  809. new_flags = flags & ~(PAS_MAC_CFG_PCFG_HD | PAS_MAC_CFG_PCFG_SPD_M |
  810. PAS_MAC_CFG_PCFG_TSR_M);
  811. if (!mac->phydev->duplex)
  812. new_flags |= PAS_MAC_CFG_PCFG_HD;
  813. switch (mac->phydev->speed) {
  814. case 1000:
  815. new_flags |= PAS_MAC_CFG_PCFG_SPD_1G |
  816. PAS_MAC_CFG_PCFG_TSR_1G;
  817. break;
  818. case 100:
  819. new_flags |= PAS_MAC_CFG_PCFG_SPD_100M |
  820. PAS_MAC_CFG_PCFG_TSR_100M;
  821. break;
  822. case 10:
  823. new_flags |= PAS_MAC_CFG_PCFG_SPD_10M |
  824. PAS_MAC_CFG_PCFG_TSR_10M;
  825. break;
  826. default:
  827. printk("Unsupported speed %d\n", mac->phydev->speed);
  828. }
  829. /* Print on link or speed/duplex change */
  830. msg = mac->link != mac->phydev->link || flags != new_flags;
  831. mac->duplex = mac->phydev->duplex;
  832. mac->speed = mac->phydev->speed;
  833. mac->link = mac->phydev->link;
  834. if (new_flags != flags)
  835. write_mac_reg(mac, PAS_MAC_CFG_PCFG, new_flags);
  836. if (msg && netif_msg_link(mac))
  837. printk(KERN_INFO "%s: Link is up at %d Mbps, %s duplex.\n",
  838. dev->name, mac->speed, mac->duplex ? "full" : "half");
  839. }
  840. static int pasemi_mac_phy_init(struct net_device *dev)
  841. {
  842. struct pasemi_mac *mac = netdev_priv(dev);
  843. struct device_node *dn, *phy_dn;
  844. struct phy_device *phydev;
  845. dn = pci_device_to_OF_node(mac->pdev);
  846. phy_dn = of_parse_phandle(dn, "phy-handle", 0);
  847. of_node_put(phy_dn);
  848. mac->link = 0;
  849. mac->speed = 0;
  850. mac->duplex = -1;
  851. phydev = of_phy_connect(dev, phy_dn, &pasemi_adjust_link, 0,
  852. PHY_INTERFACE_MODE_SGMII);
  853. if (!phydev) {
  854. printk(KERN_ERR "%s: Could not attach to phy\n", dev->name);
  855. return -ENODEV;
  856. }
  857. mac->phydev = phydev;
  858. return 0;
  859. }
  860. static int pasemi_mac_open(struct net_device *dev)
  861. {
  862. struct pasemi_mac *mac = netdev_priv(dev);
  863. unsigned int flags;
  864. int i, ret;
  865. flags = PAS_MAC_CFG_TXP_FCE | PAS_MAC_CFG_TXP_FPC(3) |
  866. PAS_MAC_CFG_TXP_SL(3) | PAS_MAC_CFG_TXP_COB(0xf) |
  867. PAS_MAC_CFG_TXP_TIFT(8) | PAS_MAC_CFG_TXP_TIFG(12);
  868. write_mac_reg(mac, PAS_MAC_CFG_TXP, flags);
  869. ret = pasemi_mac_setup_rx_resources(dev);
  870. if (ret)
  871. goto out_rx_resources;
  872. mac->tx = pasemi_mac_setup_tx_resources(dev);
  873. if (!mac->tx)
  874. goto out_tx_ring;
  875. /* We might already have allocated rings in case mtu was changed
  876. * before interface was brought up.
  877. */
  878. if (dev->mtu > 1500 && !mac->num_cs) {
  879. pasemi_mac_setup_csrings(mac);
  880. if (!mac->num_cs)
  881. goto out_tx_ring;
  882. }
  883. /* Zero out rmon counters */
  884. for (i = 0; i < 32; i++)
  885. write_mac_reg(mac, PAS_MAC_RMON(i), 0);
  886. /* 0x3ff with 33MHz clock is about 31us */
  887. write_iob_reg(PAS_IOB_DMA_COM_TIMEOUTCFG,
  888. PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(0x3ff));
  889. write_iob_reg(PAS_IOB_DMA_RXCH_CFG(mac->rx->chan.chno),
  890. PAS_IOB_DMA_RXCH_CFG_CNTTH(256));
  891. write_iob_reg(PAS_IOB_DMA_TXCH_CFG(mac->tx->chan.chno),
  892. PAS_IOB_DMA_TXCH_CFG_CNTTH(32));
  893. write_mac_reg(mac, PAS_MAC_IPC_CHNL,
  894. PAS_MAC_IPC_CHNL_DCHNO(mac->rx->chan.chno) |
  895. PAS_MAC_IPC_CHNL_BCH(mac->rx->chan.chno));
  896. /* enable rx if */
  897. write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  898. PAS_DMA_RXINT_RCMDSTA_EN |
  899. PAS_DMA_RXINT_RCMDSTA_DROPS_M |
  900. PAS_DMA_RXINT_RCMDSTA_BP |
  901. PAS_DMA_RXINT_RCMDSTA_OO |
  902. PAS_DMA_RXINT_RCMDSTA_BT);
  903. /* enable rx channel */
  904. pasemi_dma_start_chan(&rx_ring(mac)->chan, PAS_DMA_RXCHAN_CCMDSTA_DU |
  905. PAS_DMA_RXCHAN_CCMDSTA_OD |
  906. PAS_DMA_RXCHAN_CCMDSTA_FD |
  907. PAS_DMA_RXCHAN_CCMDSTA_DT);
  908. /* enable tx channel */
  909. pasemi_dma_start_chan(&tx_ring(mac)->chan, PAS_DMA_TXCHAN_TCMDSTA_SZ |
  910. PAS_DMA_TXCHAN_TCMDSTA_DB |
  911. PAS_DMA_TXCHAN_TCMDSTA_DE |
  912. PAS_DMA_TXCHAN_TCMDSTA_DA);
  913. pasemi_mac_replenish_rx_ring(dev, RX_RING_SIZE);
  914. write_dma_reg(PAS_DMA_RXCHAN_INCR(rx_ring(mac)->chan.chno),
  915. RX_RING_SIZE>>1);
  916. /* Clear out any residual packet count state from firmware */
  917. pasemi_mac_restart_rx_intr(mac);
  918. pasemi_mac_restart_tx_intr(mac);
  919. flags = PAS_MAC_CFG_PCFG_S1 | PAS_MAC_CFG_PCFG_PR | PAS_MAC_CFG_PCFG_CE;
  920. if (mac->type == MAC_TYPE_GMAC)
  921. flags |= PAS_MAC_CFG_PCFG_TSR_1G | PAS_MAC_CFG_PCFG_SPD_1G;
  922. else
  923. flags |= PAS_MAC_CFG_PCFG_TSR_10G | PAS_MAC_CFG_PCFG_SPD_10G;
  924. /* Enable interface in MAC */
  925. write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
  926. ret = pasemi_mac_phy_init(dev);
  927. if (ret) {
  928. /* Since we won't get link notification, just enable RX */
  929. pasemi_mac_intf_enable(mac);
  930. if (mac->type == MAC_TYPE_GMAC) {
  931. /* Warn for missing PHY on SGMII (1Gig) ports */
  932. dev_warn(&mac->pdev->dev,
  933. "PHY init failed: %d.\n", ret);
  934. dev_warn(&mac->pdev->dev,
  935. "Defaulting to 1Gbit full duplex\n");
  936. }
  937. }
  938. netif_start_queue(dev);
  939. napi_enable(&mac->napi);
  940. snprintf(mac->tx_irq_name, sizeof(mac->tx_irq_name), "%s tx",
  941. dev->name);
  942. ret = request_irq(mac->tx->chan.irq, pasemi_mac_tx_intr, 0,
  943. mac->tx_irq_name, mac->tx);
  944. if (ret) {
  945. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  946. mac->tx->chan.irq, ret);
  947. goto out_tx_int;
  948. }
  949. snprintf(mac->rx_irq_name, sizeof(mac->rx_irq_name), "%s rx",
  950. dev->name);
  951. ret = request_irq(mac->rx->chan.irq, pasemi_mac_rx_intr, 0,
  952. mac->rx_irq_name, mac->rx);
  953. if (ret) {
  954. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  955. mac->rx->chan.irq, ret);
  956. goto out_rx_int;
  957. }
  958. if (mac->phydev)
  959. phy_start(mac->phydev);
  960. init_timer(&mac->tx->clean_timer);
  961. mac->tx->clean_timer.function = pasemi_mac_tx_timer;
  962. mac->tx->clean_timer.data = (unsigned long)mac->tx;
  963. mac->tx->clean_timer.expires = jiffies+HZ;
  964. add_timer(&mac->tx->clean_timer);
  965. return 0;
  966. out_rx_int:
  967. free_irq(mac->tx->chan.irq, mac->tx);
  968. out_tx_int:
  969. napi_disable(&mac->napi);
  970. netif_stop_queue(dev);
  971. out_tx_ring:
  972. if (mac->tx)
  973. pasemi_mac_free_tx_resources(mac);
  974. pasemi_mac_free_rx_resources(mac);
  975. out_rx_resources:
  976. return ret;
  977. }
  978. #define MAX_RETRIES 5000
  979. static void pasemi_mac_pause_txchan(struct pasemi_mac *mac)
  980. {
  981. unsigned int sta, retries;
  982. int txch = tx_ring(mac)->chan.chno;
  983. write_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch),
  984. PAS_DMA_TXCHAN_TCMDSTA_ST);
  985. for (retries = 0; retries < MAX_RETRIES; retries++) {
  986. sta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch));
  987. if (!(sta & PAS_DMA_TXCHAN_TCMDSTA_ACT))
  988. break;
  989. cond_resched();
  990. }
  991. if (sta & PAS_DMA_TXCHAN_TCMDSTA_ACT)
  992. dev_err(&mac->dma_pdev->dev,
  993. "Failed to stop tx channel, tcmdsta %08x\n", sta);
  994. write_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch), 0);
  995. }
  996. static void pasemi_mac_pause_rxchan(struct pasemi_mac *mac)
  997. {
  998. unsigned int sta, retries;
  999. int rxch = rx_ring(mac)->chan.chno;
  1000. write_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch),
  1001. PAS_DMA_RXCHAN_CCMDSTA_ST);
  1002. for (retries = 0; retries < MAX_RETRIES; retries++) {
  1003. sta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch));
  1004. if (!(sta & PAS_DMA_RXCHAN_CCMDSTA_ACT))
  1005. break;
  1006. cond_resched();
  1007. }
  1008. if (sta & PAS_DMA_RXCHAN_CCMDSTA_ACT)
  1009. dev_err(&mac->dma_pdev->dev,
  1010. "Failed to stop rx channel, ccmdsta 08%x\n", sta);
  1011. write_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch), 0);
  1012. }
  1013. static void pasemi_mac_pause_rxint(struct pasemi_mac *mac)
  1014. {
  1015. unsigned int sta, retries;
  1016. write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  1017. PAS_DMA_RXINT_RCMDSTA_ST);
  1018. for (retries = 0; retries < MAX_RETRIES; retries++) {
  1019. sta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  1020. if (!(sta & PAS_DMA_RXINT_RCMDSTA_ACT))
  1021. break;
  1022. cond_resched();
  1023. }
  1024. if (sta & PAS_DMA_RXINT_RCMDSTA_ACT)
  1025. dev_err(&mac->dma_pdev->dev,
  1026. "Failed to stop rx interface, rcmdsta %08x\n", sta);
  1027. write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if), 0);
  1028. }
  1029. static int pasemi_mac_close(struct net_device *dev)
  1030. {
  1031. struct pasemi_mac *mac = netdev_priv(dev);
  1032. unsigned int sta;
  1033. int rxch, txch, i;
  1034. rxch = rx_ring(mac)->chan.chno;
  1035. txch = tx_ring(mac)->chan.chno;
  1036. if (mac->phydev) {
  1037. phy_stop(mac->phydev);
  1038. phy_disconnect(mac->phydev);
  1039. }
  1040. del_timer_sync(&mac->tx->clean_timer);
  1041. netif_stop_queue(dev);
  1042. napi_disable(&mac->napi);
  1043. sta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  1044. if (sta & (PAS_DMA_RXINT_RCMDSTA_BP |
  1045. PAS_DMA_RXINT_RCMDSTA_OO |
  1046. PAS_DMA_RXINT_RCMDSTA_BT))
  1047. printk(KERN_DEBUG "pasemi_mac: rcmdsta error: 0x%08x\n", sta);
  1048. sta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch));
  1049. if (sta & (PAS_DMA_RXCHAN_CCMDSTA_DU |
  1050. PAS_DMA_RXCHAN_CCMDSTA_OD |
  1051. PAS_DMA_RXCHAN_CCMDSTA_FD |
  1052. PAS_DMA_RXCHAN_CCMDSTA_DT))
  1053. printk(KERN_DEBUG "pasemi_mac: ccmdsta error: 0x%08x\n", sta);
  1054. sta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch));
  1055. if (sta & (PAS_DMA_TXCHAN_TCMDSTA_SZ | PAS_DMA_TXCHAN_TCMDSTA_DB |
  1056. PAS_DMA_TXCHAN_TCMDSTA_DE | PAS_DMA_TXCHAN_TCMDSTA_DA))
  1057. printk(KERN_DEBUG "pasemi_mac: tcmdsta error: 0x%08x\n", sta);
  1058. /* Clean out any pending buffers */
  1059. pasemi_mac_clean_tx(tx_ring(mac));
  1060. pasemi_mac_clean_rx(rx_ring(mac), RX_RING_SIZE);
  1061. pasemi_mac_pause_txchan(mac);
  1062. pasemi_mac_pause_rxint(mac);
  1063. pasemi_mac_pause_rxchan(mac);
  1064. pasemi_mac_intf_disable(mac);
  1065. free_irq(mac->tx->chan.irq, mac->tx);
  1066. free_irq(mac->rx->chan.irq, mac->rx);
  1067. for (i = 0; i < mac->num_cs; i++) {
  1068. pasemi_mac_free_csring(mac->cs[i]);
  1069. mac->cs[i] = NULL;
  1070. }
  1071. mac->num_cs = 0;
  1072. /* Free resources */
  1073. pasemi_mac_free_rx_resources(mac);
  1074. pasemi_mac_free_tx_resources(mac);
  1075. return 0;
  1076. }
  1077. static void pasemi_mac_queue_csdesc(const struct sk_buff *skb,
  1078. const dma_addr_t *map,
  1079. const unsigned int *map_size,
  1080. struct pasemi_mac_txring *txring,
  1081. struct pasemi_mac_csring *csring)
  1082. {
  1083. u64 fund;
  1084. dma_addr_t cs_dest;
  1085. const int nh_off = skb_network_offset(skb);
  1086. const int nh_len = skb_network_header_len(skb);
  1087. const int nfrags = skb_shinfo(skb)->nr_frags;
  1088. int cs_size, i, fill, hdr, cpyhdr, evt;
  1089. dma_addr_t csdma;
  1090. fund = XCT_FUN_ST | XCT_FUN_RR_8BRES |
  1091. XCT_FUN_O | XCT_FUN_FUN(csring->fun) |
  1092. XCT_FUN_CRM_SIG | XCT_FUN_LLEN(skb->len - nh_off) |
  1093. XCT_FUN_SHL(nh_len >> 2) | XCT_FUN_SE;
  1094. switch (ip_hdr(skb)->protocol) {
  1095. case IPPROTO_TCP:
  1096. fund |= XCT_FUN_SIG_TCP4;
  1097. /* TCP checksum is 16 bytes into the header */
  1098. cs_dest = map[0] + skb_transport_offset(skb) + 16;
  1099. break;
  1100. case IPPROTO_UDP:
  1101. fund |= XCT_FUN_SIG_UDP4;
  1102. /* UDP checksum is 6 bytes into the header */
  1103. cs_dest = map[0] + skb_transport_offset(skb) + 6;
  1104. break;
  1105. default:
  1106. BUG();
  1107. }
  1108. /* Do the checksum offloaded */
  1109. fill = csring->next_to_fill;
  1110. hdr = fill;
  1111. CS_DESC(csring, fill++) = fund;
  1112. /* Room for 8BRES. Checksum result is really 2 bytes into it */
  1113. csdma = csring->chan.ring_dma + (fill & (CS_RING_SIZE-1)) * 8 + 2;
  1114. CS_DESC(csring, fill++) = 0;
  1115. CS_DESC(csring, fill) = XCT_PTR_LEN(map_size[0]-nh_off) | XCT_PTR_ADDR(map[0]+nh_off);
  1116. for (i = 1; i <= nfrags; i++)
  1117. CS_DESC(csring, fill+i) = XCT_PTR_LEN(map_size[i]) | XCT_PTR_ADDR(map[i]);
  1118. fill += i;
  1119. if (fill & 1)
  1120. fill++;
  1121. /* Copy the result into the TCP packet */
  1122. cpyhdr = fill;
  1123. CS_DESC(csring, fill++) = XCT_FUN_O | XCT_FUN_FUN(csring->fun) |
  1124. XCT_FUN_LLEN(2) | XCT_FUN_SE;
  1125. CS_DESC(csring, fill++) = XCT_PTR_LEN(2) | XCT_PTR_ADDR(cs_dest) | XCT_PTR_T;
  1126. CS_DESC(csring, fill++) = XCT_PTR_LEN(2) | XCT_PTR_ADDR(csdma);
  1127. fill++;
  1128. evt = !csring->last_event;
  1129. csring->last_event = evt;
  1130. /* Event handshaking with MAC TX */
  1131. CS_DESC(csring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
  1132. CTRL_CMD_ETYPE_SET | CTRL_CMD_REG(csring->events[evt]);
  1133. CS_DESC(csring, fill++) = 0;
  1134. CS_DESC(csring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
  1135. CTRL_CMD_ETYPE_WCLR | CTRL_CMD_REG(csring->events[!evt]);
  1136. CS_DESC(csring, fill++) = 0;
  1137. csring->next_to_fill = fill & (CS_RING_SIZE-1);
  1138. cs_size = fill - hdr;
  1139. write_dma_reg(PAS_DMA_TXCHAN_INCR(csring->chan.chno), (cs_size) >> 1);
  1140. /* TX-side event handshaking */
  1141. fill = txring->next_to_fill;
  1142. TX_DESC(txring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
  1143. CTRL_CMD_ETYPE_WSET | CTRL_CMD_REG(csring->events[evt]);
  1144. TX_DESC(txring, fill++) = 0;
  1145. TX_DESC(txring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
  1146. CTRL_CMD_ETYPE_CLR | CTRL_CMD_REG(csring->events[!evt]);
  1147. TX_DESC(txring, fill++) = 0;
  1148. txring->next_to_fill = fill;
  1149. write_dma_reg(PAS_DMA_TXCHAN_INCR(txring->chan.chno), 2);
  1150. }
  1151. static int pasemi_mac_start_tx(struct sk_buff *skb, struct net_device *dev)
  1152. {
  1153. struct pasemi_mac * const mac = netdev_priv(dev);
  1154. struct pasemi_mac_txring * const txring = tx_ring(mac);
  1155. struct pasemi_mac_csring *csring;
  1156. u64 dflags = 0;
  1157. u64 mactx;
  1158. dma_addr_t map[MAX_SKB_FRAGS+1];
  1159. unsigned int map_size[MAX_SKB_FRAGS+1];
  1160. unsigned long flags;
  1161. int i, nfrags;
  1162. int fill;
  1163. const int nh_off = skb_network_offset(skb);
  1164. const int nh_len = skb_network_header_len(skb);
  1165. prefetch(&txring->ring_info);
  1166. dflags = XCT_MACTX_O | XCT_MACTX_ST | XCT_MACTX_CRC_PAD;
  1167. nfrags = skb_shinfo(skb)->nr_frags;
  1168. map[0] = pci_map_single(mac->dma_pdev, skb->data, skb_headlen(skb),
  1169. PCI_DMA_TODEVICE);
  1170. map_size[0] = skb_headlen(skb);
  1171. if (pci_dma_mapping_error(mac->dma_pdev, map[0]))
  1172. goto out_err_nolock;
  1173. for (i = 0; i < nfrags; i++) {
  1174. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1175. map[i + 1] = skb_frag_dma_map(&mac->dma_pdev->dev, frag, 0,
  1176. skb_frag_size(frag), DMA_TO_DEVICE);
  1177. map_size[i+1] = skb_frag_size(frag);
  1178. if (dma_mapping_error(&mac->dma_pdev->dev, map[i + 1])) {
  1179. nfrags = i;
  1180. goto out_err_nolock;
  1181. }
  1182. }
  1183. if (skb->ip_summed == CHECKSUM_PARTIAL && skb->len <= 1540) {
  1184. switch (ip_hdr(skb)->protocol) {
  1185. case IPPROTO_TCP:
  1186. dflags |= XCT_MACTX_CSUM_TCP;
  1187. dflags |= XCT_MACTX_IPH(nh_len >> 2);
  1188. dflags |= XCT_MACTX_IPO(nh_off);
  1189. break;
  1190. case IPPROTO_UDP:
  1191. dflags |= XCT_MACTX_CSUM_UDP;
  1192. dflags |= XCT_MACTX_IPH(nh_len >> 2);
  1193. dflags |= XCT_MACTX_IPO(nh_off);
  1194. break;
  1195. default:
  1196. WARN_ON(1);
  1197. }
  1198. }
  1199. mactx = dflags | XCT_MACTX_LLEN(skb->len);
  1200. spin_lock_irqsave(&txring->lock, flags);
  1201. /* Avoid stepping on the same cache line that the DMA controller
  1202. * is currently about to send, so leave at least 8 words available.
  1203. * Total free space needed is mactx + fragments + 8
  1204. */
  1205. if (RING_AVAIL(txring) < nfrags + 14) {
  1206. /* no room -- stop the queue and wait for tx intr */
  1207. netif_stop_queue(dev);
  1208. goto out_err;
  1209. }
  1210. /* Queue up checksum + event descriptors, if needed */
  1211. if (mac->num_cs && skb->ip_summed == CHECKSUM_PARTIAL && skb->len > 1540) {
  1212. csring = mac->cs[mac->last_cs];
  1213. mac->last_cs = (mac->last_cs + 1) % mac->num_cs;
  1214. pasemi_mac_queue_csdesc(skb, map, map_size, txring, csring);
  1215. }
  1216. fill = txring->next_to_fill;
  1217. TX_DESC(txring, fill) = mactx;
  1218. TX_DESC_INFO(txring, fill).dma = nfrags;
  1219. fill++;
  1220. TX_DESC_INFO(txring, fill).skb = skb;
  1221. for (i = 0; i <= nfrags; i++) {
  1222. TX_DESC(txring, fill+i) =
  1223. XCT_PTR_LEN(map_size[i]) | XCT_PTR_ADDR(map[i]);
  1224. TX_DESC_INFO(txring, fill+i).dma = map[i];
  1225. }
  1226. /* We have to add an even number of 8-byte entries to the ring
  1227. * even if the last one is unused. That means always an odd number
  1228. * of pointers + one mactx descriptor.
  1229. */
  1230. if (nfrags & 1)
  1231. nfrags++;
  1232. txring->next_to_fill = (fill + nfrags + 1) & (TX_RING_SIZE-1);
  1233. dev->stats.tx_packets++;
  1234. dev->stats.tx_bytes += skb->len;
  1235. spin_unlock_irqrestore(&txring->lock, flags);
  1236. write_dma_reg(PAS_DMA_TXCHAN_INCR(txring->chan.chno), (nfrags+2) >> 1);
  1237. return NETDEV_TX_OK;
  1238. out_err:
  1239. spin_unlock_irqrestore(&txring->lock, flags);
  1240. out_err_nolock:
  1241. while (nfrags--)
  1242. pci_unmap_single(mac->dma_pdev, map[nfrags], map_size[nfrags],
  1243. PCI_DMA_TODEVICE);
  1244. return NETDEV_TX_BUSY;
  1245. }
  1246. static void pasemi_mac_set_rx_mode(struct net_device *dev)
  1247. {
  1248. const struct pasemi_mac *mac = netdev_priv(dev);
  1249. unsigned int flags;
  1250. flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
  1251. /* Set promiscuous */
  1252. if (dev->flags & IFF_PROMISC)
  1253. flags |= PAS_MAC_CFG_PCFG_PR;
  1254. else
  1255. flags &= ~PAS_MAC_CFG_PCFG_PR;
  1256. write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
  1257. }
  1258. static int pasemi_mac_poll(struct napi_struct *napi, int budget)
  1259. {
  1260. struct pasemi_mac *mac = container_of(napi, struct pasemi_mac, napi);
  1261. int pkts;
  1262. pasemi_mac_clean_tx(tx_ring(mac));
  1263. pkts = pasemi_mac_clean_rx(rx_ring(mac), budget);
  1264. if (pkts < budget) {
  1265. /* all done, no more packets present */
  1266. napi_complete(napi);
  1267. pasemi_mac_restart_rx_intr(mac);
  1268. pasemi_mac_restart_tx_intr(mac);
  1269. }
  1270. return pkts;
  1271. }
  1272. #ifdef CONFIG_NET_POLL_CONTROLLER
  1273. /*
  1274. * Polling 'interrupt' - used by things like netconsole to send skbs
  1275. * without having to re-enable interrupts. It's not called while
  1276. * the interrupt routine is executing.
  1277. */
  1278. static void pasemi_mac_netpoll(struct net_device *dev)
  1279. {
  1280. const struct pasemi_mac *mac = netdev_priv(dev);
  1281. disable_irq(mac->tx->chan.irq);
  1282. pasemi_mac_tx_intr(mac->tx->chan.irq, mac->tx);
  1283. enable_irq(mac->tx->chan.irq);
  1284. disable_irq(mac->rx->chan.irq);
  1285. pasemi_mac_rx_intr(mac->rx->chan.irq, mac->rx);
  1286. enable_irq(mac->rx->chan.irq);
  1287. }
  1288. #endif
  1289. static int pasemi_mac_change_mtu(struct net_device *dev, int new_mtu)
  1290. {
  1291. struct pasemi_mac *mac = netdev_priv(dev);
  1292. unsigned int reg;
  1293. unsigned int rcmdsta = 0;
  1294. int running;
  1295. int ret = 0;
  1296. if (new_mtu < PE_MIN_MTU || new_mtu > PE_MAX_MTU)
  1297. return -EINVAL;
  1298. running = netif_running(dev);
  1299. if (running) {
  1300. /* Need to stop the interface, clean out all already
  1301. * received buffers, free all unused buffers on the RX
  1302. * interface ring, then finally re-fill the rx ring with
  1303. * the new-size buffers and restart.
  1304. */
  1305. napi_disable(&mac->napi);
  1306. netif_tx_disable(dev);
  1307. pasemi_mac_intf_disable(mac);
  1308. rcmdsta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  1309. pasemi_mac_pause_rxint(mac);
  1310. pasemi_mac_clean_rx(rx_ring(mac), RX_RING_SIZE);
  1311. pasemi_mac_free_rx_buffers(mac);
  1312. }
  1313. /* Setup checksum channels if large MTU and none already allocated */
  1314. if (new_mtu > 1500 && !mac->num_cs) {
  1315. pasemi_mac_setup_csrings(mac);
  1316. if (!mac->num_cs) {
  1317. ret = -ENOMEM;
  1318. goto out;
  1319. }
  1320. }
  1321. /* Change maxf, i.e. what size frames are accepted.
  1322. * Need room for ethernet header and CRC word
  1323. */
  1324. reg = read_mac_reg(mac, PAS_MAC_CFG_MACCFG);
  1325. reg &= ~PAS_MAC_CFG_MACCFG_MAXF_M;
  1326. reg |= PAS_MAC_CFG_MACCFG_MAXF(new_mtu + ETH_HLEN + 4);
  1327. write_mac_reg(mac, PAS_MAC_CFG_MACCFG, reg);
  1328. dev->mtu = new_mtu;
  1329. /* MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
  1330. mac->bufsz = new_mtu + ETH_HLEN + ETH_FCS_LEN + LOCAL_SKB_ALIGN + 128;
  1331. out:
  1332. if (running) {
  1333. write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  1334. rcmdsta | PAS_DMA_RXINT_RCMDSTA_EN);
  1335. rx_ring(mac)->next_to_fill = 0;
  1336. pasemi_mac_replenish_rx_ring(dev, RX_RING_SIZE-1);
  1337. napi_enable(&mac->napi);
  1338. netif_start_queue(dev);
  1339. pasemi_mac_intf_enable(mac);
  1340. }
  1341. return ret;
  1342. }
  1343. static const struct net_device_ops pasemi_netdev_ops = {
  1344. .ndo_open = pasemi_mac_open,
  1345. .ndo_stop = pasemi_mac_close,
  1346. .ndo_start_xmit = pasemi_mac_start_tx,
  1347. .ndo_set_rx_mode = pasemi_mac_set_rx_mode,
  1348. .ndo_set_mac_address = pasemi_mac_set_mac_addr,
  1349. .ndo_change_mtu = pasemi_mac_change_mtu,
  1350. .ndo_validate_addr = eth_validate_addr,
  1351. #ifdef CONFIG_NET_POLL_CONTROLLER
  1352. .ndo_poll_controller = pasemi_mac_netpoll,
  1353. #endif
  1354. };
  1355. static int
  1356. pasemi_mac_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1357. {
  1358. struct net_device *dev;
  1359. struct pasemi_mac *mac;
  1360. int err, ret;
  1361. err = pci_enable_device(pdev);
  1362. if (err)
  1363. return err;
  1364. dev = alloc_etherdev(sizeof(struct pasemi_mac));
  1365. if (dev == NULL) {
  1366. err = -ENOMEM;
  1367. goto out_disable_device;
  1368. }
  1369. pci_set_drvdata(pdev, dev);
  1370. SET_NETDEV_DEV(dev, &pdev->dev);
  1371. mac = netdev_priv(dev);
  1372. mac->pdev = pdev;
  1373. mac->netdev = dev;
  1374. netif_napi_add(dev, &mac->napi, pasemi_mac_poll, 64);
  1375. dev->features = NETIF_F_IP_CSUM | NETIF_F_LLTX | NETIF_F_SG |
  1376. NETIF_F_HIGHDMA | NETIF_F_GSO;
  1377. mac->lro_mgr.max_aggr = LRO_MAX_AGGR;
  1378. mac->lro_mgr.max_desc = MAX_LRO_DESCRIPTORS;
  1379. mac->lro_mgr.lro_arr = mac->lro_desc;
  1380. mac->lro_mgr.get_skb_header = get_skb_hdr;
  1381. mac->lro_mgr.features = LRO_F_NAPI | LRO_F_EXTRACT_VLAN_ID;
  1382. mac->lro_mgr.dev = mac->netdev;
  1383. mac->lro_mgr.ip_summed = CHECKSUM_UNNECESSARY;
  1384. mac->lro_mgr.ip_summed_aggr = CHECKSUM_UNNECESSARY;
  1385. mac->dma_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa007, NULL);
  1386. if (!mac->dma_pdev) {
  1387. dev_err(&mac->pdev->dev, "Can't find DMA Controller\n");
  1388. err = -ENODEV;
  1389. goto out;
  1390. }
  1391. mac->iob_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa001, NULL);
  1392. if (!mac->iob_pdev) {
  1393. dev_err(&mac->pdev->dev, "Can't find I/O Bridge\n");
  1394. err = -ENODEV;
  1395. goto out;
  1396. }
  1397. /* get mac addr from device tree */
  1398. if (pasemi_get_mac_addr(mac) || !is_valid_ether_addr(mac->mac_addr)) {
  1399. err = -ENODEV;
  1400. goto out;
  1401. }
  1402. memcpy(dev->dev_addr, mac->mac_addr, sizeof(mac->mac_addr));
  1403. ret = mac_to_intf(mac);
  1404. if (ret < 0) {
  1405. dev_err(&mac->pdev->dev, "Can't map DMA interface\n");
  1406. err = -ENODEV;
  1407. goto out;
  1408. }
  1409. mac->dma_if = ret;
  1410. switch (pdev->device) {
  1411. case 0xa005:
  1412. mac->type = MAC_TYPE_GMAC;
  1413. break;
  1414. case 0xa006:
  1415. mac->type = MAC_TYPE_XAUI;
  1416. break;
  1417. default:
  1418. err = -ENODEV;
  1419. goto out;
  1420. }
  1421. dev->netdev_ops = &pasemi_netdev_ops;
  1422. dev->mtu = PE_DEF_MTU;
  1423. /* 1500 MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
  1424. mac->bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + LOCAL_SKB_ALIGN + 128;
  1425. dev->ethtool_ops = &pasemi_mac_ethtool_ops;
  1426. if (err)
  1427. goto out;
  1428. mac->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
  1429. /* Enable most messages by default */
  1430. mac->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
  1431. err = register_netdev(dev);
  1432. if (err) {
  1433. dev_err(&mac->pdev->dev, "register_netdev failed with error %d\n",
  1434. err);
  1435. goto out;
  1436. } else if (netif_msg_probe(mac)) {
  1437. printk(KERN_INFO "%s: PA Semi %s: intf %d, hw addr %pM\n",
  1438. dev->name, mac->type == MAC_TYPE_GMAC ? "GMAC" : "XAUI",
  1439. mac->dma_if, dev->dev_addr);
  1440. }
  1441. return err;
  1442. out:
  1443. if (mac->iob_pdev)
  1444. pci_dev_put(mac->iob_pdev);
  1445. if (mac->dma_pdev)
  1446. pci_dev_put(mac->dma_pdev);
  1447. free_netdev(dev);
  1448. out_disable_device:
  1449. pci_disable_device(pdev);
  1450. return err;
  1451. }
  1452. static void pasemi_mac_remove(struct pci_dev *pdev)
  1453. {
  1454. struct net_device *netdev = pci_get_drvdata(pdev);
  1455. struct pasemi_mac *mac;
  1456. if (!netdev)
  1457. return;
  1458. mac = netdev_priv(netdev);
  1459. unregister_netdev(netdev);
  1460. pci_disable_device(pdev);
  1461. pci_dev_put(mac->dma_pdev);
  1462. pci_dev_put(mac->iob_pdev);
  1463. pasemi_dma_free_chan(&mac->tx->chan);
  1464. pasemi_dma_free_chan(&mac->rx->chan);
  1465. free_netdev(netdev);
  1466. }
  1467. static DEFINE_PCI_DEVICE_TABLE(pasemi_mac_pci_tbl) = {
  1468. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa005) },
  1469. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa006) },
  1470. { },
  1471. };
  1472. MODULE_DEVICE_TABLE(pci, pasemi_mac_pci_tbl);
  1473. static struct pci_driver pasemi_mac_driver = {
  1474. .name = "pasemi_mac",
  1475. .id_table = pasemi_mac_pci_tbl,
  1476. .probe = pasemi_mac_probe,
  1477. .remove = pasemi_mac_remove,
  1478. };
  1479. static void __exit pasemi_mac_cleanup_module(void)
  1480. {
  1481. pci_unregister_driver(&pasemi_mac_driver);
  1482. }
  1483. int pasemi_mac_init_module(void)
  1484. {
  1485. int err;
  1486. err = pasemi_dma_init();
  1487. if (err)
  1488. return err;
  1489. return pci_register_driver(&pasemi_mac_driver);
  1490. }
  1491. module_init(pasemi_mac_init_module);
  1492. module_exit(pasemi_mac_cleanup_module);