bgmac.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456
  1. #ifndef _BGMAC_H
  2. #define _BGMAC_H
  3. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  4. #define bgmac_err(bgmac, fmt, ...) \
  5. dev_err(&(bgmac)->core->dev, fmt, ##__VA_ARGS__)
  6. #define bgmac_warn(bgmac, fmt, ...) \
  7. dev_warn(&(bgmac)->core->dev, fmt, ##__VA_ARGS__)
  8. #define bgmac_info(bgmac, fmt, ...) \
  9. dev_info(&(bgmac)->core->dev, fmt, ##__VA_ARGS__)
  10. #define bgmac_dbg(bgmac, fmt, ...) \
  11. dev_dbg(&(bgmac)->core->dev, fmt, ##__VA_ARGS__)
  12. #include <linux/bcma/bcma.h>
  13. #include <linux/netdevice.h>
  14. #define BGMAC_DEV_CTL 0x000
  15. #define BGMAC_DC_TSM 0x00000002
  16. #define BGMAC_DC_CFCO 0x00000004
  17. #define BGMAC_DC_RLSS 0x00000008
  18. #define BGMAC_DC_MROR 0x00000010
  19. #define BGMAC_DC_FCM_MASK 0x00000060
  20. #define BGMAC_DC_FCM_SHIFT 5
  21. #define BGMAC_DC_NAE 0x00000080
  22. #define BGMAC_DC_TF 0x00000100
  23. #define BGMAC_DC_RDS_MASK 0x00030000
  24. #define BGMAC_DC_RDS_SHIFT 16
  25. #define BGMAC_DC_TDS_MASK 0x000c0000
  26. #define BGMAC_DC_TDS_SHIFT 18
  27. #define BGMAC_DEV_STATUS 0x004 /* Configuration of the interface */
  28. #define BGMAC_DS_RBF 0x00000001
  29. #define BGMAC_DS_RDF 0x00000002
  30. #define BGMAC_DS_RIF 0x00000004
  31. #define BGMAC_DS_TBF 0x00000008
  32. #define BGMAC_DS_TDF 0x00000010
  33. #define BGMAC_DS_TIF 0x00000020
  34. #define BGMAC_DS_PO 0x00000040
  35. #define BGMAC_DS_MM_MASK 0x00000300 /* Mode of the interface */
  36. #define BGMAC_DS_MM_SHIFT 8
  37. #define BGMAC_BIST_STATUS 0x00c
  38. #define BGMAC_INT_STATUS 0x020 /* Interrupt status */
  39. #define BGMAC_IS_MRO 0x00000001
  40. #define BGMAC_IS_MTO 0x00000002
  41. #define BGMAC_IS_TFD 0x00000004
  42. #define BGMAC_IS_LS 0x00000008
  43. #define BGMAC_IS_MDIO 0x00000010
  44. #define BGMAC_IS_MR 0x00000020
  45. #define BGMAC_IS_MT 0x00000040
  46. #define BGMAC_IS_TO 0x00000080
  47. #define BGMAC_IS_DESC_ERR 0x00000400 /* Descriptor error */
  48. #define BGMAC_IS_DATA_ERR 0x00000800 /* Data error */
  49. #define BGMAC_IS_DESC_PROT_ERR 0x00001000 /* Descriptor protocol error */
  50. #define BGMAC_IS_RX_DESC_UNDERF 0x00002000 /* Receive descriptor underflow */
  51. #define BGMAC_IS_RX_F_OVERF 0x00004000 /* Receive FIFO overflow */
  52. #define BGMAC_IS_TX_F_UNDERF 0x00008000 /* Transmit FIFO underflow */
  53. #define BGMAC_IS_RX 0x00010000 /* Interrupt for RX queue 0 */
  54. #define BGMAC_IS_TX0 0x01000000 /* Interrupt for TX queue 0 */
  55. #define BGMAC_IS_TX1 0x02000000 /* Interrupt for TX queue 1 */
  56. #define BGMAC_IS_TX2 0x04000000 /* Interrupt for TX queue 2 */
  57. #define BGMAC_IS_TX3 0x08000000 /* Interrupt for TX queue 3 */
  58. #define BGMAC_IS_TX_MASK 0x0f000000
  59. #define BGMAC_IS_INTMASK 0x0f01fcff
  60. #define BGMAC_IS_ERRMASK 0x0000fc00
  61. #define BGMAC_INT_MASK 0x024 /* Interrupt mask */
  62. #define BGMAC_GP_TIMER 0x028
  63. #define BGMAC_INT_RECV_LAZY 0x100
  64. #define BGMAC_IRL_TO_MASK 0x00ffffff
  65. #define BGMAC_IRL_FC_MASK 0xff000000
  66. #define BGMAC_IRL_FC_SHIFT 24 /* Shift the number of interrupts triggered per received frame */
  67. #define BGMAC_FLOW_CTL_THRESH 0x104 /* Flow control thresholds */
  68. #define BGMAC_WRRTHRESH 0x108
  69. #define BGMAC_GMAC_IDLE_CNT_THRESH 0x10c
  70. #define BGMAC_PHY_ACCESS 0x180 /* PHY access address */
  71. #define BGMAC_PA_DATA_MASK 0x0000ffff
  72. #define BGMAC_PA_ADDR_MASK 0x001f0000
  73. #define BGMAC_PA_ADDR_SHIFT 16
  74. #define BGMAC_PA_REG_MASK 0x1f000000
  75. #define BGMAC_PA_REG_SHIFT 24
  76. #define BGMAC_PA_WRITE 0x20000000
  77. #define BGMAC_PA_START 0x40000000
  78. #define BGMAC_PHY_CNTL 0x188 /* PHY control address */
  79. #define BGMAC_PC_EPA_MASK 0x0000001f
  80. #define BGMAC_PC_MCT_MASK 0x007f0000
  81. #define BGMAC_PC_MCT_SHIFT 16
  82. #define BGMAC_PC_MTE 0x00800000
  83. #define BGMAC_TXQ_CTL 0x18c
  84. #define BGMAC_TXQ_CTL_DBT_MASK 0x00000fff
  85. #define BGMAC_TXQ_CTL_DBT_SHIFT 0
  86. #define BGMAC_RXQ_CTL 0x190
  87. #define BGMAC_RXQ_CTL_DBT_MASK 0x00000fff
  88. #define BGMAC_RXQ_CTL_DBT_SHIFT 0
  89. #define BGMAC_RXQ_CTL_PTE 0x00001000
  90. #define BGMAC_RXQ_CTL_MDP_MASK 0x3f000000
  91. #define BGMAC_RXQ_CTL_MDP_SHIFT 24
  92. #define BGMAC_GPIO_SELECT 0x194
  93. #define BGMAC_GPIO_OUTPUT_EN 0x198
  94. /* For 0x1e0 see BCMA_CLKCTLST. Below are BGMAC specific bits */
  95. #define BGMAC_BCMA_CLKCTLST_MISC_PLL_REQ 0x00000100
  96. #define BGMAC_BCMA_CLKCTLST_MISC_PLL_ST 0x01000000
  97. #define BGMAC_HW_WAR 0x1e4
  98. #define BGMAC_PWR_CTL 0x1e8
  99. #define BGMAC_DMA_BASE0 0x200 /* Tx and Rx controller */
  100. #define BGMAC_DMA_BASE1 0x240 /* Tx controller only */
  101. #define BGMAC_DMA_BASE2 0x280 /* Tx controller only */
  102. #define BGMAC_DMA_BASE3 0x2C0 /* Tx controller only */
  103. #define BGMAC_TX_GOOD_OCTETS 0x300
  104. #define BGMAC_TX_GOOD_OCTETS_HIGH 0x304
  105. #define BGMAC_TX_GOOD_PKTS 0x308
  106. #define BGMAC_TX_OCTETS 0x30c
  107. #define BGMAC_TX_OCTETS_HIGH 0x310
  108. #define BGMAC_TX_PKTS 0x314
  109. #define BGMAC_TX_BROADCAST_PKTS 0x318
  110. #define BGMAC_TX_MULTICAST_PKTS 0x31c
  111. #define BGMAC_TX_LEN_64 0x320
  112. #define BGMAC_TX_LEN_65_TO_127 0x324
  113. #define BGMAC_TX_LEN_128_TO_255 0x328
  114. #define BGMAC_TX_LEN_256_TO_511 0x32c
  115. #define BGMAC_TX_LEN_512_TO_1023 0x330
  116. #define BGMAC_TX_LEN_1024_TO_1522 0x334
  117. #define BGMAC_TX_LEN_1523_TO_2047 0x338
  118. #define BGMAC_TX_LEN_2048_TO_4095 0x33c
  119. #define BGMAC_TX_LEN_4095_TO_8191 0x340
  120. #define BGMAC_TX_LEN_8192_TO_MAX 0x344
  121. #define BGMAC_TX_JABBER_PKTS 0x348 /* Error */
  122. #define BGMAC_TX_OVERSIZE_PKTS 0x34c /* Error */
  123. #define BGMAC_TX_FRAGMENT_PKTS 0x350
  124. #define BGMAC_TX_UNDERRUNS 0x354 /* Error */
  125. #define BGMAC_TX_TOTAL_COLS 0x358
  126. #define BGMAC_TX_SINGLE_COLS 0x35c
  127. #define BGMAC_TX_MULTIPLE_COLS 0x360
  128. #define BGMAC_TX_EXCESSIVE_COLS 0x364 /* Error */
  129. #define BGMAC_TX_LATE_COLS 0x368 /* Error */
  130. #define BGMAC_TX_DEFERED 0x36c
  131. #define BGMAC_TX_CARRIER_LOST 0x370
  132. #define BGMAC_TX_PAUSE_PKTS 0x374
  133. #define BGMAC_TX_UNI_PKTS 0x378
  134. #define BGMAC_TX_Q0_PKTS 0x37c
  135. #define BGMAC_TX_Q0_OCTETS 0x380
  136. #define BGMAC_TX_Q0_OCTETS_HIGH 0x384
  137. #define BGMAC_TX_Q1_PKTS 0x388
  138. #define BGMAC_TX_Q1_OCTETS 0x38c
  139. #define BGMAC_TX_Q1_OCTETS_HIGH 0x390
  140. #define BGMAC_TX_Q2_PKTS 0x394
  141. #define BGMAC_TX_Q2_OCTETS 0x398
  142. #define BGMAC_TX_Q2_OCTETS_HIGH 0x39c
  143. #define BGMAC_TX_Q3_PKTS 0x3a0
  144. #define BGMAC_TX_Q3_OCTETS 0x3a4
  145. #define BGMAC_TX_Q3_OCTETS_HIGH 0x3a8
  146. #define BGMAC_RX_GOOD_OCTETS 0x3b0
  147. #define BGMAC_RX_GOOD_OCTETS_HIGH 0x3b4
  148. #define BGMAC_RX_GOOD_PKTS 0x3b8
  149. #define BGMAC_RX_OCTETS 0x3bc
  150. #define BGMAC_RX_OCTETS_HIGH 0x3c0
  151. #define BGMAC_RX_PKTS 0x3c4
  152. #define BGMAC_RX_BROADCAST_PKTS 0x3c8
  153. #define BGMAC_RX_MULTICAST_PKTS 0x3cc
  154. #define BGMAC_RX_LEN_64 0x3d0
  155. #define BGMAC_RX_LEN_65_TO_127 0x3d4
  156. #define BGMAC_RX_LEN_128_TO_255 0x3d8
  157. #define BGMAC_RX_LEN_256_TO_511 0x3dc
  158. #define BGMAC_RX_LEN_512_TO_1023 0x3e0
  159. #define BGMAC_RX_LEN_1024_TO_1522 0x3e4
  160. #define BGMAC_RX_LEN_1523_TO_2047 0x3e8
  161. #define BGMAC_RX_LEN_2048_TO_4095 0x3ec
  162. #define BGMAC_RX_LEN_4095_TO_8191 0x3f0
  163. #define BGMAC_RX_LEN_8192_TO_MAX 0x3f4
  164. #define BGMAC_RX_JABBER_PKTS 0x3f8 /* Error */
  165. #define BGMAC_RX_OVERSIZE_PKTS 0x3fc /* Error */
  166. #define BGMAC_RX_FRAGMENT_PKTS 0x400
  167. #define BGMAC_RX_MISSED_PKTS 0x404 /* Error */
  168. #define BGMAC_RX_CRC_ALIGN_ERRS 0x408 /* Error */
  169. #define BGMAC_RX_UNDERSIZE 0x40c /* Error */
  170. #define BGMAC_RX_CRC_ERRS 0x410 /* Error */
  171. #define BGMAC_RX_ALIGN_ERRS 0x414 /* Error */
  172. #define BGMAC_RX_SYMBOL_ERRS 0x418 /* Error */
  173. #define BGMAC_RX_PAUSE_PKTS 0x41c
  174. #define BGMAC_RX_NONPAUSE_PKTS 0x420
  175. #define BGMAC_RX_SACHANGES 0x424
  176. #define BGMAC_RX_UNI_PKTS 0x428
  177. #define BGMAC_UNIMAC_VERSION 0x800
  178. #define BGMAC_HDBKP_CTL 0x804
  179. #define BGMAC_CMDCFG 0x808 /* Configuration */
  180. #define BGMAC_CMDCFG_TE 0x00000001 /* Set to activate TX */
  181. #define BGMAC_CMDCFG_RE 0x00000002 /* Set to activate RX */
  182. #define BGMAC_CMDCFG_ES_MASK 0x0000000c /* Ethernet speed see gmac_speed */
  183. #define BGMAC_CMDCFG_ES_10 0x00000000
  184. #define BGMAC_CMDCFG_ES_100 0x00000004
  185. #define BGMAC_CMDCFG_ES_1000 0x00000008
  186. #define BGMAC_CMDCFG_PROM 0x00000010 /* Set to activate promiscuous mode */
  187. #define BGMAC_CMDCFG_PAD_EN 0x00000020
  188. #define BGMAC_CMDCFG_CF 0x00000040
  189. #define BGMAC_CMDCFG_PF 0x00000080
  190. #define BGMAC_CMDCFG_RPI 0x00000100 /* Unset to enable 802.3x tx flow control */
  191. #define BGMAC_CMDCFG_TAI 0x00000200
  192. #define BGMAC_CMDCFG_HD 0x00000400 /* Set if in half duplex mode */
  193. #define BGMAC_CMDCFG_HD_SHIFT 10
  194. #define BGMAC_CMDCFG_SR 0x00000800 /* Set to reset mode */
  195. #define BGMAC_CMDCFG_ML 0x00008000 /* Set to activate mac loopback mode */
  196. #define BGMAC_CMDCFG_AE 0x00400000
  197. #define BGMAC_CMDCFG_CFE 0x00800000
  198. #define BGMAC_CMDCFG_NLC 0x01000000
  199. #define BGMAC_CMDCFG_RL 0x02000000
  200. #define BGMAC_CMDCFG_RED 0x04000000
  201. #define BGMAC_CMDCFG_PE 0x08000000
  202. #define BGMAC_CMDCFG_TPI 0x10000000
  203. #define BGMAC_CMDCFG_AT 0x20000000
  204. #define BGMAC_MACADDR_HIGH 0x80c /* High 4 octets of own mac address */
  205. #define BGMAC_MACADDR_LOW 0x810 /* Low 2 octets of own mac address */
  206. #define BGMAC_RXMAX_LENGTH 0x814 /* Max receive frame length with vlan tag */
  207. #define BGMAC_PAUSEQUANTA 0x818
  208. #define BGMAC_MAC_MODE 0x844
  209. #define BGMAC_OUTERTAG 0x848
  210. #define BGMAC_INNERTAG 0x84c
  211. #define BGMAC_TXIPG 0x85c
  212. #define BGMAC_PAUSE_CTL 0xb30
  213. #define BGMAC_TX_FLUSH 0xb34
  214. #define BGMAC_RX_STATUS 0xb38
  215. #define BGMAC_TX_STATUS 0xb3c
  216. #define BGMAC_PHY_CTL 0x00
  217. #define BGMAC_PHY_CTL_SPEED_MSB 0x0040
  218. #define BGMAC_PHY_CTL_DUPLEX 0x0100 /* duplex mode */
  219. #define BGMAC_PHY_CTL_RESTART 0x0200 /* restart autonegotiation */
  220. #define BGMAC_PHY_CTL_ANENAB 0x1000 /* enable autonegotiation */
  221. #define BGMAC_PHY_CTL_SPEED 0x2000
  222. #define BGMAC_PHY_CTL_LOOP 0x4000 /* loopback */
  223. #define BGMAC_PHY_CTL_RESET 0x8000 /* reset */
  224. /* Helpers */
  225. #define BGMAC_PHY_CTL_SPEED_10 0
  226. #define BGMAC_PHY_CTL_SPEED_100 BGMAC_PHY_CTL_SPEED
  227. #define BGMAC_PHY_CTL_SPEED_1000 BGMAC_PHY_CTL_SPEED_MSB
  228. #define BGMAC_PHY_ADV 0x04
  229. #define BGMAC_PHY_ADV_10HALF 0x0020 /* advertise 10MBits/s half duplex */
  230. #define BGMAC_PHY_ADV_10FULL 0x0040 /* advertise 10MBits/s full duplex */
  231. #define BGMAC_PHY_ADV_100HALF 0x0080 /* advertise 100MBits/s half duplex */
  232. #define BGMAC_PHY_ADV_100FULL 0x0100 /* advertise 100MBits/s full duplex */
  233. #define BGMAC_PHY_ADV2 0x09
  234. #define BGMAC_PHY_ADV2_1000HALF 0x0100 /* advertise 1000MBits/s half duplex */
  235. #define BGMAC_PHY_ADV2_1000FULL 0x0200 /* advertise 1000MBits/s full duplex */
  236. /* BCMA GMAC core specific IO Control (BCMA_IOCTL) flags */
  237. #define BGMAC_BCMA_IOCTL_SW_CLKEN 0x00000004 /* PHY Clock Enable */
  238. #define BGMAC_BCMA_IOCTL_SW_RESET 0x00000008 /* PHY Reset */
  239. /* BCMA GMAC core specific IO status (BCMA_IOST) flags */
  240. #define BGMAC_BCMA_IOST_ATTACHED 0x00000800
  241. #define BGMAC_NUM_MIB_TX_REGS \
  242. (((BGMAC_TX_Q3_OCTETS_HIGH - BGMAC_TX_GOOD_OCTETS) / 4) + 1)
  243. #define BGMAC_NUM_MIB_RX_REGS \
  244. (((BGMAC_RX_UNI_PKTS - BGMAC_RX_GOOD_OCTETS) / 4) + 1)
  245. #define BGMAC_DMA_TX_CTL 0x00
  246. #define BGMAC_DMA_TX_ENABLE 0x00000001
  247. #define BGMAC_DMA_TX_SUSPEND 0x00000002
  248. #define BGMAC_DMA_TX_LOOPBACK 0x00000004
  249. #define BGMAC_DMA_TX_FLUSH 0x00000010
  250. #define BGMAC_DMA_TX_PARITY_DISABLE 0x00000800
  251. #define BGMAC_DMA_TX_ADDREXT_MASK 0x00030000
  252. #define BGMAC_DMA_TX_ADDREXT_SHIFT 16
  253. #define BGMAC_DMA_TX_INDEX 0x04
  254. #define BGMAC_DMA_TX_RINGLO 0x08
  255. #define BGMAC_DMA_TX_RINGHI 0x0C
  256. #define BGMAC_DMA_TX_STATUS 0x10
  257. #define BGMAC_DMA_TX_STATDPTR 0x00001FFF
  258. #define BGMAC_DMA_TX_STAT 0xF0000000
  259. #define BGMAC_DMA_TX_STAT_DISABLED 0x00000000
  260. #define BGMAC_DMA_TX_STAT_ACTIVE 0x10000000
  261. #define BGMAC_DMA_TX_STAT_IDLEWAIT 0x20000000
  262. #define BGMAC_DMA_TX_STAT_STOPPED 0x30000000
  263. #define BGMAC_DMA_TX_STAT_SUSP 0x40000000
  264. #define BGMAC_DMA_TX_ERROR 0x14
  265. #define BGMAC_DMA_TX_ERRDPTR 0x0001FFFF
  266. #define BGMAC_DMA_TX_ERR 0xF0000000
  267. #define BGMAC_DMA_TX_ERR_NOERR 0x00000000
  268. #define BGMAC_DMA_TX_ERR_PROT 0x10000000
  269. #define BGMAC_DMA_TX_ERR_UNDERRUN 0x20000000
  270. #define BGMAC_DMA_TX_ERR_TRANSFER 0x30000000
  271. #define BGMAC_DMA_TX_ERR_DESCREAD 0x40000000
  272. #define BGMAC_DMA_TX_ERR_CORE 0x50000000
  273. #define BGMAC_DMA_RX_CTL 0x20
  274. #define BGMAC_DMA_RX_ENABLE 0x00000001
  275. #define BGMAC_DMA_RX_FRAME_OFFSET_MASK 0x000000FE
  276. #define BGMAC_DMA_RX_FRAME_OFFSET_SHIFT 1
  277. #define BGMAC_DMA_RX_DIRECT_FIFO 0x00000100
  278. #define BGMAC_DMA_RX_OVERFLOW_CONT 0x00000400
  279. #define BGMAC_DMA_RX_PARITY_DISABLE 0x00000800
  280. #define BGMAC_DMA_RX_ADDREXT_MASK 0x00030000
  281. #define BGMAC_DMA_RX_ADDREXT_SHIFT 16
  282. #define BGMAC_DMA_RX_INDEX 0x24
  283. #define BGMAC_DMA_RX_RINGLO 0x28
  284. #define BGMAC_DMA_RX_RINGHI 0x2C
  285. #define BGMAC_DMA_RX_STATUS 0x30
  286. #define BGMAC_DMA_RX_STATDPTR 0x00001FFF
  287. #define BGMAC_DMA_RX_STAT 0xF0000000
  288. #define BGMAC_DMA_RX_STAT_DISABLED 0x00000000
  289. #define BGMAC_DMA_RX_STAT_ACTIVE 0x10000000
  290. #define BGMAC_DMA_RX_STAT_IDLEWAIT 0x20000000
  291. #define BGMAC_DMA_RX_STAT_STOPPED 0x30000000
  292. #define BGMAC_DMA_RX_STAT_SUSP 0x40000000
  293. #define BGMAC_DMA_RX_ERROR 0x34
  294. #define BGMAC_DMA_RX_ERRDPTR 0x0001FFFF
  295. #define BGMAC_DMA_RX_ERR 0xF0000000
  296. #define BGMAC_DMA_RX_ERR_NOERR 0x00000000
  297. #define BGMAC_DMA_RX_ERR_PROT 0x10000000
  298. #define BGMAC_DMA_RX_ERR_UNDERRUN 0x20000000
  299. #define BGMAC_DMA_RX_ERR_TRANSFER 0x30000000
  300. #define BGMAC_DMA_RX_ERR_DESCREAD 0x40000000
  301. #define BGMAC_DMA_RX_ERR_CORE 0x50000000
  302. #define BGMAC_DESC_CTL0_EOT 0x10000000 /* End of ring */
  303. #define BGMAC_DESC_CTL0_IOC 0x20000000 /* IRQ on complete */
  304. #define BGMAC_DESC_CTL0_SOF 0x40000000 /* Start of frame */
  305. #define BGMAC_DESC_CTL0_EOF 0x80000000 /* End of frame */
  306. #define BGMAC_DESC_CTL1_LEN 0x00001FFF
  307. #define BGMAC_PHY_NOREGS 0x1E
  308. #define BGMAC_PHY_MASK 0x1F
  309. #define BGMAC_MAX_TX_RINGS 4
  310. #define BGMAC_MAX_RX_RINGS 1
  311. #define BGMAC_TX_RING_SLOTS 128
  312. #define BGMAC_RX_RING_SLOTS 512 - 1 /* Why -1? Well, Broadcom does that... */
  313. #define BGMAC_RX_HEADER_LEN 28 /* Last 24 bytes are unused. Well... */
  314. #define BGMAC_RX_FRAME_OFFSET 30 /* There are 2 unused bytes between header and real data */
  315. #define BGMAC_RX_MAX_FRAME_SIZE 1536 /* Copied from b44/tg3 */
  316. #define BGMAC_RX_BUF_SIZE (BGMAC_RX_FRAME_OFFSET + BGMAC_RX_MAX_FRAME_SIZE)
  317. #define BGMAC_BFL_ENETROBO 0x0010 /* has ephy roboswitch spi */
  318. #define BGMAC_BFL_ENETADM 0x0080 /* has ADMtek switch */
  319. #define BGMAC_BFL_ENETVLAN 0x0100 /* can do vlan */
  320. #define BGMAC_CHIPCTL_1_IF_TYPE_MASK 0x00000030
  321. #define BGMAC_CHIPCTL_1_IF_TYPE_RMII 0x00000000
  322. #define BGMAC_CHIPCTL_1_IF_TYPE_MII 0x00000010
  323. #define BGMAC_CHIPCTL_1_IF_TYPE_RGMII 0x00000020
  324. #define BGMAC_CHIPCTL_1_SW_TYPE_MASK 0x000000C0
  325. #define BGMAC_CHIPCTL_1_SW_TYPE_EPHY 0x00000000
  326. #define BGMAC_CHIPCTL_1_SW_TYPE_EPHYMII 0x00000040
  327. #define BGMAC_CHIPCTL_1_SW_TYPE_EPHYRMII 0x00000080
  328. #define BGMAC_CHIPCTL_1_SW_TYPE_RGMII 0x000000C0
  329. #define BGMAC_CHIPCTL_1_RXC_DLL_BYPASS 0x00010000
  330. #define BGMAC_WEIGHT 64
  331. #define ETHER_MAX_LEN 1518
  332. struct bgmac_slot_info {
  333. struct sk_buff *skb;
  334. dma_addr_t dma_addr;
  335. };
  336. struct bgmac_dma_desc {
  337. __le32 ctl0;
  338. __le32 ctl1;
  339. __le32 addr_low;
  340. __le32 addr_high;
  341. } __packed;
  342. enum bgmac_dma_ring_type {
  343. BGMAC_DMA_RING_TX,
  344. BGMAC_DMA_RING_RX,
  345. };
  346. /**
  347. * bgmac_dma_ring - contains info about DMA ring (either TX or RX one)
  348. * @start: index of the first slot containing data
  349. * @end: index of a slot that can *not* be read (yet)
  350. *
  351. * Be really aware of the specific @end meaning. It's an index of a slot *after*
  352. * the one containing data that can be read. If @start equals @end the ring is
  353. * empty.
  354. */
  355. struct bgmac_dma_ring {
  356. u16 num_slots;
  357. u16 start;
  358. u16 end;
  359. u16 mmio_base;
  360. struct bgmac_dma_desc *cpu_base;
  361. dma_addr_t dma_base;
  362. u32 index_base; /* Used for unaligned rings only, otherwise 0 */
  363. bool unaligned;
  364. struct bgmac_slot_info slots[BGMAC_RX_RING_SLOTS];
  365. };
  366. struct bgmac_rx_header {
  367. __le16 len;
  368. __le16 flags;
  369. __le16 pad[12];
  370. };
  371. struct bgmac {
  372. struct bcma_device *core;
  373. struct bcma_device *cmn; /* Reference to CMN core for BCM4706 */
  374. struct net_device *net_dev;
  375. struct napi_struct napi;
  376. struct mii_bus *mii_bus;
  377. struct phy_device *phy_dev;
  378. /* DMA */
  379. struct bgmac_dma_ring tx_ring[BGMAC_MAX_TX_RINGS];
  380. struct bgmac_dma_ring rx_ring[BGMAC_MAX_RX_RINGS];
  381. /* Stats */
  382. bool stats_grabbed;
  383. u32 mib_tx_regs[BGMAC_NUM_MIB_TX_REGS];
  384. u32 mib_rx_regs[BGMAC_NUM_MIB_RX_REGS];
  385. /* Int */
  386. u32 int_mask;
  387. u32 int_status;
  388. /* Current MAC state */
  389. int mac_speed;
  390. int mac_duplex;
  391. u8 phyaddr;
  392. bool has_robosw;
  393. bool loopback;
  394. };
  395. static inline u32 bgmac_read(struct bgmac *bgmac, u16 offset)
  396. {
  397. return bcma_read32(bgmac->core, offset);
  398. }
  399. static inline void bgmac_write(struct bgmac *bgmac, u16 offset, u32 value)
  400. {
  401. bcma_write32(bgmac->core, offset, value);
  402. }
  403. static inline void bgmac_maskset(struct bgmac *bgmac, u16 offset, u32 mask,
  404. u32 set)
  405. {
  406. bgmac_write(bgmac, offset, (bgmac_read(bgmac, offset) & mask) | set);
  407. }
  408. static inline void bgmac_mask(struct bgmac *bgmac, u16 offset, u32 mask)
  409. {
  410. bgmac_maskset(bgmac, offset, mask, 0);
  411. }
  412. static inline void bgmac_set(struct bgmac *bgmac, u16 offset, u32 set)
  413. {
  414. bgmac_maskset(bgmac, offset, ~0, set);
  415. }
  416. #endif /* _BGMAC_H */