bgmac.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537
  1. /*
  2. * Driver for (BCM4706)? GBit MAC core on BCMA bus.
  3. *
  4. * Copyright (C) 2012 Rafał Miłecki <zajec5@gmail.com>
  5. *
  6. * Licensed under the GNU/GPL. See COPYING for details.
  7. */
  8. #include "bgmac.h"
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/delay.h>
  12. #include <linux/etherdevice.h>
  13. #include <linux/mii.h>
  14. #include <linux/phy.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/dma-mapping.h>
  17. #include <bcm47xx_nvram.h>
  18. static const struct bcma_device_id bgmac_bcma_tbl[] = {
  19. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_4706_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  20. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  21. BCMA_CORETABLE_END
  22. };
  23. MODULE_DEVICE_TABLE(bcma, bgmac_bcma_tbl);
  24. static bool bgmac_wait_value(struct bcma_device *core, u16 reg, u32 mask,
  25. u32 value, int timeout)
  26. {
  27. u32 val;
  28. int i;
  29. for (i = 0; i < timeout / 10; i++) {
  30. val = bcma_read32(core, reg);
  31. if ((val & mask) == value)
  32. return true;
  33. udelay(10);
  34. }
  35. pr_err("Timeout waiting for reg 0x%X\n", reg);
  36. return false;
  37. }
  38. /**************************************************
  39. * DMA
  40. **************************************************/
  41. static void bgmac_dma_tx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  42. {
  43. u32 val;
  44. int i;
  45. if (!ring->mmio_base)
  46. return;
  47. /* Suspend DMA TX ring first.
  48. * bgmac_wait_value doesn't support waiting for any of few values, so
  49. * implement whole loop here.
  50. */
  51. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL,
  52. BGMAC_DMA_TX_SUSPEND);
  53. for (i = 0; i < 10000 / 10; i++) {
  54. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  55. val &= BGMAC_DMA_TX_STAT;
  56. if (val == BGMAC_DMA_TX_STAT_DISABLED ||
  57. val == BGMAC_DMA_TX_STAT_IDLEWAIT ||
  58. val == BGMAC_DMA_TX_STAT_STOPPED) {
  59. i = 0;
  60. break;
  61. }
  62. udelay(10);
  63. }
  64. if (i)
  65. bgmac_err(bgmac, "Timeout suspending DMA TX ring 0x%X (BGMAC_DMA_TX_STAT: 0x%08X)\n",
  66. ring->mmio_base, val);
  67. /* Remove SUSPEND bit */
  68. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, 0);
  69. if (!bgmac_wait_value(bgmac->core,
  70. ring->mmio_base + BGMAC_DMA_TX_STATUS,
  71. BGMAC_DMA_TX_STAT, BGMAC_DMA_TX_STAT_DISABLED,
  72. 10000)) {
  73. bgmac_warn(bgmac, "DMA TX ring 0x%X wasn't disabled on time, waiting additional 300us\n",
  74. ring->mmio_base);
  75. udelay(300);
  76. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  77. if ((val & BGMAC_DMA_TX_STAT) != BGMAC_DMA_TX_STAT_DISABLED)
  78. bgmac_err(bgmac, "Reset of DMA TX ring 0x%X failed\n",
  79. ring->mmio_base);
  80. }
  81. }
  82. static void bgmac_dma_tx_enable(struct bgmac *bgmac,
  83. struct bgmac_dma_ring *ring)
  84. {
  85. u32 ctl;
  86. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL);
  87. ctl |= BGMAC_DMA_TX_ENABLE;
  88. ctl |= BGMAC_DMA_TX_PARITY_DISABLE;
  89. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, ctl);
  90. }
  91. static netdev_tx_t bgmac_dma_tx_add(struct bgmac *bgmac,
  92. struct bgmac_dma_ring *ring,
  93. struct sk_buff *skb)
  94. {
  95. struct device *dma_dev = bgmac->core->dma_dev;
  96. struct net_device *net_dev = bgmac->net_dev;
  97. struct bgmac_dma_desc *dma_desc;
  98. struct bgmac_slot_info *slot;
  99. u32 ctl0, ctl1;
  100. int free_slots;
  101. if (skb->len > BGMAC_DESC_CTL1_LEN) {
  102. bgmac_err(bgmac, "Too long skb (%d)\n", skb->len);
  103. goto err_stop_drop;
  104. }
  105. if (ring->start <= ring->end)
  106. free_slots = ring->start - ring->end + BGMAC_TX_RING_SLOTS;
  107. else
  108. free_slots = ring->start - ring->end;
  109. if (free_slots == 1) {
  110. bgmac_err(bgmac, "TX ring is full, queue should be stopped!\n");
  111. netif_stop_queue(net_dev);
  112. return NETDEV_TX_BUSY;
  113. }
  114. slot = &ring->slots[ring->end];
  115. slot->skb = skb;
  116. slot->dma_addr = dma_map_single(dma_dev, skb->data, skb->len,
  117. DMA_TO_DEVICE);
  118. if (dma_mapping_error(dma_dev, slot->dma_addr)) {
  119. bgmac_err(bgmac, "Mapping error of skb on ring 0x%X\n",
  120. ring->mmio_base);
  121. goto err_stop_drop;
  122. }
  123. ctl0 = BGMAC_DESC_CTL0_IOC | BGMAC_DESC_CTL0_SOF | BGMAC_DESC_CTL0_EOF;
  124. if (ring->end == ring->num_slots - 1)
  125. ctl0 |= BGMAC_DESC_CTL0_EOT;
  126. ctl1 = skb->len & BGMAC_DESC_CTL1_LEN;
  127. dma_desc = ring->cpu_base;
  128. dma_desc += ring->end;
  129. dma_desc->addr_low = cpu_to_le32(lower_32_bits(slot->dma_addr));
  130. dma_desc->addr_high = cpu_to_le32(upper_32_bits(slot->dma_addr));
  131. dma_desc->ctl0 = cpu_to_le32(ctl0);
  132. dma_desc->ctl1 = cpu_to_le32(ctl1);
  133. netdev_sent_queue(net_dev, skb->len);
  134. wmb();
  135. /* Increase ring->end to point empty slot. We tell hardware the first
  136. * slot it should *not* read.
  137. */
  138. if (++ring->end >= BGMAC_TX_RING_SLOTS)
  139. ring->end = 0;
  140. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_INDEX,
  141. ring->index_base +
  142. ring->end * sizeof(struct bgmac_dma_desc));
  143. /* Always keep one slot free to allow detecting bugged calls. */
  144. if (--free_slots == 1)
  145. netif_stop_queue(net_dev);
  146. return NETDEV_TX_OK;
  147. err_stop_drop:
  148. netif_stop_queue(net_dev);
  149. dev_kfree_skb(skb);
  150. return NETDEV_TX_OK;
  151. }
  152. /* Free transmitted packets */
  153. static void bgmac_dma_tx_free(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  154. {
  155. struct device *dma_dev = bgmac->core->dma_dev;
  156. int empty_slot;
  157. bool freed = false;
  158. unsigned bytes_compl = 0, pkts_compl = 0;
  159. /* The last slot that hardware didn't consume yet */
  160. empty_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  161. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  162. empty_slot -= ring->index_base;
  163. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  164. empty_slot /= sizeof(struct bgmac_dma_desc);
  165. while (ring->start != empty_slot) {
  166. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  167. if (slot->skb) {
  168. /* Unmap no longer used buffer */
  169. dma_unmap_single(dma_dev, slot->dma_addr,
  170. slot->skb->len, DMA_TO_DEVICE);
  171. slot->dma_addr = 0;
  172. bytes_compl += slot->skb->len;
  173. pkts_compl++;
  174. /* Free memory! :) */
  175. dev_kfree_skb(slot->skb);
  176. slot->skb = NULL;
  177. } else {
  178. bgmac_err(bgmac, "Hardware reported transmission for empty TX ring slot %d! End of ring: %d\n",
  179. ring->start, ring->end);
  180. }
  181. if (++ring->start >= BGMAC_TX_RING_SLOTS)
  182. ring->start = 0;
  183. freed = true;
  184. }
  185. netdev_completed_queue(bgmac->net_dev, pkts_compl, bytes_compl);
  186. if (freed && netif_queue_stopped(bgmac->net_dev))
  187. netif_wake_queue(bgmac->net_dev);
  188. }
  189. static void bgmac_dma_rx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  190. {
  191. if (!ring->mmio_base)
  192. return;
  193. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, 0);
  194. if (!bgmac_wait_value(bgmac->core,
  195. ring->mmio_base + BGMAC_DMA_RX_STATUS,
  196. BGMAC_DMA_RX_STAT, BGMAC_DMA_RX_STAT_DISABLED,
  197. 10000))
  198. bgmac_err(bgmac, "Reset of ring 0x%X RX failed\n",
  199. ring->mmio_base);
  200. }
  201. static void bgmac_dma_rx_enable(struct bgmac *bgmac,
  202. struct bgmac_dma_ring *ring)
  203. {
  204. u32 ctl;
  205. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL);
  206. ctl &= BGMAC_DMA_RX_ADDREXT_MASK;
  207. ctl |= BGMAC_DMA_RX_ENABLE;
  208. ctl |= BGMAC_DMA_RX_PARITY_DISABLE;
  209. ctl |= BGMAC_DMA_RX_OVERFLOW_CONT;
  210. ctl |= BGMAC_RX_FRAME_OFFSET << BGMAC_DMA_RX_FRAME_OFFSET_SHIFT;
  211. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, ctl);
  212. }
  213. static int bgmac_dma_rx_skb_for_slot(struct bgmac *bgmac,
  214. struct bgmac_slot_info *slot)
  215. {
  216. struct device *dma_dev = bgmac->core->dma_dev;
  217. struct sk_buff *skb;
  218. dma_addr_t dma_addr;
  219. struct bgmac_rx_header *rx;
  220. /* Alloc skb */
  221. skb = netdev_alloc_skb(bgmac->net_dev, BGMAC_RX_BUF_SIZE);
  222. if (!skb)
  223. return -ENOMEM;
  224. /* Poison - if everything goes fine, hardware will overwrite it */
  225. rx = (struct bgmac_rx_header *)skb->data;
  226. rx->len = cpu_to_le16(0xdead);
  227. rx->flags = cpu_to_le16(0xbeef);
  228. /* Map skb for the DMA */
  229. dma_addr = dma_map_single(dma_dev, skb->data,
  230. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  231. if (dma_mapping_error(dma_dev, dma_addr)) {
  232. bgmac_err(bgmac, "DMA mapping error\n");
  233. dev_kfree_skb(skb);
  234. return -ENOMEM;
  235. }
  236. /* Update the slot */
  237. slot->skb = skb;
  238. slot->dma_addr = dma_addr;
  239. if (slot->dma_addr & 0xC0000000)
  240. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  241. return 0;
  242. }
  243. static void bgmac_dma_rx_setup_desc(struct bgmac *bgmac,
  244. struct bgmac_dma_ring *ring, int desc_idx)
  245. {
  246. struct bgmac_dma_desc *dma_desc = ring->cpu_base + desc_idx;
  247. u32 ctl0 = 0, ctl1 = 0;
  248. if (desc_idx == ring->num_slots - 1)
  249. ctl0 |= BGMAC_DESC_CTL0_EOT;
  250. ctl1 |= BGMAC_RX_BUF_SIZE & BGMAC_DESC_CTL1_LEN;
  251. /* Is there any BGMAC device that requires extension? */
  252. /* ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT) &
  253. * B43_DMA64_DCTL1_ADDREXT_MASK;
  254. */
  255. dma_desc->addr_low = cpu_to_le32(lower_32_bits(ring->slots[desc_idx].dma_addr));
  256. dma_desc->addr_high = cpu_to_le32(upper_32_bits(ring->slots[desc_idx].dma_addr));
  257. dma_desc->ctl0 = cpu_to_le32(ctl0);
  258. dma_desc->ctl1 = cpu_to_le32(ctl1);
  259. }
  260. static int bgmac_dma_rx_read(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
  261. int weight)
  262. {
  263. u32 end_slot;
  264. int handled = 0;
  265. end_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_STATUS);
  266. end_slot &= BGMAC_DMA_RX_STATDPTR;
  267. end_slot -= ring->index_base;
  268. end_slot &= BGMAC_DMA_RX_STATDPTR;
  269. end_slot /= sizeof(struct bgmac_dma_desc);
  270. ring->end = end_slot;
  271. while (ring->start != ring->end) {
  272. struct device *dma_dev = bgmac->core->dma_dev;
  273. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  274. struct sk_buff *skb = slot->skb;
  275. struct bgmac_rx_header *rx;
  276. u16 len, flags;
  277. /* Unmap buffer to make it accessible to the CPU */
  278. dma_sync_single_for_cpu(dma_dev, slot->dma_addr,
  279. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  280. /* Get info from the header */
  281. rx = (struct bgmac_rx_header *)skb->data;
  282. len = le16_to_cpu(rx->len);
  283. flags = le16_to_cpu(rx->flags);
  284. do {
  285. dma_addr_t old_dma_addr = slot->dma_addr;
  286. int err;
  287. /* Check for poison and drop or pass the packet */
  288. if (len == 0xdead && flags == 0xbeef) {
  289. bgmac_err(bgmac, "Found poisoned packet at slot %d, DMA issue!\n",
  290. ring->start);
  291. dma_sync_single_for_device(dma_dev,
  292. slot->dma_addr,
  293. BGMAC_RX_BUF_SIZE,
  294. DMA_FROM_DEVICE);
  295. break;
  296. }
  297. /* Omit CRC. */
  298. len -= ETH_FCS_LEN;
  299. /* Prepare new skb as replacement */
  300. err = bgmac_dma_rx_skb_for_slot(bgmac, slot);
  301. if (err) {
  302. /* Poison the old skb */
  303. rx->len = cpu_to_le16(0xdead);
  304. rx->flags = cpu_to_le16(0xbeef);
  305. dma_sync_single_for_device(dma_dev,
  306. slot->dma_addr,
  307. BGMAC_RX_BUF_SIZE,
  308. DMA_FROM_DEVICE);
  309. break;
  310. }
  311. bgmac_dma_rx_setup_desc(bgmac, ring, ring->start);
  312. /* Unmap old skb, we'll pass it to the netfif */
  313. dma_unmap_single(dma_dev, old_dma_addr,
  314. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  315. skb_put(skb, BGMAC_RX_FRAME_OFFSET + len);
  316. skb_pull(skb, BGMAC_RX_FRAME_OFFSET);
  317. skb_checksum_none_assert(skb);
  318. skb->protocol = eth_type_trans(skb, bgmac->net_dev);
  319. netif_receive_skb(skb);
  320. handled++;
  321. } while (0);
  322. if (++ring->start >= BGMAC_RX_RING_SLOTS)
  323. ring->start = 0;
  324. if (handled >= weight) /* Should never be greater */
  325. break;
  326. }
  327. return handled;
  328. }
  329. /* Does ring support unaligned addressing? */
  330. static bool bgmac_dma_unaligned(struct bgmac *bgmac,
  331. struct bgmac_dma_ring *ring,
  332. enum bgmac_dma_ring_type ring_type)
  333. {
  334. switch (ring_type) {
  335. case BGMAC_DMA_RING_TX:
  336. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  337. 0xff0);
  338. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO))
  339. return true;
  340. break;
  341. case BGMAC_DMA_RING_RX:
  342. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  343. 0xff0);
  344. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO))
  345. return true;
  346. break;
  347. }
  348. return false;
  349. }
  350. static void bgmac_dma_ring_free(struct bgmac *bgmac,
  351. struct bgmac_dma_ring *ring)
  352. {
  353. struct device *dma_dev = bgmac->core->dma_dev;
  354. struct bgmac_slot_info *slot;
  355. int size;
  356. int i;
  357. for (i = 0; i < ring->num_slots; i++) {
  358. slot = &ring->slots[i];
  359. if (slot->skb) {
  360. if (slot->dma_addr)
  361. dma_unmap_single(dma_dev, slot->dma_addr,
  362. slot->skb->len, DMA_TO_DEVICE);
  363. dev_kfree_skb(slot->skb);
  364. }
  365. }
  366. if (ring->cpu_base) {
  367. /* Free ring of descriptors */
  368. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  369. dma_free_coherent(dma_dev, size, ring->cpu_base,
  370. ring->dma_base);
  371. }
  372. }
  373. static void bgmac_dma_free(struct bgmac *bgmac)
  374. {
  375. int i;
  376. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  377. bgmac_dma_ring_free(bgmac, &bgmac->tx_ring[i]);
  378. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  379. bgmac_dma_ring_free(bgmac, &bgmac->rx_ring[i]);
  380. }
  381. static int bgmac_dma_alloc(struct bgmac *bgmac)
  382. {
  383. struct device *dma_dev = bgmac->core->dma_dev;
  384. struct bgmac_dma_ring *ring;
  385. static const u16 ring_base[] = { BGMAC_DMA_BASE0, BGMAC_DMA_BASE1,
  386. BGMAC_DMA_BASE2, BGMAC_DMA_BASE3, };
  387. int size; /* ring size: different for Tx and Rx */
  388. int err;
  389. int i;
  390. BUILD_BUG_ON(BGMAC_MAX_TX_RINGS > ARRAY_SIZE(ring_base));
  391. BUILD_BUG_ON(BGMAC_MAX_RX_RINGS > ARRAY_SIZE(ring_base));
  392. if (!(bcma_aread32(bgmac->core, BCMA_IOST) & BCMA_IOST_DMA64)) {
  393. bgmac_err(bgmac, "Core does not report 64-bit DMA\n");
  394. return -ENOTSUPP;
  395. }
  396. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  397. ring = &bgmac->tx_ring[i];
  398. ring->num_slots = BGMAC_TX_RING_SLOTS;
  399. ring->mmio_base = ring_base[i];
  400. /* Alloc ring of descriptors */
  401. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  402. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  403. &ring->dma_base,
  404. GFP_KERNEL);
  405. if (!ring->cpu_base) {
  406. bgmac_err(bgmac, "Allocation of TX ring 0x%X failed\n",
  407. ring->mmio_base);
  408. goto err_dma_free;
  409. }
  410. if (ring->dma_base & 0xC0000000)
  411. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  412. ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
  413. BGMAC_DMA_RING_TX);
  414. if (ring->unaligned)
  415. ring->index_base = lower_32_bits(ring->dma_base);
  416. else
  417. ring->index_base = 0;
  418. /* No need to alloc TX slots yet */
  419. }
  420. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  421. int j;
  422. ring = &bgmac->rx_ring[i];
  423. ring->num_slots = BGMAC_RX_RING_SLOTS;
  424. ring->mmio_base = ring_base[i];
  425. /* Alloc ring of descriptors */
  426. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  427. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  428. &ring->dma_base,
  429. GFP_KERNEL);
  430. if (!ring->cpu_base) {
  431. bgmac_err(bgmac, "Allocation of RX ring 0x%X failed\n",
  432. ring->mmio_base);
  433. err = -ENOMEM;
  434. goto err_dma_free;
  435. }
  436. if (ring->dma_base & 0xC0000000)
  437. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  438. ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
  439. BGMAC_DMA_RING_RX);
  440. if (ring->unaligned)
  441. ring->index_base = lower_32_bits(ring->dma_base);
  442. else
  443. ring->index_base = 0;
  444. /* Alloc RX slots */
  445. for (j = 0; j < ring->num_slots; j++) {
  446. err = bgmac_dma_rx_skb_for_slot(bgmac, &ring->slots[j]);
  447. if (err) {
  448. bgmac_err(bgmac, "Can't allocate skb for slot in RX ring\n");
  449. goto err_dma_free;
  450. }
  451. }
  452. }
  453. return 0;
  454. err_dma_free:
  455. bgmac_dma_free(bgmac);
  456. return -ENOMEM;
  457. }
  458. static void bgmac_dma_init(struct bgmac *bgmac)
  459. {
  460. struct bgmac_dma_ring *ring;
  461. int i;
  462. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  463. ring = &bgmac->tx_ring[i];
  464. if (!ring->unaligned)
  465. bgmac_dma_tx_enable(bgmac, ring);
  466. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  467. lower_32_bits(ring->dma_base));
  468. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGHI,
  469. upper_32_bits(ring->dma_base));
  470. if (ring->unaligned)
  471. bgmac_dma_tx_enable(bgmac, ring);
  472. ring->start = 0;
  473. ring->end = 0; /* Points the slot that should *not* be read */
  474. }
  475. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  476. int j;
  477. ring = &bgmac->rx_ring[i];
  478. if (!ring->unaligned)
  479. bgmac_dma_rx_enable(bgmac, ring);
  480. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  481. lower_32_bits(ring->dma_base));
  482. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGHI,
  483. upper_32_bits(ring->dma_base));
  484. if (ring->unaligned)
  485. bgmac_dma_rx_enable(bgmac, ring);
  486. for (j = 0; j < ring->num_slots; j++)
  487. bgmac_dma_rx_setup_desc(bgmac, ring, j);
  488. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_INDEX,
  489. ring->index_base +
  490. ring->num_slots * sizeof(struct bgmac_dma_desc));
  491. ring->start = 0;
  492. ring->end = 0;
  493. }
  494. }
  495. /**************************************************
  496. * PHY ops
  497. **************************************************/
  498. static u16 bgmac_phy_read(struct bgmac *bgmac, u8 phyaddr, u8 reg)
  499. {
  500. struct bcma_device *core;
  501. u16 phy_access_addr;
  502. u16 phy_ctl_addr;
  503. u32 tmp;
  504. BUILD_BUG_ON(BGMAC_PA_DATA_MASK != BCMA_GMAC_CMN_PA_DATA_MASK);
  505. BUILD_BUG_ON(BGMAC_PA_ADDR_MASK != BCMA_GMAC_CMN_PA_ADDR_MASK);
  506. BUILD_BUG_ON(BGMAC_PA_ADDR_SHIFT != BCMA_GMAC_CMN_PA_ADDR_SHIFT);
  507. BUILD_BUG_ON(BGMAC_PA_REG_MASK != BCMA_GMAC_CMN_PA_REG_MASK);
  508. BUILD_BUG_ON(BGMAC_PA_REG_SHIFT != BCMA_GMAC_CMN_PA_REG_SHIFT);
  509. BUILD_BUG_ON(BGMAC_PA_WRITE != BCMA_GMAC_CMN_PA_WRITE);
  510. BUILD_BUG_ON(BGMAC_PA_START != BCMA_GMAC_CMN_PA_START);
  511. BUILD_BUG_ON(BGMAC_PC_EPA_MASK != BCMA_GMAC_CMN_PC_EPA_MASK);
  512. BUILD_BUG_ON(BGMAC_PC_MCT_MASK != BCMA_GMAC_CMN_PC_MCT_MASK);
  513. BUILD_BUG_ON(BGMAC_PC_MCT_SHIFT != BCMA_GMAC_CMN_PC_MCT_SHIFT);
  514. BUILD_BUG_ON(BGMAC_PC_MTE != BCMA_GMAC_CMN_PC_MTE);
  515. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  516. core = bgmac->core->bus->drv_gmac_cmn.core;
  517. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  518. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  519. } else {
  520. core = bgmac->core;
  521. phy_access_addr = BGMAC_PHY_ACCESS;
  522. phy_ctl_addr = BGMAC_PHY_CNTL;
  523. }
  524. tmp = bcma_read32(core, phy_ctl_addr);
  525. tmp &= ~BGMAC_PC_EPA_MASK;
  526. tmp |= phyaddr;
  527. bcma_write32(core, phy_ctl_addr, tmp);
  528. tmp = BGMAC_PA_START;
  529. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  530. tmp |= reg << BGMAC_PA_REG_SHIFT;
  531. bcma_write32(core, phy_access_addr, tmp);
  532. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
  533. bgmac_err(bgmac, "Reading PHY %d register 0x%X failed\n",
  534. phyaddr, reg);
  535. return 0xffff;
  536. }
  537. return bcma_read32(core, phy_access_addr) & BGMAC_PA_DATA_MASK;
  538. }
  539. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphywr */
  540. static int bgmac_phy_write(struct bgmac *bgmac, u8 phyaddr, u8 reg, u16 value)
  541. {
  542. struct bcma_device *core;
  543. u16 phy_access_addr;
  544. u16 phy_ctl_addr;
  545. u32 tmp;
  546. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  547. core = bgmac->core->bus->drv_gmac_cmn.core;
  548. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  549. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  550. } else {
  551. core = bgmac->core;
  552. phy_access_addr = BGMAC_PHY_ACCESS;
  553. phy_ctl_addr = BGMAC_PHY_CNTL;
  554. }
  555. tmp = bcma_read32(core, phy_ctl_addr);
  556. tmp &= ~BGMAC_PC_EPA_MASK;
  557. tmp |= phyaddr;
  558. bcma_write32(core, phy_ctl_addr, tmp);
  559. bgmac_write(bgmac, BGMAC_INT_STATUS, BGMAC_IS_MDIO);
  560. if (bgmac_read(bgmac, BGMAC_INT_STATUS) & BGMAC_IS_MDIO)
  561. bgmac_warn(bgmac, "Error setting MDIO int\n");
  562. tmp = BGMAC_PA_START;
  563. tmp |= BGMAC_PA_WRITE;
  564. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  565. tmp |= reg << BGMAC_PA_REG_SHIFT;
  566. tmp |= value;
  567. bcma_write32(core, phy_access_addr, tmp);
  568. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
  569. bgmac_err(bgmac, "Writing to PHY %d register 0x%X failed\n",
  570. phyaddr, reg);
  571. return -ETIMEDOUT;
  572. }
  573. return 0;
  574. }
  575. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyinit */
  576. static void bgmac_phy_init(struct bgmac *bgmac)
  577. {
  578. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  579. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  580. u8 i;
  581. if (ci->id == BCMA_CHIP_ID_BCM5356) {
  582. for (i = 0; i < 5; i++) {
  583. bgmac_phy_write(bgmac, i, 0x1f, 0x008b);
  584. bgmac_phy_write(bgmac, i, 0x15, 0x0100);
  585. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  586. bgmac_phy_write(bgmac, i, 0x12, 0x2aaa);
  587. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  588. }
  589. }
  590. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg != 10) ||
  591. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg != 10) ||
  592. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg != 9)) {
  593. bcma_chipco_chipctl_maskset(cc, 2, ~0xc0000000, 0);
  594. bcma_chipco_chipctl_maskset(cc, 4, ~0x80000000, 0);
  595. for (i = 0; i < 5; i++) {
  596. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  597. bgmac_phy_write(bgmac, i, 0x16, 0x5284);
  598. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  599. bgmac_phy_write(bgmac, i, 0x17, 0x0010);
  600. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  601. bgmac_phy_write(bgmac, i, 0x16, 0x5296);
  602. bgmac_phy_write(bgmac, i, 0x17, 0x1073);
  603. bgmac_phy_write(bgmac, i, 0x17, 0x9073);
  604. bgmac_phy_write(bgmac, i, 0x16, 0x52b6);
  605. bgmac_phy_write(bgmac, i, 0x17, 0x9273);
  606. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  607. }
  608. }
  609. }
  610. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyreset */
  611. static void bgmac_phy_reset(struct bgmac *bgmac)
  612. {
  613. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  614. return;
  615. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL,
  616. BGMAC_PHY_CTL_RESET);
  617. udelay(100);
  618. if (bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL) &
  619. BGMAC_PHY_CTL_RESET)
  620. bgmac_err(bgmac, "PHY reset failed\n");
  621. bgmac_phy_init(bgmac);
  622. }
  623. /**************************************************
  624. * Chip ops
  625. **************************************************/
  626. /* TODO: can we just drop @force? Can we don't reset MAC at all if there is
  627. * nothing to change? Try if after stabilizng driver.
  628. */
  629. static void bgmac_cmdcfg_maskset(struct bgmac *bgmac, u32 mask, u32 set,
  630. bool force)
  631. {
  632. u32 cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  633. u32 new_val = (cmdcfg & mask) | set;
  634. bgmac_set(bgmac, BGMAC_CMDCFG, BGMAC_CMDCFG_SR);
  635. udelay(2);
  636. if (new_val != cmdcfg || force)
  637. bgmac_write(bgmac, BGMAC_CMDCFG, new_val);
  638. bgmac_mask(bgmac, BGMAC_CMDCFG, ~BGMAC_CMDCFG_SR);
  639. udelay(2);
  640. }
  641. static void bgmac_write_mac_address(struct bgmac *bgmac, u8 *addr)
  642. {
  643. u32 tmp;
  644. tmp = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  645. bgmac_write(bgmac, BGMAC_MACADDR_HIGH, tmp);
  646. tmp = (addr[4] << 8) | addr[5];
  647. bgmac_write(bgmac, BGMAC_MACADDR_LOW, tmp);
  648. }
  649. static void bgmac_set_rx_mode(struct net_device *net_dev)
  650. {
  651. struct bgmac *bgmac = netdev_priv(net_dev);
  652. if (net_dev->flags & IFF_PROMISC)
  653. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_PROM, true);
  654. else
  655. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_PROM, 0, true);
  656. }
  657. #if 0 /* We don't use that regs yet */
  658. static void bgmac_chip_stats_update(struct bgmac *bgmac)
  659. {
  660. int i;
  661. if (bgmac->core->id.id != BCMA_CORE_4706_MAC_GBIT) {
  662. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  663. bgmac->mib_tx_regs[i] =
  664. bgmac_read(bgmac,
  665. BGMAC_TX_GOOD_OCTETS + (i * 4));
  666. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  667. bgmac->mib_rx_regs[i] =
  668. bgmac_read(bgmac,
  669. BGMAC_RX_GOOD_OCTETS + (i * 4));
  670. }
  671. /* TODO: what else? how to handle BCM4706? Specs are needed */
  672. }
  673. #endif
  674. static void bgmac_clear_mib(struct bgmac *bgmac)
  675. {
  676. int i;
  677. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT)
  678. return;
  679. bgmac_set(bgmac, BGMAC_DEV_CTL, BGMAC_DC_MROR);
  680. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  681. bgmac_read(bgmac, BGMAC_TX_GOOD_OCTETS + (i * 4));
  682. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  683. bgmac_read(bgmac, BGMAC_RX_GOOD_OCTETS + (i * 4));
  684. }
  685. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_speed */
  686. static void bgmac_mac_speed(struct bgmac *bgmac)
  687. {
  688. u32 mask = ~(BGMAC_CMDCFG_ES_MASK | BGMAC_CMDCFG_HD);
  689. u32 set = 0;
  690. switch (bgmac->mac_speed) {
  691. case SPEED_10:
  692. set |= BGMAC_CMDCFG_ES_10;
  693. break;
  694. case SPEED_100:
  695. set |= BGMAC_CMDCFG_ES_100;
  696. break;
  697. case SPEED_1000:
  698. set |= BGMAC_CMDCFG_ES_1000;
  699. break;
  700. default:
  701. bgmac_err(bgmac, "Unsupported speed: %d\n", bgmac->mac_speed);
  702. }
  703. if (bgmac->mac_duplex == DUPLEX_HALF)
  704. set |= BGMAC_CMDCFG_HD;
  705. bgmac_cmdcfg_maskset(bgmac, mask, set, true);
  706. }
  707. static void bgmac_miiconfig(struct bgmac *bgmac)
  708. {
  709. u8 imode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  710. BGMAC_DS_MM_SHIFT;
  711. if (imode == 0 || imode == 1) {
  712. bgmac->mac_speed = SPEED_100;
  713. bgmac->mac_duplex = DUPLEX_FULL;
  714. bgmac_mac_speed(bgmac);
  715. }
  716. }
  717. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipreset */
  718. static void bgmac_chip_reset(struct bgmac *bgmac)
  719. {
  720. struct bcma_device *core = bgmac->core;
  721. struct bcma_bus *bus = core->bus;
  722. struct bcma_chipinfo *ci = &bus->chipinfo;
  723. u32 flags = 0;
  724. u32 iost;
  725. int i;
  726. if (bcma_core_is_enabled(core)) {
  727. if (!bgmac->stats_grabbed) {
  728. /* bgmac_chip_stats_update(bgmac); */
  729. bgmac->stats_grabbed = true;
  730. }
  731. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  732. bgmac_dma_tx_reset(bgmac, &bgmac->tx_ring[i]);
  733. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  734. udelay(1);
  735. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  736. bgmac_dma_rx_reset(bgmac, &bgmac->rx_ring[i]);
  737. /* TODO: Clear software multicast filter list */
  738. }
  739. iost = bcma_aread32(core, BCMA_IOST);
  740. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == BCMA_PKG_ID_BCM47186) ||
  741. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg == 10) ||
  742. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == BCMA_PKG_ID_BCM47188))
  743. iost &= ~BGMAC_BCMA_IOST_ATTACHED;
  744. if (iost & BGMAC_BCMA_IOST_ATTACHED) {
  745. flags = BGMAC_BCMA_IOCTL_SW_CLKEN;
  746. if (!bgmac->has_robosw)
  747. flags |= BGMAC_BCMA_IOCTL_SW_RESET;
  748. }
  749. bcma_core_enable(core, flags);
  750. if (core->id.rev > 2) {
  751. bgmac_set(bgmac, BCMA_CLKCTLST,
  752. BGMAC_BCMA_CLKCTLST_MISC_PLL_REQ);
  753. bgmac_wait_value(bgmac->core, BCMA_CLKCTLST,
  754. BGMAC_BCMA_CLKCTLST_MISC_PLL_ST,
  755. BGMAC_BCMA_CLKCTLST_MISC_PLL_ST,
  756. 1000);
  757. }
  758. if (ci->id == BCMA_CHIP_ID_BCM5357 ||
  759. ci->id == BCMA_CHIP_ID_BCM4749 ||
  760. ci->id == BCMA_CHIP_ID_BCM53572) {
  761. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  762. u8 et_swtype = 0;
  763. u8 sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHY |
  764. BGMAC_CHIPCTL_1_IF_TYPE_MII;
  765. char buf[4];
  766. if (bcm47xx_nvram_getenv("et_swtype", buf, sizeof(buf)) > 0) {
  767. if (kstrtou8(buf, 0, &et_swtype))
  768. bgmac_err(bgmac, "Failed to parse et_swtype (%s)\n",
  769. buf);
  770. et_swtype &= 0x0f;
  771. et_swtype <<= 4;
  772. sw_type = et_swtype;
  773. } else if (ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == BCMA_PKG_ID_BCM5358) {
  774. sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHYRMII;
  775. } else if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == BCMA_PKG_ID_BCM47186) ||
  776. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg == 10) ||
  777. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == BCMA_PKG_ID_BCM47188)) {
  778. sw_type = BGMAC_CHIPCTL_1_IF_TYPE_RGMII |
  779. BGMAC_CHIPCTL_1_SW_TYPE_RGMII;
  780. }
  781. bcma_chipco_chipctl_maskset(cc, 1,
  782. ~(BGMAC_CHIPCTL_1_IF_TYPE_MASK |
  783. BGMAC_CHIPCTL_1_SW_TYPE_MASK),
  784. sw_type);
  785. }
  786. if (iost & BGMAC_BCMA_IOST_ATTACHED && !bgmac->has_robosw)
  787. bcma_awrite32(core, BCMA_IOCTL,
  788. bcma_aread32(core, BCMA_IOCTL) &
  789. ~BGMAC_BCMA_IOCTL_SW_RESET);
  790. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_reset
  791. * Specs don't say about using BGMAC_CMDCFG_SR, but in this routine
  792. * BGMAC_CMDCFG is read _after_ putting chip in a reset. So it has to
  793. * be keps until taking MAC out of the reset.
  794. */
  795. bgmac_cmdcfg_maskset(bgmac,
  796. ~(BGMAC_CMDCFG_TE |
  797. BGMAC_CMDCFG_RE |
  798. BGMAC_CMDCFG_RPI |
  799. BGMAC_CMDCFG_TAI |
  800. BGMAC_CMDCFG_HD |
  801. BGMAC_CMDCFG_ML |
  802. BGMAC_CMDCFG_CFE |
  803. BGMAC_CMDCFG_RL |
  804. BGMAC_CMDCFG_RED |
  805. BGMAC_CMDCFG_PE |
  806. BGMAC_CMDCFG_TPI |
  807. BGMAC_CMDCFG_PAD_EN |
  808. BGMAC_CMDCFG_PF),
  809. BGMAC_CMDCFG_PROM |
  810. BGMAC_CMDCFG_NLC |
  811. BGMAC_CMDCFG_CFE |
  812. BGMAC_CMDCFG_SR,
  813. false);
  814. bgmac->mac_speed = SPEED_UNKNOWN;
  815. bgmac->mac_duplex = DUPLEX_UNKNOWN;
  816. bgmac_clear_mib(bgmac);
  817. if (core->id.id == BCMA_CORE_4706_MAC_GBIT)
  818. bcma_maskset32(bgmac->cmn, BCMA_GMAC_CMN_PHY_CTL, ~0,
  819. BCMA_GMAC_CMN_PC_MTE);
  820. else
  821. bgmac_set(bgmac, BGMAC_PHY_CNTL, BGMAC_PC_MTE);
  822. bgmac_miiconfig(bgmac);
  823. bgmac_phy_init(bgmac);
  824. netdev_reset_queue(bgmac->net_dev);
  825. bgmac->int_status = 0;
  826. }
  827. static void bgmac_chip_intrs_on(struct bgmac *bgmac)
  828. {
  829. bgmac_write(bgmac, BGMAC_INT_MASK, bgmac->int_mask);
  830. }
  831. static void bgmac_chip_intrs_off(struct bgmac *bgmac)
  832. {
  833. bgmac_write(bgmac, BGMAC_INT_MASK, 0);
  834. bgmac_read(bgmac, BGMAC_INT_MASK);
  835. }
  836. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_enable */
  837. static void bgmac_enable(struct bgmac *bgmac)
  838. {
  839. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  840. u32 cmdcfg;
  841. u32 mode;
  842. u32 rxq_ctl;
  843. u32 fl_ctl;
  844. u16 bp_clk;
  845. u8 mdp;
  846. cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  847. bgmac_cmdcfg_maskset(bgmac, ~(BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE),
  848. BGMAC_CMDCFG_SR, true);
  849. udelay(2);
  850. cmdcfg |= BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE;
  851. bgmac_write(bgmac, BGMAC_CMDCFG, cmdcfg);
  852. mode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  853. BGMAC_DS_MM_SHIFT;
  854. if (ci->id != BCMA_CHIP_ID_BCM47162 || mode != 0)
  855. bgmac_set(bgmac, BCMA_CLKCTLST, BCMA_CLKCTLST_FORCEHT);
  856. if (ci->id == BCMA_CHIP_ID_BCM47162 && mode == 2)
  857. bcma_chipco_chipctl_maskset(&bgmac->core->bus->drv_cc, 1, ~0,
  858. BGMAC_CHIPCTL_1_RXC_DLL_BYPASS);
  859. switch (ci->id) {
  860. case BCMA_CHIP_ID_BCM5357:
  861. case BCMA_CHIP_ID_BCM4749:
  862. case BCMA_CHIP_ID_BCM53572:
  863. case BCMA_CHIP_ID_BCM4716:
  864. case BCMA_CHIP_ID_BCM47162:
  865. fl_ctl = 0x03cb04cb;
  866. if (ci->id == BCMA_CHIP_ID_BCM5357 ||
  867. ci->id == BCMA_CHIP_ID_BCM4749 ||
  868. ci->id == BCMA_CHIP_ID_BCM53572)
  869. fl_ctl = 0x2300e1;
  870. bgmac_write(bgmac, BGMAC_FLOW_CTL_THRESH, fl_ctl);
  871. bgmac_write(bgmac, BGMAC_PAUSE_CTL, 0x27fff);
  872. break;
  873. }
  874. rxq_ctl = bgmac_read(bgmac, BGMAC_RXQ_CTL);
  875. rxq_ctl &= ~BGMAC_RXQ_CTL_MDP_MASK;
  876. bp_clk = bcma_pmu_get_bus_clock(&bgmac->core->bus->drv_cc) / 1000000;
  877. mdp = (bp_clk * 128 / 1000) - 3;
  878. rxq_ctl |= (mdp << BGMAC_RXQ_CTL_MDP_SHIFT);
  879. bgmac_write(bgmac, BGMAC_RXQ_CTL, rxq_ctl);
  880. }
  881. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipinit */
  882. static void bgmac_chip_init(struct bgmac *bgmac, bool full_init)
  883. {
  884. struct bgmac_dma_ring *ring;
  885. int i;
  886. /* 1 interrupt per received frame */
  887. bgmac_write(bgmac, BGMAC_INT_RECV_LAZY, 1 << BGMAC_IRL_FC_SHIFT);
  888. /* Enable 802.3x tx flow control (honor received PAUSE frames) */
  889. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_RPI, 0, true);
  890. bgmac_set_rx_mode(bgmac->net_dev);
  891. bgmac_write_mac_address(bgmac, bgmac->net_dev->dev_addr);
  892. if (bgmac->loopback)
  893. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  894. else
  895. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_ML, 0, false);
  896. bgmac_write(bgmac, BGMAC_RXMAX_LENGTH, 32 + ETHER_MAX_LEN);
  897. if (full_init) {
  898. bgmac_dma_init(bgmac);
  899. if (1) /* FIXME: is there any case we don't want IRQs? */
  900. bgmac_chip_intrs_on(bgmac);
  901. } else {
  902. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  903. ring = &bgmac->rx_ring[i];
  904. bgmac_dma_rx_enable(bgmac, ring);
  905. }
  906. }
  907. bgmac_enable(bgmac);
  908. }
  909. static irqreturn_t bgmac_interrupt(int irq, void *dev_id)
  910. {
  911. struct bgmac *bgmac = netdev_priv(dev_id);
  912. u32 int_status = bgmac_read(bgmac, BGMAC_INT_STATUS);
  913. int_status &= bgmac->int_mask;
  914. if (!int_status)
  915. return IRQ_NONE;
  916. /* Ack */
  917. bgmac_write(bgmac, BGMAC_INT_STATUS, int_status);
  918. /* Disable new interrupts until handling existing ones */
  919. bgmac_chip_intrs_off(bgmac);
  920. bgmac->int_status = int_status;
  921. napi_schedule(&bgmac->napi);
  922. return IRQ_HANDLED;
  923. }
  924. static int bgmac_poll(struct napi_struct *napi, int weight)
  925. {
  926. struct bgmac *bgmac = container_of(napi, struct bgmac, napi);
  927. struct bgmac_dma_ring *ring;
  928. int handled = 0;
  929. if (bgmac->int_status & BGMAC_IS_TX0) {
  930. ring = &bgmac->tx_ring[0];
  931. bgmac_dma_tx_free(bgmac, ring);
  932. bgmac->int_status &= ~BGMAC_IS_TX0;
  933. }
  934. if (bgmac->int_status & BGMAC_IS_RX) {
  935. ring = &bgmac->rx_ring[0];
  936. handled += bgmac_dma_rx_read(bgmac, ring, weight);
  937. bgmac->int_status &= ~BGMAC_IS_RX;
  938. }
  939. if (bgmac->int_status) {
  940. bgmac_err(bgmac, "Unknown IRQs: 0x%08X\n", bgmac->int_status);
  941. bgmac->int_status = 0;
  942. }
  943. if (handled < weight)
  944. napi_complete(napi);
  945. bgmac_chip_intrs_on(bgmac);
  946. return handled;
  947. }
  948. /**************************************************
  949. * net_device_ops
  950. **************************************************/
  951. static int bgmac_open(struct net_device *net_dev)
  952. {
  953. struct bgmac *bgmac = netdev_priv(net_dev);
  954. int err = 0;
  955. bgmac_chip_reset(bgmac);
  956. /* Specs say about reclaiming rings here, but we do that in DMA init */
  957. bgmac_chip_init(bgmac, true);
  958. err = request_irq(bgmac->core->irq, bgmac_interrupt, IRQF_SHARED,
  959. KBUILD_MODNAME, net_dev);
  960. if (err < 0) {
  961. bgmac_err(bgmac, "IRQ request error: %d!\n", err);
  962. goto err_out;
  963. }
  964. napi_enable(&bgmac->napi);
  965. phy_start(bgmac->phy_dev);
  966. netif_carrier_on(net_dev);
  967. err_out:
  968. return err;
  969. }
  970. static int bgmac_stop(struct net_device *net_dev)
  971. {
  972. struct bgmac *bgmac = netdev_priv(net_dev);
  973. netif_carrier_off(net_dev);
  974. phy_stop(bgmac->phy_dev);
  975. napi_disable(&bgmac->napi);
  976. bgmac_chip_intrs_off(bgmac);
  977. free_irq(bgmac->core->irq, net_dev);
  978. bgmac_chip_reset(bgmac);
  979. return 0;
  980. }
  981. static netdev_tx_t bgmac_start_xmit(struct sk_buff *skb,
  982. struct net_device *net_dev)
  983. {
  984. struct bgmac *bgmac = netdev_priv(net_dev);
  985. struct bgmac_dma_ring *ring;
  986. /* No QOS support yet */
  987. ring = &bgmac->tx_ring[0];
  988. return bgmac_dma_tx_add(bgmac, ring, skb);
  989. }
  990. static int bgmac_set_mac_address(struct net_device *net_dev, void *addr)
  991. {
  992. struct bgmac *bgmac = netdev_priv(net_dev);
  993. int ret;
  994. ret = eth_prepare_mac_addr_change(net_dev, addr);
  995. if (ret < 0)
  996. return ret;
  997. bgmac_write_mac_address(bgmac, (u8 *)addr);
  998. eth_commit_mac_addr_change(net_dev, addr);
  999. return 0;
  1000. }
  1001. static int bgmac_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
  1002. {
  1003. struct bgmac *bgmac = netdev_priv(net_dev);
  1004. struct mii_ioctl_data *data = if_mii(ifr);
  1005. switch (cmd) {
  1006. case SIOCGMIIPHY:
  1007. data->phy_id = bgmac->phyaddr;
  1008. /* fallthru */
  1009. case SIOCGMIIREG:
  1010. if (!netif_running(net_dev))
  1011. return -EAGAIN;
  1012. data->val_out = bgmac_phy_read(bgmac, data->phy_id,
  1013. data->reg_num & 0x1f);
  1014. return 0;
  1015. case SIOCSMIIREG:
  1016. if (!netif_running(net_dev))
  1017. return -EAGAIN;
  1018. bgmac_phy_write(bgmac, data->phy_id, data->reg_num & 0x1f,
  1019. data->val_in);
  1020. return 0;
  1021. default:
  1022. return -EOPNOTSUPP;
  1023. }
  1024. }
  1025. static const struct net_device_ops bgmac_netdev_ops = {
  1026. .ndo_open = bgmac_open,
  1027. .ndo_stop = bgmac_stop,
  1028. .ndo_start_xmit = bgmac_start_xmit,
  1029. .ndo_set_rx_mode = bgmac_set_rx_mode,
  1030. .ndo_set_mac_address = bgmac_set_mac_address,
  1031. .ndo_validate_addr = eth_validate_addr,
  1032. .ndo_do_ioctl = bgmac_ioctl,
  1033. };
  1034. /**************************************************
  1035. * ethtool_ops
  1036. **************************************************/
  1037. static int bgmac_get_settings(struct net_device *net_dev,
  1038. struct ethtool_cmd *cmd)
  1039. {
  1040. struct bgmac *bgmac = netdev_priv(net_dev);
  1041. return phy_ethtool_gset(bgmac->phy_dev, cmd);
  1042. }
  1043. static int bgmac_set_settings(struct net_device *net_dev,
  1044. struct ethtool_cmd *cmd)
  1045. {
  1046. struct bgmac *bgmac = netdev_priv(net_dev);
  1047. return phy_ethtool_sset(bgmac->phy_dev, cmd);
  1048. }
  1049. static void bgmac_get_drvinfo(struct net_device *net_dev,
  1050. struct ethtool_drvinfo *info)
  1051. {
  1052. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  1053. strlcpy(info->bus_info, "BCMA", sizeof(info->bus_info));
  1054. }
  1055. static const struct ethtool_ops bgmac_ethtool_ops = {
  1056. .get_settings = bgmac_get_settings,
  1057. .set_settings = bgmac_set_settings,
  1058. .get_drvinfo = bgmac_get_drvinfo,
  1059. };
  1060. /**************************************************
  1061. * MII
  1062. **************************************************/
  1063. static int bgmac_mii_read(struct mii_bus *bus, int mii_id, int regnum)
  1064. {
  1065. return bgmac_phy_read(bus->priv, mii_id, regnum);
  1066. }
  1067. static int bgmac_mii_write(struct mii_bus *bus, int mii_id, int regnum,
  1068. u16 value)
  1069. {
  1070. return bgmac_phy_write(bus->priv, mii_id, regnum, value);
  1071. }
  1072. static void bgmac_adjust_link(struct net_device *net_dev)
  1073. {
  1074. struct bgmac *bgmac = netdev_priv(net_dev);
  1075. struct phy_device *phy_dev = bgmac->phy_dev;
  1076. bool update = false;
  1077. if (phy_dev->link) {
  1078. if (phy_dev->speed != bgmac->mac_speed) {
  1079. bgmac->mac_speed = phy_dev->speed;
  1080. update = true;
  1081. }
  1082. if (phy_dev->duplex != bgmac->mac_duplex) {
  1083. bgmac->mac_duplex = phy_dev->duplex;
  1084. update = true;
  1085. }
  1086. }
  1087. if (update) {
  1088. bgmac_mac_speed(bgmac);
  1089. phy_print_status(phy_dev);
  1090. }
  1091. }
  1092. static int bgmac_mii_register(struct bgmac *bgmac)
  1093. {
  1094. struct mii_bus *mii_bus;
  1095. struct phy_device *phy_dev;
  1096. char bus_id[MII_BUS_ID_SIZE + 3];
  1097. int i, err = 0;
  1098. mii_bus = mdiobus_alloc();
  1099. if (!mii_bus)
  1100. return -ENOMEM;
  1101. mii_bus->name = "bgmac mii bus";
  1102. sprintf(mii_bus->id, "%s-%d-%d", "bgmac", bgmac->core->bus->num,
  1103. bgmac->core->core_unit);
  1104. mii_bus->priv = bgmac;
  1105. mii_bus->read = bgmac_mii_read;
  1106. mii_bus->write = bgmac_mii_write;
  1107. mii_bus->parent = &bgmac->core->dev;
  1108. mii_bus->phy_mask = ~(1 << bgmac->phyaddr);
  1109. mii_bus->irq = kmalloc_array(PHY_MAX_ADDR, sizeof(int), GFP_KERNEL);
  1110. if (!mii_bus->irq) {
  1111. err = -ENOMEM;
  1112. goto err_free_bus;
  1113. }
  1114. for (i = 0; i < PHY_MAX_ADDR; i++)
  1115. mii_bus->irq[i] = PHY_POLL;
  1116. err = mdiobus_register(mii_bus);
  1117. if (err) {
  1118. bgmac_err(bgmac, "Registration of mii bus failed\n");
  1119. goto err_free_irq;
  1120. }
  1121. bgmac->mii_bus = mii_bus;
  1122. /* Connect to the PHY */
  1123. snprintf(bus_id, sizeof(bus_id), PHY_ID_FMT, mii_bus->id,
  1124. bgmac->phyaddr);
  1125. phy_dev = phy_connect(bgmac->net_dev, bus_id, &bgmac_adjust_link,
  1126. PHY_INTERFACE_MODE_MII);
  1127. if (IS_ERR(phy_dev)) {
  1128. bgmac_err(bgmac, "PHY connecton failed\n");
  1129. err = PTR_ERR(phy_dev);
  1130. goto err_unregister_bus;
  1131. }
  1132. bgmac->phy_dev = phy_dev;
  1133. return err;
  1134. err_unregister_bus:
  1135. mdiobus_unregister(mii_bus);
  1136. err_free_irq:
  1137. kfree(mii_bus->irq);
  1138. err_free_bus:
  1139. mdiobus_free(mii_bus);
  1140. return err;
  1141. }
  1142. static void bgmac_mii_unregister(struct bgmac *bgmac)
  1143. {
  1144. struct mii_bus *mii_bus = bgmac->mii_bus;
  1145. mdiobus_unregister(mii_bus);
  1146. kfree(mii_bus->irq);
  1147. mdiobus_free(mii_bus);
  1148. }
  1149. /**************************************************
  1150. * BCMA bus ops
  1151. **************************************************/
  1152. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipattach */
  1153. static int bgmac_probe(struct bcma_device *core)
  1154. {
  1155. struct net_device *net_dev;
  1156. struct bgmac *bgmac;
  1157. struct ssb_sprom *sprom = &core->bus->sprom;
  1158. u8 *mac = core->core_unit ? sprom->et1mac : sprom->et0mac;
  1159. int err;
  1160. /* We don't support 2nd, 3rd, ... units, SPROM has to be adjusted */
  1161. if (core->core_unit > 1) {
  1162. pr_err("Unsupported core_unit %d\n", core->core_unit);
  1163. return -ENOTSUPP;
  1164. }
  1165. if (!is_valid_ether_addr(mac)) {
  1166. dev_err(&core->dev, "Invalid MAC addr: %pM\n", mac);
  1167. eth_random_addr(mac);
  1168. dev_warn(&core->dev, "Using random MAC: %pM\n", mac);
  1169. }
  1170. /* Allocation and references */
  1171. net_dev = alloc_etherdev(sizeof(*bgmac));
  1172. if (!net_dev)
  1173. return -ENOMEM;
  1174. net_dev->netdev_ops = &bgmac_netdev_ops;
  1175. net_dev->irq = core->irq;
  1176. SET_ETHTOOL_OPS(net_dev, &bgmac_ethtool_ops);
  1177. bgmac = netdev_priv(net_dev);
  1178. bgmac->net_dev = net_dev;
  1179. bgmac->core = core;
  1180. bcma_set_drvdata(core, bgmac);
  1181. /* Defaults */
  1182. memcpy(bgmac->net_dev->dev_addr, mac, ETH_ALEN);
  1183. /* On BCM4706 we need common core to access PHY */
  1184. if (core->id.id == BCMA_CORE_4706_MAC_GBIT &&
  1185. !core->bus->drv_gmac_cmn.core) {
  1186. bgmac_err(bgmac, "GMAC CMN core not found (required for BCM4706)\n");
  1187. err = -ENODEV;
  1188. goto err_netdev_free;
  1189. }
  1190. bgmac->cmn = core->bus->drv_gmac_cmn.core;
  1191. bgmac->phyaddr = core->core_unit ? sprom->et1phyaddr :
  1192. sprom->et0phyaddr;
  1193. bgmac->phyaddr &= BGMAC_PHY_MASK;
  1194. if (bgmac->phyaddr == BGMAC_PHY_MASK) {
  1195. bgmac_err(bgmac, "No PHY found\n");
  1196. err = -ENODEV;
  1197. goto err_netdev_free;
  1198. }
  1199. bgmac_info(bgmac, "Found PHY addr: %d%s\n", bgmac->phyaddr,
  1200. bgmac->phyaddr == BGMAC_PHY_NOREGS ? " (NOREGS)" : "");
  1201. if (core->bus->hosttype == BCMA_HOSTTYPE_PCI) {
  1202. bgmac_err(bgmac, "PCI setup not implemented\n");
  1203. err = -ENOTSUPP;
  1204. goto err_netdev_free;
  1205. }
  1206. bgmac_chip_reset(bgmac);
  1207. err = bgmac_dma_alloc(bgmac);
  1208. if (err) {
  1209. bgmac_err(bgmac, "Unable to alloc memory for DMA\n");
  1210. goto err_netdev_free;
  1211. }
  1212. bgmac->int_mask = BGMAC_IS_ERRMASK | BGMAC_IS_RX | BGMAC_IS_TX_MASK;
  1213. if (bcm47xx_nvram_getenv("et0_no_txint", NULL, 0) == 0)
  1214. bgmac->int_mask &= ~BGMAC_IS_TX_MASK;
  1215. /* TODO: reset the external phy. Specs are needed */
  1216. bgmac_phy_reset(bgmac);
  1217. bgmac->has_robosw = !!(core->bus->sprom.boardflags_lo &
  1218. BGMAC_BFL_ENETROBO);
  1219. if (bgmac->has_robosw)
  1220. bgmac_warn(bgmac, "Support for Roboswitch not implemented\n");
  1221. if (core->bus->sprom.boardflags_lo & BGMAC_BFL_ENETADM)
  1222. bgmac_warn(bgmac, "Support for ADMtek ethernet switch not implemented\n");
  1223. err = bgmac_mii_register(bgmac);
  1224. if (err) {
  1225. bgmac_err(bgmac, "Cannot register MDIO\n");
  1226. err = -ENOTSUPP;
  1227. goto err_dma_free;
  1228. }
  1229. err = register_netdev(bgmac->net_dev);
  1230. if (err) {
  1231. bgmac_err(bgmac, "Cannot register net device\n");
  1232. err = -ENOTSUPP;
  1233. goto err_mii_unregister;
  1234. }
  1235. netif_carrier_off(net_dev);
  1236. netif_napi_add(net_dev, &bgmac->napi, bgmac_poll, BGMAC_WEIGHT);
  1237. return 0;
  1238. err_mii_unregister:
  1239. bgmac_mii_unregister(bgmac);
  1240. err_dma_free:
  1241. bgmac_dma_free(bgmac);
  1242. err_netdev_free:
  1243. bcma_set_drvdata(core, NULL);
  1244. free_netdev(net_dev);
  1245. return err;
  1246. }
  1247. static void bgmac_remove(struct bcma_device *core)
  1248. {
  1249. struct bgmac *bgmac = bcma_get_drvdata(core);
  1250. netif_napi_del(&bgmac->napi);
  1251. unregister_netdev(bgmac->net_dev);
  1252. bgmac_mii_unregister(bgmac);
  1253. bgmac_dma_free(bgmac);
  1254. bcma_set_drvdata(core, NULL);
  1255. free_netdev(bgmac->net_dev);
  1256. }
  1257. static struct bcma_driver bgmac_bcma_driver = {
  1258. .name = KBUILD_MODNAME,
  1259. .id_table = bgmac_bcma_tbl,
  1260. .probe = bgmac_probe,
  1261. .remove = bgmac_remove,
  1262. };
  1263. static int __init bgmac_init(void)
  1264. {
  1265. int err;
  1266. err = bcma_driver_register(&bgmac_bcma_driver);
  1267. if (err)
  1268. return err;
  1269. pr_info("Broadcom 47xx GBit MAC driver loaded\n");
  1270. return 0;
  1271. }
  1272. static void __exit bgmac_exit(void)
  1273. {
  1274. bcma_driver_unregister(&bgmac_bcma_driver);
  1275. }
  1276. module_init(bgmac_init)
  1277. module_exit(bgmac_exit)
  1278. MODULE_AUTHOR("Rafał Miłecki");
  1279. MODULE_LICENSE("GPL");