Kconfig 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  7. select ARCH_HAVE_CUSTOM_GPIO_H
  8. select ARCH_MIGHT_HAVE_PC_PARPORT
  9. select ARCH_USE_BUILTIN_BSWAP
  10. select ARCH_USE_CMPXCHG_LOCKREF
  11. select ARCH_WANT_IPC_PARSE_VERSION
  12. select BUILDTIME_EXTABLE_SORT if MMU
  13. select CLONE_BACKWARDS
  14. select CPU_PM if (SUSPEND || CPU_IDLE)
  15. select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
  16. select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
  17. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  18. select GENERIC_IDLE_POLL_SETUP
  19. select GENERIC_IRQ_PROBE
  20. select GENERIC_IRQ_SHOW
  21. select GENERIC_PCI_IOMAP
  22. select GENERIC_SCHED_CLOCK
  23. select GENERIC_SMP_IDLE_THREAD
  24. select GENERIC_STRNCPY_FROM_USER
  25. select GENERIC_STRNLEN_USER
  26. select HARDIRQS_SW_RESEND
  27. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  28. select HAVE_ARCH_KGDB
  29. select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
  30. select HAVE_ARCH_TRACEHOOK
  31. select HAVE_BPF_JIT
  32. select HAVE_CONTEXT_TRACKING
  33. select HAVE_C_RECORDMCOUNT
  34. select HAVE_CC_STACKPROTECTOR
  35. select HAVE_DEBUG_KMEMLEAK
  36. select HAVE_DMA_API_DEBUG
  37. select HAVE_DMA_ATTRS
  38. select HAVE_DMA_CONTIGUOUS if MMU
  39. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  40. select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
  41. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  42. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  43. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  44. select HAVE_GENERIC_DMA_COHERENT
  45. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  46. select HAVE_IDE if PCI || ISA || PCMCIA
  47. select HAVE_IRQ_TIME_ACCOUNTING
  48. select HAVE_KERNEL_GZIP
  49. select HAVE_KERNEL_LZ4
  50. select HAVE_KERNEL_LZMA
  51. select HAVE_KERNEL_LZO
  52. select HAVE_KERNEL_XZ
  53. select HAVE_KPROBES if !XIP_KERNEL
  54. select HAVE_KRETPROBES if (HAVE_KPROBES)
  55. select HAVE_MEMBLOCK
  56. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  57. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  58. select HAVE_PERF_EVENTS
  59. select HAVE_PERF_REGS
  60. select HAVE_PERF_USER_STACK_DUMP
  61. select HAVE_REGS_AND_STACK_ACCESS_API
  62. select HAVE_SYSCALL_TRACEPOINTS
  63. select HAVE_UID16
  64. select HAVE_VIRT_CPU_ACCOUNTING_GEN
  65. select IRQ_FORCED_THREADING
  66. select KTIME_SCALAR
  67. select MODULES_USE_ELF_REL
  68. select NO_BOOTMEM
  69. select OLD_SIGACTION
  70. select OLD_SIGSUSPEND3
  71. select PERF_USE_VMALLOC
  72. select RTC_LIB
  73. select SYS_SUPPORTS_APM_EMULATION
  74. # Above selects are sorted alphabetically; please add new ones
  75. # according to that. Thanks.
  76. help
  77. The ARM series is a line of low-power-consumption RISC chip designs
  78. licensed by ARM Ltd and targeted at embedded applications and
  79. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  80. manufactured, but legacy ARM-based PC hardware remains popular in
  81. Europe. There is an ARM Linux project with a web page at
  82. <http://www.arm.linux.org.uk/>.
  83. config ARM_HAS_SG_CHAIN
  84. bool
  85. config NEED_SG_DMA_LENGTH
  86. bool
  87. config ARM_DMA_USE_IOMMU
  88. bool
  89. select ARM_HAS_SG_CHAIN
  90. select NEED_SG_DMA_LENGTH
  91. if ARM_DMA_USE_IOMMU
  92. config ARM_DMA_IOMMU_ALIGNMENT
  93. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  94. range 4 9
  95. default 8
  96. help
  97. DMA mapping framework by default aligns all buffers to the smallest
  98. PAGE_SIZE order which is greater than or equal to the requested buffer
  99. size. This works well for buffers up to a few hundreds kilobytes, but
  100. for larger buffers it just a waste of address space. Drivers which has
  101. relatively small addressing window (like 64Mib) might run out of
  102. virtual space with just a few allocations.
  103. With this parameter you can specify the maximum PAGE_SIZE order for
  104. DMA IOMMU buffers. Larger buffers will be aligned only to this
  105. specified order. The order is expressed as a power of two multiplied
  106. by the PAGE_SIZE.
  107. endif
  108. config HAVE_PWM
  109. bool
  110. config MIGHT_HAVE_PCI
  111. bool
  112. config SYS_SUPPORTS_APM_EMULATION
  113. bool
  114. config HAVE_TCM
  115. bool
  116. select GENERIC_ALLOCATOR
  117. config HAVE_PROC_CPU
  118. bool
  119. config NO_IOPORT
  120. bool
  121. config EISA
  122. bool
  123. ---help---
  124. The Extended Industry Standard Architecture (EISA) bus was
  125. developed as an open alternative to the IBM MicroChannel bus.
  126. The EISA bus provided some of the features of the IBM MicroChannel
  127. bus while maintaining backward compatibility with cards made for
  128. the older ISA bus. The EISA bus saw limited use between 1988 and
  129. 1995 when it was made obsolete by the PCI bus.
  130. Say Y here if you are building a kernel for an EISA-based machine.
  131. Otherwise, say N.
  132. config SBUS
  133. bool
  134. config STACKTRACE_SUPPORT
  135. bool
  136. default y
  137. config HAVE_LATENCYTOP_SUPPORT
  138. bool
  139. depends on !SMP
  140. default y
  141. config LOCKDEP_SUPPORT
  142. bool
  143. default y
  144. config TRACE_IRQFLAGS_SUPPORT
  145. bool
  146. default y
  147. config RWSEM_GENERIC_SPINLOCK
  148. bool
  149. default y
  150. config RWSEM_XCHGADD_ALGORITHM
  151. bool
  152. config ARCH_HAS_ILOG2_U32
  153. bool
  154. config ARCH_HAS_ILOG2_U64
  155. bool
  156. config ARCH_HAS_CPUFREQ
  157. bool
  158. help
  159. Internal node to signify that the ARCH has CPUFREQ support
  160. and that the relevant menu configurations are displayed for
  161. it.
  162. config ARCH_HAS_BANDGAP
  163. bool
  164. config GENERIC_HWEIGHT
  165. bool
  166. default y
  167. config GENERIC_CALIBRATE_DELAY
  168. bool
  169. default y
  170. config ARCH_MAY_HAVE_PC_FDC
  171. bool
  172. config ZONE_DMA
  173. bool
  174. config NEED_DMA_MAP_STATE
  175. def_bool y
  176. config ARCH_HAS_DMA_SET_COHERENT_MASK
  177. bool
  178. config GENERIC_ISA_DMA
  179. bool
  180. config FIQ
  181. bool
  182. config NEED_RET_TO_USER
  183. bool
  184. config ARCH_MTD_XIP
  185. bool
  186. config VECTORS_BASE
  187. hex
  188. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  189. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  190. default 0x00000000
  191. help
  192. The base address of exception vectors. This must be two pages
  193. in size.
  194. config ARM_PATCH_PHYS_VIRT
  195. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  196. default y
  197. depends on !XIP_KERNEL && MMU
  198. depends on !ARCH_REALVIEW || !SPARSEMEM
  199. help
  200. Patch phys-to-virt and virt-to-phys translation functions at
  201. boot and module load time according to the position of the
  202. kernel in system memory.
  203. This can only be used with non-XIP MMU kernels where the base
  204. of physical memory is at a 16MB boundary.
  205. Only disable this option if you know that you do not require
  206. this feature (eg, building a kernel for a single machine) and
  207. you need to shrink the kernel to the minimal size.
  208. config NEED_MACH_GPIO_H
  209. bool
  210. help
  211. Select this when mach/gpio.h is required to provide special
  212. definitions for this platform. The need for mach/gpio.h should
  213. be avoided when possible.
  214. config NEED_MACH_IO_H
  215. bool
  216. help
  217. Select this when mach/io.h is required to provide special
  218. definitions for this platform. The need for mach/io.h should
  219. be avoided when possible.
  220. config NEED_MACH_MEMORY_H
  221. bool
  222. help
  223. Select this when mach/memory.h is required to provide special
  224. definitions for this platform. The need for mach/memory.h should
  225. be avoided when possible.
  226. config PHYS_OFFSET
  227. hex "Physical address of main memory" if MMU
  228. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  229. default DRAM_BASE if !MMU
  230. help
  231. Please provide the physical address corresponding to the
  232. location of main memory in your system.
  233. config GENERIC_BUG
  234. def_bool y
  235. depends on BUG
  236. source "init/Kconfig"
  237. source "kernel/Kconfig.freezer"
  238. menu "System Type"
  239. config MMU
  240. bool "MMU-based Paged Memory Management Support"
  241. default y
  242. help
  243. Select if you want MMU-based virtualised addressing space
  244. support by paged memory management. If unsure, say 'Y'.
  245. #
  246. # The "ARM system type" choice list is ordered alphabetically by option
  247. # text. Please add new entries in the option alphabetic order.
  248. #
  249. choice
  250. prompt "ARM system type"
  251. default ARCH_VERSATILE if !MMU
  252. default ARCH_MULTIPLATFORM if MMU
  253. config ARCH_MULTIPLATFORM
  254. bool "Allow multiple platforms to be selected"
  255. depends on MMU
  256. select ARM_PATCH_PHYS_VIRT
  257. select AUTO_ZRELADDR
  258. select COMMON_CLK
  259. select MULTI_IRQ_HANDLER
  260. select SPARSE_IRQ
  261. select USE_OF
  262. config ARCH_INTEGRATOR
  263. bool "ARM Ltd. Integrator family"
  264. select ARCH_HAS_CPUFREQ
  265. select ARM_AMBA
  266. select ARM_PATCH_PHYS_VIRT
  267. select AUTO_ZRELADDR
  268. select COMMON_CLK
  269. select COMMON_CLK_VERSATILE
  270. select GENERIC_CLOCKEVENTS
  271. select HAVE_TCM
  272. select ICST
  273. select MULTI_IRQ_HANDLER
  274. select NEED_MACH_MEMORY_H
  275. select PLAT_VERSATILE
  276. select SPARSE_IRQ
  277. select USE_OF
  278. select VERSATILE_FPGA_IRQ
  279. help
  280. Support for ARM's Integrator platform.
  281. config ARCH_REALVIEW
  282. bool "ARM Ltd. RealView family"
  283. select ARCH_WANT_OPTIONAL_GPIOLIB
  284. select ARM_AMBA
  285. select ARM_TIMER_SP804
  286. select COMMON_CLK
  287. select COMMON_CLK_VERSATILE
  288. select GENERIC_CLOCKEVENTS
  289. select GPIO_PL061 if GPIOLIB
  290. select ICST
  291. select NEED_MACH_MEMORY_H
  292. select PLAT_VERSATILE
  293. select PLAT_VERSATILE_CLCD
  294. help
  295. This enables support for ARM Ltd RealView boards.
  296. config ARCH_VERSATILE
  297. bool "ARM Ltd. Versatile family"
  298. select ARCH_WANT_OPTIONAL_GPIOLIB
  299. select ARM_AMBA
  300. select ARM_TIMER_SP804
  301. select ARM_VIC
  302. select CLKDEV_LOOKUP
  303. select GENERIC_CLOCKEVENTS
  304. select HAVE_MACH_CLKDEV
  305. select ICST
  306. select PLAT_VERSATILE
  307. select PLAT_VERSATILE_CLCD
  308. select PLAT_VERSATILE_CLOCK
  309. select VERSATILE_FPGA_IRQ
  310. help
  311. This enables support for ARM Ltd Versatile board.
  312. config ARCH_AT91
  313. bool "Atmel AT91"
  314. select ARCH_REQUIRE_GPIOLIB
  315. select CLKDEV_LOOKUP
  316. select IRQ_DOMAIN
  317. select NEED_MACH_GPIO_H
  318. select NEED_MACH_IO_H if PCCARD
  319. select PINCTRL
  320. select PINCTRL_AT91 if USE_OF
  321. help
  322. This enables support for systems based on Atmel
  323. AT91RM9200 and AT91SAM9* processors.
  324. config ARCH_CLPS711X
  325. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  326. select ARCH_REQUIRE_GPIOLIB
  327. select AUTO_ZRELADDR
  328. select CLKSRC_MMIO
  329. select COMMON_CLK
  330. select CPU_ARM720T
  331. select GENERIC_CLOCKEVENTS
  332. select MFD_SYSCON
  333. select MULTI_IRQ_HANDLER
  334. select SPARSE_IRQ
  335. help
  336. Support for Cirrus Logic 711x/721x/731x based boards.
  337. config ARCH_GEMINI
  338. bool "Cortina Systems Gemini"
  339. select ARCH_REQUIRE_GPIOLIB
  340. select CLKSRC_MMIO
  341. select CPU_FA526
  342. select GENERIC_CLOCKEVENTS
  343. help
  344. Support for the Cortina Systems Gemini family SoCs
  345. config ARCH_EBSA110
  346. bool "EBSA-110"
  347. select ARCH_USES_GETTIMEOFFSET
  348. select CPU_SA110
  349. select ISA
  350. select NEED_MACH_IO_H
  351. select NEED_MACH_MEMORY_H
  352. select NO_IOPORT
  353. help
  354. This is an evaluation board for the StrongARM processor available
  355. from Digital. It has limited hardware on-board, including an
  356. Ethernet interface, two PCMCIA sockets, two serial ports and a
  357. parallel port.
  358. config ARCH_EFM32
  359. bool "Energy Micro efm32"
  360. depends on !MMU
  361. select ARCH_REQUIRE_GPIOLIB
  362. select ARM_NVIC
  363. # CLKSRC_MMIO is wrong here, but needed until a proper fix is merged,
  364. # i.e. CLKSRC_EFM32 selecting CLKSRC_MMIO
  365. select CLKSRC_MMIO
  366. select CLKSRC_OF
  367. select COMMON_CLK
  368. select CPU_V7M
  369. select GENERIC_CLOCKEVENTS
  370. select NO_DMA
  371. select NO_IOPORT
  372. select SPARSE_IRQ
  373. select USE_OF
  374. help
  375. Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
  376. processors.
  377. config ARCH_EP93XX
  378. bool "EP93xx-based"
  379. select ARCH_HAS_HOLES_MEMORYMODEL
  380. select ARCH_REQUIRE_GPIOLIB
  381. select ARCH_USES_GETTIMEOFFSET
  382. select ARM_AMBA
  383. select ARM_VIC
  384. select CLKDEV_LOOKUP
  385. select CPU_ARM920T
  386. select NEED_MACH_MEMORY_H
  387. help
  388. This enables support for the Cirrus EP93xx series of CPUs.
  389. config ARCH_FOOTBRIDGE
  390. bool "FootBridge"
  391. select CPU_SA110
  392. select FOOTBRIDGE
  393. select GENERIC_CLOCKEVENTS
  394. select HAVE_IDE
  395. select NEED_MACH_IO_H if !MMU
  396. select NEED_MACH_MEMORY_H
  397. help
  398. Support for systems based on the DC21285 companion chip
  399. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  400. config ARCH_NETX
  401. bool "Hilscher NetX based"
  402. select ARM_VIC
  403. select CLKSRC_MMIO
  404. select CPU_ARM926T
  405. select GENERIC_CLOCKEVENTS
  406. help
  407. This enables support for systems based on the Hilscher NetX Soc
  408. config ARCH_IOP13XX
  409. bool "IOP13xx-based"
  410. depends on MMU
  411. select CPU_XSC3
  412. select NEED_MACH_MEMORY_H
  413. select NEED_RET_TO_USER
  414. select PCI
  415. select PLAT_IOP
  416. select VMSPLIT_1G
  417. help
  418. Support for Intel's IOP13XX (XScale) family of processors.
  419. config ARCH_IOP32X
  420. bool "IOP32x-based"
  421. depends on MMU
  422. select ARCH_REQUIRE_GPIOLIB
  423. select CPU_XSCALE
  424. select GPIO_IOP
  425. select NEED_RET_TO_USER
  426. select PCI
  427. select PLAT_IOP
  428. help
  429. Support for Intel's 80219 and IOP32X (XScale) family of
  430. processors.
  431. config ARCH_IOP33X
  432. bool "IOP33x-based"
  433. depends on MMU
  434. select ARCH_REQUIRE_GPIOLIB
  435. select CPU_XSCALE
  436. select GPIO_IOP
  437. select NEED_RET_TO_USER
  438. select PCI
  439. select PLAT_IOP
  440. help
  441. Support for Intel's IOP33X (XScale) family of processors.
  442. config ARCH_IXP4XX
  443. bool "IXP4xx-based"
  444. depends on MMU
  445. select ARCH_HAS_DMA_SET_COHERENT_MASK
  446. select ARCH_SUPPORTS_BIG_ENDIAN
  447. select ARCH_REQUIRE_GPIOLIB
  448. select CLKSRC_MMIO
  449. select CPU_XSCALE
  450. select DMABOUNCE if PCI
  451. select GENERIC_CLOCKEVENTS
  452. select MIGHT_HAVE_PCI
  453. select NEED_MACH_IO_H
  454. select USB_EHCI_BIG_ENDIAN_DESC
  455. select USB_EHCI_BIG_ENDIAN_MMIO
  456. help
  457. Support for Intel's IXP4XX (XScale) family of processors.
  458. config ARCH_DOVE
  459. bool "Marvell Dove"
  460. select ARCH_REQUIRE_GPIOLIB
  461. select CPU_PJ4
  462. select GENERIC_CLOCKEVENTS
  463. select MIGHT_HAVE_PCI
  464. select MVEBU_MBUS
  465. select PINCTRL
  466. select PINCTRL_DOVE
  467. select PLAT_ORION_LEGACY
  468. select USB_ARCH_HAS_EHCI
  469. help
  470. Support for the Marvell Dove SoC 88AP510
  471. config ARCH_KIRKWOOD
  472. bool "Marvell Kirkwood"
  473. select ARCH_HAS_CPUFREQ
  474. select ARCH_REQUIRE_GPIOLIB
  475. select CPU_FEROCEON
  476. select GENERIC_CLOCKEVENTS
  477. select MVEBU_MBUS
  478. select PCI
  479. select PCI_QUIRKS
  480. select PINCTRL
  481. select PINCTRL_KIRKWOOD
  482. select PLAT_ORION_LEGACY
  483. help
  484. Support for the following Marvell Kirkwood series SoCs:
  485. 88F6180, 88F6192 and 88F6281.
  486. config ARCH_MV78XX0
  487. bool "Marvell MV78xx0"
  488. select ARCH_REQUIRE_GPIOLIB
  489. select CPU_FEROCEON
  490. select GENERIC_CLOCKEVENTS
  491. select MVEBU_MBUS
  492. select PCI
  493. select PLAT_ORION_LEGACY
  494. help
  495. Support for the following Marvell MV78xx0 series SoCs:
  496. MV781x0, MV782x0.
  497. config ARCH_ORION5X
  498. bool "Marvell Orion"
  499. depends on MMU
  500. select ARCH_REQUIRE_GPIOLIB
  501. select CPU_FEROCEON
  502. select GENERIC_CLOCKEVENTS
  503. select MVEBU_MBUS
  504. select PCI
  505. select PLAT_ORION_LEGACY
  506. help
  507. Support for the following Marvell Orion 5x series SoCs:
  508. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  509. Orion-2 (5281), Orion-1-90 (6183).
  510. config ARCH_MMP
  511. bool "Marvell PXA168/910/MMP2"
  512. depends on MMU
  513. select ARCH_REQUIRE_GPIOLIB
  514. select CLKDEV_LOOKUP
  515. select GENERIC_ALLOCATOR
  516. select GENERIC_CLOCKEVENTS
  517. select GPIO_PXA
  518. select IRQ_DOMAIN
  519. select MULTI_IRQ_HANDLER
  520. select PINCTRL
  521. select PLAT_PXA
  522. select SPARSE_IRQ
  523. help
  524. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  525. config ARCH_KS8695
  526. bool "Micrel/Kendin KS8695"
  527. select ARCH_REQUIRE_GPIOLIB
  528. select CLKSRC_MMIO
  529. select CPU_ARM922T
  530. select GENERIC_CLOCKEVENTS
  531. select NEED_MACH_MEMORY_H
  532. help
  533. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  534. System-on-Chip devices.
  535. config ARCH_W90X900
  536. bool "Nuvoton W90X900 CPU"
  537. select ARCH_REQUIRE_GPIOLIB
  538. select CLKDEV_LOOKUP
  539. select CLKSRC_MMIO
  540. select CPU_ARM926T
  541. select GENERIC_CLOCKEVENTS
  542. help
  543. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  544. At present, the w90x900 has been renamed nuc900, regarding
  545. the ARM series product line, you can login the following
  546. link address to know more.
  547. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  548. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  549. config ARCH_LPC32XX
  550. bool "NXP LPC32XX"
  551. select ARCH_REQUIRE_GPIOLIB
  552. select ARM_AMBA
  553. select CLKDEV_LOOKUP
  554. select CLKSRC_MMIO
  555. select CPU_ARM926T
  556. select GENERIC_CLOCKEVENTS
  557. select HAVE_IDE
  558. select HAVE_PWM
  559. select USB_ARCH_HAS_OHCI
  560. select USE_OF
  561. help
  562. Support for the NXP LPC32XX family of processors
  563. config ARCH_PXA
  564. bool "PXA2xx/PXA3xx-based"
  565. depends on MMU
  566. select ARCH_HAS_CPUFREQ
  567. select ARCH_MTD_XIP
  568. select ARCH_REQUIRE_GPIOLIB
  569. select ARM_CPU_SUSPEND if PM
  570. select AUTO_ZRELADDR
  571. select CLKDEV_LOOKUP
  572. select CLKSRC_MMIO
  573. select GENERIC_CLOCKEVENTS
  574. select GPIO_PXA
  575. select HAVE_IDE
  576. select MULTI_IRQ_HANDLER
  577. select PLAT_PXA
  578. select SPARSE_IRQ
  579. help
  580. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  581. config ARCH_MSM_NODT
  582. bool "Qualcomm MSM"
  583. select ARCH_MSM
  584. select ARCH_REQUIRE_GPIOLIB
  585. select COMMON_CLK
  586. select GENERIC_CLOCKEVENTS
  587. help
  588. Support for Qualcomm MSM/QSD based systems. This runs on the
  589. apps processor of the MSM/QSD and depends on a shared memory
  590. interface to the modem processor which runs the baseband
  591. stack and controls some vital subsystems
  592. (clock and power control, etc).
  593. config ARCH_SHMOBILE_LEGACY
  594. bool "Renesas ARM SoCs (non-multiplatform)"
  595. select ARCH_SHMOBILE
  596. select ARM_PATCH_PHYS_VIRT
  597. select CLKDEV_LOOKUP
  598. select GENERIC_CLOCKEVENTS
  599. select HAVE_ARM_SCU if SMP
  600. select HAVE_ARM_TWD if SMP
  601. select HAVE_MACH_CLKDEV
  602. select HAVE_SMP
  603. select MIGHT_HAVE_CACHE_L2X0
  604. select MULTI_IRQ_HANDLER
  605. select NO_IOPORT
  606. select PINCTRL
  607. select PM_GENERIC_DOMAINS if PM
  608. select SPARSE_IRQ
  609. help
  610. Support for Renesas ARM SoC platforms using a non-multiplatform
  611. kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
  612. and RZ families.
  613. config ARCH_RPC
  614. bool "RiscPC"
  615. select ARCH_ACORN
  616. select ARCH_MAY_HAVE_PC_FDC
  617. select ARCH_SPARSEMEM_ENABLE
  618. select ARCH_USES_GETTIMEOFFSET
  619. select FIQ
  620. select HAVE_IDE
  621. select HAVE_PATA_PLATFORM
  622. select ISA_DMA_API
  623. select NEED_MACH_IO_H
  624. select NEED_MACH_MEMORY_H
  625. select NO_IOPORT
  626. select VIRT_TO_BUS
  627. help
  628. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  629. CD-ROM interface, serial and parallel port, and the floppy drive.
  630. config ARCH_SA1100
  631. bool "SA1100-based"
  632. select ARCH_HAS_CPUFREQ
  633. select ARCH_MTD_XIP
  634. select ARCH_REQUIRE_GPIOLIB
  635. select ARCH_SPARSEMEM_ENABLE
  636. select CLKDEV_LOOKUP
  637. select CLKSRC_MMIO
  638. select CPU_FREQ
  639. select CPU_SA1100
  640. select GENERIC_CLOCKEVENTS
  641. select HAVE_IDE
  642. select ISA
  643. select NEED_MACH_MEMORY_H
  644. select SPARSE_IRQ
  645. help
  646. Support for StrongARM 11x0 based boards.
  647. config ARCH_S3C24XX
  648. bool "Samsung S3C24XX SoCs"
  649. select ARCH_HAS_CPUFREQ
  650. select ARCH_REQUIRE_GPIOLIB
  651. select CLKDEV_LOOKUP
  652. select CLKSRC_SAMSUNG_PWM
  653. select GENERIC_CLOCKEVENTS
  654. select GPIO_SAMSUNG
  655. select HAVE_S3C2410_I2C if I2C
  656. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  657. select HAVE_S3C_RTC if RTC_CLASS
  658. select MULTI_IRQ_HANDLER
  659. select NEED_MACH_IO_H
  660. select SAMSUNG_ATAGS
  661. help
  662. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  663. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  664. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  665. Samsung SMDK2410 development board (and derivatives).
  666. config ARCH_S3C64XX
  667. bool "Samsung S3C64XX"
  668. select ARCH_HAS_CPUFREQ
  669. select ARCH_REQUIRE_GPIOLIB
  670. select ARM_AMBA
  671. select ARM_VIC
  672. select CLKDEV_LOOKUP
  673. select CLKSRC_SAMSUNG_PWM
  674. select COMMON_CLK
  675. select CPU_V6K
  676. select GENERIC_CLOCKEVENTS
  677. select GPIO_SAMSUNG
  678. select HAVE_S3C2410_I2C if I2C
  679. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  680. select HAVE_TCM
  681. select NO_IOPORT
  682. select PLAT_SAMSUNG
  683. select PM_GENERIC_DOMAINS
  684. select S3C_DEV_NAND
  685. select S3C_GPIO_TRACK
  686. select SAMSUNG_ATAGS
  687. select SAMSUNG_WAKEMASK
  688. select SAMSUNG_WDT_RESET
  689. select USB_ARCH_HAS_OHCI
  690. help
  691. Samsung S3C64XX series based systems
  692. config ARCH_S5P64X0
  693. bool "Samsung S5P6440 S5P6450"
  694. select CLKDEV_LOOKUP
  695. select CLKSRC_SAMSUNG_PWM
  696. select CPU_V6
  697. select GENERIC_CLOCKEVENTS
  698. select GPIO_SAMSUNG
  699. select HAVE_S3C2410_I2C if I2C
  700. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  701. select HAVE_S3C_RTC if RTC_CLASS
  702. select NEED_MACH_GPIO_H
  703. select SAMSUNG_ATAGS
  704. select SAMSUNG_WDT_RESET
  705. help
  706. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  707. SMDK6450.
  708. config ARCH_S5PC100
  709. bool "Samsung S5PC100"
  710. select ARCH_REQUIRE_GPIOLIB
  711. select CLKDEV_LOOKUP
  712. select CLKSRC_SAMSUNG_PWM
  713. select CPU_V7
  714. select GENERIC_CLOCKEVENTS
  715. select GPIO_SAMSUNG
  716. select HAVE_S3C2410_I2C if I2C
  717. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  718. select HAVE_S3C_RTC if RTC_CLASS
  719. select NEED_MACH_GPIO_H
  720. select SAMSUNG_ATAGS
  721. select SAMSUNG_WDT_RESET
  722. help
  723. Samsung S5PC100 series based systems
  724. config ARCH_S5PV210
  725. bool "Samsung S5PV210/S5PC110"
  726. select ARCH_HAS_CPUFREQ
  727. select ARCH_HAS_HOLES_MEMORYMODEL
  728. select ARCH_SPARSEMEM_ENABLE
  729. select CLKDEV_LOOKUP
  730. select CLKSRC_SAMSUNG_PWM
  731. select CPU_V7
  732. select GENERIC_CLOCKEVENTS
  733. select GPIO_SAMSUNG
  734. select HAVE_S3C2410_I2C if I2C
  735. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  736. select HAVE_S3C_RTC if RTC_CLASS
  737. select NEED_MACH_GPIO_H
  738. select NEED_MACH_MEMORY_H
  739. select SAMSUNG_ATAGS
  740. help
  741. Samsung S5PV210/S5PC110 series based systems
  742. config ARCH_EXYNOS
  743. bool "Samsung EXYNOS"
  744. select ARCH_HAS_CPUFREQ
  745. select ARCH_HAS_HOLES_MEMORYMODEL
  746. select ARCH_REQUIRE_GPIOLIB
  747. select ARCH_SPARSEMEM_ENABLE
  748. select ARM_GIC
  749. select COMMON_CLK
  750. select CPU_V7
  751. select GENERIC_CLOCKEVENTS
  752. select HAVE_S3C2410_I2C if I2C
  753. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  754. select HAVE_S3C_RTC if RTC_CLASS
  755. select NEED_MACH_MEMORY_H
  756. select SPARSE_IRQ
  757. select USE_OF
  758. help
  759. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  760. config ARCH_DAVINCI
  761. bool "TI DaVinci"
  762. select ARCH_HAS_HOLES_MEMORYMODEL
  763. select ARCH_REQUIRE_GPIOLIB
  764. select CLKDEV_LOOKUP
  765. select GENERIC_ALLOCATOR
  766. select GENERIC_CLOCKEVENTS
  767. select GENERIC_IRQ_CHIP
  768. select HAVE_IDE
  769. select TI_PRIV_EDMA
  770. select USE_OF
  771. select ZONE_DMA
  772. help
  773. Support for TI's DaVinci platform.
  774. config ARCH_OMAP1
  775. bool "TI OMAP1"
  776. depends on MMU
  777. select ARCH_HAS_CPUFREQ
  778. select ARCH_HAS_HOLES_MEMORYMODEL
  779. select ARCH_OMAP
  780. select ARCH_REQUIRE_GPIOLIB
  781. select CLKDEV_LOOKUP
  782. select CLKSRC_MMIO
  783. select GENERIC_CLOCKEVENTS
  784. select GENERIC_IRQ_CHIP
  785. select HAVE_IDE
  786. select IRQ_DOMAIN
  787. select NEED_MACH_IO_H if PCCARD
  788. select NEED_MACH_MEMORY_H
  789. help
  790. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  791. endchoice
  792. menu "Multiple platform selection"
  793. depends on ARCH_MULTIPLATFORM
  794. comment "CPU Core family selection"
  795. config ARCH_MULTI_V4T
  796. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  797. depends on !ARCH_MULTI_V6_V7
  798. select ARCH_MULTI_V4_V5
  799. select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
  800. CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
  801. CPU_ARM925T || CPU_ARM940T)
  802. config ARCH_MULTI_V5
  803. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  804. depends on !ARCH_MULTI_V6_V7
  805. select ARCH_MULTI_V4_V5
  806. select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
  807. CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
  808. CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
  809. config ARCH_MULTI_V4_V5
  810. bool
  811. config ARCH_MULTI_V6
  812. bool "ARMv6 based platforms (ARM11)"
  813. select ARCH_MULTI_V6_V7
  814. select CPU_V6
  815. config ARCH_MULTI_V7
  816. bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
  817. default y
  818. select ARCH_MULTI_V6_V7
  819. select CPU_V7
  820. config ARCH_MULTI_V6_V7
  821. bool
  822. config ARCH_MULTI_CPU_AUTO
  823. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  824. select ARCH_MULTI_V5
  825. endmenu
  826. #
  827. # This is sorted alphabetically by mach-* pathname. However, plat-*
  828. # Kconfigs may be included either alphabetically (according to the
  829. # plat- suffix) or along side the corresponding mach-* source.
  830. #
  831. source "arch/arm/mach-mvebu/Kconfig"
  832. source "arch/arm/mach-at91/Kconfig"
  833. source "arch/arm/mach-bcm/Kconfig"
  834. source "arch/arm/mach-bcm2835/Kconfig"
  835. source "arch/arm/mach-berlin/Kconfig"
  836. source "arch/arm/mach-clps711x/Kconfig"
  837. source "arch/arm/mach-cns3xxx/Kconfig"
  838. source "arch/arm/mach-davinci/Kconfig"
  839. source "arch/arm/mach-dove/Kconfig"
  840. source "arch/arm/mach-ep93xx/Kconfig"
  841. source "arch/arm/mach-footbridge/Kconfig"
  842. source "arch/arm/mach-gemini/Kconfig"
  843. source "arch/arm/mach-highbank/Kconfig"
  844. source "arch/arm/mach-hisi/Kconfig"
  845. source "arch/arm/mach-integrator/Kconfig"
  846. source "arch/arm/mach-iop32x/Kconfig"
  847. source "arch/arm/mach-iop33x/Kconfig"
  848. source "arch/arm/mach-iop13xx/Kconfig"
  849. source "arch/arm/mach-ixp4xx/Kconfig"
  850. source "arch/arm/mach-keystone/Kconfig"
  851. source "arch/arm/mach-kirkwood/Kconfig"
  852. source "arch/arm/mach-ks8695/Kconfig"
  853. source "arch/arm/mach-msm/Kconfig"
  854. source "arch/arm/mach-moxart/Kconfig"
  855. source "arch/arm/mach-mv78xx0/Kconfig"
  856. source "arch/arm/mach-imx/Kconfig"
  857. source "arch/arm/mach-mxs/Kconfig"
  858. source "arch/arm/mach-netx/Kconfig"
  859. source "arch/arm/mach-nomadik/Kconfig"
  860. source "arch/arm/mach-nspire/Kconfig"
  861. source "arch/arm/plat-omap/Kconfig"
  862. source "arch/arm/mach-omap1/Kconfig"
  863. source "arch/arm/mach-omap2/Kconfig"
  864. source "arch/arm/mach-orion5x/Kconfig"
  865. source "arch/arm/mach-picoxcell/Kconfig"
  866. source "arch/arm/mach-pxa/Kconfig"
  867. source "arch/arm/plat-pxa/Kconfig"
  868. source "arch/arm/mach-mmp/Kconfig"
  869. source "arch/arm/mach-realview/Kconfig"
  870. source "arch/arm/mach-rockchip/Kconfig"
  871. source "arch/arm/mach-sa1100/Kconfig"
  872. source "arch/arm/plat-samsung/Kconfig"
  873. source "arch/arm/mach-socfpga/Kconfig"
  874. source "arch/arm/mach-spear/Kconfig"
  875. source "arch/arm/mach-sti/Kconfig"
  876. source "arch/arm/mach-s3c24xx/Kconfig"
  877. source "arch/arm/mach-s3c64xx/Kconfig"
  878. source "arch/arm/mach-s5p64x0/Kconfig"
  879. source "arch/arm/mach-s5pc100/Kconfig"
  880. source "arch/arm/mach-s5pv210/Kconfig"
  881. source "arch/arm/mach-exynos/Kconfig"
  882. source "arch/arm/mach-shmobile/Kconfig"
  883. source "arch/arm/mach-sunxi/Kconfig"
  884. source "arch/arm/mach-prima2/Kconfig"
  885. source "arch/arm/mach-tegra/Kconfig"
  886. source "arch/arm/mach-u300/Kconfig"
  887. source "arch/arm/mach-ux500/Kconfig"
  888. source "arch/arm/mach-versatile/Kconfig"
  889. source "arch/arm/mach-vexpress/Kconfig"
  890. source "arch/arm/plat-versatile/Kconfig"
  891. source "arch/arm/mach-virt/Kconfig"
  892. source "arch/arm/mach-vt8500/Kconfig"
  893. source "arch/arm/mach-w90x900/Kconfig"
  894. source "arch/arm/mach-zynq/Kconfig"
  895. # Definitions to make life easier
  896. config ARCH_ACORN
  897. bool
  898. config PLAT_IOP
  899. bool
  900. select GENERIC_CLOCKEVENTS
  901. config PLAT_ORION
  902. bool
  903. select CLKSRC_MMIO
  904. select COMMON_CLK
  905. select GENERIC_IRQ_CHIP
  906. select IRQ_DOMAIN
  907. config PLAT_ORION_LEGACY
  908. bool
  909. select PLAT_ORION
  910. config PLAT_PXA
  911. bool
  912. config PLAT_VERSATILE
  913. bool
  914. config ARM_TIMER_SP804
  915. bool
  916. select CLKSRC_MMIO
  917. select CLKSRC_OF if OF
  918. source "arch/arm/firmware/Kconfig"
  919. source arch/arm/mm/Kconfig
  920. config ARM_NR_BANKS
  921. int
  922. default 16 if ARCH_EP93XX
  923. default 8
  924. config IWMMXT
  925. bool "Enable iWMMXt support" if !CPU_PJ4
  926. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  927. default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
  928. help
  929. Enable support for iWMMXt context switching at run time if
  930. running on a CPU that supports it.
  931. config MULTI_IRQ_HANDLER
  932. bool
  933. help
  934. Allow each machine to specify it's own IRQ handler at run time.
  935. if !MMU
  936. source "arch/arm/Kconfig-nommu"
  937. endif
  938. config PJ4B_ERRATA_4742
  939. bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
  940. depends on CPU_PJ4B && MACH_ARMADA_370
  941. default y
  942. help
  943. When coming out of either a Wait for Interrupt (WFI) or a Wait for
  944. Event (WFE) IDLE states, a specific timing sensitivity exists between
  945. the retiring WFI/WFE instructions and the newly issued subsequent
  946. instructions. This sensitivity can result in a CPU hang scenario.
  947. Workaround:
  948. The software must insert either a Data Synchronization Barrier (DSB)
  949. or Data Memory Barrier (DMB) command immediately after the WFI/WFE
  950. instruction
  951. config ARM_ERRATA_326103
  952. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  953. depends on CPU_V6
  954. help
  955. Executing a SWP instruction to read-only memory does not set bit 11
  956. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  957. treat the access as a read, preventing a COW from occurring and
  958. causing the faulting task to livelock.
  959. config ARM_ERRATA_411920
  960. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  961. depends on CPU_V6 || CPU_V6K
  962. help
  963. Invalidation of the Instruction Cache operation can
  964. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  965. It does not affect the MPCore. This option enables the ARM Ltd.
  966. recommended workaround.
  967. config ARM_ERRATA_430973
  968. bool "ARM errata: Stale prediction on replaced interworking branch"
  969. depends on CPU_V7
  970. help
  971. This option enables the workaround for the 430973 Cortex-A8
  972. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  973. interworking branch is replaced with another code sequence at the
  974. same virtual address, whether due to self-modifying code or virtual
  975. to physical address re-mapping, Cortex-A8 does not recover from the
  976. stale interworking branch prediction. This results in Cortex-A8
  977. executing the new code sequence in the incorrect ARM or Thumb state.
  978. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  979. and also flushes the branch target cache at every context switch.
  980. Note that setting specific bits in the ACTLR register may not be
  981. available in non-secure mode.
  982. config ARM_ERRATA_458693
  983. bool "ARM errata: Processor deadlock when a false hazard is created"
  984. depends on CPU_V7
  985. depends on !ARCH_MULTIPLATFORM
  986. help
  987. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  988. erratum. For very specific sequences of memory operations, it is
  989. possible for a hazard condition intended for a cache line to instead
  990. be incorrectly associated with a different cache line. This false
  991. hazard might then cause a processor deadlock. The workaround enables
  992. the L1 caching of the NEON accesses and disables the PLD instruction
  993. in the ACTLR register. Note that setting specific bits in the ACTLR
  994. register may not be available in non-secure mode.
  995. config ARM_ERRATA_460075
  996. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  997. depends on CPU_V7
  998. depends on !ARCH_MULTIPLATFORM
  999. help
  1000. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1001. erratum. Any asynchronous access to the L2 cache may encounter a
  1002. situation in which recent store transactions to the L2 cache are lost
  1003. and overwritten with stale memory contents from external memory. The
  1004. workaround disables the write-allocate mode for the L2 cache via the
  1005. ACTLR register. Note that setting specific bits in the ACTLR register
  1006. may not be available in non-secure mode.
  1007. config ARM_ERRATA_742230
  1008. bool "ARM errata: DMB operation may be faulty"
  1009. depends on CPU_V7 && SMP
  1010. depends on !ARCH_MULTIPLATFORM
  1011. help
  1012. This option enables the workaround for the 742230 Cortex-A9
  1013. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1014. between two write operations may not ensure the correct visibility
  1015. ordering of the two writes. This workaround sets a specific bit in
  1016. the diagnostic register of the Cortex-A9 which causes the DMB
  1017. instruction to behave as a DSB, ensuring the correct behaviour of
  1018. the two writes.
  1019. config ARM_ERRATA_742231
  1020. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1021. depends on CPU_V7 && SMP
  1022. depends on !ARCH_MULTIPLATFORM
  1023. help
  1024. This option enables the workaround for the 742231 Cortex-A9
  1025. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1026. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1027. accessing some data located in the same cache line, may get corrupted
  1028. data due to bad handling of the address hazard when the line gets
  1029. replaced from one of the CPUs at the same time as another CPU is
  1030. accessing it. This workaround sets specific bits in the diagnostic
  1031. register of the Cortex-A9 which reduces the linefill issuing
  1032. capabilities of the processor.
  1033. config PL310_ERRATA_588369
  1034. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1035. depends on CACHE_L2X0
  1036. help
  1037. The PL310 L2 cache controller implements three types of Clean &
  1038. Invalidate maintenance operations: by Physical Address
  1039. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1040. They are architecturally defined to behave as the execution of a
  1041. clean operation followed immediately by an invalidate operation,
  1042. both performing to the same memory location. This functionality
  1043. is not correctly implemented in PL310 as clean lines are not
  1044. invalidated as a result of these operations.
  1045. config ARM_ERRATA_643719
  1046. bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
  1047. depends on CPU_V7 && SMP
  1048. help
  1049. This option enables the workaround for the 643719 Cortex-A9 (prior to
  1050. r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
  1051. register returns zero when it should return one. The workaround
  1052. corrects this value, ensuring cache maintenance operations which use
  1053. it behave as intended and avoiding data corruption.
  1054. config ARM_ERRATA_720789
  1055. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1056. depends on CPU_V7
  1057. help
  1058. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1059. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1060. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1061. As a consequence of this erratum, some TLB entries which should be
  1062. invalidated are not, resulting in an incoherency in the system page
  1063. tables. The workaround changes the TLB flushing routines to invalidate
  1064. entries regardless of the ASID.
  1065. config PL310_ERRATA_727915
  1066. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1067. depends on CACHE_L2X0
  1068. help
  1069. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1070. operation (offset 0x7FC). This operation runs in background so that
  1071. PL310 can handle normal accesses while it is in progress. Under very
  1072. rare circumstances, due to this erratum, write data can be lost when
  1073. PL310 treats a cacheable write transaction during a Clean &
  1074. Invalidate by Way operation.
  1075. config ARM_ERRATA_743622
  1076. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1077. depends on CPU_V7
  1078. depends on !ARCH_MULTIPLATFORM
  1079. help
  1080. This option enables the workaround for the 743622 Cortex-A9
  1081. (r2p*) erratum. Under very rare conditions, a faulty
  1082. optimisation in the Cortex-A9 Store Buffer may lead to data
  1083. corruption. This workaround sets a specific bit in the diagnostic
  1084. register of the Cortex-A9 which disables the Store Buffer
  1085. optimisation, preventing the defect from occurring. This has no
  1086. visible impact on the overall performance or power consumption of the
  1087. processor.
  1088. config ARM_ERRATA_751472
  1089. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1090. depends on CPU_V7
  1091. depends on !ARCH_MULTIPLATFORM
  1092. help
  1093. This option enables the workaround for the 751472 Cortex-A9 (prior
  1094. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1095. completion of a following broadcasted operation if the second
  1096. operation is received by a CPU before the ICIALLUIS has completed,
  1097. potentially leading to corrupted entries in the cache or TLB.
  1098. config PL310_ERRATA_753970
  1099. bool "PL310 errata: cache sync operation may be faulty"
  1100. depends on CACHE_PL310
  1101. help
  1102. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1103. Under some condition the effect of cache sync operation on
  1104. the store buffer still remains when the operation completes.
  1105. This means that the store buffer is always asked to drain and
  1106. this prevents it from merging any further writes. The workaround
  1107. is to replace the normal offset of cache sync operation (0x730)
  1108. by another offset targeting an unmapped PL310 register 0x740.
  1109. This has the same effect as the cache sync operation: store buffer
  1110. drain and waiting for all buffers empty.
  1111. config ARM_ERRATA_754322
  1112. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1113. depends on CPU_V7
  1114. help
  1115. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1116. r3p*) erratum. A speculative memory access may cause a page table walk
  1117. which starts prior to an ASID switch but completes afterwards. This
  1118. can populate the micro-TLB with a stale entry which may be hit with
  1119. the new ASID. This workaround places two dsb instructions in the mm
  1120. switching code so that no page table walks can cross the ASID switch.
  1121. config ARM_ERRATA_754327
  1122. bool "ARM errata: no automatic Store Buffer drain"
  1123. depends on CPU_V7 && SMP
  1124. help
  1125. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1126. r2p0) erratum. The Store Buffer does not have any automatic draining
  1127. mechanism and therefore a livelock may occur if an external agent
  1128. continuously polls a memory location waiting to observe an update.
  1129. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1130. written polling loops from denying visibility of updates to memory.
  1131. config ARM_ERRATA_364296
  1132. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1133. depends on CPU_V6
  1134. help
  1135. This options enables the workaround for the 364296 ARM1136
  1136. r0p2 erratum (possible cache data corruption with
  1137. hit-under-miss enabled). It sets the undocumented bit 31 in
  1138. the auxiliary control register and the FI bit in the control
  1139. register, thus disabling hit-under-miss without putting the
  1140. processor into full low interrupt latency mode. ARM11MPCore
  1141. is not affected.
  1142. config ARM_ERRATA_764369
  1143. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1144. depends on CPU_V7 && SMP
  1145. help
  1146. This option enables the workaround for erratum 764369
  1147. affecting Cortex-A9 MPCore with two or more processors (all
  1148. current revisions). Under certain timing circumstances, a data
  1149. cache line maintenance operation by MVA targeting an Inner
  1150. Shareable memory region may fail to proceed up to either the
  1151. Point of Coherency or to the Point of Unification of the
  1152. system. This workaround adds a DSB instruction before the
  1153. relevant cache maintenance functions and sets a specific bit
  1154. in the diagnostic control register of the SCU.
  1155. config PL310_ERRATA_769419
  1156. bool "PL310 errata: no automatic Store Buffer drain"
  1157. depends on CACHE_L2X0
  1158. help
  1159. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1160. not automatically drain. This can cause normal, non-cacheable
  1161. writes to be retained when the memory system is idle, leading
  1162. to suboptimal I/O performance for drivers using coherent DMA.
  1163. This option adds a write barrier to the cpu_idle loop so that,
  1164. on systems with an outer cache, the store buffer is drained
  1165. explicitly.
  1166. config ARM_ERRATA_775420
  1167. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1168. depends on CPU_V7
  1169. help
  1170. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1171. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1172. operation aborts with MMU exception, it might cause the processor
  1173. to deadlock. This workaround puts DSB before executing ISB if
  1174. an abort may occur on cache maintenance.
  1175. config ARM_ERRATA_798181
  1176. bool "ARM errata: TLBI/DSB failure on Cortex-A15"
  1177. depends on CPU_V7 && SMP
  1178. help
  1179. On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
  1180. adequately shooting down all use of the old entries. This
  1181. option enables the Linux kernel workaround for this erratum
  1182. which sends an IPI to the CPUs that are running the same ASID
  1183. as the one being invalidated.
  1184. config ARM_ERRATA_773022
  1185. bool "ARM errata: incorrect instructions may be executed from loop buffer"
  1186. depends on CPU_V7
  1187. help
  1188. This option enables the workaround for the 773022 Cortex-A15
  1189. (up to r0p4) erratum. In certain rare sequences of code, the
  1190. loop buffer may deliver incorrect instructions. This
  1191. workaround disables the loop buffer to avoid the erratum.
  1192. endmenu
  1193. source "arch/arm/common/Kconfig"
  1194. menu "Bus support"
  1195. config ARM_AMBA
  1196. bool
  1197. config ISA
  1198. bool
  1199. help
  1200. Find out whether you have ISA slots on your motherboard. ISA is the
  1201. name of a bus system, i.e. the way the CPU talks to the other stuff
  1202. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1203. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1204. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1205. # Select ISA DMA controller support
  1206. config ISA_DMA
  1207. bool
  1208. select ISA_DMA_API
  1209. # Select ISA DMA interface
  1210. config ISA_DMA_API
  1211. bool
  1212. config PCI
  1213. bool "PCI support" if MIGHT_HAVE_PCI
  1214. help
  1215. Find out whether you have a PCI motherboard. PCI is the name of a
  1216. bus system, i.e. the way the CPU talks to the other stuff inside
  1217. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1218. VESA. If you have PCI, say Y, otherwise N.
  1219. config PCI_DOMAINS
  1220. bool
  1221. depends on PCI
  1222. config PCI_NANOENGINE
  1223. bool "BSE nanoEngine PCI support"
  1224. depends on SA1100_NANOENGINE
  1225. help
  1226. Enable PCI on the BSE nanoEngine board.
  1227. config PCI_SYSCALL
  1228. def_bool PCI
  1229. config PCI_HOST_ITE8152
  1230. bool
  1231. depends on PCI && MACH_ARMCORE
  1232. default y
  1233. select DMABOUNCE
  1234. source "drivers/pci/Kconfig"
  1235. source "drivers/pci/pcie/Kconfig"
  1236. source "drivers/pcmcia/Kconfig"
  1237. endmenu
  1238. menu "Kernel Features"
  1239. config HAVE_SMP
  1240. bool
  1241. help
  1242. This option should be selected by machines which have an SMP-
  1243. capable CPU.
  1244. The only effect of this option is to make the SMP-related
  1245. options available to the user for configuration.
  1246. config SMP
  1247. bool "Symmetric Multi-Processing"
  1248. depends on CPU_V6K || CPU_V7
  1249. depends on GENERIC_CLOCKEVENTS
  1250. depends on HAVE_SMP
  1251. depends on MMU || ARM_MPU
  1252. help
  1253. This enables support for systems with more than one CPU. If you have
  1254. a system with only one CPU, say N. If you have a system with more
  1255. than one CPU, say Y.
  1256. If you say N here, the kernel will run on uni- and multiprocessor
  1257. machines, but will use only one CPU of a multiprocessor machine. If
  1258. you say Y here, the kernel will run on many, but not all,
  1259. uniprocessor machines. On a uniprocessor machine, the kernel
  1260. will run faster if you say N here.
  1261. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1262. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1263. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1264. If you don't know what to do here, say N.
  1265. config SMP_ON_UP
  1266. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1267. depends on SMP && !XIP_KERNEL && MMU
  1268. default y
  1269. help
  1270. SMP kernels contain instructions which fail on non-SMP processors.
  1271. Enabling this option allows the kernel to modify itself to make
  1272. these instructions safe. Disabling it allows about 1K of space
  1273. savings.
  1274. If you don't know what to do here, say Y.
  1275. config ARM_CPU_TOPOLOGY
  1276. bool "Support cpu topology definition"
  1277. depends on SMP && CPU_V7
  1278. default y
  1279. help
  1280. Support ARM cpu topology definition. The MPIDR register defines
  1281. affinity between processors which is then used to describe the cpu
  1282. topology of an ARM System.
  1283. config SCHED_MC
  1284. bool "Multi-core scheduler support"
  1285. depends on ARM_CPU_TOPOLOGY
  1286. help
  1287. Multi-core scheduler support improves the CPU scheduler's decision
  1288. making when dealing with multi-core CPU chips at a cost of slightly
  1289. increased overhead in some places. If unsure say N here.
  1290. config SCHED_SMT
  1291. bool "SMT scheduler support"
  1292. depends on ARM_CPU_TOPOLOGY
  1293. help
  1294. Improves the CPU scheduler's decision making when dealing with
  1295. MultiThreading at a cost of slightly increased overhead in some
  1296. places. If unsure say N here.
  1297. config HAVE_ARM_SCU
  1298. bool
  1299. help
  1300. This option enables support for the ARM system coherency unit
  1301. config HAVE_ARM_ARCH_TIMER
  1302. bool "Architected timer support"
  1303. depends on CPU_V7
  1304. select ARM_ARCH_TIMER
  1305. select GENERIC_CLOCKEVENTS
  1306. help
  1307. This option enables support for the ARM architected timer
  1308. config HAVE_ARM_TWD
  1309. bool
  1310. depends on SMP
  1311. select CLKSRC_OF if OF
  1312. help
  1313. This options enables support for the ARM timer and watchdog unit
  1314. config MCPM
  1315. bool "Multi-Cluster Power Management"
  1316. depends on CPU_V7 && SMP
  1317. help
  1318. This option provides the common power management infrastructure
  1319. for (multi-)cluster based systems, such as big.LITTLE based
  1320. systems.
  1321. config BIG_LITTLE
  1322. bool "big.LITTLE support (Experimental)"
  1323. depends on CPU_V7 && SMP
  1324. select MCPM
  1325. help
  1326. This option enables support selections for the big.LITTLE
  1327. system architecture.
  1328. config BL_SWITCHER
  1329. bool "big.LITTLE switcher support"
  1330. depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
  1331. select CPU_PM
  1332. select ARM_CPU_SUSPEND
  1333. help
  1334. The big.LITTLE "switcher" provides the core functionality to
  1335. transparently handle transition between a cluster of A15's
  1336. and a cluster of A7's in a big.LITTLE system.
  1337. config BL_SWITCHER_DUMMY_IF
  1338. tristate "Simple big.LITTLE switcher user interface"
  1339. depends on BL_SWITCHER && DEBUG_KERNEL
  1340. help
  1341. This is a simple and dummy char dev interface to control
  1342. the big.LITTLE switcher core code. It is meant for
  1343. debugging purposes only.
  1344. choice
  1345. prompt "Memory split"
  1346. depends on MMU
  1347. default VMSPLIT_3G
  1348. help
  1349. Select the desired split between kernel and user memory.
  1350. If you are not absolutely sure what you are doing, leave this
  1351. option alone!
  1352. config VMSPLIT_3G
  1353. bool "3G/1G user/kernel split"
  1354. config VMSPLIT_2G
  1355. bool "2G/2G user/kernel split"
  1356. config VMSPLIT_1G
  1357. bool "1G/3G user/kernel split"
  1358. endchoice
  1359. config PAGE_OFFSET
  1360. hex
  1361. default PHYS_OFFSET if !MMU
  1362. default 0x40000000 if VMSPLIT_1G
  1363. default 0x80000000 if VMSPLIT_2G
  1364. default 0xC0000000
  1365. config NR_CPUS
  1366. int "Maximum number of CPUs (2-32)"
  1367. range 2 32
  1368. depends on SMP
  1369. default "4"
  1370. config HOTPLUG_CPU
  1371. bool "Support for hot-pluggable CPUs"
  1372. depends on SMP
  1373. help
  1374. Say Y here to experiment with turning CPUs off and on. CPUs
  1375. can be controlled through /sys/devices/system/cpu.
  1376. config ARM_PSCI
  1377. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1378. depends on CPU_V7
  1379. help
  1380. Say Y here if you want Linux to communicate with system firmware
  1381. implementing the PSCI specification for CPU-centric power
  1382. management operations described in ARM document number ARM DEN
  1383. 0022A ("Power State Coordination Interface System Software on
  1384. ARM processors").
  1385. # The GPIO number here must be sorted by descending number. In case of
  1386. # a multiplatform kernel, we just want the highest value required by the
  1387. # selected platforms.
  1388. config ARCH_NR_GPIO
  1389. int
  1390. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1391. default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
  1392. default 392 if ARCH_U8500
  1393. default 352 if ARCH_VT8500
  1394. default 288 if ARCH_SUNXI
  1395. default 264 if MACH_H4700
  1396. default 0
  1397. help
  1398. Maximum number of GPIOs in the system.
  1399. If unsure, leave the default value.
  1400. source kernel/Kconfig.preempt
  1401. config HZ_FIXED
  1402. int
  1403. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1404. ARCH_S5PV210 || ARCH_EXYNOS4
  1405. default AT91_TIMER_HZ if ARCH_AT91
  1406. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
  1407. default 0
  1408. choice
  1409. depends on HZ_FIXED = 0
  1410. prompt "Timer frequency"
  1411. config HZ_100
  1412. bool "100 Hz"
  1413. config HZ_200
  1414. bool "200 Hz"
  1415. config HZ_250
  1416. bool "250 Hz"
  1417. config HZ_300
  1418. bool "300 Hz"
  1419. config HZ_500
  1420. bool "500 Hz"
  1421. config HZ_1000
  1422. bool "1000 Hz"
  1423. endchoice
  1424. config HZ
  1425. int
  1426. default HZ_FIXED if HZ_FIXED != 0
  1427. default 100 if HZ_100
  1428. default 200 if HZ_200
  1429. default 250 if HZ_250
  1430. default 300 if HZ_300
  1431. default 500 if HZ_500
  1432. default 1000
  1433. config SCHED_HRTICK
  1434. def_bool HIGH_RES_TIMERS
  1435. config THUMB2_KERNEL
  1436. bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
  1437. depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
  1438. default y if CPU_THUMBONLY
  1439. select AEABI
  1440. select ARM_ASM_UNIFIED
  1441. select ARM_UNWIND
  1442. help
  1443. By enabling this option, the kernel will be compiled in
  1444. Thumb-2 mode. A compiler/assembler that understand the unified
  1445. ARM-Thumb syntax is needed.
  1446. If unsure, say N.
  1447. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1448. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1449. depends on THUMB2_KERNEL && MODULES
  1450. default y
  1451. help
  1452. Various binutils versions can resolve Thumb-2 branches to
  1453. locally-defined, preemptible global symbols as short-range "b.n"
  1454. branch instructions.
  1455. This is a problem, because there's no guarantee the final
  1456. destination of the symbol, or any candidate locations for a
  1457. trampoline, are within range of the branch. For this reason, the
  1458. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1459. relocation in modules at all, and it makes little sense to add
  1460. support.
  1461. The symptom is that the kernel fails with an "unsupported
  1462. relocation" error when loading some modules.
  1463. Until fixed tools are available, passing
  1464. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1465. code which hits this problem, at the cost of a bit of extra runtime
  1466. stack usage in some cases.
  1467. The problem is described in more detail at:
  1468. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1469. Only Thumb-2 kernels are affected.
  1470. Unless you are sure your tools don't have this problem, say Y.
  1471. config ARM_ASM_UNIFIED
  1472. bool
  1473. config AEABI
  1474. bool "Use the ARM EABI to compile the kernel"
  1475. help
  1476. This option allows for the kernel to be compiled using the latest
  1477. ARM ABI (aka EABI). This is only useful if you are using a user
  1478. space environment that is also compiled with EABI.
  1479. Since there are major incompatibilities between the legacy ABI and
  1480. EABI, especially with regard to structure member alignment, this
  1481. option also changes the kernel syscall calling convention to
  1482. disambiguate both ABIs and allow for backward compatibility support
  1483. (selected with CONFIG_OABI_COMPAT).
  1484. To use this you need GCC version 4.0.0 or later.
  1485. config OABI_COMPAT
  1486. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1487. depends on AEABI && !THUMB2_KERNEL
  1488. help
  1489. This option preserves the old syscall interface along with the
  1490. new (ARM EABI) one. It also provides a compatibility layer to
  1491. intercept syscalls that have structure arguments which layout
  1492. in memory differs between the legacy ABI and the new ARM EABI
  1493. (only for non "thumb" binaries). This option adds a tiny
  1494. overhead to all syscalls and produces a slightly larger kernel.
  1495. The seccomp filter system will not be available when this is
  1496. selected, since there is no way yet to sensibly distinguish
  1497. between calling conventions during filtering.
  1498. If you know you'll be using only pure EABI user space then you
  1499. can say N here. If this option is not selected and you attempt
  1500. to execute a legacy ABI binary then the result will be
  1501. UNPREDICTABLE (in fact it can be predicted that it won't work
  1502. at all). If in doubt say N.
  1503. config ARCH_HAS_HOLES_MEMORYMODEL
  1504. bool
  1505. config ARCH_SPARSEMEM_ENABLE
  1506. bool
  1507. config ARCH_SPARSEMEM_DEFAULT
  1508. def_bool ARCH_SPARSEMEM_ENABLE
  1509. config ARCH_SELECT_MEMORY_MODEL
  1510. def_bool ARCH_SPARSEMEM_ENABLE
  1511. config HAVE_ARCH_PFN_VALID
  1512. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1513. config HIGHMEM
  1514. bool "High Memory Support"
  1515. depends on MMU
  1516. help
  1517. The address space of ARM processors is only 4 Gigabytes large
  1518. and it has to accommodate user address space, kernel address
  1519. space as well as some memory mapped IO. That means that, if you
  1520. have a large amount of physical memory and/or IO, not all of the
  1521. memory can be "permanently mapped" by the kernel. The physical
  1522. memory that is not permanently mapped is called "high memory".
  1523. Depending on the selected kernel/user memory split, minimum
  1524. vmalloc space and actual amount of RAM, you may not need this
  1525. option which should result in a slightly faster kernel.
  1526. If unsure, say n.
  1527. config HIGHPTE
  1528. bool "Allocate 2nd-level pagetables from highmem"
  1529. depends on HIGHMEM
  1530. config HW_PERF_EVENTS
  1531. bool "Enable hardware performance counter support for perf events"
  1532. depends on PERF_EVENTS
  1533. default y
  1534. help
  1535. Enable hardware performance counter support for perf events. If
  1536. disabled, perf events will use software events only.
  1537. config SYS_SUPPORTS_HUGETLBFS
  1538. def_bool y
  1539. depends on ARM_LPAE
  1540. config HAVE_ARCH_TRANSPARENT_HUGEPAGE
  1541. def_bool y
  1542. depends on ARM_LPAE
  1543. config ARCH_WANT_GENERAL_HUGETLB
  1544. def_bool y
  1545. source "mm/Kconfig"
  1546. config FORCE_MAX_ZONEORDER
  1547. int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
  1548. range 11 64 if ARCH_SHMOBILE_LEGACY
  1549. default "12" if SOC_AM33XX
  1550. default "9" if SA1111 || ARCH_EFM32
  1551. default "11"
  1552. help
  1553. The kernel memory allocator divides physically contiguous memory
  1554. blocks into "zones", where each zone is a power of two number of
  1555. pages. This option selects the largest power of two that the kernel
  1556. keeps in the memory allocator. If you need to allocate very large
  1557. blocks of physically contiguous memory, then you may need to
  1558. increase this value.
  1559. This config option is actually maximum order plus one. For example,
  1560. a value of 11 means that the largest free memory block is 2^10 pages.
  1561. config ALIGNMENT_TRAP
  1562. bool
  1563. depends on CPU_CP15_MMU
  1564. default y if !ARCH_EBSA110
  1565. select HAVE_PROC_CPU if PROC_FS
  1566. help
  1567. ARM processors cannot fetch/store information which is not
  1568. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1569. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1570. fetch/store instructions will be emulated in software if you say
  1571. here, which has a severe performance impact. This is necessary for
  1572. correct operation of some network protocols. With an IP-only
  1573. configuration it is safe to say N, otherwise say Y.
  1574. config UACCESS_WITH_MEMCPY
  1575. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1576. depends on MMU
  1577. default y if CPU_FEROCEON
  1578. help
  1579. Implement faster copy_to_user and clear_user methods for CPU
  1580. cores where a 8-word STM instruction give significantly higher
  1581. memory write throughput than a sequence of individual 32bit stores.
  1582. A possible side effect is a slight increase in scheduling latency
  1583. between threads sharing the same address space if they invoke
  1584. such copy operations with large buffers.
  1585. However, if the CPU data cache is using a write-allocate mode,
  1586. this option is unlikely to provide any performance gain.
  1587. config SECCOMP
  1588. bool
  1589. prompt "Enable seccomp to safely compute untrusted bytecode"
  1590. ---help---
  1591. This kernel feature is useful for number crunching applications
  1592. that may need to compute untrusted bytecode during their
  1593. execution. By using pipes or other transports made available to
  1594. the process as file descriptors supporting the read/write
  1595. syscalls, it's possible to isolate those applications in
  1596. their own address space using seccomp. Once seccomp is
  1597. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1598. and the task is only allowed to execute a few safe syscalls
  1599. defined by each seccomp mode.
  1600. config SWIOTLB
  1601. def_bool y
  1602. config IOMMU_HELPER
  1603. def_bool SWIOTLB
  1604. config XEN_DOM0
  1605. def_bool y
  1606. depends on XEN
  1607. config XEN
  1608. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1609. depends on ARM && AEABI && OF
  1610. depends on CPU_V7 && !CPU_V6
  1611. depends on !GENERIC_ATOMIC64
  1612. depends on MMU
  1613. select ARM_PSCI
  1614. select SWIOTLB_XEN
  1615. select ARCH_DMA_ADDR_T_64BIT
  1616. help
  1617. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1618. endmenu
  1619. menu "Boot options"
  1620. config USE_OF
  1621. bool "Flattened Device Tree support"
  1622. select IRQ_DOMAIN
  1623. select OF
  1624. select OF_EARLY_FLATTREE
  1625. help
  1626. Include support for flattened device tree machine descriptions.
  1627. config ATAGS
  1628. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1629. default y
  1630. help
  1631. This is the traditional way of passing data to the kernel at boot
  1632. time. If you are solely relying on the flattened device tree (or
  1633. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1634. to remove ATAGS support from your kernel binary. If unsure,
  1635. leave this to y.
  1636. config DEPRECATED_PARAM_STRUCT
  1637. bool "Provide old way to pass kernel parameters"
  1638. depends on ATAGS
  1639. help
  1640. This was deprecated in 2001 and announced to live on for 5 years.
  1641. Some old boot loaders still use this way.
  1642. # Compressed boot loader in ROM. Yes, we really want to ask about
  1643. # TEXT and BSS so we preserve their values in the config files.
  1644. config ZBOOT_ROM_TEXT
  1645. hex "Compressed ROM boot loader base address"
  1646. default "0"
  1647. help
  1648. The physical address at which the ROM-able zImage is to be
  1649. placed in the target. Platforms which normally make use of
  1650. ROM-able zImage formats normally set this to a suitable
  1651. value in their defconfig file.
  1652. If ZBOOT_ROM is not enabled, this has no effect.
  1653. config ZBOOT_ROM_BSS
  1654. hex "Compressed ROM boot loader BSS address"
  1655. default "0"
  1656. help
  1657. The base address of an area of read/write memory in the target
  1658. for the ROM-able zImage which must be available while the
  1659. decompressor is running. It must be large enough to hold the
  1660. entire decompressed kernel plus an additional 128 KiB.
  1661. Platforms which normally make use of ROM-able zImage formats
  1662. normally set this to a suitable value in their defconfig file.
  1663. If ZBOOT_ROM is not enabled, this has no effect.
  1664. config ZBOOT_ROM
  1665. bool "Compressed boot loader in ROM/flash"
  1666. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1667. depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
  1668. help
  1669. Say Y here if you intend to execute your compressed kernel image
  1670. (zImage) directly from ROM or flash. If unsure, say N.
  1671. choice
  1672. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1673. depends on ZBOOT_ROM && ARCH_SH7372
  1674. default ZBOOT_ROM_NONE
  1675. help
  1676. Include experimental SD/MMC loading code in the ROM-able zImage.
  1677. With this enabled it is possible to write the ROM-able zImage
  1678. kernel image to an MMC or SD card and boot the kernel straight
  1679. from the reset vector. At reset the processor Mask ROM will load
  1680. the first part of the ROM-able zImage which in turn loads the
  1681. rest the kernel image to RAM.
  1682. config ZBOOT_ROM_NONE
  1683. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1684. help
  1685. Do not load image from SD or MMC
  1686. config ZBOOT_ROM_MMCIF
  1687. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1688. help
  1689. Load image from MMCIF hardware block.
  1690. config ZBOOT_ROM_SH_MOBILE_SDHI
  1691. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1692. help
  1693. Load image from SDHI hardware block
  1694. endchoice
  1695. config ARM_APPENDED_DTB
  1696. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1697. depends on OF
  1698. help
  1699. With this option, the boot code will look for a device tree binary
  1700. (DTB) appended to zImage
  1701. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1702. This is meant as a backward compatibility convenience for those
  1703. systems with a bootloader that can't be upgraded to accommodate
  1704. the documented boot protocol using a device tree.
  1705. Beware that there is very little in terms of protection against
  1706. this option being confused by leftover garbage in memory that might
  1707. look like a DTB header after a reboot if no actual DTB is appended
  1708. to zImage. Do not leave this option active in a production kernel
  1709. if you don't intend to always append a DTB. Proper passing of the
  1710. location into r2 of a bootloader provided DTB is always preferable
  1711. to this option.
  1712. config ARM_ATAG_DTB_COMPAT
  1713. bool "Supplement the appended DTB with traditional ATAG information"
  1714. depends on ARM_APPENDED_DTB
  1715. help
  1716. Some old bootloaders can't be updated to a DTB capable one, yet
  1717. they provide ATAGs with memory configuration, the ramdisk address,
  1718. the kernel cmdline string, etc. Such information is dynamically
  1719. provided by the bootloader and can't always be stored in a static
  1720. DTB. To allow a device tree enabled kernel to be used with such
  1721. bootloaders, this option allows zImage to extract the information
  1722. from the ATAG list and store it at run time into the appended DTB.
  1723. choice
  1724. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1725. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1726. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1727. bool "Use bootloader kernel arguments if available"
  1728. help
  1729. Uses the command-line options passed by the boot loader instead of
  1730. the device tree bootargs property. If the boot loader doesn't provide
  1731. any, the device tree bootargs property will be used.
  1732. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1733. bool "Extend with bootloader kernel arguments"
  1734. help
  1735. The command-line arguments provided by the boot loader will be
  1736. appended to the the device tree bootargs property.
  1737. endchoice
  1738. config CMDLINE
  1739. string "Default kernel command string"
  1740. default ""
  1741. help
  1742. On some architectures (EBSA110 and CATS), there is currently no way
  1743. for the boot loader to pass arguments to the kernel. For these
  1744. architectures, you should supply some command-line options at build
  1745. time by entering them here. As a minimum, you should specify the
  1746. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1747. choice
  1748. prompt "Kernel command line type" if CMDLINE != ""
  1749. default CMDLINE_FROM_BOOTLOADER
  1750. depends on ATAGS
  1751. config CMDLINE_FROM_BOOTLOADER
  1752. bool "Use bootloader kernel arguments if available"
  1753. help
  1754. Uses the command-line options passed by the boot loader. If
  1755. the boot loader doesn't provide any, the default kernel command
  1756. string provided in CMDLINE will be used.
  1757. config CMDLINE_EXTEND
  1758. bool "Extend bootloader kernel arguments"
  1759. help
  1760. The command-line arguments provided by the boot loader will be
  1761. appended to the default kernel command string.
  1762. config CMDLINE_FORCE
  1763. bool "Always use the default kernel command string"
  1764. help
  1765. Always use the default kernel command string, even if the boot
  1766. loader passes other arguments to the kernel.
  1767. This is useful if you cannot or don't want to change the
  1768. command-line options your boot loader passes to the kernel.
  1769. endchoice
  1770. config XIP_KERNEL
  1771. bool "Kernel Execute-In-Place from ROM"
  1772. depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
  1773. help
  1774. Execute-In-Place allows the kernel to run from non-volatile storage
  1775. directly addressable by the CPU, such as NOR flash. This saves RAM
  1776. space since the text section of the kernel is not loaded from flash
  1777. to RAM. Read-write sections, such as the data section and stack,
  1778. are still copied to RAM. The XIP kernel is not compressed since
  1779. it has to run directly from flash, so it will take more space to
  1780. store it. The flash address used to link the kernel object files,
  1781. and for storing it, is configuration dependent. Therefore, if you
  1782. say Y here, you must know the proper physical address where to
  1783. store the kernel image depending on your own flash memory usage.
  1784. Also note that the make target becomes "make xipImage" rather than
  1785. "make zImage" or "make Image". The final kernel binary to put in
  1786. ROM memory will be arch/arm/boot/xipImage.
  1787. If unsure, say N.
  1788. config XIP_PHYS_ADDR
  1789. hex "XIP Kernel Physical Location"
  1790. depends on XIP_KERNEL
  1791. default "0x00080000"
  1792. help
  1793. This is the physical address in your flash memory the kernel will
  1794. be linked for and stored to. This address is dependent on your
  1795. own flash usage.
  1796. config KEXEC
  1797. bool "Kexec system call (EXPERIMENTAL)"
  1798. depends on (!SMP || PM_SLEEP_SMP)
  1799. help
  1800. kexec is a system call that implements the ability to shutdown your
  1801. current kernel, and to start another kernel. It is like a reboot
  1802. but it is independent of the system firmware. And like a reboot
  1803. you can start any kernel with it, not just Linux.
  1804. It is an ongoing process to be certain the hardware in a machine
  1805. is properly shutdown, so do not be surprised if this code does not
  1806. initially work for you.
  1807. config ATAGS_PROC
  1808. bool "Export atags in procfs"
  1809. depends on ATAGS && KEXEC
  1810. default y
  1811. help
  1812. Should the atags used to boot the kernel be exported in an "atags"
  1813. file in procfs. Useful with kexec.
  1814. config CRASH_DUMP
  1815. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1816. help
  1817. Generate crash dump after being started by kexec. This should
  1818. be normally only set in special crash dump kernels which are
  1819. loaded in the main kernel with kexec-tools into a specially
  1820. reserved region and then later executed after a crash by
  1821. kdump/kexec. The crash dump kernel must be compiled to a
  1822. memory address not used by the main kernel
  1823. For more details see Documentation/kdump/kdump.txt
  1824. config AUTO_ZRELADDR
  1825. bool "Auto calculation of the decompressed kernel image address"
  1826. help
  1827. ZRELADDR is the physical address where the decompressed kernel
  1828. image will be placed. If AUTO_ZRELADDR is selected, the address
  1829. will be determined at run-time by masking the current IP with
  1830. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1831. from start of memory.
  1832. endmenu
  1833. menu "CPU Power Management"
  1834. if ARCH_HAS_CPUFREQ
  1835. source "drivers/cpufreq/Kconfig"
  1836. endif
  1837. source "drivers/cpuidle/Kconfig"
  1838. endmenu
  1839. menu "Floating point emulation"
  1840. comment "At least one emulation must be selected"
  1841. config FPE_NWFPE
  1842. bool "NWFPE math emulation"
  1843. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1844. ---help---
  1845. Say Y to include the NWFPE floating point emulator in the kernel.
  1846. This is necessary to run most binaries. Linux does not currently
  1847. support floating point hardware so you need to say Y here even if
  1848. your machine has an FPA or floating point co-processor podule.
  1849. You may say N here if you are going to load the Acorn FPEmulator
  1850. early in the bootup.
  1851. config FPE_NWFPE_XP
  1852. bool "Support extended precision"
  1853. depends on FPE_NWFPE
  1854. help
  1855. Say Y to include 80-bit support in the kernel floating-point
  1856. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1857. Note that gcc does not generate 80-bit operations by default,
  1858. so in most cases this option only enlarges the size of the
  1859. floating point emulator without any good reason.
  1860. You almost surely want to say N here.
  1861. config FPE_FASTFPE
  1862. bool "FastFPE math emulation (EXPERIMENTAL)"
  1863. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1864. ---help---
  1865. Say Y here to include the FAST floating point emulator in the kernel.
  1866. This is an experimental much faster emulator which now also has full
  1867. precision for the mantissa. It does not support any exceptions.
  1868. It is very simple, and approximately 3-6 times faster than NWFPE.
  1869. It should be sufficient for most programs. It may be not suitable
  1870. for scientific calculations, but you have to check this for yourself.
  1871. If you do not feel you need a faster FP emulation you should better
  1872. choose NWFPE.
  1873. config VFP
  1874. bool "VFP-format floating point maths"
  1875. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1876. help
  1877. Say Y to include VFP support code in the kernel. This is needed
  1878. if your hardware includes a VFP unit.
  1879. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1880. release notes and additional status information.
  1881. Say N if your target does not have VFP hardware.
  1882. config VFPv3
  1883. bool
  1884. depends on VFP
  1885. default y if CPU_V7
  1886. config NEON
  1887. bool "Advanced SIMD (NEON) Extension support"
  1888. depends on VFPv3 && CPU_V7
  1889. help
  1890. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1891. Extension.
  1892. config KERNEL_MODE_NEON
  1893. bool "Support for NEON in kernel mode"
  1894. depends on NEON && AEABI
  1895. help
  1896. Say Y to include support for NEON in kernel mode.
  1897. endmenu
  1898. menu "Userspace binary formats"
  1899. source "fs/Kconfig.binfmt"
  1900. config ARTHUR
  1901. tristate "RISC OS personality"
  1902. depends on !AEABI
  1903. help
  1904. Say Y here to include the kernel code necessary if you want to run
  1905. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1906. experimental; if this sounds frightening, say N and sleep in peace.
  1907. You can also say M here to compile this support as a module (which
  1908. will be called arthur).
  1909. endmenu
  1910. menu "Power management options"
  1911. source "kernel/power/Kconfig"
  1912. config ARCH_SUSPEND_POSSIBLE
  1913. depends on !ARCH_S5PC100
  1914. depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
  1915. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1916. def_bool y
  1917. config ARM_CPU_SUSPEND
  1918. def_bool PM_SLEEP
  1919. endmenu
  1920. source "net/Kconfig"
  1921. source "drivers/Kconfig"
  1922. source "fs/Kconfig"
  1923. source "arch/arm/Kconfig.debug"
  1924. source "security/Kconfig"
  1925. source "crypto/Kconfig"
  1926. source "lib/Kconfig"
  1927. source "arch/arm/kvm/Kconfig"