arm_vgic.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. /*
  2. * Copyright (C) 2015, 2016 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __KVM_ARM_VGIC_H
  17. #define __KVM_ARM_VGIC_H
  18. #include <linux/kernel.h>
  19. #include <linux/kvm.h>
  20. #include <linux/irqreturn.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/static_key.h>
  23. #include <linux/types.h>
  24. #include <kvm/iodev.h>
  25. #include <linux/list.h>
  26. #include <linux/jump_label.h>
  27. #include <linux/irqchip/arm-gic-v4.h>
  28. #define VGIC_V3_MAX_CPUS 255
  29. #define VGIC_V2_MAX_CPUS 8
  30. #define VGIC_NR_IRQS_LEGACY 256
  31. #define VGIC_NR_SGIS 16
  32. #define VGIC_NR_PPIS 16
  33. #define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
  34. #define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1)
  35. #define VGIC_MAX_SPI 1019
  36. #define VGIC_MAX_RESERVED 1023
  37. #define VGIC_MIN_LPI 8192
  38. #define KVM_IRQCHIP_NUM_PINS (1020 - 32)
  39. #define irq_is_ppi(irq) ((irq) >= VGIC_NR_SGIS && (irq) < VGIC_NR_PRIVATE_IRQS)
  40. #define irq_is_spi(irq) ((irq) >= VGIC_NR_PRIVATE_IRQS && \
  41. (irq) <= VGIC_MAX_SPI)
  42. enum vgic_type {
  43. VGIC_V2, /* Good ol' GICv2 */
  44. VGIC_V3, /* New fancy GICv3 */
  45. };
  46. /* same for all guests, as depending only on the _host's_ GIC model */
  47. struct vgic_global {
  48. /* type of the host GIC */
  49. enum vgic_type type;
  50. /* Physical address of vgic virtual cpu interface */
  51. phys_addr_t vcpu_base;
  52. /* GICV mapping */
  53. void __iomem *vcpu_base_va;
  54. /* virtual control interface mapping */
  55. void __iomem *vctrl_base;
  56. /* Number of implemented list registers */
  57. int nr_lr;
  58. /* Maintenance IRQ number */
  59. unsigned int maint_irq;
  60. /* maximum number of VCPUs allowed (GICv2 limits us to 8) */
  61. int max_gic_vcpus;
  62. /* Only needed for the legacy KVM_CREATE_IRQCHIP */
  63. bool can_emulate_gicv2;
  64. /* Hardware has GICv4? */
  65. bool has_gicv4;
  66. /* GIC system register CPU interface */
  67. struct static_key_false gicv3_cpuif;
  68. u32 ich_vtr_el2;
  69. };
  70. extern struct vgic_global kvm_vgic_global_state;
  71. #define VGIC_V2_MAX_LRS (1 << 6)
  72. #define VGIC_V3_MAX_LRS 16
  73. #define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
  74. enum vgic_irq_config {
  75. VGIC_CONFIG_EDGE = 0,
  76. VGIC_CONFIG_LEVEL
  77. };
  78. struct vgic_irq {
  79. spinlock_t irq_lock; /* Protects the content of the struct */
  80. struct list_head lpi_list; /* Used to link all LPIs together */
  81. struct list_head ap_list;
  82. struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU
  83. * SPIs and LPIs: The VCPU whose ap_list
  84. * this is queued on.
  85. */
  86. struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should
  87. * be sent to, as a result of the
  88. * targets reg (v2) or the
  89. * affinity reg (v3).
  90. */
  91. u32 intid; /* Guest visible INTID */
  92. bool line_level; /* Level only */
  93. bool pending_latch; /* The pending latch state used to calculate
  94. * the pending state for both level
  95. * and edge triggered IRQs. */
  96. bool active; /* not used for LPIs */
  97. bool enabled;
  98. bool hw; /* Tied to HW IRQ */
  99. struct kref refcount; /* Used for LPIs */
  100. u32 hwintid; /* HW INTID number */
  101. unsigned int host_irq; /* linux irq corresponding to hwintid */
  102. union {
  103. u8 targets; /* GICv2 target VCPUs mask */
  104. u32 mpidr; /* GICv3 target VCPU */
  105. };
  106. u8 source; /* GICv2 SGIs only */
  107. u8 priority;
  108. enum vgic_irq_config config; /* Level or edge */
  109. void *owner; /* Opaque pointer to reserve an interrupt
  110. for in-kernel devices. */
  111. };
  112. struct vgic_register_region;
  113. struct vgic_its;
  114. enum iodev_type {
  115. IODEV_CPUIF,
  116. IODEV_DIST,
  117. IODEV_REDIST,
  118. IODEV_ITS
  119. };
  120. struct vgic_io_device {
  121. gpa_t base_addr;
  122. union {
  123. struct kvm_vcpu *redist_vcpu;
  124. struct vgic_its *its;
  125. };
  126. const struct vgic_register_region *regions;
  127. enum iodev_type iodev_type;
  128. int nr_regions;
  129. struct kvm_io_device dev;
  130. };
  131. struct vgic_its {
  132. /* The base address of the ITS control register frame */
  133. gpa_t vgic_its_base;
  134. bool enabled;
  135. struct vgic_io_device iodev;
  136. struct kvm_device *dev;
  137. /* These registers correspond to GITS_BASER{0,1} */
  138. u64 baser_device_table;
  139. u64 baser_coll_table;
  140. /* Protects the command queue */
  141. struct mutex cmd_lock;
  142. u64 cbaser;
  143. u32 creadr;
  144. u32 cwriter;
  145. /* migration ABI revision in use */
  146. u32 abi_rev;
  147. /* Protects the device and collection lists */
  148. struct mutex its_lock;
  149. struct list_head device_list;
  150. struct list_head collection_list;
  151. };
  152. struct vgic_state_iter;
  153. struct vgic_dist {
  154. bool in_kernel;
  155. bool ready;
  156. bool initialized;
  157. /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
  158. u32 vgic_model;
  159. /* Do injected MSIs require an additional device ID? */
  160. bool msis_require_devid;
  161. int nr_spis;
  162. /* TODO: Consider moving to global state */
  163. /* Virtual control interface mapping */
  164. void __iomem *vctrl_base;
  165. /* base addresses in guest physical address space: */
  166. gpa_t vgic_dist_base; /* distributor */
  167. union {
  168. /* either a GICv2 CPU interface */
  169. gpa_t vgic_cpu_base;
  170. /* or a number of GICv3 redistributor regions */
  171. struct {
  172. gpa_t vgic_redist_base;
  173. gpa_t vgic_redist_free_offset;
  174. };
  175. };
  176. /* distributor enabled */
  177. bool enabled;
  178. struct vgic_irq *spis;
  179. struct vgic_io_device dist_iodev;
  180. bool has_its;
  181. /*
  182. * Contains the attributes and gpa of the LPI configuration table.
  183. * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
  184. * one address across all redistributors.
  185. * GICv3 spec: 6.1.2 "LPI Configuration tables"
  186. */
  187. u64 propbaser;
  188. /* Protects the lpi_list and the count value below. */
  189. spinlock_t lpi_list_lock;
  190. struct list_head lpi_list_head;
  191. int lpi_list_count;
  192. /* used by vgic-debug */
  193. struct vgic_state_iter *iter;
  194. /*
  195. * GICv4 ITS per-VM data, containing the IRQ domain, the VPE
  196. * array, the property table pointer as well as allocation
  197. * data. This essentially ties the Linux IRQ core and ITS
  198. * together, and avoids leaking KVM's data structures anywhere
  199. * else.
  200. */
  201. struct its_vm its_vm;
  202. };
  203. struct vgic_v2_cpu_if {
  204. u32 vgic_hcr;
  205. u32 vgic_vmcr;
  206. u64 vgic_elrsr; /* Saved only */
  207. u32 vgic_apr;
  208. u32 vgic_lr[VGIC_V2_MAX_LRS];
  209. };
  210. struct vgic_v3_cpu_if {
  211. u32 vgic_hcr;
  212. u32 vgic_vmcr;
  213. u32 vgic_sre; /* Restored only, change ignored */
  214. u32 vgic_elrsr; /* Saved only */
  215. u32 vgic_ap0r[4];
  216. u32 vgic_ap1r[4];
  217. u64 vgic_lr[VGIC_V3_MAX_LRS];
  218. /*
  219. * GICv4 ITS per-VPE data, containing the doorbell IRQ, the
  220. * pending table pointer, the its_vm pointer and a few other
  221. * HW specific things. As for the its_vm structure, this is
  222. * linking the Linux IRQ subsystem and the ITS together.
  223. */
  224. struct its_vpe its_vpe;
  225. };
  226. struct vgic_cpu {
  227. /* CPU vif control registers for world switch */
  228. union {
  229. struct vgic_v2_cpu_if vgic_v2;
  230. struct vgic_v3_cpu_if vgic_v3;
  231. };
  232. unsigned int used_lrs;
  233. struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
  234. spinlock_t ap_list_lock; /* Protects the ap_list */
  235. /*
  236. * List of IRQs that this VCPU should consider because they are either
  237. * Active or Pending (hence the name; AP list), or because they recently
  238. * were one of the two and need to be migrated off this list to another
  239. * VCPU.
  240. */
  241. struct list_head ap_list_head;
  242. /*
  243. * Members below are used with GICv3 emulation only and represent
  244. * parts of the redistributor.
  245. */
  246. struct vgic_io_device rd_iodev;
  247. struct vgic_io_device sgi_iodev;
  248. /* Contains the attributes and gpa of the LPI pending tables. */
  249. u64 pendbaser;
  250. bool lpis_enabled;
  251. /* Cache guest priority bits */
  252. u32 num_pri_bits;
  253. /* Cache guest interrupt ID bits */
  254. u32 num_id_bits;
  255. };
  256. extern struct static_key_false vgic_v2_cpuif_trap;
  257. extern struct static_key_false vgic_v3_cpuif_trap;
  258. int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
  259. void kvm_vgic_early_init(struct kvm *kvm);
  260. int kvm_vgic_vcpu_init(struct kvm_vcpu *vcpu);
  261. int kvm_vgic_create(struct kvm *kvm, u32 type);
  262. void kvm_vgic_destroy(struct kvm *kvm);
  263. void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
  264. void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
  265. int kvm_vgic_map_resources(struct kvm *kvm);
  266. int kvm_vgic_hyp_init(void);
  267. void kvm_vgic_init_cpu_hardware(void);
  268. int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
  269. bool level, void *owner);
  270. int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, unsigned int host_irq,
  271. u32 vintid);
  272. int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int vintid);
  273. bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int vintid);
  274. int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
  275. void kvm_vgic_load(struct kvm_vcpu *vcpu);
  276. void kvm_vgic_put(struct kvm_vcpu *vcpu);
  277. #define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
  278. #define vgic_initialized(k) ((k)->arch.vgic.initialized)
  279. #define vgic_ready(k) ((k)->arch.vgic.ready)
  280. #define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
  281. ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))
  282. bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
  283. void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
  284. void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
  285. void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
  286. /**
  287. * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
  288. *
  289. * The host's GIC naturally limits the maximum amount of VCPUs a guest
  290. * can use.
  291. */
  292. static inline int kvm_vgic_get_max_vcpus(void)
  293. {
  294. return kvm_vgic_global_state.max_gic_vcpus;
  295. }
  296. int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi);
  297. /**
  298. * kvm_vgic_setup_default_irq_routing:
  299. * Setup a default flat gsi routing table mapping all SPIs
  300. */
  301. int kvm_vgic_setup_default_irq_routing(struct kvm *kvm);
  302. int kvm_vgic_set_owner(struct kvm_vcpu *vcpu, unsigned int intid, void *owner);
  303. struct kvm_kernel_irq_routing_entry;
  304. int kvm_vgic_v4_set_forwarding(struct kvm *kvm, int irq,
  305. struct kvm_kernel_irq_routing_entry *irq_entry);
  306. int kvm_vgic_v4_unset_forwarding(struct kvm *kvm, int irq,
  307. struct kvm_kernel_irq_routing_entry *irq_entry);
  308. void kvm_vgic_v4_enable_doorbell(struct kvm_vcpu *vcpu);
  309. void kvm_vgic_v4_disable_doorbell(struct kvm_vcpu *vcpu);
  310. #endif /* __KVM_ARM_VGIC_H */