amdgpu_vm.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/amdgpu_drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_trace.h"
  32. /*
  33. * GPUVM
  34. * GPUVM is similar to the legacy gart on older asics, however
  35. * rather than there being a single global gart table
  36. * for the entire GPU, there are multiple VM page tables active
  37. * at any given time. The VM page tables can contain a mix
  38. * vram pages and system memory pages and system memory pages
  39. * can be mapped as snooped (cached system pages) or unsnooped
  40. * (uncached system pages).
  41. * Each VM has an ID associated with it and there is a page table
  42. * associated with each VMID. When execting a command buffer,
  43. * the kernel tells the the ring what VMID to use for that command
  44. * buffer. VMIDs are allocated dynamically as commands are submitted.
  45. * The userspace drivers maintain their own address space and the kernel
  46. * sets up their pages tables accordingly when they submit their
  47. * command buffers and a VMID is assigned.
  48. * Cayman/Trinity support up to 8 active VMs at any given time;
  49. * SI supports 16.
  50. */
  51. /**
  52. * amdgpu_vm_num_pde - return the number of page directory entries
  53. *
  54. * @adev: amdgpu_device pointer
  55. *
  56. * Calculate the number of page directory entries (cayman+).
  57. */
  58. static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
  59. {
  60. return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
  61. }
  62. /**
  63. * amdgpu_vm_directory_size - returns the size of the page directory in bytes
  64. *
  65. * @adev: amdgpu_device pointer
  66. *
  67. * Calculate the size of the page directory in bytes (cayman+).
  68. */
  69. static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
  70. {
  71. return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
  72. }
  73. /**
  74. * amdgpu_vm_get_bos - add the vm BOs to a validation list
  75. *
  76. * @vm: vm providing the BOs
  77. * @head: head of validation list
  78. *
  79. * Add the page directory to the list of BOs to
  80. * validate for command submission (cayman+).
  81. */
  82. struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
  83. struct amdgpu_vm *vm,
  84. struct list_head *head)
  85. {
  86. struct amdgpu_bo_list_entry *list;
  87. unsigned i, idx;
  88. mutex_lock(&vm->mutex);
  89. list = drm_malloc_ab(vm->max_pde_used + 2,
  90. sizeof(struct amdgpu_bo_list_entry));
  91. if (!list) {
  92. mutex_unlock(&vm->mutex);
  93. return NULL;
  94. }
  95. /* add the vm page table to the list */
  96. list[0].robj = vm->page_directory;
  97. list[0].prefered_domains = AMDGPU_GEM_DOMAIN_VRAM;
  98. list[0].allowed_domains = AMDGPU_GEM_DOMAIN_VRAM;
  99. list[0].priority = 0;
  100. list[0].tv.bo = &vm->page_directory->tbo;
  101. list[0].tv.shared = true;
  102. list_add(&list[0].tv.head, head);
  103. for (i = 0, idx = 1; i <= vm->max_pde_used; i++) {
  104. if (!vm->page_tables[i].bo)
  105. continue;
  106. list[idx].robj = vm->page_tables[i].bo;
  107. list[idx].prefered_domains = AMDGPU_GEM_DOMAIN_VRAM;
  108. list[idx].allowed_domains = AMDGPU_GEM_DOMAIN_VRAM;
  109. list[idx].priority = 0;
  110. list[idx].tv.bo = &list[idx].robj->tbo;
  111. list[idx].tv.shared = true;
  112. list_add(&list[idx++].tv.head, head);
  113. }
  114. mutex_unlock(&vm->mutex);
  115. return list;
  116. }
  117. /**
  118. * amdgpu_vm_grab_id - allocate the next free VMID
  119. *
  120. * @vm: vm to allocate id for
  121. * @ring: ring we want to submit job to
  122. * @sync: sync object where we add dependencies
  123. *
  124. * Allocate an id for the vm, adding fences to the sync obj as necessary.
  125. *
  126. * Global mutex must be locked!
  127. */
  128. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  129. struct amdgpu_sync *sync)
  130. {
  131. struct amdgpu_fence *best[AMDGPU_MAX_RINGS] = {};
  132. struct amdgpu_vm_id *vm_id = &vm->ids[ring->idx];
  133. struct amdgpu_device *adev = ring->adev;
  134. unsigned choices[2] = {};
  135. unsigned i;
  136. /* check if the id is still valid */
  137. if (vm_id->id && vm_id->last_id_use &&
  138. vm_id->last_id_use == adev->vm_manager.active[vm_id->id])
  139. return 0;
  140. /* we definately need to flush */
  141. vm_id->pd_gpu_addr = ~0ll;
  142. /* skip over VMID 0, since it is the system VM */
  143. for (i = 1; i < adev->vm_manager.nvm; ++i) {
  144. struct amdgpu_fence *fence = adev->vm_manager.active[i];
  145. if (fence == NULL) {
  146. /* found a free one */
  147. vm_id->id = i;
  148. trace_amdgpu_vm_grab_id(i, ring->idx);
  149. return 0;
  150. }
  151. if (amdgpu_fence_is_earlier(fence, best[fence->ring->idx])) {
  152. best[fence->ring->idx] = fence;
  153. choices[fence->ring == ring ? 0 : 1] = i;
  154. }
  155. }
  156. for (i = 0; i < 2; ++i) {
  157. if (choices[i]) {
  158. struct amdgpu_fence *fence;
  159. fence = adev->vm_manager.active[choices[i]];
  160. vm_id->id = choices[i];
  161. trace_amdgpu_vm_grab_id(choices[i], ring->idx);
  162. return amdgpu_sync_fence(ring->adev, sync, &fence->base);
  163. }
  164. }
  165. /* should never happen */
  166. BUG();
  167. return -EINVAL;
  168. }
  169. /**
  170. * amdgpu_vm_flush - hardware flush the vm
  171. *
  172. * @ring: ring to use for flush
  173. * @vm: vm we want to flush
  174. * @updates: last vm update that we waited for
  175. *
  176. * Flush the vm (cayman+).
  177. *
  178. * Global and local mutex must be locked!
  179. */
  180. void amdgpu_vm_flush(struct amdgpu_ring *ring,
  181. struct amdgpu_vm *vm,
  182. struct amdgpu_fence *updates)
  183. {
  184. uint64_t pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
  185. struct amdgpu_vm_id *vm_id = &vm->ids[ring->idx];
  186. struct amdgpu_fence *flushed_updates = vm_id->flushed_updates;
  187. if (pd_addr != vm_id->pd_gpu_addr || !flushed_updates ||
  188. (updates && amdgpu_fence_is_earlier(flushed_updates, updates))) {
  189. trace_amdgpu_vm_flush(pd_addr, ring->idx, vm_id->id);
  190. vm_id->flushed_updates = amdgpu_fence_ref(
  191. amdgpu_fence_later(flushed_updates, updates));
  192. amdgpu_fence_unref(&flushed_updates);
  193. vm_id->pd_gpu_addr = pd_addr;
  194. amdgpu_ring_emit_vm_flush(ring, vm_id->id, vm_id->pd_gpu_addr);
  195. }
  196. }
  197. /**
  198. * amdgpu_vm_fence - remember fence for vm
  199. *
  200. * @adev: amdgpu_device pointer
  201. * @vm: vm we want to fence
  202. * @fence: fence to remember
  203. *
  204. * Fence the vm (cayman+).
  205. * Set the fence used to protect page table and id.
  206. *
  207. * Global and local mutex must be locked!
  208. */
  209. void amdgpu_vm_fence(struct amdgpu_device *adev,
  210. struct amdgpu_vm *vm,
  211. struct amdgpu_fence *fence)
  212. {
  213. unsigned ridx = fence->ring->idx;
  214. unsigned vm_id = vm->ids[ridx].id;
  215. amdgpu_fence_unref(&adev->vm_manager.active[vm_id]);
  216. adev->vm_manager.active[vm_id] = amdgpu_fence_ref(fence);
  217. amdgpu_fence_unref(&vm->ids[ridx].last_id_use);
  218. vm->ids[ridx].last_id_use = amdgpu_fence_ref(fence);
  219. }
  220. /**
  221. * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
  222. *
  223. * @vm: requested vm
  224. * @bo: requested buffer object
  225. *
  226. * Find @bo inside the requested vm (cayman+).
  227. * Search inside the @bos vm list for the requested vm
  228. * Returns the found bo_va or NULL if none is found
  229. *
  230. * Object has to be reserved!
  231. */
  232. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  233. struct amdgpu_bo *bo)
  234. {
  235. struct amdgpu_bo_va *bo_va;
  236. list_for_each_entry(bo_va, &bo->va, bo_list) {
  237. if (bo_va->vm == vm) {
  238. return bo_va;
  239. }
  240. }
  241. return NULL;
  242. }
  243. /**
  244. * amdgpu_vm_update_pages - helper to call the right asic function
  245. *
  246. * @adev: amdgpu_device pointer
  247. * @ib: indirect buffer to fill with commands
  248. * @pe: addr of the page entry
  249. * @addr: dst addr to write into pe
  250. * @count: number of page entries to update
  251. * @incr: increase next addr by incr bytes
  252. * @flags: hw access flags
  253. * @gtt_flags: GTT hw access flags
  254. *
  255. * Traces the parameters and calls the right asic functions
  256. * to setup the page table using the DMA.
  257. */
  258. static void amdgpu_vm_update_pages(struct amdgpu_device *adev,
  259. struct amdgpu_ib *ib,
  260. uint64_t pe, uint64_t addr,
  261. unsigned count, uint32_t incr,
  262. uint32_t flags, uint32_t gtt_flags)
  263. {
  264. trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);
  265. if ((flags & AMDGPU_PTE_SYSTEM) && (flags == gtt_flags)) {
  266. uint64_t src = adev->gart.table_addr + (addr >> 12) * 8;
  267. amdgpu_vm_copy_pte(adev, ib, pe, src, count);
  268. } else if ((flags & AMDGPU_PTE_SYSTEM) || (count < 3)) {
  269. amdgpu_vm_write_pte(adev, ib, pe, addr,
  270. count, incr, flags);
  271. } else {
  272. amdgpu_vm_set_pte_pde(adev, ib, pe, addr,
  273. count, incr, flags);
  274. }
  275. }
  276. static int amdgpu_vm_free_job(
  277. struct amdgpu_cs_parser *sched_job)
  278. {
  279. int i;
  280. for (i = 0; i < sched_job->num_ibs; i++)
  281. amdgpu_ib_free(sched_job->adev, &sched_job->ibs[i]);
  282. kfree(sched_job->ibs);
  283. return 0;
  284. }
  285. static int amdgpu_vm_run_job(
  286. struct amdgpu_cs_parser *sched_job)
  287. {
  288. amdgpu_bo_fence(sched_job->job_param.vm.bo,
  289. &sched_job->ibs[sched_job->num_ibs -1].fence->base, true);
  290. return 0;
  291. }
  292. /**
  293. * amdgpu_vm_clear_bo - initially clear the page dir/table
  294. *
  295. * @adev: amdgpu_device pointer
  296. * @bo: bo to clear
  297. */
  298. static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
  299. struct amdgpu_bo *bo)
  300. {
  301. struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;
  302. struct amdgpu_cs_parser *sched_job = NULL;
  303. struct amdgpu_ib *ib;
  304. unsigned entries;
  305. uint64_t addr;
  306. int r;
  307. r = amdgpu_bo_reserve(bo, false);
  308. if (r)
  309. return r;
  310. r = reservation_object_reserve_shared(bo->tbo.resv);
  311. if (r)
  312. return r;
  313. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  314. if (r)
  315. goto error_unreserve;
  316. addr = amdgpu_bo_gpu_offset(bo);
  317. entries = amdgpu_bo_size(bo) / 8;
  318. ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
  319. if (!ib)
  320. goto error_unreserve;
  321. r = amdgpu_ib_get(ring, NULL, entries * 2 + 64, ib);
  322. if (r)
  323. goto error_free;
  324. ib->length_dw = 0;
  325. amdgpu_vm_update_pages(adev, ib, addr, 0, entries, 0, 0, 0);
  326. amdgpu_vm_pad_ib(adev, ib);
  327. WARN_ON(ib->length_dw > 64);
  328. if (amdgpu_enable_scheduler) {
  329. int r;
  330. uint64_t v_seq;
  331. sched_job = amdgpu_cs_parser_create(adev, AMDGPU_FENCE_OWNER_VM,
  332. adev->kernel_ctx, ib, 1);
  333. if(!sched_job)
  334. goto error_free;
  335. sched_job->job_param.vm.bo = bo;
  336. sched_job->run_job = amdgpu_vm_run_job;
  337. sched_job->free_job = amdgpu_vm_free_job;
  338. v_seq = atomic64_inc_return(&adev->kernel_ctx->rings[ring->idx].c_entity.last_queued_v_seq);
  339. ib->sequence = v_seq;
  340. amd_sched_push_job(ring->scheduler,
  341. &adev->kernel_ctx->rings[ring->idx].c_entity,
  342. sched_job);
  343. r = amd_sched_wait_emit(&adev->kernel_ctx->rings[ring->idx].c_entity,
  344. v_seq,
  345. false,
  346. -1);
  347. if (r)
  348. DRM_ERROR("emit timeout\n");
  349. amdgpu_bo_unreserve(bo);
  350. return 0;
  351. } else {
  352. r = amdgpu_ib_schedule(adev, 1, ib, AMDGPU_FENCE_OWNER_VM);
  353. if (r)
  354. goto error_free;
  355. amdgpu_bo_fence(bo, &ib->fence->base, true);
  356. }
  357. error_free:
  358. amdgpu_ib_free(adev, ib);
  359. kfree(ib);
  360. error_unreserve:
  361. amdgpu_bo_unreserve(bo);
  362. return r;
  363. }
  364. /**
  365. * amdgpu_vm_map_gart - get the physical address of a gart page
  366. *
  367. * @adev: amdgpu_device pointer
  368. * @addr: the unmapped addr
  369. *
  370. * Look up the physical address of the page that the pte resolves
  371. * to (cayman+).
  372. * Returns the physical address of the page.
  373. */
  374. uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr)
  375. {
  376. uint64_t result;
  377. /* page table offset */
  378. result = adev->gart.pages_addr[addr >> PAGE_SHIFT];
  379. /* in case cpu page size != gpu page size*/
  380. result |= addr & (~PAGE_MASK);
  381. return result;
  382. }
  383. /**
  384. * amdgpu_vm_update_pdes - make sure that page directory is valid
  385. *
  386. * @adev: amdgpu_device pointer
  387. * @vm: requested vm
  388. * @start: start of GPU address range
  389. * @end: end of GPU address range
  390. *
  391. * Allocates new page tables if necessary
  392. * and updates the page directory (cayman+).
  393. * Returns 0 for success, error for failure.
  394. *
  395. * Global and local mutex must be locked!
  396. */
  397. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  398. struct amdgpu_vm *vm)
  399. {
  400. struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;
  401. struct amdgpu_bo *pd = vm->page_directory;
  402. uint64_t pd_addr = amdgpu_bo_gpu_offset(pd);
  403. uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
  404. uint64_t last_pde = ~0, last_pt = ~0;
  405. unsigned count = 0, pt_idx, ndw;
  406. struct amdgpu_ib *ib;
  407. struct amdgpu_cs_parser *sched_job = NULL;
  408. int r;
  409. /* padding, etc. */
  410. ndw = 64;
  411. /* assume the worst case */
  412. ndw += vm->max_pde_used * 6;
  413. /* update too big for an IB */
  414. if (ndw > 0xfffff)
  415. return -ENOMEM;
  416. ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
  417. if (!ib)
  418. return -ENOMEM;
  419. r = amdgpu_ib_get(ring, NULL, ndw * 4, ib);
  420. if (r)
  421. return r;
  422. ib->length_dw = 0;
  423. /* walk over the address space and update the page directory */
  424. for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
  425. struct amdgpu_bo *bo = vm->page_tables[pt_idx].bo;
  426. uint64_t pde, pt;
  427. if (bo == NULL)
  428. continue;
  429. pt = amdgpu_bo_gpu_offset(bo);
  430. if (vm->page_tables[pt_idx].addr == pt)
  431. continue;
  432. vm->page_tables[pt_idx].addr = pt;
  433. pde = pd_addr + pt_idx * 8;
  434. if (((last_pde + 8 * count) != pde) ||
  435. ((last_pt + incr * count) != pt)) {
  436. if (count) {
  437. amdgpu_vm_update_pages(adev, ib, last_pde,
  438. last_pt, count, incr,
  439. AMDGPU_PTE_VALID, 0);
  440. }
  441. count = 1;
  442. last_pde = pde;
  443. last_pt = pt;
  444. } else {
  445. ++count;
  446. }
  447. }
  448. if (count)
  449. amdgpu_vm_update_pages(adev, ib, last_pde, last_pt, count,
  450. incr, AMDGPU_PTE_VALID, 0);
  451. if (ib->length_dw != 0) {
  452. amdgpu_vm_pad_ib(adev, ib);
  453. amdgpu_sync_resv(adev, &ib->sync, pd->tbo.resv, AMDGPU_FENCE_OWNER_VM);
  454. WARN_ON(ib->length_dw > ndw);
  455. if (amdgpu_enable_scheduler) {
  456. int r;
  457. uint64_t v_seq;
  458. sched_job = amdgpu_cs_parser_create(adev, AMDGPU_FENCE_OWNER_VM,
  459. adev->kernel_ctx,
  460. ib, 1);
  461. if(!sched_job)
  462. goto error_free;
  463. sched_job->job_param.vm.bo = pd;
  464. sched_job->run_job = amdgpu_vm_run_job;
  465. sched_job->free_job = amdgpu_vm_free_job;
  466. v_seq = atomic64_inc_return(&adev->kernel_ctx->rings[ring->idx].c_entity.last_queued_v_seq);
  467. ib->sequence = v_seq;
  468. amd_sched_push_job(ring->scheduler,
  469. &adev->kernel_ctx->rings[ring->idx].c_entity,
  470. sched_job);
  471. r = amd_sched_wait_emit(&adev->kernel_ctx->rings[ring->idx].c_entity,
  472. v_seq,
  473. false,
  474. -1);
  475. if (r)
  476. DRM_ERROR("emit timeout\n");
  477. } else {
  478. r = amdgpu_ib_schedule(adev, 1, ib, AMDGPU_FENCE_OWNER_VM);
  479. if (r) {
  480. amdgpu_ib_free(adev, ib);
  481. return r;
  482. }
  483. amdgpu_bo_fence(pd, &ib->fence->base, true);
  484. }
  485. }
  486. if (!amdgpu_enable_scheduler || ib->length_dw == 0) {
  487. amdgpu_ib_free(adev, ib);
  488. kfree(ib);
  489. }
  490. return 0;
  491. error_free:
  492. if (sched_job)
  493. kfree(sched_job);
  494. amdgpu_ib_free(adev, ib);
  495. kfree(ib);
  496. return -ENOMEM;
  497. }
  498. /**
  499. * amdgpu_vm_frag_ptes - add fragment information to PTEs
  500. *
  501. * @adev: amdgpu_device pointer
  502. * @ib: IB for the update
  503. * @pe_start: first PTE to handle
  504. * @pe_end: last PTE to handle
  505. * @addr: addr those PTEs should point to
  506. * @flags: hw mapping flags
  507. * @gtt_flags: GTT hw mapping flags
  508. *
  509. * Global and local mutex must be locked!
  510. */
  511. static void amdgpu_vm_frag_ptes(struct amdgpu_device *adev,
  512. struct amdgpu_ib *ib,
  513. uint64_t pe_start, uint64_t pe_end,
  514. uint64_t addr, uint32_t flags,
  515. uint32_t gtt_flags)
  516. {
  517. /**
  518. * The MC L1 TLB supports variable sized pages, based on a fragment
  519. * field in the PTE. When this field is set to a non-zero value, page
  520. * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
  521. * flags are considered valid for all PTEs within the fragment range
  522. * and corresponding mappings are assumed to be physically contiguous.
  523. *
  524. * The L1 TLB can store a single PTE for the whole fragment,
  525. * significantly increasing the space available for translation
  526. * caching. This leads to large improvements in throughput when the
  527. * TLB is under pressure.
  528. *
  529. * The L2 TLB distributes small and large fragments into two
  530. * asymmetric partitions. The large fragment cache is significantly
  531. * larger. Thus, we try to use large fragments wherever possible.
  532. * Userspace can support this by aligning virtual base address and
  533. * allocation size to the fragment size.
  534. */
  535. /* SI and newer are optimized for 64KB */
  536. uint64_t frag_flags = AMDGPU_PTE_FRAG_64KB;
  537. uint64_t frag_align = 0x80;
  538. uint64_t frag_start = ALIGN(pe_start, frag_align);
  539. uint64_t frag_end = pe_end & ~(frag_align - 1);
  540. unsigned count;
  541. /* system pages are non continuously */
  542. if ((flags & AMDGPU_PTE_SYSTEM) || !(flags & AMDGPU_PTE_VALID) ||
  543. (frag_start >= frag_end)) {
  544. count = (pe_end - pe_start) / 8;
  545. amdgpu_vm_update_pages(adev, ib, pe_start, addr, count,
  546. AMDGPU_GPU_PAGE_SIZE, flags, gtt_flags);
  547. return;
  548. }
  549. /* handle the 4K area at the beginning */
  550. if (pe_start != frag_start) {
  551. count = (frag_start - pe_start) / 8;
  552. amdgpu_vm_update_pages(adev, ib, pe_start, addr, count,
  553. AMDGPU_GPU_PAGE_SIZE, flags, gtt_flags);
  554. addr += AMDGPU_GPU_PAGE_SIZE * count;
  555. }
  556. /* handle the area in the middle */
  557. count = (frag_end - frag_start) / 8;
  558. amdgpu_vm_update_pages(adev, ib, frag_start, addr, count,
  559. AMDGPU_GPU_PAGE_SIZE, flags | frag_flags,
  560. gtt_flags);
  561. /* handle the 4K area at the end */
  562. if (frag_end != pe_end) {
  563. addr += AMDGPU_GPU_PAGE_SIZE * count;
  564. count = (pe_end - frag_end) / 8;
  565. amdgpu_vm_update_pages(adev, ib, frag_end, addr, count,
  566. AMDGPU_GPU_PAGE_SIZE, flags, gtt_flags);
  567. }
  568. }
  569. /**
  570. * amdgpu_vm_update_ptes - make sure that page tables are valid
  571. *
  572. * @adev: amdgpu_device pointer
  573. * @vm: requested vm
  574. * @start: start of GPU address range
  575. * @end: end of GPU address range
  576. * @dst: destination address to map to
  577. * @flags: mapping flags
  578. *
  579. * Update the page tables in the range @start - @end (cayman+).
  580. *
  581. * Global and local mutex must be locked!
  582. */
  583. static int amdgpu_vm_update_ptes(struct amdgpu_device *adev,
  584. struct amdgpu_vm *vm,
  585. struct amdgpu_ib *ib,
  586. uint64_t start, uint64_t end,
  587. uint64_t dst, uint32_t flags,
  588. uint32_t gtt_flags)
  589. {
  590. uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;
  591. uint64_t last_pte = ~0, last_dst = ~0;
  592. unsigned count = 0;
  593. uint64_t addr;
  594. /* walk over the address space and update the page tables */
  595. for (addr = start; addr < end; ) {
  596. uint64_t pt_idx = addr >> amdgpu_vm_block_size;
  597. struct amdgpu_bo *pt = vm->page_tables[pt_idx].bo;
  598. unsigned nptes;
  599. uint64_t pte;
  600. int r;
  601. amdgpu_sync_resv(adev, &ib->sync, pt->tbo.resv,
  602. AMDGPU_FENCE_OWNER_VM);
  603. r = reservation_object_reserve_shared(pt->tbo.resv);
  604. if (r)
  605. return r;
  606. if ((addr & ~mask) == (end & ~mask))
  607. nptes = end - addr;
  608. else
  609. nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);
  610. pte = amdgpu_bo_gpu_offset(pt);
  611. pte += (addr & mask) * 8;
  612. if ((last_pte + 8 * count) != pte) {
  613. if (count) {
  614. amdgpu_vm_frag_ptes(adev, ib, last_pte,
  615. last_pte + 8 * count,
  616. last_dst, flags,
  617. gtt_flags);
  618. }
  619. count = nptes;
  620. last_pte = pte;
  621. last_dst = dst;
  622. } else {
  623. count += nptes;
  624. }
  625. addr += nptes;
  626. dst += nptes * AMDGPU_GPU_PAGE_SIZE;
  627. }
  628. if (count) {
  629. amdgpu_vm_frag_ptes(adev, ib, last_pte,
  630. last_pte + 8 * count,
  631. last_dst, flags, gtt_flags);
  632. }
  633. return 0;
  634. }
  635. /**
  636. * amdgpu_vm_fence_pts - fence page tables after an update
  637. *
  638. * @vm: requested vm
  639. * @start: start of GPU address range
  640. * @end: end of GPU address range
  641. * @fence: fence to use
  642. *
  643. * Fence the page tables in the range @start - @end (cayman+).
  644. *
  645. * Global and local mutex must be locked!
  646. */
  647. static void amdgpu_vm_fence_pts(struct amdgpu_vm *vm,
  648. uint64_t start, uint64_t end,
  649. struct amdgpu_fence *fence)
  650. {
  651. unsigned i;
  652. start >>= amdgpu_vm_block_size;
  653. end >>= amdgpu_vm_block_size;
  654. for (i = start; i <= end; ++i)
  655. amdgpu_bo_fence(vm->page_tables[i].bo, &fence->base, true);
  656. }
  657. static int amdgpu_vm_bo_update_mapping_run_job(
  658. struct amdgpu_cs_parser *sched_job)
  659. {
  660. struct amdgpu_fence **fence = sched_job->job_param.vm_mapping.fence;
  661. amdgpu_vm_fence_pts(sched_job->job_param.vm_mapping.vm,
  662. sched_job->job_param.vm_mapping.start,
  663. sched_job->job_param.vm_mapping.last + 1,
  664. sched_job->ibs[sched_job->num_ibs -1].fence);
  665. if (fence) {
  666. amdgpu_fence_unref(fence);
  667. *fence = amdgpu_fence_ref(sched_job->ibs[sched_job->num_ibs -1].fence);
  668. }
  669. return 0;
  670. }
  671. /**
  672. * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
  673. *
  674. * @adev: amdgpu_device pointer
  675. * @vm: requested vm
  676. * @mapping: mapped range and flags to use for the update
  677. * @addr: addr to set the area to
  678. * @gtt_flags: flags as they are used for GTT
  679. * @fence: optional resulting fence
  680. *
  681. * Fill in the page table entries for @mapping.
  682. * Returns 0 for success, -EINVAL for failure.
  683. *
  684. * Object have to be reserved and mutex must be locked!
  685. */
  686. static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
  687. struct amdgpu_vm *vm,
  688. struct amdgpu_bo_va_mapping *mapping,
  689. uint64_t addr, uint32_t gtt_flags,
  690. struct amdgpu_fence **fence)
  691. {
  692. struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;
  693. unsigned nptes, ncmds, ndw;
  694. uint32_t flags = gtt_flags;
  695. struct amdgpu_ib *ib;
  696. struct amdgpu_cs_parser *sched_job = NULL;
  697. int r;
  698. /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
  699. * but in case of something, we filter the flags in first place
  700. */
  701. if (!(mapping->flags & AMDGPU_PTE_READABLE))
  702. flags &= ~AMDGPU_PTE_READABLE;
  703. if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
  704. flags &= ~AMDGPU_PTE_WRITEABLE;
  705. trace_amdgpu_vm_bo_update(mapping);
  706. nptes = mapping->it.last - mapping->it.start + 1;
  707. /*
  708. * reserve space for one command every (1 << BLOCK_SIZE)
  709. * entries or 2k dwords (whatever is smaller)
  710. */
  711. ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;
  712. /* padding, etc. */
  713. ndw = 64;
  714. if ((flags & AMDGPU_PTE_SYSTEM) && (flags == gtt_flags)) {
  715. /* only copy commands needed */
  716. ndw += ncmds * 7;
  717. } else if (flags & AMDGPU_PTE_SYSTEM) {
  718. /* header for write data commands */
  719. ndw += ncmds * 4;
  720. /* body of write data command */
  721. ndw += nptes * 2;
  722. } else {
  723. /* set page commands needed */
  724. ndw += ncmds * 10;
  725. /* two extra commands for begin/end of fragment */
  726. ndw += 2 * 10;
  727. }
  728. /* update too big for an IB */
  729. if (ndw > 0xfffff)
  730. return -ENOMEM;
  731. ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
  732. if (!ib)
  733. return -ENOMEM;
  734. r = amdgpu_ib_get(ring, NULL, ndw * 4, ib);
  735. if (r) {
  736. kfree(ib);
  737. return r;
  738. }
  739. ib->length_dw = 0;
  740. if (!(flags & AMDGPU_PTE_VALID)) {
  741. unsigned i;
  742. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  743. struct amdgpu_fence *f = vm->ids[i].last_id_use;
  744. r = amdgpu_sync_fence(adev, &ib->sync, &f->base);
  745. if (r)
  746. return r;
  747. }
  748. }
  749. r = amdgpu_vm_update_ptes(adev, vm, ib, mapping->it.start,
  750. mapping->it.last + 1, addr + mapping->offset,
  751. flags, gtt_flags);
  752. if (r) {
  753. amdgpu_ib_free(adev, ib);
  754. kfree(ib);
  755. return r;
  756. }
  757. amdgpu_vm_pad_ib(adev, ib);
  758. WARN_ON(ib->length_dw > ndw);
  759. if (amdgpu_enable_scheduler) {
  760. int r;
  761. uint64_t v_seq;
  762. sched_job = amdgpu_cs_parser_create(adev, AMDGPU_FENCE_OWNER_VM,
  763. adev->kernel_ctx, ib, 1);
  764. if(!sched_job)
  765. goto error_free;
  766. sched_job->job_param.vm_mapping.vm = vm;
  767. sched_job->job_param.vm_mapping.start = mapping->it.start;
  768. sched_job->job_param.vm_mapping.last = mapping->it.last;
  769. sched_job->job_param.vm_mapping.fence = fence;
  770. sched_job->run_job = amdgpu_vm_bo_update_mapping_run_job;
  771. sched_job->free_job = amdgpu_vm_free_job;
  772. v_seq = atomic64_inc_return(&adev->kernel_ctx->rings[ring->idx].c_entity.last_queued_v_seq);
  773. ib->sequence = v_seq;
  774. amd_sched_push_job(ring->scheduler,
  775. &adev->kernel_ctx->rings[ring->idx].c_entity,
  776. sched_job);
  777. r = amd_sched_wait_emit(&adev->kernel_ctx->rings[ring->idx].c_entity,
  778. v_seq,
  779. false,
  780. -1);
  781. if (r)
  782. DRM_ERROR("emit timeout\n");
  783. } else {
  784. r = amdgpu_ib_schedule(adev, 1, ib, AMDGPU_FENCE_OWNER_VM);
  785. if (r) {
  786. amdgpu_ib_free(adev, ib);
  787. return r;
  788. }
  789. amdgpu_vm_fence_pts(vm, mapping->it.start,
  790. mapping->it.last + 1, ib->fence);
  791. if (fence) {
  792. amdgpu_fence_unref(fence);
  793. *fence = amdgpu_fence_ref(ib->fence);
  794. }
  795. amdgpu_ib_free(adev, ib);
  796. kfree(ib);
  797. }
  798. return 0;
  799. error_free:
  800. if (sched_job)
  801. kfree(sched_job);
  802. amdgpu_ib_free(adev, ib);
  803. kfree(ib);
  804. return -ENOMEM;
  805. }
  806. /**
  807. * amdgpu_vm_bo_update - update all BO mappings in the vm page table
  808. *
  809. * @adev: amdgpu_device pointer
  810. * @bo_va: requested BO and VM object
  811. * @mem: ttm mem
  812. *
  813. * Fill in the page table entries for @bo_va.
  814. * Returns 0 for success, -EINVAL for failure.
  815. *
  816. * Object have to be reserved and mutex must be locked!
  817. */
  818. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  819. struct amdgpu_bo_va *bo_va,
  820. struct ttm_mem_reg *mem)
  821. {
  822. struct amdgpu_vm *vm = bo_va->vm;
  823. struct amdgpu_bo_va_mapping *mapping;
  824. uint32_t flags;
  825. uint64_t addr;
  826. int r;
  827. if (mem) {
  828. addr = mem->start << PAGE_SHIFT;
  829. if (mem->mem_type != TTM_PL_TT)
  830. addr += adev->vm_manager.vram_base_offset;
  831. } else {
  832. addr = 0;
  833. }
  834. flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
  835. spin_lock(&vm->status_lock);
  836. if (!list_empty(&bo_va->vm_status))
  837. list_splice_init(&bo_va->valids, &bo_va->invalids);
  838. spin_unlock(&vm->status_lock);
  839. list_for_each_entry(mapping, &bo_va->invalids, list) {
  840. r = amdgpu_vm_bo_update_mapping(adev, vm, mapping, addr,
  841. flags, &bo_va->last_pt_update);
  842. if (r)
  843. return r;
  844. }
  845. spin_lock(&vm->status_lock);
  846. list_del_init(&bo_va->vm_status);
  847. if (!mem)
  848. list_add(&bo_va->vm_status, &vm->cleared);
  849. spin_unlock(&vm->status_lock);
  850. return 0;
  851. }
  852. /**
  853. * amdgpu_vm_clear_freed - clear freed BOs in the PT
  854. *
  855. * @adev: amdgpu_device pointer
  856. * @vm: requested vm
  857. *
  858. * Make sure all freed BOs are cleared in the PT.
  859. * Returns 0 for success.
  860. *
  861. * PTs have to be reserved and mutex must be locked!
  862. */
  863. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  864. struct amdgpu_vm *vm)
  865. {
  866. struct amdgpu_bo_va_mapping *mapping;
  867. int r;
  868. while (!list_empty(&vm->freed)) {
  869. mapping = list_first_entry(&vm->freed,
  870. struct amdgpu_bo_va_mapping, list);
  871. list_del(&mapping->list);
  872. r = amdgpu_vm_bo_update_mapping(adev, vm, mapping, 0, 0, NULL);
  873. kfree(mapping);
  874. if (r)
  875. return r;
  876. }
  877. return 0;
  878. }
  879. /**
  880. * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
  881. *
  882. * @adev: amdgpu_device pointer
  883. * @vm: requested vm
  884. *
  885. * Make sure all invalidated BOs are cleared in the PT.
  886. * Returns 0 for success.
  887. *
  888. * PTs have to be reserved and mutex must be locked!
  889. */
  890. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
  891. struct amdgpu_vm *vm, struct amdgpu_sync *sync)
  892. {
  893. struct amdgpu_bo_va *bo_va = NULL;
  894. int r = 0;
  895. spin_lock(&vm->status_lock);
  896. while (!list_empty(&vm->invalidated)) {
  897. bo_va = list_first_entry(&vm->invalidated,
  898. struct amdgpu_bo_va, vm_status);
  899. spin_unlock(&vm->status_lock);
  900. r = amdgpu_vm_bo_update(adev, bo_va, NULL);
  901. if (r)
  902. return r;
  903. spin_lock(&vm->status_lock);
  904. }
  905. spin_unlock(&vm->status_lock);
  906. if (bo_va)
  907. r = amdgpu_sync_fence(adev, sync, &bo_va->last_pt_update->base);
  908. return r;
  909. }
  910. /**
  911. * amdgpu_vm_bo_add - add a bo to a specific vm
  912. *
  913. * @adev: amdgpu_device pointer
  914. * @vm: requested vm
  915. * @bo: amdgpu buffer object
  916. *
  917. * Add @bo into the requested vm (cayman+).
  918. * Add @bo to the list of bos associated with the vm
  919. * Returns newly added bo_va or NULL for failure
  920. *
  921. * Object has to be reserved!
  922. */
  923. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  924. struct amdgpu_vm *vm,
  925. struct amdgpu_bo *bo)
  926. {
  927. struct amdgpu_bo_va *bo_va;
  928. bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
  929. if (bo_va == NULL) {
  930. return NULL;
  931. }
  932. bo_va->vm = vm;
  933. bo_va->bo = bo;
  934. bo_va->ref_count = 1;
  935. INIT_LIST_HEAD(&bo_va->bo_list);
  936. INIT_LIST_HEAD(&bo_va->valids);
  937. INIT_LIST_HEAD(&bo_va->invalids);
  938. INIT_LIST_HEAD(&bo_va->vm_status);
  939. mutex_lock(&vm->mutex);
  940. list_add_tail(&bo_va->bo_list, &bo->va);
  941. mutex_unlock(&vm->mutex);
  942. return bo_va;
  943. }
  944. /**
  945. * amdgpu_vm_bo_map - map bo inside a vm
  946. *
  947. * @adev: amdgpu_device pointer
  948. * @bo_va: bo_va to store the address
  949. * @saddr: where to map the BO
  950. * @offset: requested offset in the BO
  951. * @flags: attributes of pages (read/write/valid/etc.)
  952. *
  953. * Add a mapping of the BO at the specefied addr into the VM.
  954. * Returns 0 for success, error for failure.
  955. *
  956. * Object has to be reserved and gets unreserved by this function!
  957. */
  958. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  959. struct amdgpu_bo_va *bo_va,
  960. uint64_t saddr, uint64_t offset,
  961. uint64_t size, uint32_t flags)
  962. {
  963. struct amdgpu_bo_va_mapping *mapping;
  964. struct amdgpu_vm *vm = bo_va->vm;
  965. struct interval_tree_node *it;
  966. unsigned last_pfn, pt_idx;
  967. uint64_t eaddr;
  968. int r;
  969. /* validate the parameters */
  970. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  971. size == 0 || size & AMDGPU_GPU_PAGE_MASK) {
  972. amdgpu_bo_unreserve(bo_va->bo);
  973. return -EINVAL;
  974. }
  975. /* make sure object fit at this offset */
  976. eaddr = saddr + size;
  977. if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo))) {
  978. amdgpu_bo_unreserve(bo_va->bo);
  979. return -EINVAL;
  980. }
  981. last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
  982. if (last_pfn > adev->vm_manager.max_pfn) {
  983. dev_err(adev->dev, "va above limit (0x%08X > 0x%08X)\n",
  984. last_pfn, adev->vm_manager.max_pfn);
  985. amdgpu_bo_unreserve(bo_va->bo);
  986. return -EINVAL;
  987. }
  988. mutex_lock(&vm->mutex);
  989. saddr /= AMDGPU_GPU_PAGE_SIZE;
  990. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  991. it = interval_tree_iter_first(&vm->va, saddr, eaddr - 1);
  992. if (it) {
  993. struct amdgpu_bo_va_mapping *tmp;
  994. tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
  995. /* bo and tmp overlap, invalid addr */
  996. dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
  997. "0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
  998. tmp->it.start, tmp->it.last + 1);
  999. amdgpu_bo_unreserve(bo_va->bo);
  1000. r = -EINVAL;
  1001. goto error_unlock;
  1002. }
  1003. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  1004. if (!mapping) {
  1005. amdgpu_bo_unreserve(bo_va->bo);
  1006. r = -ENOMEM;
  1007. goto error_unlock;
  1008. }
  1009. INIT_LIST_HEAD(&mapping->list);
  1010. mapping->it.start = saddr;
  1011. mapping->it.last = eaddr - 1;
  1012. mapping->offset = offset;
  1013. mapping->flags = flags;
  1014. list_add(&mapping->list, &bo_va->invalids);
  1015. interval_tree_insert(&mapping->it, &vm->va);
  1016. trace_amdgpu_vm_bo_map(bo_va, mapping);
  1017. /* Make sure the page tables are allocated */
  1018. saddr >>= amdgpu_vm_block_size;
  1019. eaddr >>= amdgpu_vm_block_size;
  1020. BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));
  1021. if (eaddr > vm->max_pde_used)
  1022. vm->max_pde_used = eaddr;
  1023. amdgpu_bo_unreserve(bo_va->bo);
  1024. /* walk over the address space and allocate the page tables */
  1025. for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
  1026. struct amdgpu_bo *pt;
  1027. if (vm->page_tables[pt_idx].bo)
  1028. continue;
  1029. /* drop mutex to allocate and clear page table */
  1030. mutex_unlock(&vm->mutex);
  1031. r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
  1032. AMDGPU_GPU_PAGE_SIZE, true,
  1033. AMDGPU_GEM_DOMAIN_VRAM, 0, NULL, &pt);
  1034. if (r)
  1035. goto error_free;
  1036. r = amdgpu_vm_clear_bo(adev, pt);
  1037. if (r) {
  1038. amdgpu_bo_unref(&pt);
  1039. goto error_free;
  1040. }
  1041. /* aquire mutex again */
  1042. mutex_lock(&vm->mutex);
  1043. if (vm->page_tables[pt_idx].bo) {
  1044. /* someone else allocated the pt in the meantime */
  1045. mutex_unlock(&vm->mutex);
  1046. amdgpu_bo_unref(&pt);
  1047. mutex_lock(&vm->mutex);
  1048. continue;
  1049. }
  1050. vm->page_tables[pt_idx].addr = 0;
  1051. vm->page_tables[pt_idx].bo = pt;
  1052. }
  1053. mutex_unlock(&vm->mutex);
  1054. return 0;
  1055. error_free:
  1056. mutex_lock(&vm->mutex);
  1057. list_del(&mapping->list);
  1058. interval_tree_remove(&mapping->it, &vm->va);
  1059. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1060. kfree(mapping);
  1061. error_unlock:
  1062. mutex_unlock(&vm->mutex);
  1063. return r;
  1064. }
  1065. /**
  1066. * amdgpu_vm_bo_unmap - remove bo mapping from vm
  1067. *
  1068. * @adev: amdgpu_device pointer
  1069. * @bo_va: bo_va to remove the address from
  1070. * @saddr: where to the BO is mapped
  1071. *
  1072. * Remove a mapping of the BO at the specefied addr from the VM.
  1073. * Returns 0 for success, error for failure.
  1074. *
  1075. * Object has to be reserved and gets unreserved by this function!
  1076. */
  1077. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  1078. struct amdgpu_bo_va *bo_va,
  1079. uint64_t saddr)
  1080. {
  1081. struct amdgpu_bo_va_mapping *mapping;
  1082. struct amdgpu_vm *vm = bo_va->vm;
  1083. bool valid = true;
  1084. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1085. list_for_each_entry(mapping, &bo_va->valids, list) {
  1086. if (mapping->it.start == saddr)
  1087. break;
  1088. }
  1089. if (&mapping->list == &bo_va->valids) {
  1090. valid = false;
  1091. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1092. if (mapping->it.start == saddr)
  1093. break;
  1094. }
  1095. if (&mapping->list == &bo_va->invalids) {
  1096. amdgpu_bo_unreserve(bo_va->bo);
  1097. return -ENOENT;
  1098. }
  1099. }
  1100. mutex_lock(&vm->mutex);
  1101. list_del(&mapping->list);
  1102. interval_tree_remove(&mapping->it, &vm->va);
  1103. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1104. if (valid)
  1105. list_add(&mapping->list, &vm->freed);
  1106. else
  1107. kfree(mapping);
  1108. mutex_unlock(&vm->mutex);
  1109. amdgpu_bo_unreserve(bo_va->bo);
  1110. return 0;
  1111. }
  1112. /**
  1113. * amdgpu_vm_bo_rmv - remove a bo to a specific vm
  1114. *
  1115. * @adev: amdgpu_device pointer
  1116. * @bo_va: requested bo_va
  1117. *
  1118. * Remove @bo_va->bo from the requested vm (cayman+).
  1119. *
  1120. * Object have to be reserved!
  1121. */
  1122. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  1123. struct amdgpu_bo_va *bo_va)
  1124. {
  1125. struct amdgpu_bo_va_mapping *mapping, *next;
  1126. struct amdgpu_vm *vm = bo_va->vm;
  1127. list_del(&bo_va->bo_list);
  1128. mutex_lock(&vm->mutex);
  1129. spin_lock(&vm->status_lock);
  1130. list_del(&bo_va->vm_status);
  1131. spin_unlock(&vm->status_lock);
  1132. list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
  1133. list_del(&mapping->list);
  1134. interval_tree_remove(&mapping->it, &vm->va);
  1135. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1136. list_add(&mapping->list, &vm->freed);
  1137. }
  1138. list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
  1139. list_del(&mapping->list);
  1140. interval_tree_remove(&mapping->it, &vm->va);
  1141. kfree(mapping);
  1142. }
  1143. amdgpu_fence_unref(&bo_va->last_pt_update);
  1144. kfree(bo_va);
  1145. mutex_unlock(&vm->mutex);
  1146. }
  1147. /**
  1148. * amdgpu_vm_bo_invalidate - mark the bo as invalid
  1149. *
  1150. * @adev: amdgpu_device pointer
  1151. * @vm: requested vm
  1152. * @bo: amdgpu buffer object
  1153. *
  1154. * Mark @bo as invalid (cayman+).
  1155. */
  1156. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  1157. struct amdgpu_bo *bo)
  1158. {
  1159. struct amdgpu_bo_va *bo_va;
  1160. list_for_each_entry(bo_va, &bo->va, bo_list) {
  1161. spin_lock(&bo_va->vm->status_lock);
  1162. if (list_empty(&bo_va->vm_status))
  1163. list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
  1164. spin_unlock(&bo_va->vm->status_lock);
  1165. }
  1166. }
  1167. /**
  1168. * amdgpu_vm_init - initialize a vm instance
  1169. *
  1170. * @adev: amdgpu_device pointer
  1171. * @vm: requested vm
  1172. *
  1173. * Init @vm fields (cayman+).
  1174. */
  1175. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1176. {
  1177. const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
  1178. AMDGPU_VM_PTE_COUNT * 8);
  1179. unsigned pd_size, pd_entries, pts_size;
  1180. int i, r;
  1181. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1182. vm->ids[i].id = 0;
  1183. vm->ids[i].flushed_updates = NULL;
  1184. vm->ids[i].last_id_use = NULL;
  1185. }
  1186. mutex_init(&vm->mutex);
  1187. vm->va = RB_ROOT;
  1188. spin_lock_init(&vm->status_lock);
  1189. INIT_LIST_HEAD(&vm->invalidated);
  1190. INIT_LIST_HEAD(&vm->cleared);
  1191. INIT_LIST_HEAD(&vm->freed);
  1192. pd_size = amdgpu_vm_directory_size(adev);
  1193. pd_entries = amdgpu_vm_num_pdes(adev);
  1194. /* allocate page table array */
  1195. pts_size = pd_entries * sizeof(struct amdgpu_vm_pt);
  1196. vm->page_tables = kzalloc(pts_size, GFP_KERNEL);
  1197. if (vm->page_tables == NULL) {
  1198. DRM_ERROR("Cannot allocate memory for page table array\n");
  1199. return -ENOMEM;
  1200. }
  1201. r = amdgpu_bo_create(adev, pd_size, align, true,
  1202. AMDGPU_GEM_DOMAIN_VRAM, 0,
  1203. NULL, &vm->page_directory);
  1204. if (r)
  1205. return r;
  1206. r = amdgpu_vm_clear_bo(adev, vm->page_directory);
  1207. if (r) {
  1208. amdgpu_bo_unref(&vm->page_directory);
  1209. vm->page_directory = NULL;
  1210. return r;
  1211. }
  1212. return 0;
  1213. }
  1214. /**
  1215. * amdgpu_vm_fini - tear down a vm instance
  1216. *
  1217. * @adev: amdgpu_device pointer
  1218. * @vm: requested vm
  1219. *
  1220. * Tear down @vm (cayman+).
  1221. * Unbind the VM and remove all bos from the vm bo list
  1222. */
  1223. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1224. {
  1225. struct amdgpu_bo_va_mapping *mapping, *tmp;
  1226. int i;
  1227. if (!RB_EMPTY_ROOT(&vm->va)) {
  1228. dev_err(adev->dev, "still active bo inside vm\n");
  1229. }
  1230. rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
  1231. list_del(&mapping->list);
  1232. interval_tree_remove(&mapping->it, &vm->va);
  1233. kfree(mapping);
  1234. }
  1235. list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
  1236. list_del(&mapping->list);
  1237. kfree(mapping);
  1238. }
  1239. for (i = 0; i < amdgpu_vm_num_pdes(adev); i++)
  1240. amdgpu_bo_unref(&vm->page_tables[i].bo);
  1241. kfree(vm->page_tables);
  1242. amdgpu_bo_unref(&vm->page_directory);
  1243. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1244. amdgpu_fence_unref(&vm->ids[i].flushed_updates);
  1245. amdgpu_fence_unref(&vm->ids[i].last_id_use);
  1246. }
  1247. mutex_destroy(&vm->mutex);
  1248. }