intel_ringbuffer.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316
  1. #ifndef _INTEL_RINGBUFFER_H_
  2. #define _INTEL_RINGBUFFER_H_
  3. /*
  4. * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
  5. * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
  6. * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
  7. *
  8. * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
  9. * cacheline, the Head Pointer must not be greater than the Tail
  10. * Pointer."
  11. */
  12. #define I915_RING_FREE_SPACE 64
  13. struct intel_hw_status_page {
  14. u32 *page_addr;
  15. unsigned int gfx_addr;
  16. struct drm_i915_gem_object *obj;
  17. };
  18. #define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
  19. #define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
  20. #define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
  21. #define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
  22. #define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
  23. #define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
  24. #define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
  25. #define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
  26. #define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
  27. #define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
  28. #define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base))
  29. #define I915_WRITE_MODE(ring, val) I915_WRITE(RING_MI_MODE((ring)->mmio_base), val)
  30. enum intel_ring_hangcheck_action {
  31. HANGCHECK_IDLE = 0,
  32. HANGCHECK_WAIT,
  33. HANGCHECK_ACTIVE,
  34. HANGCHECK_KICK,
  35. HANGCHECK_HUNG,
  36. };
  37. #define HANGCHECK_SCORE_RING_HUNG 31
  38. struct intel_ring_hangcheck {
  39. u64 acthd;
  40. u32 seqno;
  41. int score;
  42. enum intel_ring_hangcheck_action action;
  43. bool deadlock;
  44. };
  45. struct intel_ring_buffer {
  46. const char *name;
  47. enum intel_ring_id {
  48. RCS = 0x0,
  49. VCS,
  50. BCS,
  51. VECS,
  52. } id;
  53. #define I915_NUM_RINGS 4
  54. u32 mmio_base;
  55. void __iomem *virtual_start;
  56. struct drm_device *dev;
  57. struct drm_i915_gem_object *obj;
  58. u32 head;
  59. u32 tail;
  60. int space;
  61. int size;
  62. int effective_size;
  63. struct intel_hw_status_page status_page;
  64. /** We track the position of the requests in the ring buffer, and
  65. * when each is retired we increment last_retired_head as the GPU
  66. * must have finished processing the request and so we know we
  67. * can advance the ringbuffer up to that position.
  68. *
  69. * last_retired_head is set to -1 after the value is consumed so
  70. * we can detect new retirements.
  71. */
  72. u32 last_retired_head;
  73. unsigned irq_refcount; /* protected by dev_priv->irq_lock */
  74. u32 irq_enable_mask; /* bitmask to enable ring interrupt */
  75. u32 trace_irq_seqno;
  76. u32 sync_seqno[I915_NUM_RINGS-1];
  77. bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
  78. void (*irq_put)(struct intel_ring_buffer *ring);
  79. int (*init)(struct intel_ring_buffer *ring);
  80. void (*write_tail)(struct intel_ring_buffer *ring,
  81. u32 value);
  82. int __must_check (*flush)(struct intel_ring_buffer *ring,
  83. u32 invalidate_domains,
  84. u32 flush_domains);
  85. int (*add_request)(struct intel_ring_buffer *ring);
  86. /* Some chipsets are not quite as coherent as advertised and need
  87. * an expensive kick to force a true read of the up-to-date seqno.
  88. * However, the up-to-date seqno is not always required and the last
  89. * seen value is good enough. Note that the seqno will always be
  90. * monotonic, even if not coherent.
  91. */
  92. u32 (*get_seqno)(struct intel_ring_buffer *ring,
  93. bool lazy_coherency);
  94. void (*set_seqno)(struct intel_ring_buffer *ring,
  95. u32 seqno);
  96. int (*dispatch_execbuffer)(struct intel_ring_buffer *ring,
  97. u32 offset, u32 length,
  98. unsigned flags);
  99. #define I915_DISPATCH_SECURE 0x1
  100. #define I915_DISPATCH_PINNED 0x2
  101. void (*cleanup)(struct intel_ring_buffer *ring);
  102. int (*sync_to)(struct intel_ring_buffer *ring,
  103. struct intel_ring_buffer *to,
  104. u32 seqno);
  105. /* our mbox written by others */
  106. u32 semaphore_register[I915_NUM_RINGS];
  107. /* mboxes this ring signals to */
  108. u32 signal_mbox[I915_NUM_RINGS];
  109. /**
  110. * List of objects currently involved in rendering from the
  111. * ringbuffer.
  112. *
  113. * Includes buffers having the contents of their GPU caches
  114. * flushed, not necessarily primitives. last_rendering_seqno
  115. * represents when the rendering involved will be completed.
  116. *
  117. * A reference is held on the buffer while on this list.
  118. */
  119. struct list_head active_list;
  120. /**
  121. * List of breadcrumbs associated with GPU requests currently
  122. * outstanding.
  123. */
  124. struct list_head request_list;
  125. /**
  126. * Do we have some not yet emitted requests outstanding?
  127. */
  128. struct drm_i915_gem_request *preallocated_lazy_request;
  129. u32 outstanding_lazy_seqno;
  130. bool gpu_caches_dirty;
  131. bool fbc_dirty;
  132. wait_queue_head_t irq_queue;
  133. struct i915_hw_context *default_context;
  134. struct i915_hw_context *last_context;
  135. struct intel_ring_hangcheck hangcheck;
  136. struct {
  137. struct drm_i915_gem_object *obj;
  138. u32 gtt_offset;
  139. volatile u32 *cpu_page;
  140. } scratch;
  141. /*
  142. * Tables of commands the command parser needs to know about
  143. * for this ring.
  144. */
  145. const struct drm_i915_cmd_table *cmd_tables;
  146. int cmd_table_count;
  147. /*
  148. * Table of registers allowed in commands that read/write registers.
  149. */
  150. const u32 *reg_table;
  151. int reg_count;
  152. /*
  153. * Table of registers allowed in commands that read/write registers, but
  154. * only from the DRM master.
  155. */
  156. const u32 *master_reg_table;
  157. int master_reg_count;
  158. /*
  159. * Returns the bitmask for the length field of the specified command.
  160. * Return 0 for an unrecognized/invalid command.
  161. *
  162. * If the command parser finds an entry for a command in the ring's
  163. * cmd_tables, it gets the command's length based on the table entry.
  164. * If not, it calls this function to determine the per-ring length field
  165. * encoding for the command (i.e. certain opcode ranges use certain bits
  166. * to encode the command length in the header).
  167. */
  168. u32 (*get_cmd_length_mask)(u32 cmd_header);
  169. };
  170. static inline bool
  171. intel_ring_initialized(struct intel_ring_buffer *ring)
  172. {
  173. return ring->obj != NULL;
  174. }
  175. static inline unsigned
  176. intel_ring_flag(struct intel_ring_buffer *ring)
  177. {
  178. return 1 << ring->id;
  179. }
  180. static inline u32
  181. intel_ring_sync_index(struct intel_ring_buffer *ring,
  182. struct intel_ring_buffer *other)
  183. {
  184. int idx;
  185. /*
  186. * cs -> 0 = vcs, 1 = bcs
  187. * vcs -> 0 = bcs, 1 = cs,
  188. * bcs -> 0 = cs, 1 = vcs.
  189. */
  190. idx = (other - ring) - 1;
  191. if (idx < 0)
  192. idx += I915_NUM_RINGS;
  193. return idx;
  194. }
  195. static inline u32
  196. intel_read_status_page(struct intel_ring_buffer *ring,
  197. int reg)
  198. {
  199. /* Ensure that the compiler doesn't optimize away the load. */
  200. barrier();
  201. return ring->status_page.page_addr[reg];
  202. }
  203. static inline void
  204. intel_write_status_page(struct intel_ring_buffer *ring,
  205. int reg, u32 value)
  206. {
  207. ring->status_page.page_addr[reg] = value;
  208. }
  209. /**
  210. * Reads a dword out of the status page, which is written to from the command
  211. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  212. * MI_STORE_DATA_IMM.
  213. *
  214. * The following dwords have a reserved meaning:
  215. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  216. * 0x04: ring 0 head pointer
  217. * 0x05: ring 1 head pointer (915-class)
  218. * 0x06: ring 2 head pointer (915-class)
  219. * 0x10-0x1b: Context status DWords (GM45)
  220. * 0x1f: Last written status offset. (GM45)
  221. *
  222. * The area from dword 0x20 to 0x3ff is available for driver usage.
  223. */
  224. #define I915_GEM_HWS_INDEX 0x20
  225. #define I915_GEM_HWS_SCRATCH_INDEX 0x30
  226. #define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
  227. void intel_stop_ring_buffer(struct intel_ring_buffer *ring);
  228. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
  229. int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
  230. int __must_check intel_ring_cacheline_align(struct intel_ring_buffer *ring);
  231. static inline void intel_ring_emit(struct intel_ring_buffer *ring,
  232. u32 data)
  233. {
  234. iowrite32(data, ring->virtual_start + ring->tail);
  235. ring->tail += 4;
  236. }
  237. static inline void intel_ring_advance(struct intel_ring_buffer *ring)
  238. {
  239. ring->tail &= ring->size - 1;
  240. }
  241. void __intel_ring_advance(struct intel_ring_buffer *ring);
  242. int __must_check intel_ring_idle(struct intel_ring_buffer *ring);
  243. void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno);
  244. int intel_ring_flush_all_caches(struct intel_ring_buffer *ring);
  245. int intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring);
  246. int intel_init_render_ring_buffer(struct drm_device *dev);
  247. int intel_init_bsd_ring_buffer(struct drm_device *dev);
  248. int intel_init_blt_ring_buffer(struct drm_device *dev);
  249. int intel_init_vebox_ring_buffer(struct drm_device *dev);
  250. u64 intel_ring_get_active_head(struct intel_ring_buffer *ring);
  251. void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
  252. static inline u32 intel_ring_get_tail(struct intel_ring_buffer *ring)
  253. {
  254. return ring->tail;
  255. }
  256. static inline u32 intel_ring_get_seqno(struct intel_ring_buffer *ring)
  257. {
  258. BUG_ON(ring->outstanding_lazy_seqno == 0);
  259. return ring->outstanding_lazy_seqno;
  260. }
  261. static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
  262. {
  263. if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
  264. ring->trace_irq_seqno = seqno;
  265. }
  266. /* DRI warts */
  267. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
  268. #endif /* _INTEL_RINGBUFFER_H_ */