intel_ringbuffer.c 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. /* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
  35. * but keeps the logic simple. Indeed, the whole purpose of this macro is just
  36. * to give some inclination as to some of the magic values used in the various
  37. * workarounds!
  38. */
  39. #define CACHELINE_BYTES 64
  40. static inline int ring_space(struct intel_ring_buffer *ring)
  41. {
  42. int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
  43. if (space < 0)
  44. space += ring->size;
  45. return space;
  46. }
  47. static bool intel_ring_stopped(struct intel_ring_buffer *ring)
  48. {
  49. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  50. return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
  51. }
  52. void __intel_ring_advance(struct intel_ring_buffer *ring)
  53. {
  54. ring->tail &= ring->size - 1;
  55. if (intel_ring_stopped(ring))
  56. return;
  57. ring->write_tail(ring, ring->tail);
  58. }
  59. static int
  60. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  61. u32 invalidate_domains,
  62. u32 flush_domains)
  63. {
  64. u32 cmd;
  65. int ret;
  66. cmd = MI_FLUSH;
  67. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  68. cmd |= MI_NO_WRITE_FLUSH;
  69. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  70. cmd |= MI_READ_FLUSH;
  71. ret = intel_ring_begin(ring, 2);
  72. if (ret)
  73. return ret;
  74. intel_ring_emit(ring, cmd);
  75. intel_ring_emit(ring, MI_NOOP);
  76. intel_ring_advance(ring);
  77. return 0;
  78. }
  79. static int
  80. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  81. u32 invalidate_domains,
  82. u32 flush_domains)
  83. {
  84. struct drm_device *dev = ring->dev;
  85. u32 cmd;
  86. int ret;
  87. /*
  88. * read/write caches:
  89. *
  90. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  91. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  92. * also flushed at 2d versus 3d pipeline switches.
  93. *
  94. * read-only caches:
  95. *
  96. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  97. * MI_READ_FLUSH is set, and is always flushed on 965.
  98. *
  99. * I915_GEM_DOMAIN_COMMAND may not exist?
  100. *
  101. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  102. * invalidated when MI_EXE_FLUSH is set.
  103. *
  104. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  105. * invalidated with every MI_FLUSH.
  106. *
  107. * TLBs:
  108. *
  109. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  110. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  111. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  112. * are flushed at any MI_FLUSH.
  113. */
  114. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  115. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  116. cmd &= ~MI_NO_WRITE_FLUSH;
  117. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  118. cmd |= MI_EXE_FLUSH;
  119. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  120. (IS_G4X(dev) || IS_GEN5(dev)))
  121. cmd |= MI_INVALIDATE_ISP;
  122. ret = intel_ring_begin(ring, 2);
  123. if (ret)
  124. return ret;
  125. intel_ring_emit(ring, cmd);
  126. intel_ring_emit(ring, MI_NOOP);
  127. intel_ring_advance(ring);
  128. return 0;
  129. }
  130. /**
  131. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  132. * implementing two workarounds on gen6. From section 1.4.7.1
  133. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  134. *
  135. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  136. * produced by non-pipelined state commands), software needs to first
  137. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  138. * 0.
  139. *
  140. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  141. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  142. *
  143. * And the workaround for these two requires this workaround first:
  144. *
  145. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  146. * BEFORE the pipe-control with a post-sync op and no write-cache
  147. * flushes.
  148. *
  149. * And this last workaround is tricky because of the requirements on
  150. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  151. * volume 2 part 1:
  152. *
  153. * "1 of the following must also be set:
  154. * - Render Target Cache Flush Enable ([12] of DW1)
  155. * - Depth Cache Flush Enable ([0] of DW1)
  156. * - Stall at Pixel Scoreboard ([1] of DW1)
  157. * - Depth Stall ([13] of DW1)
  158. * - Post-Sync Operation ([13] of DW1)
  159. * - Notify Enable ([8] of DW1)"
  160. *
  161. * The cache flushes require the workaround flush that triggered this
  162. * one, so we can't use it. Depth stall would trigger the same.
  163. * Post-sync nonzero is what triggered this second workaround, so we
  164. * can't use that one either. Notify enable is IRQs, which aren't
  165. * really our business. That leaves only stall at scoreboard.
  166. */
  167. static int
  168. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  169. {
  170. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  171. int ret;
  172. ret = intel_ring_begin(ring, 6);
  173. if (ret)
  174. return ret;
  175. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  176. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  177. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  178. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  179. intel_ring_emit(ring, 0); /* low dword */
  180. intel_ring_emit(ring, 0); /* high dword */
  181. intel_ring_emit(ring, MI_NOOP);
  182. intel_ring_advance(ring);
  183. ret = intel_ring_begin(ring, 6);
  184. if (ret)
  185. return ret;
  186. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  187. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  188. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  189. intel_ring_emit(ring, 0);
  190. intel_ring_emit(ring, 0);
  191. intel_ring_emit(ring, MI_NOOP);
  192. intel_ring_advance(ring);
  193. return 0;
  194. }
  195. static int
  196. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  197. u32 invalidate_domains, u32 flush_domains)
  198. {
  199. u32 flags = 0;
  200. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  201. int ret;
  202. /* Force SNB workarounds for PIPE_CONTROL flushes */
  203. ret = intel_emit_post_sync_nonzero_flush(ring);
  204. if (ret)
  205. return ret;
  206. /* Just flush everything. Experiments have shown that reducing the
  207. * number of bits based on the write domains has little performance
  208. * impact.
  209. */
  210. if (flush_domains) {
  211. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  212. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  213. /*
  214. * Ensure that any following seqno writes only happen
  215. * when the render cache is indeed flushed.
  216. */
  217. flags |= PIPE_CONTROL_CS_STALL;
  218. }
  219. if (invalidate_domains) {
  220. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  221. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  222. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  223. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  224. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  225. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  226. /*
  227. * TLB invalidate requires a post-sync write.
  228. */
  229. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  230. }
  231. ret = intel_ring_begin(ring, 4);
  232. if (ret)
  233. return ret;
  234. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  235. intel_ring_emit(ring, flags);
  236. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  237. intel_ring_emit(ring, 0);
  238. intel_ring_advance(ring);
  239. return 0;
  240. }
  241. static int
  242. gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
  243. {
  244. int ret;
  245. ret = intel_ring_begin(ring, 4);
  246. if (ret)
  247. return ret;
  248. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  249. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  250. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  251. intel_ring_emit(ring, 0);
  252. intel_ring_emit(ring, 0);
  253. intel_ring_advance(ring);
  254. return 0;
  255. }
  256. static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
  257. {
  258. int ret;
  259. if (!ring->fbc_dirty)
  260. return 0;
  261. ret = intel_ring_begin(ring, 6);
  262. if (ret)
  263. return ret;
  264. /* WaFbcNukeOn3DBlt:ivb/hsw */
  265. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  266. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  267. intel_ring_emit(ring, value);
  268. intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
  269. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  270. intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
  271. intel_ring_advance(ring);
  272. ring->fbc_dirty = false;
  273. return 0;
  274. }
  275. static int
  276. gen7_render_ring_flush(struct intel_ring_buffer *ring,
  277. u32 invalidate_domains, u32 flush_domains)
  278. {
  279. u32 flags = 0;
  280. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  281. int ret;
  282. /*
  283. * Ensure that any following seqno writes only happen when the render
  284. * cache is indeed flushed.
  285. *
  286. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  287. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  288. * don't try to be clever and just set it unconditionally.
  289. */
  290. flags |= PIPE_CONTROL_CS_STALL;
  291. /* Just flush everything. Experiments have shown that reducing the
  292. * number of bits based on the write domains has little performance
  293. * impact.
  294. */
  295. if (flush_domains) {
  296. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  297. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  298. }
  299. if (invalidate_domains) {
  300. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  301. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  302. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  303. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  304. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  305. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  306. /*
  307. * TLB invalidate requires a post-sync write.
  308. */
  309. flags |= PIPE_CONTROL_QW_WRITE;
  310. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  311. /* Workaround: we must issue a pipe_control with CS-stall bit
  312. * set before a pipe_control command that has the state cache
  313. * invalidate bit set. */
  314. gen7_render_ring_cs_stall_wa(ring);
  315. }
  316. ret = intel_ring_begin(ring, 4);
  317. if (ret)
  318. return ret;
  319. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  320. intel_ring_emit(ring, flags);
  321. intel_ring_emit(ring, scratch_addr);
  322. intel_ring_emit(ring, 0);
  323. intel_ring_advance(ring);
  324. if (!invalidate_domains && flush_domains)
  325. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  326. return 0;
  327. }
  328. static int
  329. gen8_render_ring_flush(struct intel_ring_buffer *ring,
  330. u32 invalidate_domains, u32 flush_domains)
  331. {
  332. u32 flags = 0;
  333. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  334. int ret;
  335. flags |= PIPE_CONTROL_CS_STALL;
  336. if (flush_domains) {
  337. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  338. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  339. }
  340. if (invalidate_domains) {
  341. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  342. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  343. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  344. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  345. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  346. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  347. flags |= PIPE_CONTROL_QW_WRITE;
  348. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  349. }
  350. ret = intel_ring_begin(ring, 6);
  351. if (ret)
  352. return ret;
  353. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  354. intel_ring_emit(ring, flags);
  355. intel_ring_emit(ring, scratch_addr);
  356. intel_ring_emit(ring, 0);
  357. intel_ring_emit(ring, 0);
  358. intel_ring_emit(ring, 0);
  359. intel_ring_advance(ring);
  360. return 0;
  361. }
  362. static void ring_write_tail(struct intel_ring_buffer *ring,
  363. u32 value)
  364. {
  365. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  366. I915_WRITE_TAIL(ring, value);
  367. }
  368. u64 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  369. {
  370. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  371. u64 acthd;
  372. if (INTEL_INFO(ring->dev)->gen >= 8)
  373. acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
  374. RING_ACTHD_UDW(ring->mmio_base));
  375. else if (INTEL_INFO(ring->dev)->gen >= 4)
  376. acthd = I915_READ(RING_ACTHD(ring->mmio_base));
  377. else
  378. acthd = I915_READ(ACTHD);
  379. return acthd;
  380. }
  381. static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
  382. {
  383. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  384. u32 addr;
  385. addr = dev_priv->status_page_dmah->busaddr;
  386. if (INTEL_INFO(ring->dev)->gen >= 4)
  387. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  388. I915_WRITE(HWS_PGA, addr);
  389. }
  390. static bool stop_ring(struct intel_ring_buffer *ring)
  391. {
  392. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  393. if (!IS_GEN2(ring->dev)) {
  394. I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
  395. if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
  396. DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
  397. return false;
  398. }
  399. }
  400. I915_WRITE_CTL(ring, 0);
  401. I915_WRITE_HEAD(ring, 0);
  402. ring->write_tail(ring, 0);
  403. if (!IS_GEN2(ring->dev)) {
  404. (void)I915_READ_CTL(ring);
  405. I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
  406. }
  407. return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
  408. }
  409. static int init_ring_common(struct intel_ring_buffer *ring)
  410. {
  411. struct drm_device *dev = ring->dev;
  412. struct drm_i915_private *dev_priv = dev->dev_private;
  413. struct drm_i915_gem_object *obj = ring->obj;
  414. int ret = 0;
  415. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  416. if (!stop_ring(ring)) {
  417. /* G45 ring initialization often fails to reset head to zero */
  418. DRM_DEBUG_KMS("%s head not reset to zero "
  419. "ctl %08x head %08x tail %08x start %08x\n",
  420. ring->name,
  421. I915_READ_CTL(ring),
  422. I915_READ_HEAD(ring),
  423. I915_READ_TAIL(ring),
  424. I915_READ_START(ring));
  425. if (!stop_ring(ring)) {
  426. DRM_ERROR("failed to set %s head to zero "
  427. "ctl %08x head %08x tail %08x start %08x\n",
  428. ring->name,
  429. I915_READ_CTL(ring),
  430. I915_READ_HEAD(ring),
  431. I915_READ_TAIL(ring),
  432. I915_READ_START(ring));
  433. ret = -EIO;
  434. goto out;
  435. }
  436. }
  437. if (I915_NEED_GFX_HWS(dev))
  438. intel_ring_setup_status_page(ring);
  439. else
  440. ring_setup_phys_status_page(ring);
  441. /* Initialize the ring. This must happen _after_ we've cleared the ring
  442. * registers with the above sequence (the readback of the HEAD registers
  443. * also enforces ordering), otherwise the hw might lose the new ring
  444. * register values. */
  445. I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
  446. I915_WRITE_CTL(ring,
  447. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  448. | RING_VALID);
  449. /* If the head is still not zero, the ring is dead */
  450. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  451. I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
  452. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  453. DRM_ERROR("%s initialization failed "
  454. "ctl %08x head %08x tail %08x start %08x\n",
  455. ring->name,
  456. I915_READ_CTL(ring),
  457. I915_READ_HEAD(ring),
  458. I915_READ_TAIL(ring),
  459. I915_READ_START(ring));
  460. ret = -EIO;
  461. goto out;
  462. }
  463. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  464. i915_kernel_lost_context(ring->dev);
  465. else {
  466. ring->head = I915_READ_HEAD(ring);
  467. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  468. ring->space = ring_space(ring);
  469. ring->last_retired_head = -1;
  470. }
  471. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  472. out:
  473. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  474. return ret;
  475. }
  476. static int
  477. init_pipe_control(struct intel_ring_buffer *ring)
  478. {
  479. int ret;
  480. if (ring->scratch.obj)
  481. return 0;
  482. ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
  483. if (ring->scratch.obj == NULL) {
  484. DRM_ERROR("Failed to allocate seqno page\n");
  485. ret = -ENOMEM;
  486. goto err;
  487. }
  488. ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
  489. if (ret)
  490. goto err_unref;
  491. ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
  492. if (ret)
  493. goto err_unref;
  494. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
  495. ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
  496. if (ring->scratch.cpu_page == NULL) {
  497. ret = -ENOMEM;
  498. goto err_unpin;
  499. }
  500. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  501. ring->name, ring->scratch.gtt_offset);
  502. return 0;
  503. err_unpin:
  504. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  505. err_unref:
  506. drm_gem_object_unreference(&ring->scratch.obj->base);
  507. err:
  508. return ret;
  509. }
  510. static int init_render_ring(struct intel_ring_buffer *ring)
  511. {
  512. struct drm_device *dev = ring->dev;
  513. struct drm_i915_private *dev_priv = dev->dev_private;
  514. int ret = init_ring_common(ring);
  515. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  516. if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
  517. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  518. /* We need to disable the AsyncFlip performance optimisations in order
  519. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  520. * programmed to '1' on all products.
  521. *
  522. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
  523. */
  524. if (INTEL_INFO(dev)->gen >= 6)
  525. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  526. /* Required for the hardware to program scanline values for waiting */
  527. /* WaEnableFlushTlbInvalidationMode:snb */
  528. if (INTEL_INFO(dev)->gen == 6)
  529. I915_WRITE(GFX_MODE,
  530. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  531. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  532. if (IS_GEN7(dev))
  533. I915_WRITE(GFX_MODE_GEN7,
  534. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  535. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  536. if (INTEL_INFO(dev)->gen >= 5) {
  537. ret = init_pipe_control(ring);
  538. if (ret)
  539. return ret;
  540. }
  541. if (IS_GEN6(dev)) {
  542. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  543. * "If this bit is set, STCunit will have LRA as replacement
  544. * policy. [...] This bit must be reset. LRA replacement
  545. * policy is not supported."
  546. */
  547. I915_WRITE(CACHE_MODE_0,
  548. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  549. }
  550. if (INTEL_INFO(dev)->gen >= 6)
  551. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  552. if (HAS_L3_DPF(dev))
  553. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  554. return ret;
  555. }
  556. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  557. {
  558. struct drm_device *dev = ring->dev;
  559. if (ring->scratch.obj == NULL)
  560. return;
  561. if (INTEL_INFO(dev)->gen >= 5) {
  562. kunmap(sg_page(ring->scratch.obj->pages->sgl));
  563. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  564. }
  565. drm_gem_object_unreference(&ring->scratch.obj->base);
  566. ring->scratch.obj = NULL;
  567. }
  568. static void
  569. update_mboxes(struct intel_ring_buffer *ring,
  570. u32 mmio_offset)
  571. {
  572. /* NB: In order to be able to do semaphore MBOX updates for varying number
  573. * of rings, it's easiest if we round up each individual update to a
  574. * multiple of 2 (since ring updates must always be a multiple of 2)
  575. * even though the actual update only requires 3 dwords.
  576. */
  577. #define MBOX_UPDATE_DWORDS 4
  578. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  579. intel_ring_emit(ring, mmio_offset);
  580. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  581. intel_ring_emit(ring, MI_NOOP);
  582. }
  583. /**
  584. * gen6_add_request - Update the semaphore mailbox registers
  585. *
  586. * @ring - ring that is adding a request
  587. * @seqno - return seqno stuck into the ring
  588. *
  589. * Update the mailbox registers in the *other* rings with the current seqno.
  590. * This acts like a signal in the canonical semaphore.
  591. */
  592. static int
  593. gen6_add_request(struct intel_ring_buffer *ring)
  594. {
  595. struct drm_device *dev = ring->dev;
  596. struct drm_i915_private *dev_priv = dev->dev_private;
  597. struct intel_ring_buffer *useless;
  598. int i, ret, num_dwords = 4;
  599. if (i915_semaphore_is_enabled(dev))
  600. num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
  601. #undef MBOX_UPDATE_DWORDS
  602. ret = intel_ring_begin(ring, num_dwords);
  603. if (ret)
  604. return ret;
  605. if (i915_semaphore_is_enabled(dev)) {
  606. for_each_ring(useless, dev_priv, i) {
  607. u32 mbox_reg = ring->signal_mbox[i];
  608. if (mbox_reg != GEN6_NOSYNC)
  609. update_mboxes(ring, mbox_reg);
  610. }
  611. }
  612. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  613. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  614. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  615. intel_ring_emit(ring, MI_USER_INTERRUPT);
  616. __intel_ring_advance(ring);
  617. return 0;
  618. }
  619. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  620. u32 seqno)
  621. {
  622. struct drm_i915_private *dev_priv = dev->dev_private;
  623. return dev_priv->last_seqno < seqno;
  624. }
  625. /**
  626. * intel_ring_sync - sync the waiter to the signaller on seqno
  627. *
  628. * @waiter - ring that is waiting
  629. * @signaller - ring which has, or will signal
  630. * @seqno - seqno which the waiter will block on
  631. */
  632. static int
  633. gen6_ring_sync(struct intel_ring_buffer *waiter,
  634. struct intel_ring_buffer *signaller,
  635. u32 seqno)
  636. {
  637. int ret;
  638. u32 dw1 = MI_SEMAPHORE_MBOX |
  639. MI_SEMAPHORE_COMPARE |
  640. MI_SEMAPHORE_REGISTER;
  641. /* Throughout all of the GEM code, seqno passed implies our current
  642. * seqno is >= the last seqno executed. However for hardware the
  643. * comparison is strictly greater than.
  644. */
  645. seqno -= 1;
  646. WARN_ON(signaller->semaphore_register[waiter->id] ==
  647. MI_SEMAPHORE_SYNC_INVALID);
  648. ret = intel_ring_begin(waiter, 4);
  649. if (ret)
  650. return ret;
  651. /* If seqno wrap happened, omit the wait with no-ops */
  652. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  653. intel_ring_emit(waiter,
  654. dw1 |
  655. signaller->semaphore_register[waiter->id]);
  656. intel_ring_emit(waiter, seqno);
  657. intel_ring_emit(waiter, 0);
  658. intel_ring_emit(waiter, MI_NOOP);
  659. } else {
  660. intel_ring_emit(waiter, MI_NOOP);
  661. intel_ring_emit(waiter, MI_NOOP);
  662. intel_ring_emit(waiter, MI_NOOP);
  663. intel_ring_emit(waiter, MI_NOOP);
  664. }
  665. intel_ring_advance(waiter);
  666. return 0;
  667. }
  668. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  669. do { \
  670. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  671. PIPE_CONTROL_DEPTH_STALL); \
  672. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  673. intel_ring_emit(ring__, 0); \
  674. intel_ring_emit(ring__, 0); \
  675. } while (0)
  676. static int
  677. pc_render_add_request(struct intel_ring_buffer *ring)
  678. {
  679. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  680. int ret;
  681. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  682. * incoherent with writes to memory, i.e. completely fubar,
  683. * so we need to use PIPE_NOTIFY instead.
  684. *
  685. * However, we also need to workaround the qword write
  686. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  687. * memory before requesting an interrupt.
  688. */
  689. ret = intel_ring_begin(ring, 32);
  690. if (ret)
  691. return ret;
  692. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  693. PIPE_CONTROL_WRITE_FLUSH |
  694. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  695. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  696. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  697. intel_ring_emit(ring, 0);
  698. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  699. scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
  700. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  701. scratch_addr += 2 * CACHELINE_BYTES;
  702. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  703. scratch_addr += 2 * CACHELINE_BYTES;
  704. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  705. scratch_addr += 2 * CACHELINE_BYTES;
  706. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  707. scratch_addr += 2 * CACHELINE_BYTES;
  708. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  709. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  710. PIPE_CONTROL_WRITE_FLUSH |
  711. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  712. PIPE_CONTROL_NOTIFY);
  713. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  714. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  715. intel_ring_emit(ring, 0);
  716. __intel_ring_advance(ring);
  717. return 0;
  718. }
  719. static u32
  720. gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  721. {
  722. /* Workaround to force correct ordering between irq and seqno writes on
  723. * ivb (and maybe also on snb) by reading from a CS register (like
  724. * ACTHD) before reading the status page. */
  725. if (!lazy_coherency) {
  726. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  727. POSTING_READ(RING_ACTHD(ring->mmio_base));
  728. }
  729. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  730. }
  731. static u32
  732. ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  733. {
  734. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  735. }
  736. static void
  737. ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  738. {
  739. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  740. }
  741. static u32
  742. pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  743. {
  744. return ring->scratch.cpu_page[0];
  745. }
  746. static void
  747. pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  748. {
  749. ring->scratch.cpu_page[0] = seqno;
  750. }
  751. static bool
  752. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  753. {
  754. struct drm_device *dev = ring->dev;
  755. struct drm_i915_private *dev_priv = dev->dev_private;
  756. unsigned long flags;
  757. if (!dev->irq_enabled)
  758. return false;
  759. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  760. if (ring->irq_refcount++ == 0)
  761. ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  762. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  763. return true;
  764. }
  765. static void
  766. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  767. {
  768. struct drm_device *dev = ring->dev;
  769. struct drm_i915_private *dev_priv = dev->dev_private;
  770. unsigned long flags;
  771. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  772. if (--ring->irq_refcount == 0)
  773. ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  774. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  775. }
  776. static bool
  777. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  778. {
  779. struct drm_device *dev = ring->dev;
  780. struct drm_i915_private *dev_priv = dev->dev_private;
  781. unsigned long flags;
  782. if (!dev->irq_enabled)
  783. return false;
  784. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  785. if (ring->irq_refcount++ == 0) {
  786. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  787. I915_WRITE(IMR, dev_priv->irq_mask);
  788. POSTING_READ(IMR);
  789. }
  790. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  791. return true;
  792. }
  793. static void
  794. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  795. {
  796. struct drm_device *dev = ring->dev;
  797. struct drm_i915_private *dev_priv = dev->dev_private;
  798. unsigned long flags;
  799. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  800. if (--ring->irq_refcount == 0) {
  801. dev_priv->irq_mask |= ring->irq_enable_mask;
  802. I915_WRITE(IMR, dev_priv->irq_mask);
  803. POSTING_READ(IMR);
  804. }
  805. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  806. }
  807. static bool
  808. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  809. {
  810. struct drm_device *dev = ring->dev;
  811. struct drm_i915_private *dev_priv = dev->dev_private;
  812. unsigned long flags;
  813. if (!dev->irq_enabled)
  814. return false;
  815. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  816. if (ring->irq_refcount++ == 0) {
  817. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  818. I915_WRITE16(IMR, dev_priv->irq_mask);
  819. POSTING_READ16(IMR);
  820. }
  821. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  822. return true;
  823. }
  824. static void
  825. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  826. {
  827. struct drm_device *dev = ring->dev;
  828. struct drm_i915_private *dev_priv = dev->dev_private;
  829. unsigned long flags;
  830. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  831. if (--ring->irq_refcount == 0) {
  832. dev_priv->irq_mask |= ring->irq_enable_mask;
  833. I915_WRITE16(IMR, dev_priv->irq_mask);
  834. POSTING_READ16(IMR);
  835. }
  836. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  837. }
  838. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  839. {
  840. struct drm_device *dev = ring->dev;
  841. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  842. u32 mmio = 0;
  843. /* The ring status page addresses are no longer next to the rest of
  844. * the ring registers as of gen7.
  845. */
  846. if (IS_GEN7(dev)) {
  847. switch (ring->id) {
  848. case RCS:
  849. mmio = RENDER_HWS_PGA_GEN7;
  850. break;
  851. case BCS:
  852. mmio = BLT_HWS_PGA_GEN7;
  853. break;
  854. case VCS:
  855. mmio = BSD_HWS_PGA_GEN7;
  856. break;
  857. case VECS:
  858. mmio = VEBOX_HWS_PGA_GEN7;
  859. break;
  860. }
  861. } else if (IS_GEN6(ring->dev)) {
  862. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  863. } else {
  864. /* XXX: gen8 returns to sanity */
  865. mmio = RING_HWS_PGA(ring->mmio_base);
  866. }
  867. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  868. POSTING_READ(mmio);
  869. /*
  870. * Flush the TLB for this page
  871. *
  872. * FIXME: These two bits have disappeared on gen8, so a question
  873. * arises: do we still need this and if so how should we go about
  874. * invalidating the TLB?
  875. */
  876. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
  877. u32 reg = RING_INSTPM(ring->mmio_base);
  878. /* ring should be idle before issuing a sync flush*/
  879. WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
  880. I915_WRITE(reg,
  881. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  882. INSTPM_SYNC_FLUSH));
  883. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  884. 1000))
  885. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  886. ring->name);
  887. }
  888. }
  889. static int
  890. bsd_ring_flush(struct intel_ring_buffer *ring,
  891. u32 invalidate_domains,
  892. u32 flush_domains)
  893. {
  894. int ret;
  895. ret = intel_ring_begin(ring, 2);
  896. if (ret)
  897. return ret;
  898. intel_ring_emit(ring, MI_FLUSH);
  899. intel_ring_emit(ring, MI_NOOP);
  900. intel_ring_advance(ring);
  901. return 0;
  902. }
  903. static int
  904. i9xx_add_request(struct intel_ring_buffer *ring)
  905. {
  906. int ret;
  907. ret = intel_ring_begin(ring, 4);
  908. if (ret)
  909. return ret;
  910. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  911. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  912. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  913. intel_ring_emit(ring, MI_USER_INTERRUPT);
  914. __intel_ring_advance(ring);
  915. return 0;
  916. }
  917. static bool
  918. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  919. {
  920. struct drm_device *dev = ring->dev;
  921. struct drm_i915_private *dev_priv = dev->dev_private;
  922. unsigned long flags;
  923. if (!dev->irq_enabled)
  924. return false;
  925. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  926. if (ring->irq_refcount++ == 0) {
  927. if (HAS_L3_DPF(dev) && ring->id == RCS)
  928. I915_WRITE_IMR(ring,
  929. ~(ring->irq_enable_mask |
  930. GT_PARITY_ERROR(dev)));
  931. else
  932. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  933. ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  934. }
  935. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  936. return true;
  937. }
  938. static void
  939. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  940. {
  941. struct drm_device *dev = ring->dev;
  942. struct drm_i915_private *dev_priv = dev->dev_private;
  943. unsigned long flags;
  944. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  945. if (--ring->irq_refcount == 0) {
  946. if (HAS_L3_DPF(dev) && ring->id == RCS)
  947. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  948. else
  949. I915_WRITE_IMR(ring, ~0);
  950. ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  951. }
  952. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  953. }
  954. static bool
  955. hsw_vebox_get_irq(struct intel_ring_buffer *ring)
  956. {
  957. struct drm_device *dev = ring->dev;
  958. struct drm_i915_private *dev_priv = dev->dev_private;
  959. unsigned long flags;
  960. if (!dev->irq_enabled)
  961. return false;
  962. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  963. if (ring->irq_refcount++ == 0) {
  964. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  965. snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
  966. }
  967. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  968. return true;
  969. }
  970. static void
  971. hsw_vebox_put_irq(struct intel_ring_buffer *ring)
  972. {
  973. struct drm_device *dev = ring->dev;
  974. struct drm_i915_private *dev_priv = dev->dev_private;
  975. unsigned long flags;
  976. if (!dev->irq_enabled)
  977. return;
  978. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  979. if (--ring->irq_refcount == 0) {
  980. I915_WRITE_IMR(ring, ~0);
  981. snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
  982. }
  983. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  984. }
  985. static bool
  986. gen8_ring_get_irq(struct intel_ring_buffer *ring)
  987. {
  988. struct drm_device *dev = ring->dev;
  989. struct drm_i915_private *dev_priv = dev->dev_private;
  990. unsigned long flags;
  991. if (!dev->irq_enabled)
  992. return false;
  993. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  994. if (ring->irq_refcount++ == 0) {
  995. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  996. I915_WRITE_IMR(ring,
  997. ~(ring->irq_enable_mask |
  998. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  999. } else {
  1000. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1001. }
  1002. POSTING_READ(RING_IMR(ring->mmio_base));
  1003. }
  1004. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1005. return true;
  1006. }
  1007. static void
  1008. gen8_ring_put_irq(struct intel_ring_buffer *ring)
  1009. {
  1010. struct drm_device *dev = ring->dev;
  1011. struct drm_i915_private *dev_priv = dev->dev_private;
  1012. unsigned long flags;
  1013. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1014. if (--ring->irq_refcount == 0) {
  1015. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1016. I915_WRITE_IMR(ring,
  1017. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  1018. } else {
  1019. I915_WRITE_IMR(ring, ~0);
  1020. }
  1021. POSTING_READ(RING_IMR(ring->mmio_base));
  1022. }
  1023. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1024. }
  1025. static int
  1026. i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1027. u32 offset, u32 length,
  1028. unsigned flags)
  1029. {
  1030. int ret;
  1031. ret = intel_ring_begin(ring, 2);
  1032. if (ret)
  1033. return ret;
  1034. intel_ring_emit(ring,
  1035. MI_BATCH_BUFFER_START |
  1036. MI_BATCH_GTT |
  1037. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1038. intel_ring_emit(ring, offset);
  1039. intel_ring_advance(ring);
  1040. return 0;
  1041. }
  1042. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1043. #define I830_BATCH_LIMIT (256*1024)
  1044. static int
  1045. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1046. u32 offset, u32 len,
  1047. unsigned flags)
  1048. {
  1049. int ret;
  1050. if (flags & I915_DISPATCH_PINNED) {
  1051. ret = intel_ring_begin(ring, 4);
  1052. if (ret)
  1053. return ret;
  1054. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1055. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1056. intel_ring_emit(ring, offset + len - 8);
  1057. intel_ring_emit(ring, MI_NOOP);
  1058. intel_ring_advance(ring);
  1059. } else {
  1060. u32 cs_offset = ring->scratch.gtt_offset;
  1061. if (len > I830_BATCH_LIMIT)
  1062. return -ENOSPC;
  1063. ret = intel_ring_begin(ring, 9+3);
  1064. if (ret)
  1065. return ret;
  1066. /* Blit the batch (which has now all relocs applied) to the stable batch
  1067. * scratch bo area (so that the CS never stumbles over its tlb
  1068. * invalidation bug) ... */
  1069. intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
  1070. XY_SRC_COPY_BLT_WRITE_ALPHA |
  1071. XY_SRC_COPY_BLT_WRITE_RGB);
  1072. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
  1073. intel_ring_emit(ring, 0);
  1074. intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
  1075. intel_ring_emit(ring, cs_offset);
  1076. intel_ring_emit(ring, 0);
  1077. intel_ring_emit(ring, 4096);
  1078. intel_ring_emit(ring, offset);
  1079. intel_ring_emit(ring, MI_FLUSH);
  1080. /* ... and execute it. */
  1081. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1082. intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1083. intel_ring_emit(ring, cs_offset + len - 8);
  1084. intel_ring_advance(ring);
  1085. }
  1086. return 0;
  1087. }
  1088. static int
  1089. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1090. u32 offset, u32 len,
  1091. unsigned flags)
  1092. {
  1093. int ret;
  1094. ret = intel_ring_begin(ring, 2);
  1095. if (ret)
  1096. return ret;
  1097. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1098. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1099. intel_ring_advance(ring);
  1100. return 0;
  1101. }
  1102. static void cleanup_status_page(struct intel_ring_buffer *ring)
  1103. {
  1104. struct drm_i915_gem_object *obj;
  1105. obj = ring->status_page.obj;
  1106. if (obj == NULL)
  1107. return;
  1108. kunmap(sg_page(obj->pages->sgl));
  1109. i915_gem_object_ggtt_unpin(obj);
  1110. drm_gem_object_unreference(&obj->base);
  1111. ring->status_page.obj = NULL;
  1112. }
  1113. static int init_status_page(struct intel_ring_buffer *ring)
  1114. {
  1115. struct drm_i915_gem_object *obj;
  1116. if ((obj = ring->status_page.obj) == NULL) {
  1117. int ret;
  1118. obj = i915_gem_alloc_object(ring->dev, 4096);
  1119. if (obj == NULL) {
  1120. DRM_ERROR("Failed to allocate status page\n");
  1121. return -ENOMEM;
  1122. }
  1123. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1124. if (ret)
  1125. goto err_unref;
  1126. ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
  1127. if (ret) {
  1128. err_unref:
  1129. drm_gem_object_unreference(&obj->base);
  1130. return ret;
  1131. }
  1132. ring->status_page.obj = obj;
  1133. }
  1134. ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1135. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1136. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1137. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1138. ring->name, ring->status_page.gfx_addr);
  1139. return 0;
  1140. }
  1141. static int init_phys_status_page(struct intel_ring_buffer *ring)
  1142. {
  1143. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1144. if (!dev_priv->status_page_dmah) {
  1145. dev_priv->status_page_dmah =
  1146. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1147. if (!dev_priv->status_page_dmah)
  1148. return -ENOMEM;
  1149. }
  1150. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1151. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1152. return 0;
  1153. }
  1154. static int allocate_ring_buffer(struct intel_ring_buffer *ring)
  1155. {
  1156. struct drm_device *dev = ring->dev;
  1157. struct drm_i915_private *dev_priv = to_i915(dev);
  1158. struct drm_i915_gem_object *obj;
  1159. int ret;
  1160. if (ring->obj)
  1161. return 0;
  1162. obj = NULL;
  1163. if (!HAS_LLC(dev))
  1164. obj = i915_gem_object_create_stolen(dev, ring->size);
  1165. if (obj == NULL)
  1166. obj = i915_gem_alloc_object(dev, ring->size);
  1167. if (obj == NULL)
  1168. return -ENOMEM;
  1169. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
  1170. if (ret)
  1171. goto err_unref;
  1172. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1173. if (ret)
  1174. goto err_unpin;
  1175. ring->virtual_start =
  1176. ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
  1177. ring->size);
  1178. if (ring->virtual_start == NULL) {
  1179. ret = -EINVAL;
  1180. goto err_unpin;
  1181. }
  1182. ring->obj = obj;
  1183. return 0;
  1184. err_unpin:
  1185. i915_gem_object_ggtt_unpin(obj);
  1186. err_unref:
  1187. drm_gem_object_unreference(&obj->base);
  1188. return ret;
  1189. }
  1190. static int intel_init_ring_buffer(struct drm_device *dev,
  1191. struct intel_ring_buffer *ring)
  1192. {
  1193. int ret;
  1194. ring->dev = dev;
  1195. INIT_LIST_HEAD(&ring->active_list);
  1196. INIT_LIST_HEAD(&ring->request_list);
  1197. ring->size = 32 * PAGE_SIZE;
  1198. memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
  1199. init_waitqueue_head(&ring->irq_queue);
  1200. if (I915_NEED_GFX_HWS(dev)) {
  1201. ret = init_status_page(ring);
  1202. if (ret)
  1203. return ret;
  1204. } else {
  1205. BUG_ON(ring->id != RCS);
  1206. ret = init_phys_status_page(ring);
  1207. if (ret)
  1208. return ret;
  1209. }
  1210. ret = allocate_ring_buffer(ring);
  1211. if (ret) {
  1212. DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
  1213. return ret;
  1214. }
  1215. /* Workaround an erratum on the i830 which causes a hang if
  1216. * the TAIL pointer points to within the last 2 cachelines
  1217. * of the buffer.
  1218. */
  1219. ring->effective_size = ring->size;
  1220. if (IS_I830(dev) || IS_845G(dev))
  1221. ring->effective_size -= 2 * CACHELINE_BYTES;
  1222. i915_cmd_parser_init_ring(ring);
  1223. return ring->init(ring);
  1224. }
  1225. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  1226. {
  1227. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  1228. if (ring->obj == NULL)
  1229. return;
  1230. intel_stop_ring_buffer(ring);
  1231. WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1232. iounmap(ring->virtual_start);
  1233. i915_gem_object_ggtt_unpin(ring->obj);
  1234. drm_gem_object_unreference(&ring->obj->base);
  1235. ring->obj = NULL;
  1236. ring->preallocated_lazy_request = NULL;
  1237. ring->outstanding_lazy_seqno = 0;
  1238. if (ring->cleanup)
  1239. ring->cleanup(ring);
  1240. cleanup_status_page(ring);
  1241. }
  1242. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  1243. {
  1244. struct drm_i915_gem_request *request;
  1245. u32 seqno = 0, tail;
  1246. int ret;
  1247. if (ring->last_retired_head != -1) {
  1248. ring->head = ring->last_retired_head;
  1249. ring->last_retired_head = -1;
  1250. ring->space = ring_space(ring);
  1251. if (ring->space >= n)
  1252. return 0;
  1253. }
  1254. list_for_each_entry(request, &ring->request_list, list) {
  1255. int space;
  1256. if (request->tail == -1)
  1257. continue;
  1258. space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
  1259. if (space < 0)
  1260. space += ring->size;
  1261. if (space >= n) {
  1262. seqno = request->seqno;
  1263. tail = request->tail;
  1264. break;
  1265. }
  1266. /* Consume this request in case we need more space than
  1267. * is available and so need to prevent a race between
  1268. * updating last_retired_head and direct reads of
  1269. * I915_RING_HEAD. It also provides a nice sanity check.
  1270. */
  1271. request->tail = -1;
  1272. }
  1273. if (seqno == 0)
  1274. return -ENOSPC;
  1275. ret = i915_wait_seqno(ring, seqno);
  1276. if (ret)
  1277. return ret;
  1278. ring->head = tail;
  1279. ring->space = ring_space(ring);
  1280. if (WARN_ON(ring->space < n))
  1281. return -ENOSPC;
  1282. return 0;
  1283. }
  1284. static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
  1285. {
  1286. struct drm_device *dev = ring->dev;
  1287. struct drm_i915_private *dev_priv = dev->dev_private;
  1288. unsigned long end;
  1289. int ret;
  1290. ret = intel_ring_wait_request(ring, n);
  1291. if (ret != -ENOSPC)
  1292. return ret;
  1293. /* force the tail write in case we have been skipping them */
  1294. __intel_ring_advance(ring);
  1295. trace_i915_ring_wait_begin(ring);
  1296. /* With GEM the hangcheck timer should kick us out of the loop,
  1297. * leaving it early runs the risk of corrupting GEM state (due
  1298. * to running on almost untested codepaths). But on resume
  1299. * timers don't work yet, so prevent a complete hang in that
  1300. * case by choosing an insanely large timeout. */
  1301. end = jiffies + 60 * HZ;
  1302. do {
  1303. ring->head = I915_READ_HEAD(ring);
  1304. ring->space = ring_space(ring);
  1305. if (ring->space >= n) {
  1306. trace_i915_ring_wait_end(ring);
  1307. return 0;
  1308. }
  1309. if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
  1310. dev->primary->master) {
  1311. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1312. if (master_priv->sarea_priv)
  1313. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1314. }
  1315. msleep(1);
  1316. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1317. dev_priv->mm.interruptible);
  1318. if (ret)
  1319. return ret;
  1320. } while (!time_after(jiffies, end));
  1321. trace_i915_ring_wait_end(ring);
  1322. return -EBUSY;
  1323. }
  1324. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  1325. {
  1326. uint32_t __iomem *virt;
  1327. int rem = ring->size - ring->tail;
  1328. if (ring->space < rem) {
  1329. int ret = ring_wait_for_space(ring, rem);
  1330. if (ret)
  1331. return ret;
  1332. }
  1333. virt = ring->virtual_start + ring->tail;
  1334. rem /= 4;
  1335. while (rem--)
  1336. iowrite32(MI_NOOP, virt++);
  1337. ring->tail = 0;
  1338. ring->space = ring_space(ring);
  1339. return 0;
  1340. }
  1341. int intel_ring_idle(struct intel_ring_buffer *ring)
  1342. {
  1343. u32 seqno;
  1344. int ret;
  1345. /* We need to add any requests required to flush the objects and ring */
  1346. if (ring->outstanding_lazy_seqno) {
  1347. ret = i915_add_request(ring, NULL);
  1348. if (ret)
  1349. return ret;
  1350. }
  1351. /* Wait upon the last request to be completed */
  1352. if (list_empty(&ring->request_list))
  1353. return 0;
  1354. seqno = list_entry(ring->request_list.prev,
  1355. struct drm_i915_gem_request,
  1356. list)->seqno;
  1357. return i915_wait_seqno(ring, seqno);
  1358. }
  1359. static int
  1360. intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
  1361. {
  1362. if (ring->outstanding_lazy_seqno)
  1363. return 0;
  1364. if (ring->preallocated_lazy_request == NULL) {
  1365. struct drm_i915_gem_request *request;
  1366. request = kmalloc(sizeof(*request), GFP_KERNEL);
  1367. if (request == NULL)
  1368. return -ENOMEM;
  1369. ring->preallocated_lazy_request = request;
  1370. }
  1371. return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
  1372. }
  1373. static int __intel_ring_prepare(struct intel_ring_buffer *ring,
  1374. int bytes)
  1375. {
  1376. int ret;
  1377. if (unlikely(ring->tail + bytes > ring->effective_size)) {
  1378. ret = intel_wrap_ring_buffer(ring);
  1379. if (unlikely(ret))
  1380. return ret;
  1381. }
  1382. if (unlikely(ring->space < bytes)) {
  1383. ret = ring_wait_for_space(ring, bytes);
  1384. if (unlikely(ret))
  1385. return ret;
  1386. }
  1387. return 0;
  1388. }
  1389. int intel_ring_begin(struct intel_ring_buffer *ring,
  1390. int num_dwords)
  1391. {
  1392. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1393. int ret;
  1394. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1395. dev_priv->mm.interruptible);
  1396. if (ret)
  1397. return ret;
  1398. ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
  1399. if (ret)
  1400. return ret;
  1401. /* Preallocate the olr before touching the ring */
  1402. ret = intel_ring_alloc_seqno(ring);
  1403. if (ret)
  1404. return ret;
  1405. ring->space -= num_dwords * sizeof(uint32_t);
  1406. return 0;
  1407. }
  1408. /* Align the ring tail to a cacheline boundary */
  1409. int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
  1410. {
  1411. int num_dwords = (ring->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1412. int ret;
  1413. if (num_dwords == 0)
  1414. return 0;
  1415. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1416. ret = intel_ring_begin(ring, num_dwords);
  1417. if (ret)
  1418. return ret;
  1419. while (num_dwords--)
  1420. intel_ring_emit(ring, MI_NOOP);
  1421. intel_ring_advance(ring);
  1422. return 0;
  1423. }
  1424. void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1425. {
  1426. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1427. BUG_ON(ring->outstanding_lazy_seqno);
  1428. if (INTEL_INFO(ring->dev)->gen >= 6) {
  1429. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1430. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1431. if (HAS_VEBOX(ring->dev))
  1432. I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
  1433. }
  1434. ring->set_seqno(ring, seqno);
  1435. ring->hangcheck.seqno = seqno;
  1436. }
  1437. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1438. u32 value)
  1439. {
  1440. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1441. /* Every tail move must follow the sequence below */
  1442. /* Disable notification that the ring is IDLE. The GT
  1443. * will then assume that it is busy and bring it out of rc6.
  1444. */
  1445. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1446. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1447. /* Clear the context id. Here be magic! */
  1448. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1449. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1450. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1451. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1452. 50))
  1453. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1454. /* Now that the ring is fully powered up, update the tail */
  1455. I915_WRITE_TAIL(ring, value);
  1456. POSTING_READ(RING_TAIL(ring->mmio_base));
  1457. /* Let the ring send IDLE messages to the GT again,
  1458. * and so let it sleep to conserve power when idle.
  1459. */
  1460. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1461. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1462. }
  1463. static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
  1464. u32 invalidate, u32 flush)
  1465. {
  1466. uint32_t cmd;
  1467. int ret;
  1468. ret = intel_ring_begin(ring, 4);
  1469. if (ret)
  1470. return ret;
  1471. cmd = MI_FLUSH_DW;
  1472. if (INTEL_INFO(ring->dev)->gen >= 8)
  1473. cmd += 1;
  1474. /*
  1475. * Bspec vol 1c.5 - video engine command streamer:
  1476. * "If ENABLED, all TLBs will be invalidated once the flush
  1477. * operation is complete. This bit is only valid when the
  1478. * Post-Sync Operation field is a value of 1h or 3h."
  1479. */
  1480. if (invalidate & I915_GEM_GPU_DOMAINS)
  1481. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1482. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1483. intel_ring_emit(ring, cmd);
  1484. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1485. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1486. intel_ring_emit(ring, 0); /* upper addr */
  1487. intel_ring_emit(ring, 0); /* value */
  1488. } else {
  1489. intel_ring_emit(ring, 0);
  1490. intel_ring_emit(ring, MI_NOOP);
  1491. }
  1492. intel_ring_advance(ring);
  1493. return 0;
  1494. }
  1495. static int
  1496. gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1497. u32 offset, u32 len,
  1498. unsigned flags)
  1499. {
  1500. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1501. bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
  1502. !(flags & I915_DISPATCH_SECURE);
  1503. int ret;
  1504. ret = intel_ring_begin(ring, 4);
  1505. if (ret)
  1506. return ret;
  1507. /* FIXME(BDW): Address space and security selectors. */
  1508. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
  1509. intel_ring_emit(ring, offset);
  1510. intel_ring_emit(ring, 0);
  1511. intel_ring_emit(ring, MI_NOOP);
  1512. intel_ring_advance(ring);
  1513. return 0;
  1514. }
  1515. static int
  1516. hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1517. u32 offset, u32 len,
  1518. unsigned flags)
  1519. {
  1520. int ret;
  1521. ret = intel_ring_begin(ring, 2);
  1522. if (ret)
  1523. return ret;
  1524. intel_ring_emit(ring,
  1525. MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
  1526. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
  1527. /* bit0-7 is the length on GEN6+ */
  1528. intel_ring_emit(ring, offset);
  1529. intel_ring_advance(ring);
  1530. return 0;
  1531. }
  1532. static int
  1533. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1534. u32 offset, u32 len,
  1535. unsigned flags)
  1536. {
  1537. int ret;
  1538. ret = intel_ring_begin(ring, 2);
  1539. if (ret)
  1540. return ret;
  1541. intel_ring_emit(ring,
  1542. MI_BATCH_BUFFER_START |
  1543. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1544. /* bit0-7 is the length on GEN6+ */
  1545. intel_ring_emit(ring, offset);
  1546. intel_ring_advance(ring);
  1547. return 0;
  1548. }
  1549. /* Blitter support (SandyBridge+) */
  1550. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1551. u32 invalidate, u32 flush)
  1552. {
  1553. struct drm_device *dev = ring->dev;
  1554. uint32_t cmd;
  1555. int ret;
  1556. ret = intel_ring_begin(ring, 4);
  1557. if (ret)
  1558. return ret;
  1559. cmd = MI_FLUSH_DW;
  1560. if (INTEL_INFO(ring->dev)->gen >= 8)
  1561. cmd += 1;
  1562. /*
  1563. * Bspec vol 1c.3 - blitter engine command streamer:
  1564. * "If ENABLED, all TLBs will be invalidated once the flush
  1565. * operation is complete. This bit is only valid when the
  1566. * Post-Sync Operation field is a value of 1h or 3h."
  1567. */
  1568. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1569. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1570. MI_FLUSH_DW_OP_STOREDW;
  1571. intel_ring_emit(ring, cmd);
  1572. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1573. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1574. intel_ring_emit(ring, 0); /* upper addr */
  1575. intel_ring_emit(ring, 0); /* value */
  1576. } else {
  1577. intel_ring_emit(ring, 0);
  1578. intel_ring_emit(ring, MI_NOOP);
  1579. }
  1580. intel_ring_advance(ring);
  1581. if (IS_GEN7(dev) && !invalidate && flush)
  1582. return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
  1583. return 0;
  1584. }
  1585. int intel_init_render_ring_buffer(struct drm_device *dev)
  1586. {
  1587. struct drm_i915_private *dev_priv = dev->dev_private;
  1588. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1589. ring->name = "render ring";
  1590. ring->id = RCS;
  1591. ring->mmio_base = RENDER_RING_BASE;
  1592. if (INTEL_INFO(dev)->gen >= 6) {
  1593. ring->add_request = gen6_add_request;
  1594. ring->flush = gen7_render_ring_flush;
  1595. if (INTEL_INFO(dev)->gen == 6)
  1596. ring->flush = gen6_render_ring_flush;
  1597. if (INTEL_INFO(dev)->gen >= 8) {
  1598. ring->flush = gen8_render_ring_flush;
  1599. ring->irq_get = gen8_ring_get_irq;
  1600. ring->irq_put = gen8_ring_put_irq;
  1601. } else {
  1602. ring->irq_get = gen6_ring_get_irq;
  1603. ring->irq_put = gen6_ring_put_irq;
  1604. }
  1605. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  1606. ring->get_seqno = gen6_ring_get_seqno;
  1607. ring->set_seqno = ring_set_seqno;
  1608. ring->sync_to = gen6_ring_sync;
  1609. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  1610. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
  1611. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
  1612. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
  1613. ring->signal_mbox[RCS] = GEN6_NOSYNC;
  1614. ring->signal_mbox[VCS] = GEN6_VRSYNC;
  1615. ring->signal_mbox[BCS] = GEN6_BRSYNC;
  1616. ring->signal_mbox[VECS] = GEN6_VERSYNC;
  1617. } else if (IS_GEN5(dev)) {
  1618. ring->add_request = pc_render_add_request;
  1619. ring->flush = gen4_render_ring_flush;
  1620. ring->get_seqno = pc_render_get_seqno;
  1621. ring->set_seqno = pc_render_set_seqno;
  1622. ring->irq_get = gen5_ring_get_irq;
  1623. ring->irq_put = gen5_ring_put_irq;
  1624. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  1625. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  1626. } else {
  1627. ring->add_request = i9xx_add_request;
  1628. if (INTEL_INFO(dev)->gen < 4)
  1629. ring->flush = gen2_render_ring_flush;
  1630. else
  1631. ring->flush = gen4_render_ring_flush;
  1632. ring->get_seqno = ring_get_seqno;
  1633. ring->set_seqno = ring_set_seqno;
  1634. if (IS_GEN2(dev)) {
  1635. ring->irq_get = i8xx_ring_get_irq;
  1636. ring->irq_put = i8xx_ring_put_irq;
  1637. } else {
  1638. ring->irq_get = i9xx_ring_get_irq;
  1639. ring->irq_put = i9xx_ring_put_irq;
  1640. }
  1641. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1642. }
  1643. ring->write_tail = ring_write_tail;
  1644. if (IS_HASWELL(dev))
  1645. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  1646. else if (IS_GEN8(dev))
  1647. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  1648. else if (INTEL_INFO(dev)->gen >= 6)
  1649. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1650. else if (INTEL_INFO(dev)->gen >= 4)
  1651. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1652. else if (IS_I830(dev) || IS_845G(dev))
  1653. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1654. else
  1655. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1656. ring->init = init_render_ring;
  1657. ring->cleanup = render_ring_cleanup;
  1658. /* Workaround batchbuffer to combat CS tlb bug. */
  1659. if (HAS_BROKEN_CS_TLB(dev)) {
  1660. struct drm_i915_gem_object *obj;
  1661. int ret;
  1662. obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
  1663. if (obj == NULL) {
  1664. DRM_ERROR("Failed to allocate batch bo\n");
  1665. return -ENOMEM;
  1666. }
  1667. ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
  1668. if (ret != 0) {
  1669. drm_gem_object_unreference(&obj->base);
  1670. DRM_ERROR("Failed to ping batch bo\n");
  1671. return ret;
  1672. }
  1673. ring->scratch.obj = obj;
  1674. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  1675. }
  1676. return intel_init_ring_buffer(dev, ring);
  1677. }
  1678. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1679. {
  1680. struct drm_i915_private *dev_priv = dev->dev_private;
  1681. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1682. int ret;
  1683. ring->name = "render ring";
  1684. ring->id = RCS;
  1685. ring->mmio_base = RENDER_RING_BASE;
  1686. if (INTEL_INFO(dev)->gen >= 6) {
  1687. /* non-kms not supported on gen6+ */
  1688. return -ENODEV;
  1689. }
  1690. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1691. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1692. * the special gen5 functions. */
  1693. ring->add_request = i9xx_add_request;
  1694. if (INTEL_INFO(dev)->gen < 4)
  1695. ring->flush = gen2_render_ring_flush;
  1696. else
  1697. ring->flush = gen4_render_ring_flush;
  1698. ring->get_seqno = ring_get_seqno;
  1699. ring->set_seqno = ring_set_seqno;
  1700. if (IS_GEN2(dev)) {
  1701. ring->irq_get = i8xx_ring_get_irq;
  1702. ring->irq_put = i8xx_ring_put_irq;
  1703. } else {
  1704. ring->irq_get = i9xx_ring_get_irq;
  1705. ring->irq_put = i9xx_ring_put_irq;
  1706. }
  1707. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1708. ring->write_tail = ring_write_tail;
  1709. if (INTEL_INFO(dev)->gen >= 4)
  1710. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1711. else if (IS_I830(dev) || IS_845G(dev))
  1712. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1713. else
  1714. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1715. ring->init = init_render_ring;
  1716. ring->cleanup = render_ring_cleanup;
  1717. ring->dev = dev;
  1718. INIT_LIST_HEAD(&ring->active_list);
  1719. INIT_LIST_HEAD(&ring->request_list);
  1720. ring->size = size;
  1721. ring->effective_size = ring->size;
  1722. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1723. ring->effective_size -= 2 * CACHELINE_BYTES;
  1724. ring->virtual_start = ioremap_wc(start, size);
  1725. if (ring->virtual_start == NULL) {
  1726. DRM_ERROR("can not ioremap virtual address for"
  1727. " ring buffer\n");
  1728. return -ENOMEM;
  1729. }
  1730. if (!I915_NEED_GFX_HWS(dev)) {
  1731. ret = init_phys_status_page(ring);
  1732. if (ret)
  1733. return ret;
  1734. }
  1735. return 0;
  1736. }
  1737. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1738. {
  1739. struct drm_i915_private *dev_priv = dev->dev_private;
  1740. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1741. ring->name = "bsd ring";
  1742. ring->id = VCS;
  1743. ring->write_tail = ring_write_tail;
  1744. if (INTEL_INFO(dev)->gen >= 6) {
  1745. ring->mmio_base = GEN6_BSD_RING_BASE;
  1746. /* gen6 bsd needs a special wa for tail updates */
  1747. if (IS_GEN6(dev))
  1748. ring->write_tail = gen6_bsd_ring_write_tail;
  1749. ring->flush = gen6_bsd_ring_flush;
  1750. ring->add_request = gen6_add_request;
  1751. ring->get_seqno = gen6_ring_get_seqno;
  1752. ring->set_seqno = ring_set_seqno;
  1753. if (INTEL_INFO(dev)->gen >= 8) {
  1754. ring->irq_enable_mask =
  1755. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
  1756. ring->irq_get = gen8_ring_get_irq;
  1757. ring->irq_put = gen8_ring_put_irq;
  1758. ring->dispatch_execbuffer =
  1759. gen8_ring_dispatch_execbuffer;
  1760. } else {
  1761. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1762. ring->irq_get = gen6_ring_get_irq;
  1763. ring->irq_put = gen6_ring_put_irq;
  1764. ring->dispatch_execbuffer =
  1765. gen6_ring_dispatch_execbuffer;
  1766. }
  1767. ring->sync_to = gen6_ring_sync;
  1768. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
  1769. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  1770. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
  1771. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
  1772. ring->signal_mbox[RCS] = GEN6_RVSYNC;
  1773. ring->signal_mbox[VCS] = GEN6_NOSYNC;
  1774. ring->signal_mbox[BCS] = GEN6_BVSYNC;
  1775. ring->signal_mbox[VECS] = GEN6_VEVSYNC;
  1776. } else {
  1777. ring->mmio_base = BSD_RING_BASE;
  1778. ring->flush = bsd_ring_flush;
  1779. ring->add_request = i9xx_add_request;
  1780. ring->get_seqno = ring_get_seqno;
  1781. ring->set_seqno = ring_set_seqno;
  1782. if (IS_GEN5(dev)) {
  1783. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  1784. ring->irq_get = gen5_ring_get_irq;
  1785. ring->irq_put = gen5_ring_put_irq;
  1786. } else {
  1787. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1788. ring->irq_get = i9xx_ring_get_irq;
  1789. ring->irq_put = i9xx_ring_put_irq;
  1790. }
  1791. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1792. }
  1793. ring->init = init_ring_common;
  1794. return intel_init_ring_buffer(dev, ring);
  1795. }
  1796. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1797. {
  1798. struct drm_i915_private *dev_priv = dev->dev_private;
  1799. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1800. ring->name = "blitter ring";
  1801. ring->id = BCS;
  1802. ring->mmio_base = BLT_RING_BASE;
  1803. ring->write_tail = ring_write_tail;
  1804. ring->flush = gen6_ring_flush;
  1805. ring->add_request = gen6_add_request;
  1806. ring->get_seqno = gen6_ring_get_seqno;
  1807. ring->set_seqno = ring_set_seqno;
  1808. if (INTEL_INFO(dev)->gen >= 8) {
  1809. ring->irq_enable_mask =
  1810. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
  1811. ring->irq_get = gen8_ring_get_irq;
  1812. ring->irq_put = gen8_ring_put_irq;
  1813. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  1814. } else {
  1815. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  1816. ring->irq_get = gen6_ring_get_irq;
  1817. ring->irq_put = gen6_ring_put_irq;
  1818. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1819. }
  1820. ring->sync_to = gen6_ring_sync;
  1821. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
  1822. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
  1823. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  1824. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
  1825. ring->signal_mbox[RCS] = GEN6_RBSYNC;
  1826. ring->signal_mbox[VCS] = GEN6_VBSYNC;
  1827. ring->signal_mbox[BCS] = GEN6_NOSYNC;
  1828. ring->signal_mbox[VECS] = GEN6_VEBSYNC;
  1829. ring->init = init_ring_common;
  1830. return intel_init_ring_buffer(dev, ring);
  1831. }
  1832. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  1833. {
  1834. struct drm_i915_private *dev_priv = dev->dev_private;
  1835. struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
  1836. ring->name = "video enhancement ring";
  1837. ring->id = VECS;
  1838. ring->mmio_base = VEBOX_RING_BASE;
  1839. ring->write_tail = ring_write_tail;
  1840. ring->flush = gen6_ring_flush;
  1841. ring->add_request = gen6_add_request;
  1842. ring->get_seqno = gen6_ring_get_seqno;
  1843. ring->set_seqno = ring_set_seqno;
  1844. if (INTEL_INFO(dev)->gen >= 8) {
  1845. ring->irq_enable_mask =
  1846. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
  1847. ring->irq_get = gen8_ring_get_irq;
  1848. ring->irq_put = gen8_ring_put_irq;
  1849. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  1850. } else {
  1851. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  1852. ring->irq_get = hsw_vebox_get_irq;
  1853. ring->irq_put = hsw_vebox_put_irq;
  1854. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1855. }
  1856. ring->sync_to = gen6_ring_sync;
  1857. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
  1858. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
  1859. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
  1860. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  1861. ring->signal_mbox[RCS] = GEN6_RVESYNC;
  1862. ring->signal_mbox[VCS] = GEN6_VVESYNC;
  1863. ring->signal_mbox[BCS] = GEN6_BVESYNC;
  1864. ring->signal_mbox[VECS] = GEN6_NOSYNC;
  1865. ring->init = init_ring_common;
  1866. return intel_init_ring_buffer(dev, ring);
  1867. }
  1868. int
  1869. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1870. {
  1871. int ret;
  1872. if (!ring->gpu_caches_dirty)
  1873. return 0;
  1874. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1875. if (ret)
  1876. return ret;
  1877. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1878. ring->gpu_caches_dirty = false;
  1879. return 0;
  1880. }
  1881. int
  1882. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1883. {
  1884. uint32_t flush_domains;
  1885. int ret;
  1886. flush_domains = 0;
  1887. if (ring->gpu_caches_dirty)
  1888. flush_domains = I915_GEM_GPU_DOMAINS;
  1889. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1890. if (ret)
  1891. return ret;
  1892. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1893. ring->gpu_caches_dirty = false;
  1894. return 0;
  1895. }
  1896. void
  1897. intel_stop_ring_buffer(struct intel_ring_buffer *ring)
  1898. {
  1899. int ret;
  1900. if (!intel_ring_initialized(ring))
  1901. return;
  1902. ret = intel_ring_idle(ring);
  1903. if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
  1904. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  1905. ring->name, ret);
  1906. stop_ring(ring);
  1907. }