i915_irq.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. void
  60. ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  61. {
  62. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  63. dev_priv->gt_irq_mask_reg &= ~mask;
  64. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  65. (void) I915_READ(GTIMR);
  66. }
  67. }
  68. void
  69. ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  70. {
  71. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  72. dev_priv->gt_irq_mask_reg |= mask;
  73. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  74. (void) I915_READ(GTIMR);
  75. }
  76. }
  77. /* For display hotplug interrupt */
  78. static void
  79. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  80. {
  81. if ((dev_priv->irq_mask_reg & mask) != 0) {
  82. dev_priv->irq_mask_reg &= ~mask;
  83. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  84. (void) I915_READ(DEIMR);
  85. }
  86. }
  87. static inline void
  88. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  89. {
  90. if ((dev_priv->irq_mask_reg & mask) != mask) {
  91. dev_priv->irq_mask_reg |= mask;
  92. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  93. (void) I915_READ(DEIMR);
  94. }
  95. }
  96. void
  97. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  98. {
  99. if ((dev_priv->irq_mask_reg & mask) != 0) {
  100. dev_priv->irq_mask_reg &= ~mask;
  101. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  102. (void) I915_READ(IMR);
  103. }
  104. }
  105. void
  106. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  107. {
  108. if ((dev_priv->irq_mask_reg & mask) != mask) {
  109. dev_priv->irq_mask_reg |= mask;
  110. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  111. (void) I915_READ(IMR);
  112. }
  113. }
  114. static inline u32
  115. i915_pipestat(int pipe)
  116. {
  117. if (pipe == 0)
  118. return PIPEASTAT;
  119. if (pipe == 1)
  120. return PIPEBSTAT;
  121. BUG();
  122. }
  123. void
  124. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  125. {
  126. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  127. u32 reg = i915_pipestat(pipe);
  128. dev_priv->pipestat[pipe] |= mask;
  129. /* Enable the interrupt, clear any pending status */
  130. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  131. (void) I915_READ(reg);
  132. }
  133. }
  134. void
  135. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  136. {
  137. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  138. u32 reg = i915_pipestat(pipe);
  139. dev_priv->pipestat[pipe] &= ~mask;
  140. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  141. (void) I915_READ(reg);
  142. }
  143. }
  144. /**
  145. * intel_enable_asle - enable ASLE interrupt for OpRegion
  146. */
  147. void intel_enable_asle (struct drm_device *dev)
  148. {
  149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  150. if (HAS_PCH_SPLIT(dev))
  151. ironlake_enable_display_irq(dev_priv, DE_GSE);
  152. else {
  153. i915_enable_pipestat(dev_priv, 1,
  154. PIPE_LEGACY_BLC_EVENT_ENABLE);
  155. if (INTEL_INFO(dev)->gen >= 4)
  156. i915_enable_pipestat(dev_priv, 0,
  157. PIPE_LEGACY_BLC_EVENT_ENABLE);
  158. }
  159. }
  160. /**
  161. * i915_pipe_enabled - check if a pipe is enabled
  162. * @dev: DRM device
  163. * @pipe: pipe to check
  164. *
  165. * Reading certain registers when the pipe is disabled can hang the chip.
  166. * Use this routine to make sure the PLL is running and the pipe is active
  167. * before reading such registers if unsure.
  168. */
  169. static int
  170. i915_pipe_enabled(struct drm_device *dev, int pipe)
  171. {
  172. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  173. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  174. }
  175. /* Called from drm generic code, passed a 'crtc', which
  176. * we use as a pipe index
  177. */
  178. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  179. {
  180. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  181. unsigned long high_frame;
  182. unsigned long low_frame;
  183. u32 high1, high2, low;
  184. if (!i915_pipe_enabled(dev, pipe)) {
  185. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  186. "pipe %d\n", pipe);
  187. return 0;
  188. }
  189. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  190. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  191. /*
  192. * High & low register fields aren't synchronized, so make sure
  193. * we get a low value that's stable across two reads of the high
  194. * register.
  195. */
  196. do {
  197. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  198. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  199. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  200. } while (high1 != high2);
  201. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  202. low >>= PIPE_FRAME_LOW_SHIFT;
  203. return (high1 << 8) | low;
  204. }
  205. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  206. {
  207. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  208. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  209. if (!i915_pipe_enabled(dev, pipe)) {
  210. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  211. "pipe %d\n", pipe);
  212. return 0;
  213. }
  214. return I915_READ(reg);
  215. }
  216. /*
  217. * Handle hotplug events outside the interrupt handler proper.
  218. */
  219. static void i915_hotplug_work_func(struct work_struct *work)
  220. {
  221. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  222. hotplug_work);
  223. struct drm_device *dev = dev_priv->dev;
  224. struct drm_mode_config *mode_config = &dev->mode_config;
  225. struct intel_encoder *encoder;
  226. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  227. if (encoder->hot_plug)
  228. encoder->hot_plug(encoder);
  229. /* Just fire off a uevent and let userspace tell us what to do */
  230. drm_helper_hpd_irq_event(dev);
  231. }
  232. static void i915_handle_rps_change(struct drm_device *dev)
  233. {
  234. drm_i915_private_t *dev_priv = dev->dev_private;
  235. u32 busy_up, busy_down, max_avg, min_avg;
  236. u8 new_delay = dev_priv->cur_delay;
  237. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  238. busy_up = I915_READ(RCPREVBSYTUPAVG);
  239. busy_down = I915_READ(RCPREVBSYTDNAVG);
  240. max_avg = I915_READ(RCBMAXAVG);
  241. min_avg = I915_READ(RCBMINAVG);
  242. /* Handle RCS change request from hw */
  243. if (busy_up > max_avg) {
  244. if (dev_priv->cur_delay != dev_priv->max_delay)
  245. new_delay = dev_priv->cur_delay - 1;
  246. if (new_delay < dev_priv->max_delay)
  247. new_delay = dev_priv->max_delay;
  248. } else if (busy_down < min_avg) {
  249. if (dev_priv->cur_delay != dev_priv->min_delay)
  250. new_delay = dev_priv->cur_delay + 1;
  251. if (new_delay > dev_priv->min_delay)
  252. new_delay = dev_priv->min_delay;
  253. }
  254. if (ironlake_set_drps(dev, new_delay))
  255. dev_priv->cur_delay = new_delay;
  256. return;
  257. }
  258. static void notify_ring(struct drm_device *dev,
  259. struct intel_ring_buffer *ring)
  260. {
  261. struct drm_i915_private *dev_priv = dev->dev_private;
  262. u32 seqno = ring->get_seqno(dev, ring);
  263. ring->irq_gem_seqno = seqno;
  264. trace_i915_gem_request_complete(dev, seqno);
  265. wake_up_all(&ring->irq_queue);
  266. dev_priv->hangcheck_count = 0;
  267. mod_timer(&dev_priv->hangcheck_timer,
  268. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  269. }
  270. static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  271. {
  272. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  273. int ret = IRQ_NONE;
  274. u32 de_iir, gt_iir, de_ier, pch_iir;
  275. u32 hotplug_mask;
  276. struct drm_i915_master_private *master_priv;
  277. u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
  278. if (IS_GEN6(dev))
  279. bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
  280. /* disable master interrupt before clearing iir */
  281. de_ier = I915_READ(DEIER);
  282. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  283. (void)I915_READ(DEIER);
  284. de_iir = I915_READ(DEIIR);
  285. gt_iir = I915_READ(GTIIR);
  286. pch_iir = I915_READ(SDEIIR);
  287. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  288. goto done;
  289. if (HAS_PCH_CPT(dev))
  290. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  291. else
  292. hotplug_mask = SDE_HOTPLUG_MASK;
  293. ret = IRQ_HANDLED;
  294. if (dev->primary->master) {
  295. master_priv = dev->primary->master->driver_priv;
  296. if (master_priv->sarea_priv)
  297. master_priv->sarea_priv->last_dispatch =
  298. READ_BREADCRUMB(dev_priv);
  299. }
  300. if (gt_iir & GT_PIPE_NOTIFY)
  301. notify_ring(dev, &dev_priv->render_ring);
  302. if (gt_iir & bsd_usr_interrupt)
  303. notify_ring(dev, &dev_priv->bsd_ring);
  304. if (HAS_BLT(dev) && gt_iir & GT_BLT_USER_INTERRUPT)
  305. notify_ring(dev, &dev_priv->blt_ring);
  306. if (de_iir & DE_GSE)
  307. intel_opregion_gse_intr(dev);
  308. if (de_iir & DE_PLANEA_FLIP_DONE) {
  309. intel_prepare_page_flip(dev, 0);
  310. intel_finish_page_flip_plane(dev, 0);
  311. }
  312. if (de_iir & DE_PLANEB_FLIP_DONE) {
  313. intel_prepare_page_flip(dev, 1);
  314. intel_finish_page_flip_plane(dev, 1);
  315. }
  316. if (de_iir & DE_PIPEA_VBLANK)
  317. drm_handle_vblank(dev, 0);
  318. if (de_iir & DE_PIPEB_VBLANK)
  319. drm_handle_vblank(dev, 1);
  320. /* check event from PCH */
  321. if ((de_iir & DE_PCH_EVENT) && (pch_iir & hotplug_mask))
  322. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  323. if (de_iir & DE_PCU_EVENT) {
  324. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  325. i915_handle_rps_change(dev);
  326. }
  327. /* should clear PCH hotplug event before clear CPU irq */
  328. I915_WRITE(SDEIIR, pch_iir);
  329. I915_WRITE(GTIIR, gt_iir);
  330. I915_WRITE(DEIIR, de_iir);
  331. done:
  332. I915_WRITE(DEIER, de_ier);
  333. (void)I915_READ(DEIER);
  334. return ret;
  335. }
  336. /**
  337. * i915_error_work_func - do process context error handling work
  338. * @work: work struct
  339. *
  340. * Fire an error uevent so userspace can see that a hang or error
  341. * was detected.
  342. */
  343. static void i915_error_work_func(struct work_struct *work)
  344. {
  345. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  346. error_work);
  347. struct drm_device *dev = dev_priv->dev;
  348. char *error_event[] = { "ERROR=1", NULL };
  349. char *reset_event[] = { "RESET=1", NULL };
  350. char *reset_done_event[] = { "ERROR=0", NULL };
  351. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  352. if (atomic_read(&dev_priv->mm.wedged)) {
  353. DRM_DEBUG_DRIVER("resetting chip\n");
  354. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  355. if (!i915_reset(dev, GRDOM_RENDER)) {
  356. atomic_set(&dev_priv->mm.wedged, 0);
  357. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  358. }
  359. complete_all(&dev_priv->error_completion);
  360. }
  361. }
  362. #ifdef CONFIG_DEBUG_FS
  363. static struct drm_i915_error_object *
  364. i915_error_object_create(struct drm_device *dev,
  365. struct drm_gem_object *src)
  366. {
  367. drm_i915_private_t *dev_priv = dev->dev_private;
  368. struct drm_i915_error_object *dst;
  369. struct drm_i915_gem_object *src_priv;
  370. int page, page_count;
  371. u32 reloc_offset;
  372. if (src == NULL)
  373. return NULL;
  374. src_priv = to_intel_bo(src);
  375. if (src_priv->pages == NULL)
  376. return NULL;
  377. page_count = src->size / PAGE_SIZE;
  378. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  379. if (dst == NULL)
  380. return NULL;
  381. reloc_offset = src_priv->gtt_offset;
  382. for (page = 0; page < page_count; page++) {
  383. unsigned long flags;
  384. void __iomem *s;
  385. void *d;
  386. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  387. if (d == NULL)
  388. goto unwind;
  389. local_irq_save(flags);
  390. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  391. reloc_offset,
  392. KM_IRQ0);
  393. memcpy_fromio(d, s, PAGE_SIZE);
  394. io_mapping_unmap_atomic(s, KM_IRQ0);
  395. local_irq_restore(flags);
  396. dst->pages[page] = d;
  397. reloc_offset += PAGE_SIZE;
  398. }
  399. dst->page_count = page_count;
  400. dst->gtt_offset = src_priv->gtt_offset;
  401. return dst;
  402. unwind:
  403. while (page--)
  404. kfree(dst->pages[page]);
  405. kfree(dst);
  406. return NULL;
  407. }
  408. static void
  409. i915_error_object_free(struct drm_i915_error_object *obj)
  410. {
  411. int page;
  412. if (obj == NULL)
  413. return;
  414. for (page = 0; page < obj->page_count; page++)
  415. kfree(obj->pages[page]);
  416. kfree(obj);
  417. }
  418. static void
  419. i915_error_state_free(struct drm_device *dev,
  420. struct drm_i915_error_state *error)
  421. {
  422. i915_error_object_free(error->batchbuffer[0]);
  423. i915_error_object_free(error->batchbuffer[1]);
  424. i915_error_object_free(error->ringbuffer);
  425. kfree(error->active_bo);
  426. kfree(error->overlay);
  427. kfree(error);
  428. }
  429. static u32
  430. i915_get_bbaddr(struct drm_device *dev, u32 *ring)
  431. {
  432. u32 cmd;
  433. if (IS_I830(dev) || IS_845G(dev))
  434. cmd = MI_BATCH_BUFFER;
  435. else if (INTEL_INFO(dev)->gen >= 4)
  436. cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
  437. MI_BATCH_NON_SECURE_I965);
  438. else
  439. cmd = (MI_BATCH_BUFFER_START | (2 << 6));
  440. return ring[0] == cmd ? ring[1] : 0;
  441. }
  442. static u32
  443. i915_ringbuffer_last_batch(struct drm_device *dev)
  444. {
  445. struct drm_i915_private *dev_priv = dev->dev_private;
  446. u32 head, bbaddr;
  447. u32 *ring;
  448. /* Locate the current position in the ringbuffer and walk back
  449. * to find the most recently dispatched batch buffer.
  450. */
  451. bbaddr = 0;
  452. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  453. ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
  454. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  455. bbaddr = i915_get_bbaddr(dev, ring);
  456. if (bbaddr)
  457. break;
  458. }
  459. if (bbaddr == 0) {
  460. ring = (u32 *)(dev_priv->render_ring.virtual_start
  461. + dev_priv->render_ring.size);
  462. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  463. bbaddr = i915_get_bbaddr(dev, ring);
  464. if (bbaddr)
  465. break;
  466. }
  467. }
  468. return bbaddr;
  469. }
  470. /**
  471. * i915_capture_error_state - capture an error record for later analysis
  472. * @dev: drm device
  473. *
  474. * Should be called when an error is detected (either a hang or an error
  475. * interrupt) to capture error state from the time of the error. Fills
  476. * out a structure which becomes available in debugfs for user level tools
  477. * to pick up.
  478. */
  479. static void i915_capture_error_state(struct drm_device *dev)
  480. {
  481. struct drm_i915_private *dev_priv = dev->dev_private;
  482. struct drm_i915_gem_object *obj_priv;
  483. struct drm_i915_error_state *error;
  484. struct drm_gem_object *batchbuffer[2];
  485. unsigned long flags;
  486. u32 bbaddr;
  487. int count;
  488. spin_lock_irqsave(&dev_priv->error_lock, flags);
  489. error = dev_priv->first_error;
  490. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  491. if (error)
  492. return;
  493. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  494. if (!error) {
  495. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  496. return;
  497. }
  498. DRM_DEBUG_DRIVER("generating error event\n");
  499. error->seqno =
  500. dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring);
  501. error->eir = I915_READ(EIR);
  502. error->pgtbl_er = I915_READ(PGTBL_ER);
  503. error->pipeastat = I915_READ(PIPEASTAT);
  504. error->pipebstat = I915_READ(PIPEBSTAT);
  505. error->instpm = I915_READ(INSTPM);
  506. if (INTEL_INFO(dev)->gen < 4) {
  507. error->ipeir = I915_READ(IPEIR);
  508. error->ipehr = I915_READ(IPEHR);
  509. error->instdone = I915_READ(INSTDONE);
  510. error->acthd = I915_READ(ACTHD);
  511. error->bbaddr = 0;
  512. } else {
  513. error->ipeir = I915_READ(IPEIR_I965);
  514. error->ipehr = I915_READ(IPEHR_I965);
  515. error->instdone = I915_READ(INSTDONE_I965);
  516. error->instps = I915_READ(INSTPS);
  517. error->instdone1 = I915_READ(INSTDONE1);
  518. error->acthd = I915_READ(ACTHD_I965);
  519. error->bbaddr = I915_READ64(BB_ADDR);
  520. }
  521. bbaddr = i915_ringbuffer_last_batch(dev);
  522. /* Grab the current batchbuffer, most likely to have crashed. */
  523. batchbuffer[0] = NULL;
  524. batchbuffer[1] = NULL;
  525. count = 0;
  526. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, mm_list) {
  527. struct drm_gem_object *obj = &obj_priv->base;
  528. if (batchbuffer[0] == NULL &&
  529. bbaddr >= obj_priv->gtt_offset &&
  530. bbaddr < obj_priv->gtt_offset + obj->size)
  531. batchbuffer[0] = obj;
  532. if (batchbuffer[1] == NULL &&
  533. error->acthd >= obj_priv->gtt_offset &&
  534. error->acthd < obj_priv->gtt_offset + obj->size)
  535. batchbuffer[1] = obj;
  536. count++;
  537. }
  538. /* Scan the other lists for completeness for those bizarre errors. */
  539. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  540. list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, mm_list) {
  541. struct drm_gem_object *obj = &obj_priv->base;
  542. if (batchbuffer[0] == NULL &&
  543. bbaddr >= obj_priv->gtt_offset &&
  544. bbaddr < obj_priv->gtt_offset + obj->size)
  545. batchbuffer[0] = obj;
  546. if (batchbuffer[1] == NULL &&
  547. error->acthd >= obj_priv->gtt_offset &&
  548. error->acthd < obj_priv->gtt_offset + obj->size)
  549. batchbuffer[1] = obj;
  550. if (batchbuffer[0] && batchbuffer[1])
  551. break;
  552. }
  553. }
  554. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  555. list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, mm_list) {
  556. struct drm_gem_object *obj = &obj_priv->base;
  557. if (batchbuffer[0] == NULL &&
  558. bbaddr >= obj_priv->gtt_offset &&
  559. bbaddr < obj_priv->gtt_offset + obj->size)
  560. batchbuffer[0] = obj;
  561. if (batchbuffer[1] == NULL &&
  562. error->acthd >= obj_priv->gtt_offset &&
  563. error->acthd < obj_priv->gtt_offset + obj->size)
  564. batchbuffer[1] = obj;
  565. if (batchbuffer[0] && batchbuffer[1])
  566. break;
  567. }
  568. }
  569. /* We need to copy these to an anonymous buffer as the simplest
  570. * method to avoid being overwritten by userspace.
  571. */
  572. error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
  573. if (batchbuffer[1] != batchbuffer[0])
  574. error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
  575. else
  576. error->batchbuffer[1] = NULL;
  577. /* Record the ringbuffer */
  578. error->ringbuffer = i915_error_object_create(dev,
  579. dev_priv->render_ring.gem_object);
  580. /* Record buffers on the active list. */
  581. error->active_bo = NULL;
  582. error->active_bo_count = 0;
  583. if (count)
  584. error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
  585. GFP_ATOMIC);
  586. if (error->active_bo) {
  587. int i = 0;
  588. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, mm_list) {
  589. struct drm_gem_object *obj = &obj_priv->base;
  590. error->active_bo[i].size = obj->size;
  591. error->active_bo[i].name = obj->name;
  592. error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
  593. error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
  594. error->active_bo[i].read_domains = obj->read_domains;
  595. error->active_bo[i].write_domain = obj->write_domain;
  596. error->active_bo[i].fence_reg = obj_priv->fence_reg;
  597. error->active_bo[i].pinned = 0;
  598. if (obj_priv->pin_count > 0)
  599. error->active_bo[i].pinned = 1;
  600. if (obj_priv->user_pin_count > 0)
  601. error->active_bo[i].pinned = -1;
  602. error->active_bo[i].tiling = obj_priv->tiling_mode;
  603. error->active_bo[i].dirty = obj_priv->dirty;
  604. error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
  605. if (++i == count)
  606. break;
  607. }
  608. error->active_bo_count = i;
  609. }
  610. do_gettimeofday(&error->time);
  611. error->overlay = intel_overlay_capture_error_state(dev);
  612. spin_lock_irqsave(&dev_priv->error_lock, flags);
  613. if (dev_priv->first_error == NULL) {
  614. dev_priv->first_error = error;
  615. error = NULL;
  616. }
  617. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  618. if (error)
  619. i915_error_state_free(dev, error);
  620. }
  621. void i915_destroy_error_state(struct drm_device *dev)
  622. {
  623. struct drm_i915_private *dev_priv = dev->dev_private;
  624. struct drm_i915_error_state *error;
  625. spin_lock(&dev_priv->error_lock);
  626. error = dev_priv->first_error;
  627. dev_priv->first_error = NULL;
  628. spin_unlock(&dev_priv->error_lock);
  629. if (error)
  630. i915_error_state_free(dev, error);
  631. }
  632. #else
  633. #define i915_capture_error_state(x)
  634. #endif
  635. static void i915_report_and_clear_eir(struct drm_device *dev)
  636. {
  637. struct drm_i915_private *dev_priv = dev->dev_private;
  638. u32 eir = I915_READ(EIR);
  639. if (!eir)
  640. return;
  641. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  642. eir);
  643. if (IS_G4X(dev)) {
  644. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  645. u32 ipeir = I915_READ(IPEIR_I965);
  646. printk(KERN_ERR " IPEIR: 0x%08x\n",
  647. I915_READ(IPEIR_I965));
  648. printk(KERN_ERR " IPEHR: 0x%08x\n",
  649. I915_READ(IPEHR_I965));
  650. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  651. I915_READ(INSTDONE_I965));
  652. printk(KERN_ERR " INSTPS: 0x%08x\n",
  653. I915_READ(INSTPS));
  654. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  655. I915_READ(INSTDONE1));
  656. printk(KERN_ERR " ACTHD: 0x%08x\n",
  657. I915_READ(ACTHD_I965));
  658. I915_WRITE(IPEIR_I965, ipeir);
  659. (void)I915_READ(IPEIR_I965);
  660. }
  661. if (eir & GM45_ERROR_PAGE_TABLE) {
  662. u32 pgtbl_err = I915_READ(PGTBL_ER);
  663. printk(KERN_ERR "page table error\n");
  664. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  665. pgtbl_err);
  666. I915_WRITE(PGTBL_ER, pgtbl_err);
  667. (void)I915_READ(PGTBL_ER);
  668. }
  669. }
  670. if (!IS_GEN2(dev)) {
  671. if (eir & I915_ERROR_PAGE_TABLE) {
  672. u32 pgtbl_err = I915_READ(PGTBL_ER);
  673. printk(KERN_ERR "page table error\n");
  674. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  675. pgtbl_err);
  676. I915_WRITE(PGTBL_ER, pgtbl_err);
  677. (void)I915_READ(PGTBL_ER);
  678. }
  679. }
  680. if (eir & I915_ERROR_MEMORY_REFRESH) {
  681. u32 pipea_stats = I915_READ(PIPEASTAT);
  682. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  683. printk(KERN_ERR "memory refresh error\n");
  684. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  685. pipea_stats);
  686. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  687. pipeb_stats);
  688. /* pipestat has already been acked */
  689. }
  690. if (eir & I915_ERROR_INSTRUCTION) {
  691. printk(KERN_ERR "instruction error\n");
  692. printk(KERN_ERR " INSTPM: 0x%08x\n",
  693. I915_READ(INSTPM));
  694. if (INTEL_INFO(dev)->gen < 4) {
  695. u32 ipeir = I915_READ(IPEIR);
  696. printk(KERN_ERR " IPEIR: 0x%08x\n",
  697. I915_READ(IPEIR));
  698. printk(KERN_ERR " IPEHR: 0x%08x\n",
  699. I915_READ(IPEHR));
  700. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  701. I915_READ(INSTDONE));
  702. printk(KERN_ERR " ACTHD: 0x%08x\n",
  703. I915_READ(ACTHD));
  704. I915_WRITE(IPEIR, ipeir);
  705. (void)I915_READ(IPEIR);
  706. } else {
  707. u32 ipeir = I915_READ(IPEIR_I965);
  708. printk(KERN_ERR " IPEIR: 0x%08x\n",
  709. I915_READ(IPEIR_I965));
  710. printk(KERN_ERR " IPEHR: 0x%08x\n",
  711. I915_READ(IPEHR_I965));
  712. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  713. I915_READ(INSTDONE_I965));
  714. printk(KERN_ERR " INSTPS: 0x%08x\n",
  715. I915_READ(INSTPS));
  716. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  717. I915_READ(INSTDONE1));
  718. printk(KERN_ERR " ACTHD: 0x%08x\n",
  719. I915_READ(ACTHD_I965));
  720. I915_WRITE(IPEIR_I965, ipeir);
  721. (void)I915_READ(IPEIR_I965);
  722. }
  723. }
  724. I915_WRITE(EIR, eir);
  725. (void)I915_READ(EIR);
  726. eir = I915_READ(EIR);
  727. if (eir) {
  728. /*
  729. * some errors might have become stuck,
  730. * mask them.
  731. */
  732. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  733. I915_WRITE(EMR, I915_READ(EMR) | eir);
  734. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  735. }
  736. }
  737. /**
  738. * i915_handle_error - handle an error interrupt
  739. * @dev: drm device
  740. *
  741. * Do some basic checking of regsiter state at error interrupt time and
  742. * dump it to the syslog. Also call i915_capture_error_state() to make
  743. * sure we get a record and make it available in debugfs. Fire a uevent
  744. * so userspace knows something bad happened (should trigger collection
  745. * of a ring dump etc.).
  746. */
  747. static void i915_handle_error(struct drm_device *dev, bool wedged)
  748. {
  749. struct drm_i915_private *dev_priv = dev->dev_private;
  750. i915_capture_error_state(dev);
  751. i915_report_and_clear_eir(dev);
  752. if (wedged) {
  753. INIT_COMPLETION(dev_priv->error_completion);
  754. atomic_set(&dev_priv->mm.wedged, 1);
  755. /*
  756. * Wakeup waiting processes so they don't hang
  757. */
  758. wake_up_all(&dev_priv->render_ring.irq_queue);
  759. if (HAS_BSD(dev))
  760. wake_up_all(&dev_priv->bsd_ring.irq_queue);
  761. if (HAS_BLT(dev))
  762. wake_up_all(&dev_priv->blt_ring.irq_queue);
  763. }
  764. queue_work(dev_priv->wq, &dev_priv->error_work);
  765. }
  766. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  767. {
  768. drm_i915_private_t *dev_priv = dev->dev_private;
  769. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  770. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  771. struct drm_i915_gem_object *obj_priv;
  772. struct intel_unpin_work *work;
  773. unsigned long flags;
  774. bool stall_detected;
  775. /* Ignore early vblank irqs */
  776. if (intel_crtc == NULL)
  777. return;
  778. spin_lock_irqsave(&dev->event_lock, flags);
  779. work = intel_crtc->unpin_work;
  780. if (work == NULL || work->pending || !work->enable_stall_check) {
  781. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  782. spin_unlock_irqrestore(&dev->event_lock, flags);
  783. return;
  784. }
  785. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  786. obj_priv = to_intel_bo(work->pending_flip_obj);
  787. if (INTEL_INFO(dev)->gen >= 4) {
  788. int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
  789. stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
  790. } else {
  791. int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
  792. stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
  793. crtc->y * crtc->fb->pitch +
  794. crtc->x * crtc->fb->bits_per_pixel/8);
  795. }
  796. spin_unlock_irqrestore(&dev->event_lock, flags);
  797. if (stall_detected) {
  798. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  799. intel_prepare_page_flip(dev, intel_crtc->plane);
  800. }
  801. }
  802. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  803. {
  804. struct drm_device *dev = (struct drm_device *) arg;
  805. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  806. struct drm_i915_master_private *master_priv;
  807. u32 iir, new_iir;
  808. u32 pipea_stats, pipeb_stats;
  809. u32 vblank_status;
  810. int vblank = 0;
  811. unsigned long irqflags;
  812. int irq_received;
  813. int ret = IRQ_NONE;
  814. atomic_inc(&dev_priv->irq_received);
  815. if (HAS_PCH_SPLIT(dev))
  816. return ironlake_irq_handler(dev);
  817. iir = I915_READ(IIR);
  818. if (INTEL_INFO(dev)->gen >= 4)
  819. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  820. else
  821. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  822. for (;;) {
  823. irq_received = iir != 0;
  824. /* Can't rely on pipestat interrupt bit in iir as it might
  825. * have been cleared after the pipestat interrupt was received.
  826. * It doesn't set the bit in iir again, but it still produces
  827. * interrupts (for non-MSI).
  828. */
  829. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  830. pipea_stats = I915_READ(PIPEASTAT);
  831. pipeb_stats = I915_READ(PIPEBSTAT);
  832. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  833. i915_handle_error(dev, false);
  834. /*
  835. * Clear the PIPE(A|B)STAT regs before the IIR
  836. */
  837. if (pipea_stats & 0x8000ffff) {
  838. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  839. DRM_DEBUG_DRIVER("pipe a underrun\n");
  840. I915_WRITE(PIPEASTAT, pipea_stats);
  841. irq_received = 1;
  842. }
  843. if (pipeb_stats & 0x8000ffff) {
  844. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  845. DRM_DEBUG_DRIVER("pipe b underrun\n");
  846. I915_WRITE(PIPEBSTAT, pipeb_stats);
  847. irq_received = 1;
  848. }
  849. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  850. if (!irq_received)
  851. break;
  852. ret = IRQ_HANDLED;
  853. /* Consume port. Then clear IIR or we'll miss events */
  854. if ((I915_HAS_HOTPLUG(dev)) &&
  855. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  856. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  857. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  858. hotplug_status);
  859. if (hotplug_status & dev_priv->hotplug_supported_mask)
  860. queue_work(dev_priv->wq,
  861. &dev_priv->hotplug_work);
  862. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  863. I915_READ(PORT_HOTPLUG_STAT);
  864. }
  865. I915_WRITE(IIR, iir);
  866. new_iir = I915_READ(IIR); /* Flush posted writes */
  867. if (dev->primary->master) {
  868. master_priv = dev->primary->master->driver_priv;
  869. if (master_priv->sarea_priv)
  870. master_priv->sarea_priv->last_dispatch =
  871. READ_BREADCRUMB(dev_priv);
  872. }
  873. if (iir & I915_USER_INTERRUPT)
  874. notify_ring(dev, &dev_priv->render_ring);
  875. if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
  876. notify_ring(dev, &dev_priv->bsd_ring);
  877. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  878. intel_prepare_page_flip(dev, 0);
  879. if (dev_priv->flip_pending_is_done)
  880. intel_finish_page_flip_plane(dev, 0);
  881. }
  882. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  883. intel_prepare_page_flip(dev, 1);
  884. if (dev_priv->flip_pending_is_done)
  885. intel_finish_page_flip_plane(dev, 1);
  886. }
  887. if (pipea_stats & vblank_status) {
  888. vblank++;
  889. drm_handle_vblank(dev, 0);
  890. if (!dev_priv->flip_pending_is_done) {
  891. i915_pageflip_stall_check(dev, 0);
  892. intel_finish_page_flip(dev, 0);
  893. }
  894. }
  895. if (pipeb_stats & vblank_status) {
  896. vblank++;
  897. drm_handle_vblank(dev, 1);
  898. if (!dev_priv->flip_pending_is_done) {
  899. i915_pageflip_stall_check(dev, 1);
  900. intel_finish_page_flip(dev, 1);
  901. }
  902. }
  903. if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  904. (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  905. (iir & I915_ASLE_INTERRUPT))
  906. intel_opregion_asle_intr(dev);
  907. /* With MSI, interrupts are only generated when iir
  908. * transitions from zero to nonzero. If another bit got
  909. * set while we were handling the existing iir bits, then
  910. * we would never get another interrupt.
  911. *
  912. * This is fine on non-MSI as well, as if we hit this path
  913. * we avoid exiting the interrupt handler only to generate
  914. * another one.
  915. *
  916. * Note that for MSI this could cause a stray interrupt report
  917. * if an interrupt landed in the time between writing IIR and
  918. * the posting read. This should be rare enough to never
  919. * trigger the 99% of 100,000 interrupts test for disabling
  920. * stray interrupts.
  921. */
  922. iir = new_iir;
  923. }
  924. return ret;
  925. }
  926. static int i915_emit_irq(struct drm_device * dev)
  927. {
  928. drm_i915_private_t *dev_priv = dev->dev_private;
  929. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  930. i915_kernel_lost_context(dev);
  931. DRM_DEBUG_DRIVER("\n");
  932. dev_priv->counter++;
  933. if (dev_priv->counter > 0x7FFFFFFFUL)
  934. dev_priv->counter = 1;
  935. if (master_priv->sarea_priv)
  936. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  937. BEGIN_LP_RING(4);
  938. OUT_RING(MI_STORE_DWORD_INDEX);
  939. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  940. OUT_RING(dev_priv->counter);
  941. OUT_RING(MI_USER_INTERRUPT);
  942. ADVANCE_LP_RING();
  943. return dev_priv->counter;
  944. }
  945. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  946. {
  947. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  948. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  949. if (dev_priv->trace_irq_seqno == 0)
  950. render_ring->user_irq_get(dev, render_ring);
  951. dev_priv->trace_irq_seqno = seqno;
  952. }
  953. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  954. {
  955. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  956. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  957. int ret = 0;
  958. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  959. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  960. READ_BREADCRUMB(dev_priv));
  961. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  962. if (master_priv->sarea_priv)
  963. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  964. return 0;
  965. }
  966. if (master_priv->sarea_priv)
  967. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  968. render_ring->user_irq_get(dev, render_ring);
  969. DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
  970. READ_BREADCRUMB(dev_priv) >= irq_nr);
  971. render_ring->user_irq_put(dev, render_ring);
  972. if (ret == -EBUSY) {
  973. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  974. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  975. }
  976. return ret;
  977. }
  978. /* Needs the lock as it touches the ring.
  979. */
  980. int i915_irq_emit(struct drm_device *dev, void *data,
  981. struct drm_file *file_priv)
  982. {
  983. drm_i915_private_t *dev_priv = dev->dev_private;
  984. drm_i915_irq_emit_t *emit = data;
  985. int result;
  986. if (!dev_priv || !dev_priv->render_ring.virtual_start) {
  987. DRM_ERROR("called with no initialization\n");
  988. return -EINVAL;
  989. }
  990. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  991. mutex_lock(&dev->struct_mutex);
  992. result = i915_emit_irq(dev);
  993. mutex_unlock(&dev->struct_mutex);
  994. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  995. DRM_ERROR("copy_to_user\n");
  996. return -EFAULT;
  997. }
  998. return 0;
  999. }
  1000. /* Doesn't need the hardware lock.
  1001. */
  1002. int i915_irq_wait(struct drm_device *dev, void *data,
  1003. struct drm_file *file_priv)
  1004. {
  1005. drm_i915_private_t *dev_priv = dev->dev_private;
  1006. drm_i915_irq_wait_t *irqwait = data;
  1007. if (!dev_priv) {
  1008. DRM_ERROR("called with no initialization\n");
  1009. return -EINVAL;
  1010. }
  1011. return i915_wait_irq(dev, irqwait->irq_seq);
  1012. }
  1013. /* Called from drm generic code, passed 'crtc' which
  1014. * we use as a pipe index
  1015. */
  1016. int i915_enable_vblank(struct drm_device *dev, int pipe)
  1017. {
  1018. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1019. unsigned long irqflags;
  1020. if (!i915_pipe_enabled(dev, pipe))
  1021. return -EINVAL;
  1022. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1023. if (HAS_PCH_SPLIT(dev))
  1024. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1025. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1026. else if (INTEL_INFO(dev)->gen >= 4)
  1027. i915_enable_pipestat(dev_priv, pipe,
  1028. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1029. else
  1030. i915_enable_pipestat(dev_priv, pipe,
  1031. PIPE_VBLANK_INTERRUPT_ENABLE);
  1032. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1033. return 0;
  1034. }
  1035. /* Called from drm generic code, passed 'crtc' which
  1036. * we use as a pipe index
  1037. */
  1038. void i915_disable_vblank(struct drm_device *dev, int pipe)
  1039. {
  1040. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1041. unsigned long irqflags;
  1042. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1043. if (HAS_PCH_SPLIT(dev))
  1044. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1045. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1046. else
  1047. i915_disable_pipestat(dev_priv, pipe,
  1048. PIPE_VBLANK_INTERRUPT_ENABLE |
  1049. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1050. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1051. }
  1052. void i915_enable_interrupt (struct drm_device *dev)
  1053. {
  1054. struct drm_i915_private *dev_priv = dev->dev_private;
  1055. if (!HAS_PCH_SPLIT(dev))
  1056. intel_opregion_enable_asle(dev);
  1057. dev_priv->irq_enabled = 1;
  1058. }
  1059. /* Set the vblank monitor pipe
  1060. */
  1061. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1062. struct drm_file *file_priv)
  1063. {
  1064. drm_i915_private_t *dev_priv = dev->dev_private;
  1065. if (!dev_priv) {
  1066. DRM_ERROR("called with no initialization\n");
  1067. return -EINVAL;
  1068. }
  1069. return 0;
  1070. }
  1071. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1072. struct drm_file *file_priv)
  1073. {
  1074. drm_i915_private_t *dev_priv = dev->dev_private;
  1075. drm_i915_vblank_pipe_t *pipe = data;
  1076. if (!dev_priv) {
  1077. DRM_ERROR("called with no initialization\n");
  1078. return -EINVAL;
  1079. }
  1080. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1081. return 0;
  1082. }
  1083. /**
  1084. * Schedule buffer swap at given vertical blank.
  1085. */
  1086. int i915_vblank_swap(struct drm_device *dev, void *data,
  1087. struct drm_file *file_priv)
  1088. {
  1089. /* The delayed swap mechanism was fundamentally racy, and has been
  1090. * removed. The model was that the client requested a delayed flip/swap
  1091. * from the kernel, then waited for vblank before continuing to perform
  1092. * rendering. The problem was that the kernel might wake the client
  1093. * up before it dispatched the vblank swap (since the lock has to be
  1094. * held while touching the ringbuffer), in which case the client would
  1095. * clear and start the next frame before the swap occurred, and
  1096. * flicker would occur in addition to likely missing the vblank.
  1097. *
  1098. * In the absence of this ioctl, userland falls back to a correct path
  1099. * of waiting for a vblank, then dispatching the swap on its own.
  1100. * Context switching to userland and back is plenty fast enough for
  1101. * meeting the requirements of vblank swapping.
  1102. */
  1103. return -EINVAL;
  1104. }
  1105. static struct drm_i915_gem_request *
  1106. i915_get_tail_request(struct drm_device *dev)
  1107. {
  1108. drm_i915_private_t *dev_priv = dev->dev_private;
  1109. return list_entry(dev_priv->render_ring.request_list.prev,
  1110. struct drm_i915_gem_request, list);
  1111. }
  1112. /**
  1113. * This is called when the chip hasn't reported back with completed
  1114. * batchbuffers in a long time. The first time this is called we simply record
  1115. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1116. * again, we assume the chip is wedged and try to fix it.
  1117. */
  1118. void i915_hangcheck_elapsed(unsigned long data)
  1119. {
  1120. struct drm_device *dev = (struct drm_device *)data;
  1121. drm_i915_private_t *dev_priv = dev->dev_private;
  1122. uint32_t acthd, instdone, instdone1;
  1123. if (INTEL_INFO(dev)->gen < 4) {
  1124. acthd = I915_READ(ACTHD);
  1125. instdone = I915_READ(INSTDONE);
  1126. instdone1 = 0;
  1127. } else {
  1128. acthd = I915_READ(ACTHD_I965);
  1129. instdone = I915_READ(INSTDONE_I965);
  1130. instdone1 = I915_READ(INSTDONE1);
  1131. }
  1132. /* If all work is done then ACTHD clearly hasn't advanced. */
  1133. if (list_empty(&dev_priv->render_ring.request_list) ||
  1134. i915_seqno_passed(dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring),
  1135. i915_get_tail_request(dev)->seqno)) {
  1136. bool missed_wakeup = false;
  1137. dev_priv->hangcheck_count = 0;
  1138. /* Issue a wake-up to catch stuck h/w. */
  1139. if (dev_priv->render_ring.waiting_gem_seqno &&
  1140. waitqueue_active(&dev_priv->render_ring.irq_queue)) {
  1141. wake_up_all(&dev_priv->render_ring.irq_queue);
  1142. missed_wakeup = true;
  1143. }
  1144. if (dev_priv->bsd_ring.waiting_gem_seqno &&
  1145. waitqueue_active(&dev_priv->bsd_ring.irq_queue)) {
  1146. wake_up_all(&dev_priv->bsd_ring.irq_queue);
  1147. missed_wakeup = true;
  1148. }
  1149. if (dev_priv->blt_ring.waiting_gem_seqno &&
  1150. waitqueue_active(&dev_priv->blt_ring.irq_queue)) {
  1151. wake_up_all(&dev_priv->blt_ring.irq_queue);
  1152. missed_wakeup = true;
  1153. }
  1154. if (missed_wakeup)
  1155. DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
  1156. return;
  1157. }
  1158. if (dev_priv->last_acthd == acthd &&
  1159. dev_priv->last_instdone == instdone &&
  1160. dev_priv->last_instdone1 == instdone1) {
  1161. if (dev_priv->hangcheck_count++ > 1) {
  1162. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1163. if (!IS_GEN2(dev)) {
  1164. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1165. * If so we can simply poke the RB_WAIT bit
  1166. * and break the hang. This should work on
  1167. * all but the second generation chipsets.
  1168. */
  1169. u32 tmp = I915_READ(PRB0_CTL);
  1170. if (tmp & RING_WAIT) {
  1171. I915_WRITE(PRB0_CTL, tmp);
  1172. POSTING_READ(PRB0_CTL);
  1173. goto out;
  1174. }
  1175. }
  1176. i915_handle_error(dev, true);
  1177. return;
  1178. }
  1179. } else {
  1180. dev_priv->hangcheck_count = 0;
  1181. dev_priv->last_acthd = acthd;
  1182. dev_priv->last_instdone = instdone;
  1183. dev_priv->last_instdone1 = instdone1;
  1184. }
  1185. out:
  1186. /* Reset timer case chip hangs without another request being added */
  1187. mod_timer(&dev_priv->hangcheck_timer,
  1188. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1189. }
  1190. /* drm_dma.h hooks
  1191. */
  1192. static void ironlake_irq_preinstall(struct drm_device *dev)
  1193. {
  1194. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1195. I915_WRITE(HWSTAM, 0xeffe);
  1196. /* XXX hotplug from PCH */
  1197. I915_WRITE(DEIMR, 0xffffffff);
  1198. I915_WRITE(DEIER, 0x0);
  1199. (void) I915_READ(DEIER);
  1200. /* and GT */
  1201. I915_WRITE(GTIMR, 0xffffffff);
  1202. I915_WRITE(GTIER, 0x0);
  1203. (void) I915_READ(GTIER);
  1204. /* south display irq */
  1205. I915_WRITE(SDEIMR, 0xffffffff);
  1206. I915_WRITE(SDEIER, 0x0);
  1207. (void) I915_READ(SDEIER);
  1208. }
  1209. static int ironlake_irq_postinstall(struct drm_device *dev)
  1210. {
  1211. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1212. /* enable kind of interrupts always enabled */
  1213. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1214. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1215. u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
  1216. u32 hotplug_mask;
  1217. dev_priv->irq_mask_reg = ~display_mask;
  1218. dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
  1219. /* should always can generate irq */
  1220. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1221. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  1222. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  1223. (void) I915_READ(DEIER);
  1224. if (IS_GEN6(dev)) {
  1225. render_mask =
  1226. GT_PIPE_NOTIFY |
  1227. GT_GEN6_BSD_USER_INTERRUPT |
  1228. GT_BLT_USER_INTERRUPT;
  1229. }
  1230. dev_priv->gt_irq_mask_reg = ~render_mask;
  1231. dev_priv->gt_irq_enable_reg = render_mask;
  1232. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1233. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  1234. if (IS_GEN6(dev)) {
  1235. I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
  1236. I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT);
  1237. I915_WRITE(GEN6_BLITTER_IMR, ~GEN6_BLITTER_USER_INTERRUPT);
  1238. }
  1239. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  1240. (void) I915_READ(GTIER);
  1241. if (HAS_PCH_CPT(dev)) {
  1242. hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
  1243. SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
  1244. } else {
  1245. hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1246. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1247. }
  1248. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  1249. dev_priv->pch_irq_enable_reg = hotplug_mask;
  1250. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1251. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  1252. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  1253. (void) I915_READ(SDEIER);
  1254. if (IS_IRONLAKE_M(dev)) {
  1255. /* Clear & enable PCU event interrupts */
  1256. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1257. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1258. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1259. }
  1260. return 0;
  1261. }
  1262. void i915_driver_irq_preinstall(struct drm_device * dev)
  1263. {
  1264. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1265. atomic_set(&dev_priv->irq_received, 0);
  1266. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1267. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1268. if (HAS_PCH_SPLIT(dev)) {
  1269. ironlake_irq_preinstall(dev);
  1270. return;
  1271. }
  1272. if (I915_HAS_HOTPLUG(dev)) {
  1273. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1274. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1275. }
  1276. I915_WRITE(HWSTAM, 0xeffe);
  1277. I915_WRITE(PIPEASTAT, 0);
  1278. I915_WRITE(PIPEBSTAT, 0);
  1279. I915_WRITE(IMR, 0xffffffff);
  1280. I915_WRITE(IER, 0x0);
  1281. (void) I915_READ(IER);
  1282. }
  1283. /*
  1284. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1285. * enabled correctly.
  1286. */
  1287. int i915_driver_irq_postinstall(struct drm_device *dev)
  1288. {
  1289. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1290. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1291. u32 error_mask;
  1292. DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
  1293. if (HAS_BSD(dev))
  1294. DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
  1295. if (HAS_BLT(dev))
  1296. DRM_INIT_WAITQUEUE(&dev_priv->blt_ring.irq_queue);
  1297. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1298. if (HAS_PCH_SPLIT(dev))
  1299. return ironlake_irq_postinstall(dev);
  1300. /* Unmask the interrupts that we always want on. */
  1301. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  1302. dev_priv->pipestat[0] = 0;
  1303. dev_priv->pipestat[1] = 0;
  1304. if (I915_HAS_HOTPLUG(dev)) {
  1305. /* Enable in IER... */
  1306. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1307. /* and unmask in IMR */
  1308. dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
  1309. }
  1310. /*
  1311. * Enable some error detection, note the instruction error mask
  1312. * bit is reserved, so we leave it masked.
  1313. */
  1314. if (IS_G4X(dev)) {
  1315. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1316. GM45_ERROR_MEM_PRIV |
  1317. GM45_ERROR_CP_PRIV |
  1318. I915_ERROR_MEMORY_REFRESH);
  1319. } else {
  1320. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1321. I915_ERROR_MEMORY_REFRESH);
  1322. }
  1323. I915_WRITE(EMR, error_mask);
  1324. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  1325. I915_WRITE(IER, enable_mask);
  1326. (void) I915_READ(IER);
  1327. if (I915_HAS_HOTPLUG(dev)) {
  1328. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1329. /* Note HDMI and DP share bits */
  1330. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1331. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1332. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1333. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1334. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1335. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1336. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1337. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1338. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1339. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1340. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1341. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1342. /* Programming the CRT detection parameters tends
  1343. to generate a spurious hotplug event about three
  1344. seconds later. So just do it once.
  1345. */
  1346. if (IS_G4X(dev))
  1347. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1348. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1349. }
  1350. /* Ignore TV since it's buggy */
  1351. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1352. }
  1353. intel_opregion_enable_asle(dev);
  1354. return 0;
  1355. }
  1356. static void ironlake_irq_uninstall(struct drm_device *dev)
  1357. {
  1358. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1359. I915_WRITE(HWSTAM, 0xffffffff);
  1360. I915_WRITE(DEIMR, 0xffffffff);
  1361. I915_WRITE(DEIER, 0x0);
  1362. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1363. I915_WRITE(GTIMR, 0xffffffff);
  1364. I915_WRITE(GTIER, 0x0);
  1365. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1366. }
  1367. void i915_driver_irq_uninstall(struct drm_device * dev)
  1368. {
  1369. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1370. if (!dev_priv)
  1371. return;
  1372. dev_priv->vblank_pipe = 0;
  1373. if (HAS_PCH_SPLIT(dev)) {
  1374. ironlake_irq_uninstall(dev);
  1375. return;
  1376. }
  1377. if (I915_HAS_HOTPLUG(dev)) {
  1378. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1379. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1380. }
  1381. I915_WRITE(HWSTAM, 0xffffffff);
  1382. I915_WRITE(PIPEASTAT, 0);
  1383. I915_WRITE(PIPEBSTAT, 0);
  1384. I915_WRITE(IMR, 0xffffffff);
  1385. I915_WRITE(IER, 0x0);
  1386. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1387. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1388. I915_WRITE(IIR, I915_READ(IIR));
  1389. }