kvm.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285
  1. /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
  2. /*
  3. * Copyright (C) 2012,2013 - ARM Ltd
  4. * Author: Marc Zyngier <marc.zyngier@arm.com>
  5. *
  6. * Derived from arch/arm/include/uapi/asm/kvm.h:
  7. * Copyright (C) 2012 - Virtual Open Systems and Columbia University
  8. * Author: Christoffer Dall <c.dall@virtualopensystems.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #ifndef __ARM_KVM_H__
  23. #define __ARM_KVM_H__
  24. #define KVM_SPSR_EL1 0
  25. #define KVM_SPSR_SVC KVM_SPSR_EL1
  26. #define KVM_SPSR_ABT 1
  27. #define KVM_SPSR_UND 2
  28. #define KVM_SPSR_IRQ 3
  29. #define KVM_SPSR_FIQ 4
  30. #define KVM_NR_SPSR 5
  31. #ifndef __ASSEMBLY__
  32. #include <linux/psci.h>
  33. #include <linux/types.h>
  34. #include <asm/ptrace.h>
  35. #define __KVM_HAVE_GUEST_DEBUG
  36. #define __KVM_HAVE_IRQ_LINE
  37. #define __KVM_HAVE_READONLY_MEM
  38. #define KVM_COALESCED_MMIO_PAGE_OFFSET 1
  39. #define KVM_REG_SIZE(id) \
  40. (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
  41. struct kvm_regs {
  42. struct user_pt_regs regs; /* sp = sp_el0 */
  43. __u64 sp_el1;
  44. __u64 elr_el1;
  45. __u64 spsr[KVM_NR_SPSR];
  46. struct user_fpsimd_state fp_regs;
  47. };
  48. /*
  49. * Supported CPU Targets - Adding a new target type is not recommended,
  50. * unless there are some special registers not supported by the
  51. * genericv8 syreg table.
  52. */
  53. #define KVM_ARM_TARGET_AEM_V8 0
  54. #define KVM_ARM_TARGET_FOUNDATION_V8 1
  55. #define KVM_ARM_TARGET_CORTEX_A57 2
  56. #define KVM_ARM_TARGET_XGENE_POTENZA 3
  57. #define KVM_ARM_TARGET_CORTEX_A53 4
  58. /* Generic ARM v8 target */
  59. #define KVM_ARM_TARGET_GENERIC_V8 5
  60. #define KVM_ARM_NUM_TARGETS 6
  61. /* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */
  62. #define KVM_ARM_DEVICE_TYPE_SHIFT 0
  63. #define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
  64. #define KVM_ARM_DEVICE_ID_SHIFT 16
  65. #define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT)
  66. /* Supported device IDs */
  67. #define KVM_ARM_DEVICE_VGIC_V2 0
  68. /* Supported VGIC address types */
  69. #define KVM_VGIC_V2_ADDR_TYPE_DIST 0
  70. #define KVM_VGIC_V2_ADDR_TYPE_CPU 1
  71. #define KVM_VGIC_V2_DIST_SIZE 0x1000
  72. #define KVM_VGIC_V2_CPU_SIZE 0x2000
  73. /* Supported VGICv3 address types */
  74. #define KVM_VGIC_V3_ADDR_TYPE_DIST 2
  75. #define KVM_VGIC_V3_ADDR_TYPE_REDIST 3
  76. #define KVM_VGIC_ITS_ADDR_TYPE 4
  77. #define KVM_VGIC_V3_DIST_SIZE SZ_64K
  78. #define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K)
  79. #define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K)
  80. #define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */
  81. #define KVM_ARM_VCPU_EL1_32BIT 1 /* CPU running a 32bit VM */
  82. #define KVM_ARM_VCPU_PSCI_0_2 2 /* CPU uses PSCI v0.2 */
  83. #define KVM_ARM_VCPU_PMU_V3 3 /* Support guest PMUv3 */
  84. struct kvm_vcpu_init {
  85. __u32 target;
  86. __u32 features[7];
  87. };
  88. struct kvm_sregs {
  89. };
  90. struct kvm_fpu {
  91. };
  92. /*
  93. * See v8 ARM ARM D7.3: Debug Registers
  94. *
  95. * The architectural limit is 16 debug registers of each type although
  96. * in practice there are usually less (see ID_AA64DFR0_EL1).
  97. *
  98. * Although the control registers are architecturally defined as 32
  99. * bits wide we use a 64 bit structure here to keep parity with
  100. * KVM_GET/SET_ONE_REG behaviour which treats all system registers as
  101. * 64 bit values. It also allows for the possibility of the
  102. * architecture expanding the control registers without having to
  103. * change the userspace ABI.
  104. */
  105. #define KVM_ARM_MAX_DBG_REGS 16
  106. struct kvm_guest_debug_arch {
  107. __u64 dbg_bcr[KVM_ARM_MAX_DBG_REGS];
  108. __u64 dbg_bvr[KVM_ARM_MAX_DBG_REGS];
  109. __u64 dbg_wcr[KVM_ARM_MAX_DBG_REGS];
  110. __u64 dbg_wvr[KVM_ARM_MAX_DBG_REGS];
  111. };
  112. struct kvm_debug_exit_arch {
  113. __u32 hsr;
  114. __u64 far; /* used for watchpoints */
  115. };
  116. /*
  117. * Architecture specific defines for kvm_guest_debug->control
  118. */
  119. #define KVM_GUESTDBG_USE_SW_BP (1 << 16)
  120. #define KVM_GUESTDBG_USE_HW (1 << 17)
  121. struct kvm_sync_regs {
  122. /* Used with KVM_CAP_ARM_USER_IRQ */
  123. __u64 device_irq_level;
  124. };
  125. struct kvm_arch_memory_slot {
  126. };
  127. /* If you need to interpret the index values, here is the key: */
  128. #define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000
  129. #define KVM_REG_ARM_COPROC_SHIFT 16
  130. /* Normal registers are mapped as coprocessor 16. */
  131. #define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT)
  132. #define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / sizeof(__u32))
  133. /* Some registers need more space to represent values. */
  134. #define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT)
  135. #define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00
  136. #define KVM_REG_ARM_DEMUX_ID_SHIFT 8
  137. #define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
  138. #define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF
  139. #define KVM_REG_ARM_DEMUX_VAL_SHIFT 0
  140. /* AArch64 system registers */
  141. #define KVM_REG_ARM64_SYSREG (0x0013 << KVM_REG_ARM_COPROC_SHIFT)
  142. #define KVM_REG_ARM64_SYSREG_OP0_MASK 0x000000000000c000
  143. #define KVM_REG_ARM64_SYSREG_OP0_SHIFT 14
  144. #define KVM_REG_ARM64_SYSREG_OP1_MASK 0x0000000000003800
  145. #define KVM_REG_ARM64_SYSREG_OP1_SHIFT 11
  146. #define KVM_REG_ARM64_SYSREG_CRN_MASK 0x0000000000000780
  147. #define KVM_REG_ARM64_SYSREG_CRN_SHIFT 7
  148. #define KVM_REG_ARM64_SYSREG_CRM_MASK 0x0000000000000078
  149. #define KVM_REG_ARM64_SYSREG_CRM_SHIFT 3
  150. #define KVM_REG_ARM64_SYSREG_OP2_MASK 0x0000000000000007
  151. #define KVM_REG_ARM64_SYSREG_OP2_SHIFT 0
  152. #define ARM64_SYS_REG_SHIFT_MASK(x,n) \
  153. (((x) << KVM_REG_ARM64_SYSREG_ ## n ## _SHIFT) & \
  154. KVM_REG_ARM64_SYSREG_ ## n ## _MASK)
  155. #define __ARM64_SYS_REG(op0,op1,crn,crm,op2) \
  156. (KVM_REG_ARM64 | KVM_REG_ARM64_SYSREG | \
  157. ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \
  158. ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \
  159. ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \
  160. ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \
  161. ARM64_SYS_REG_SHIFT_MASK(op2, OP2))
  162. #define ARM64_SYS_REG(...) (__ARM64_SYS_REG(__VA_ARGS__) | KVM_REG_SIZE_U64)
  163. #define KVM_REG_ARM_TIMER_CTL ARM64_SYS_REG(3, 3, 14, 3, 1)
  164. #define KVM_REG_ARM_TIMER_CNT ARM64_SYS_REG(3, 3, 14, 3, 2)
  165. #define KVM_REG_ARM_TIMER_CVAL ARM64_SYS_REG(3, 3, 14, 0, 2)
  166. /* Device Control API: ARM VGIC */
  167. #define KVM_DEV_ARM_VGIC_GRP_ADDR 0
  168. #define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1
  169. #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2
  170. #define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32
  171. #define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
  172. #define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32
  173. #define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \
  174. (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT)
  175. #define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0
  176. #define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
  177. #define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff)
  178. #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3
  179. #define KVM_DEV_ARM_VGIC_GRP_CTRL 4
  180. #define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5
  181. #define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6
  182. #define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7
  183. #define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8
  184. #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10
  185. #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \
  186. (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT)
  187. #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff
  188. #define VGIC_LEVEL_INFO_LINE_LEVEL 0
  189. #define KVM_DEV_ARM_VGIC_CTRL_INIT 0
  190. #define KVM_DEV_ARM_ITS_SAVE_TABLES 1
  191. #define KVM_DEV_ARM_ITS_RESTORE_TABLES 2
  192. #define KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES 3
  193. /* Device Control API on vcpu fd */
  194. #define KVM_ARM_VCPU_PMU_V3_CTRL 0
  195. #define KVM_ARM_VCPU_PMU_V3_IRQ 0
  196. #define KVM_ARM_VCPU_PMU_V3_INIT 1
  197. #define KVM_ARM_VCPU_TIMER_CTRL 1
  198. #define KVM_ARM_VCPU_TIMER_IRQ_VTIMER 0
  199. #define KVM_ARM_VCPU_TIMER_IRQ_PTIMER 1
  200. /* KVM_IRQ_LINE irq field index values */
  201. #define KVM_ARM_IRQ_TYPE_SHIFT 24
  202. #define KVM_ARM_IRQ_TYPE_MASK 0xff
  203. #define KVM_ARM_IRQ_VCPU_SHIFT 16
  204. #define KVM_ARM_IRQ_VCPU_MASK 0xff
  205. #define KVM_ARM_IRQ_NUM_SHIFT 0
  206. #define KVM_ARM_IRQ_NUM_MASK 0xffff
  207. /* irq_type field */
  208. #define KVM_ARM_IRQ_TYPE_CPU 0
  209. #define KVM_ARM_IRQ_TYPE_SPI 1
  210. #define KVM_ARM_IRQ_TYPE_PPI 2
  211. /* out-of-kernel GIC cpu interrupt injection irq_number field */
  212. #define KVM_ARM_IRQ_CPU_IRQ 0
  213. #define KVM_ARM_IRQ_CPU_FIQ 1
  214. /*
  215. * This used to hold the highest supported SPI, but it is now obsolete
  216. * and only here to provide source code level compatibility with older
  217. * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS.
  218. */
  219. #ifndef __KERNEL__
  220. #define KVM_ARM_IRQ_GIC_MAX 127
  221. #endif
  222. /* One single KVM irqchip, ie. the VGIC */
  223. #define KVM_NR_IRQCHIPS 1
  224. /* PSCI interface */
  225. #define KVM_PSCI_FN_BASE 0x95c1ba5e
  226. #define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n))
  227. #define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0)
  228. #define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1)
  229. #define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2)
  230. #define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3)
  231. #define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS
  232. #define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED
  233. #define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS
  234. #define KVM_PSCI_RET_DENIED PSCI_RET_DENIED
  235. #endif
  236. #endif /* __ARM_KVM_H__ */