gfx_v8_0.c 146 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "clearstate_vi.h"
  31. #include "gmc/gmc_8_2_d.h"
  32. #include "gmc/gmc_8_2_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "bif/bif_5_0_d.h"
  36. #include "bif/bif_5_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_enum.h"
  39. #include "gca/gfx_8_0_sh_mask.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "uvd/uvd_5_0_d.h"
  42. #include "uvd/uvd_5_0_sh_mask.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #define GFX8_NUM_GFX_RINGS 1
  46. #define GFX8_NUM_COMPUTE_RINGS 8
  47. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  48. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  50. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  51. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  52. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  53. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  54. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  55. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  56. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  57. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  58. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  59. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  60. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  61. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  62. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  63. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  64. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  65. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  66. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  67. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  68. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  69. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  70. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  71. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  72. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  73. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  74. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  75. MODULE_FIRMWARE("amdgpu/topaz_mec2.bin");
  76. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  77. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  78. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  79. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  80. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  81. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  82. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  83. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  84. {
  85. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  86. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  87. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  88. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  89. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  90. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  91. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  92. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  93. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  94. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  95. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  96. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  97. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  98. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  99. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  100. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  101. };
  102. static const u32 golden_settings_tonga_a11[] =
  103. {
  104. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  105. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  106. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  107. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  108. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  109. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  110. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  111. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  112. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  113. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  114. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  115. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  116. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  117. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  118. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  119. };
  120. static const u32 tonga_golden_common_all[] =
  121. {
  122. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  123. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  124. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  125. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  126. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  127. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  128. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  129. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  130. };
  131. static const u32 tonga_mgcg_cgcg_init[] =
  132. {
  133. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  134. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  135. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  136. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  137. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  138. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  139. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  140. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  141. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  142. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  143. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  144. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  145. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  146. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  147. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  148. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  149. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  150. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  151. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  152. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  153. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  154. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  155. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  156. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  157. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  158. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  159. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  160. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  161. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  162. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  163. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  164. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  165. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  166. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  167. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  168. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  169. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  170. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  171. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  172. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  173. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  174. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  175. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  176. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  177. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  178. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  179. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  180. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  181. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  182. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  183. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  184. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  185. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  186. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  187. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  188. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  189. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  190. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  191. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  192. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  193. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  194. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  195. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  196. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  197. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  198. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  199. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  200. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  201. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  202. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  203. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  204. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  205. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  206. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  207. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  208. };
  209. static const u32 fiji_golden_common_all[] =
  210. {
  211. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  212. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  213. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  214. mmGB_ADDR_CONFIG, 0xffffffff, 0x12011003,
  215. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  216. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  217. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  218. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  219. };
  220. static const u32 golden_settings_fiji_a10[] =
  221. {
  222. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  223. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  224. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  225. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x00000100,
  226. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  227. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  228. mmTCC_CTRL, 0x00100000, 0xf30fff7f,
  229. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  230. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x7d6cf5e4,
  231. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x3928b1a0,
  232. };
  233. static const u32 fiji_mgcg_cgcg_init[] =
  234. {
  235. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffc0,
  236. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  237. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  238. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  239. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  240. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  241. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  242. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  243. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  244. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  245. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  246. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  247. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  248. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  249. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  250. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  251. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  252. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  253. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  254. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  255. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  256. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  257. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  258. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  259. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  260. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  261. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  262. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  263. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  264. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  265. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  266. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  267. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  268. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  269. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  270. };
  271. static const u32 golden_settings_iceland_a11[] =
  272. {
  273. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  274. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  275. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  276. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  277. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  278. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  279. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  280. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  281. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  282. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  283. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  284. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  285. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  286. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  287. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  288. };
  289. static const u32 iceland_golden_common_all[] =
  290. {
  291. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  292. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  293. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  294. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  295. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  296. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  297. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  298. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  299. };
  300. static const u32 iceland_mgcg_cgcg_init[] =
  301. {
  302. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  303. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  304. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  305. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  306. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  307. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  308. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  309. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  310. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  311. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  312. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  313. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  314. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  315. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  316. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  317. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  318. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  319. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  320. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  321. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  322. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  323. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  324. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  325. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  326. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  327. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  328. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  329. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  330. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  331. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  332. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  333. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  334. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  335. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  336. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  337. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  338. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  339. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  340. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  341. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  342. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  343. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  344. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  345. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  346. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  347. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  348. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  349. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  350. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  351. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  352. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  353. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  354. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  355. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  356. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  357. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  358. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  359. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  360. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  361. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  362. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  363. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  364. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  365. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  366. };
  367. static const u32 cz_golden_settings_a11[] =
  368. {
  369. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  370. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  371. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  372. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  373. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  374. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  375. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  376. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  377. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  378. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  379. };
  380. static const u32 cz_golden_common_all[] =
  381. {
  382. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  383. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  384. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  385. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  386. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  387. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  388. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  389. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  390. };
  391. static const u32 cz_mgcg_cgcg_init[] =
  392. {
  393. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  394. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  395. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  396. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  397. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  398. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  399. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  400. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  401. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  402. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  403. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  404. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  405. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  406. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  407. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  408. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  409. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  410. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  411. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  412. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  413. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  414. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  415. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  416. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  417. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  418. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  419. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  420. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  421. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  422. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  423. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  424. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  425. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  426. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  427. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  428. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  429. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  430. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  431. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  432. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  433. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  434. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  435. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  436. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  437. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  438. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  439. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  440. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  441. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  442. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  443. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  444. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  445. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  446. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  447. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  448. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  449. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  450. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  451. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  452. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  453. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  454. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  455. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  456. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  457. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  458. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  459. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  460. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  461. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  462. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  463. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  464. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  465. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  466. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  467. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  468. };
  469. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  470. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  471. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  472. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  473. {
  474. switch (adev->asic_type) {
  475. case CHIP_TOPAZ:
  476. amdgpu_program_register_sequence(adev,
  477. iceland_mgcg_cgcg_init,
  478. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  479. amdgpu_program_register_sequence(adev,
  480. golden_settings_iceland_a11,
  481. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  482. amdgpu_program_register_sequence(adev,
  483. iceland_golden_common_all,
  484. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  485. break;
  486. case CHIP_FIJI:
  487. amdgpu_program_register_sequence(adev,
  488. fiji_mgcg_cgcg_init,
  489. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  490. amdgpu_program_register_sequence(adev,
  491. golden_settings_fiji_a10,
  492. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  493. amdgpu_program_register_sequence(adev,
  494. fiji_golden_common_all,
  495. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  496. break;
  497. case CHIP_TONGA:
  498. amdgpu_program_register_sequence(adev,
  499. tonga_mgcg_cgcg_init,
  500. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  501. amdgpu_program_register_sequence(adev,
  502. golden_settings_tonga_a11,
  503. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  504. amdgpu_program_register_sequence(adev,
  505. tonga_golden_common_all,
  506. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  507. break;
  508. case CHIP_CARRIZO:
  509. amdgpu_program_register_sequence(adev,
  510. cz_mgcg_cgcg_init,
  511. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  512. amdgpu_program_register_sequence(adev,
  513. cz_golden_settings_a11,
  514. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  515. amdgpu_program_register_sequence(adev,
  516. cz_golden_common_all,
  517. (const u32)ARRAY_SIZE(cz_golden_common_all));
  518. break;
  519. default:
  520. break;
  521. }
  522. }
  523. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  524. {
  525. int i;
  526. adev->gfx.scratch.num_reg = 7;
  527. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  528. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  529. adev->gfx.scratch.free[i] = true;
  530. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  531. }
  532. }
  533. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  534. {
  535. struct amdgpu_device *adev = ring->adev;
  536. uint32_t scratch;
  537. uint32_t tmp = 0;
  538. unsigned i;
  539. int r;
  540. r = amdgpu_gfx_scratch_get(adev, &scratch);
  541. if (r) {
  542. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  543. return r;
  544. }
  545. WREG32(scratch, 0xCAFEDEAD);
  546. r = amdgpu_ring_lock(ring, 3);
  547. if (r) {
  548. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  549. ring->idx, r);
  550. amdgpu_gfx_scratch_free(adev, scratch);
  551. return r;
  552. }
  553. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  554. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  555. amdgpu_ring_write(ring, 0xDEADBEEF);
  556. amdgpu_ring_unlock_commit(ring);
  557. for (i = 0; i < adev->usec_timeout; i++) {
  558. tmp = RREG32(scratch);
  559. if (tmp == 0xDEADBEEF)
  560. break;
  561. DRM_UDELAY(1);
  562. }
  563. if (i < adev->usec_timeout) {
  564. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  565. ring->idx, i);
  566. } else {
  567. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  568. ring->idx, scratch, tmp);
  569. r = -EINVAL;
  570. }
  571. amdgpu_gfx_scratch_free(adev, scratch);
  572. return r;
  573. }
  574. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  575. {
  576. struct amdgpu_device *adev = ring->adev;
  577. struct amdgpu_ib ib;
  578. uint32_t scratch;
  579. uint32_t tmp = 0;
  580. unsigned i;
  581. int r;
  582. r = amdgpu_gfx_scratch_get(adev, &scratch);
  583. if (r) {
  584. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  585. return r;
  586. }
  587. WREG32(scratch, 0xCAFEDEAD);
  588. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  589. if (r) {
  590. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  591. goto err1;
  592. }
  593. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  594. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  595. ib.ptr[2] = 0xDEADBEEF;
  596. ib.length_dw = 3;
  597. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL,
  598. AMDGPU_FENCE_OWNER_UNDEFINED);
  599. if (r)
  600. goto err2;
  601. r = amdgpu_fence_wait(ib.fence, false);
  602. if (r) {
  603. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  604. goto err2;
  605. }
  606. for (i = 0; i < adev->usec_timeout; i++) {
  607. tmp = RREG32(scratch);
  608. if (tmp == 0xDEADBEEF)
  609. break;
  610. DRM_UDELAY(1);
  611. }
  612. if (i < adev->usec_timeout) {
  613. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  614. ring->idx, i);
  615. goto err2;
  616. } else {
  617. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  618. scratch, tmp);
  619. r = -EINVAL;
  620. }
  621. err2:
  622. amdgpu_ib_free(adev, &ib);
  623. err1:
  624. amdgpu_gfx_scratch_free(adev, scratch);
  625. return r;
  626. }
  627. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  628. {
  629. const char *chip_name;
  630. char fw_name[30];
  631. int err;
  632. struct amdgpu_firmware_info *info = NULL;
  633. const struct common_firmware_header *header = NULL;
  634. const struct gfx_firmware_header_v1_0 *cp_hdr;
  635. DRM_DEBUG("\n");
  636. switch (adev->asic_type) {
  637. case CHIP_TOPAZ:
  638. chip_name = "topaz";
  639. break;
  640. case CHIP_TONGA:
  641. chip_name = "tonga";
  642. break;
  643. case CHIP_CARRIZO:
  644. chip_name = "carrizo";
  645. break;
  646. case CHIP_FIJI:
  647. chip_name = "fiji";
  648. break;
  649. default:
  650. BUG();
  651. }
  652. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  653. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  654. if (err)
  655. goto out;
  656. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  657. if (err)
  658. goto out;
  659. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  660. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  661. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  662. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  663. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  664. if (err)
  665. goto out;
  666. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  667. if (err)
  668. goto out;
  669. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  670. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  671. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  672. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  673. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  674. if (err)
  675. goto out;
  676. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  677. if (err)
  678. goto out;
  679. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  680. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  681. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  682. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  683. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  684. if (err)
  685. goto out;
  686. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  687. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  688. adev->gfx.rlc_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  689. adev->gfx.rlc_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  690. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  691. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  692. if (err)
  693. goto out;
  694. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  695. if (err)
  696. goto out;
  697. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  698. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  699. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  700. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  701. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  702. if (!err) {
  703. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  704. if (err)
  705. goto out;
  706. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  707. adev->gfx.mec2_fw->data;
  708. adev->gfx.mec2_fw_version = le32_to_cpu(
  709. cp_hdr->header.ucode_version);
  710. adev->gfx.mec2_feature_version = le32_to_cpu(
  711. cp_hdr->ucode_feature_version);
  712. } else {
  713. err = 0;
  714. adev->gfx.mec2_fw = NULL;
  715. }
  716. if (adev->firmware.smu_load) {
  717. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  718. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  719. info->fw = adev->gfx.pfp_fw;
  720. header = (const struct common_firmware_header *)info->fw->data;
  721. adev->firmware.fw_size +=
  722. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  723. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  724. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  725. info->fw = adev->gfx.me_fw;
  726. header = (const struct common_firmware_header *)info->fw->data;
  727. adev->firmware.fw_size +=
  728. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  729. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  730. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  731. info->fw = adev->gfx.ce_fw;
  732. header = (const struct common_firmware_header *)info->fw->data;
  733. adev->firmware.fw_size +=
  734. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  735. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  736. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  737. info->fw = adev->gfx.rlc_fw;
  738. header = (const struct common_firmware_header *)info->fw->data;
  739. adev->firmware.fw_size +=
  740. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  741. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  742. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  743. info->fw = adev->gfx.mec_fw;
  744. header = (const struct common_firmware_header *)info->fw->data;
  745. adev->firmware.fw_size +=
  746. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  747. if (adev->gfx.mec2_fw) {
  748. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  749. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  750. info->fw = adev->gfx.mec2_fw;
  751. header = (const struct common_firmware_header *)info->fw->data;
  752. adev->firmware.fw_size +=
  753. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  754. }
  755. }
  756. out:
  757. if (err) {
  758. dev_err(adev->dev,
  759. "gfx8: Failed to load firmware \"%s\"\n",
  760. fw_name);
  761. release_firmware(adev->gfx.pfp_fw);
  762. adev->gfx.pfp_fw = NULL;
  763. release_firmware(adev->gfx.me_fw);
  764. adev->gfx.me_fw = NULL;
  765. release_firmware(adev->gfx.ce_fw);
  766. adev->gfx.ce_fw = NULL;
  767. release_firmware(adev->gfx.rlc_fw);
  768. adev->gfx.rlc_fw = NULL;
  769. release_firmware(adev->gfx.mec_fw);
  770. adev->gfx.mec_fw = NULL;
  771. release_firmware(adev->gfx.mec2_fw);
  772. adev->gfx.mec2_fw = NULL;
  773. }
  774. return err;
  775. }
  776. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  777. {
  778. int r;
  779. if (adev->gfx.mec.hpd_eop_obj) {
  780. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  781. if (unlikely(r != 0))
  782. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  783. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  784. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  785. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  786. adev->gfx.mec.hpd_eop_obj = NULL;
  787. }
  788. }
  789. #define MEC_HPD_SIZE 2048
  790. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  791. {
  792. int r;
  793. u32 *hpd;
  794. /*
  795. * we assign only 1 pipe because all other pipes will
  796. * be handled by KFD
  797. */
  798. adev->gfx.mec.num_mec = 1;
  799. adev->gfx.mec.num_pipe = 1;
  800. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  801. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  802. r = amdgpu_bo_create(adev,
  803. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  804. PAGE_SIZE, true,
  805. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  806. &adev->gfx.mec.hpd_eop_obj);
  807. if (r) {
  808. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  809. return r;
  810. }
  811. }
  812. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  813. if (unlikely(r != 0)) {
  814. gfx_v8_0_mec_fini(adev);
  815. return r;
  816. }
  817. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  818. &adev->gfx.mec.hpd_eop_gpu_addr);
  819. if (r) {
  820. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  821. gfx_v8_0_mec_fini(adev);
  822. return r;
  823. }
  824. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  825. if (r) {
  826. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  827. gfx_v8_0_mec_fini(adev);
  828. return r;
  829. }
  830. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  831. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  832. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  833. return 0;
  834. }
  835. static int gfx_v8_0_sw_init(void *handle)
  836. {
  837. int i, r;
  838. struct amdgpu_ring *ring;
  839. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  840. /* EOP Event */
  841. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  842. if (r)
  843. return r;
  844. /* Privileged reg */
  845. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  846. if (r)
  847. return r;
  848. /* Privileged inst */
  849. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  850. if (r)
  851. return r;
  852. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  853. gfx_v8_0_scratch_init(adev);
  854. r = gfx_v8_0_init_microcode(adev);
  855. if (r) {
  856. DRM_ERROR("Failed to load gfx firmware!\n");
  857. return r;
  858. }
  859. r = gfx_v8_0_mec_init(adev);
  860. if (r) {
  861. DRM_ERROR("Failed to init MEC BOs!\n");
  862. return r;
  863. }
  864. r = amdgpu_wb_get(adev, &adev->gfx.ce_sync_offs);
  865. if (r) {
  866. DRM_ERROR("(%d) gfx.ce_sync_offs wb alloc failed\n", r);
  867. return r;
  868. }
  869. /* set up the gfx ring */
  870. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  871. ring = &adev->gfx.gfx_ring[i];
  872. ring->ring_obj = NULL;
  873. sprintf(ring->name, "gfx");
  874. /* no gfx doorbells on iceland */
  875. if (adev->asic_type != CHIP_TOPAZ) {
  876. ring->use_doorbell = true;
  877. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  878. }
  879. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  880. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  881. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  882. AMDGPU_RING_TYPE_GFX);
  883. if (r)
  884. return r;
  885. }
  886. /* set up the compute queues */
  887. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  888. unsigned irq_type;
  889. /* max 32 queues per MEC */
  890. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  891. DRM_ERROR("Too many (%d) compute rings!\n", i);
  892. break;
  893. }
  894. ring = &adev->gfx.compute_ring[i];
  895. ring->ring_obj = NULL;
  896. ring->use_doorbell = true;
  897. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  898. ring->me = 1; /* first MEC */
  899. ring->pipe = i / 8;
  900. ring->queue = i % 8;
  901. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  902. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  903. /* type-2 packets are deprecated on MEC, use type-3 instead */
  904. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  905. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  906. &adev->gfx.eop_irq, irq_type,
  907. AMDGPU_RING_TYPE_COMPUTE);
  908. if (r)
  909. return r;
  910. }
  911. /* reserve GDS, GWS and OA resource for gfx */
  912. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  913. PAGE_SIZE, true,
  914. AMDGPU_GEM_DOMAIN_GDS, 0,
  915. NULL, &adev->gds.gds_gfx_bo);
  916. if (r)
  917. return r;
  918. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  919. PAGE_SIZE, true,
  920. AMDGPU_GEM_DOMAIN_GWS, 0,
  921. NULL, &adev->gds.gws_gfx_bo);
  922. if (r)
  923. return r;
  924. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  925. PAGE_SIZE, true,
  926. AMDGPU_GEM_DOMAIN_OA, 0,
  927. NULL, &adev->gds.oa_gfx_bo);
  928. if (r)
  929. return r;
  930. adev->gfx.ce_ram_size = 0x8000;
  931. return 0;
  932. }
  933. static int gfx_v8_0_sw_fini(void *handle)
  934. {
  935. int i;
  936. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  937. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  938. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  939. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  940. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  941. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  942. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  943. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  944. amdgpu_wb_free(adev, adev->gfx.ce_sync_offs);
  945. gfx_v8_0_mec_fini(adev);
  946. return 0;
  947. }
  948. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  949. {
  950. const u32 num_tile_mode_states = 32;
  951. const u32 num_secondary_tile_mode_states = 16;
  952. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  953. switch (adev->gfx.config.mem_row_size_in_kb) {
  954. case 1:
  955. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  956. break;
  957. case 2:
  958. default:
  959. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  960. break;
  961. case 4:
  962. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  963. break;
  964. }
  965. switch (adev->asic_type) {
  966. case CHIP_TOPAZ:
  967. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  968. switch (reg_offset) {
  969. case 0:
  970. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  971. PIPE_CONFIG(ADDR_SURF_P2) |
  972. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  973. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  974. break;
  975. case 1:
  976. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  977. PIPE_CONFIG(ADDR_SURF_P2) |
  978. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  979. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  980. break;
  981. case 2:
  982. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  983. PIPE_CONFIG(ADDR_SURF_P2) |
  984. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  985. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  986. break;
  987. case 3:
  988. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  989. PIPE_CONFIG(ADDR_SURF_P2) |
  990. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  991. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  992. break;
  993. case 4:
  994. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  995. PIPE_CONFIG(ADDR_SURF_P2) |
  996. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  997. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  998. break;
  999. case 5:
  1000. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1001. PIPE_CONFIG(ADDR_SURF_P2) |
  1002. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1003. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1004. break;
  1005. case 6:
  1006. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1007. PIPE_CONFIG(ADDR_SURF_P2) |
  1008. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1009. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1010. break;
  1011. case 8:
  1012. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1013. PIPE_CONFIG(ADDR_SURF_P2));
  1014. break;
  1015. case 9:
  1016. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1017. PIPE_CONFIG(ADDR_SURF_P2) |
  1018. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1019. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1020. break;
  1021. case 10:
  1022. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1023. PIPE_CONFIG(ADDR_SURF_P2) |
  1024. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1025. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1026. break;
  1027. case 11:
  1028. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1029. PIPE_CONFIG(ADDR_SURF_P2) |
  1030. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1031. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1032. break;
  1033. case 13:
  1034. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1035. PIPE_CONFIG(ADDR_SURF_P2) |
  1036. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1037. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1038. break;
  1039. case 14:
  1040. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1041. PIPE_CONFIG(ADDR_SURF_P2) |
  1042. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1043. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1044. break;
  1045. case 15:
  1046. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1047. PIPE_CONFIG(ADDR_SURF_P2) |
  1048. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1049. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1050. break;
  1051. case 16:
  1052. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1053. PIPE_CONFIG(ADDR_SURF_P2) |
  1054. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1055. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1056. break;
  1057. case 18:
  1058. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1059. PIPE_CONFIG(ADDR_SURF_P2) |
  1060. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1061. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1062. break;
  1063. case 19:
  1064. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1065. PIPE_CONFIG(ADDR_SURF_P2) |
  1066. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1067. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1068. break;
  1069. case 20:
  1070. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1071. PIPE_CONFIG(ADDR_SURF_P2) |
  1072. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1073. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1074. break;
  1075. case 21:
  1076. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1077. PIPE_CONFIG(ADDR_SURF_P2) |
  1078. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1079. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1080. break;
  1081. case 22:
  1082. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1083. PIPE_CONFIG(ADDR_SURF_P2) |
  1084. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1085. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1086. break;
  1087. case 24:
  1088. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1089. PIPE_CONFIG(ADDR_SURF_P2) |
  1090. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1092. break;
  1093. case 25:
  1094. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1095. PIPE_CONFIG(ADDR_SURF_P2) |
  1096. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1098. break;
  1099. case 26:
  1100. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1101. PIPE_CONFIG(ADDR_SURF_P2) |
  1102. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1104. break;
  1105. case 27:
  1106. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1107. PIPE_CONFIG(ADDR_SURF_P2) |
  1108. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1109. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1110. break;
  1111. case 28:
  1112. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1113. PIPE_CONFIG(ADDR_SURF_P2) |
  1114. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1115. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1116. break;
  1117. case 29:
  1118. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1119. PIPE_CONFIG(ADDR_SURF_P2) |
  1120. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1121. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1122. break;
  1123. case 7:
  1124. case 12:
  1125. case 17:
  1126. case 23:
  1127. /* unused idx */
  1128. continue;
  1129. default:
  1130. gb_tile_moden = 0;
  1131. break;
  1132. };
  1133. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1134. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1135. }
  1136. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1137. switch (reg_offset) {
  1138. case 0:
  1139. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1140. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1141. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1142. NUM_BANKS(ADDR_SURF_8_BANK));
  1143. break;
  1144. case 1:
  1145. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1146. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1147. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1148. NUM_BANKS(ADDR_SURF_8_BANK));
  1149. break;
  1150. case 2:
  1151. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1152. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1153. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1154. NUM_BANKS(ADDR_SURF_8_BANK));
  1155. break;
  1156. case 3:
  1157. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1158. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1159. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1160. NUM_BANKS(ADDR_SURF_8_BANK));
  1161. break;
  1162. case 4:
  1163. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1164. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1165. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1166. NUM_BANKS(ADDR_SURF_8_BANK));
  1167. break;
  1168. case 5:
  1169. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1170. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1171. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1172. NUM_BANKS(ADDR_SURF_8_BANK));
  1173. break;
  1174. case 6:
  1175. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1176. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1177. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1178. NUM_BANKS(ADDR_SURF_8_BANK));
  1179. break;
  1180. case 8:
  1181. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1182. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1183. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1184. NUM_BANKS(ADDR_SURF_16_BANK));
  1185. break;
  1186. case 9:
  1187. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1188. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1189. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1190. NUM_BANKS(ADDR_SURF_16_BANK));
  1191. break;
  1192. case 10:
  1193. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1194. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1195. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1196. NUM_BANKS(ADDR_SURF_16_BANK));
  1197. break;
  1198. case 11:
  1199. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1200. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1201. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1202. NUM_BANKS(ADDR_SURF_16_BANK));
  1203. break;
  1204. case 12:
  1205. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1206. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1207. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1208. NUM_BANKS(ADDR_SURF_16_BANK));
  1209. break;
  1210. case 13:
  1211. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1212. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1213. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1214. NUM_BANKS(ADDR_SURF_16_BANK));
  1215. break;
  1216. case 14:
  1217. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1218. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1219. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1220. NUM_BANKS(ADDR_SURF_8_BANK));
  1221. break;
  1222. case 7:
  1223. /* unused idx */
  1224. continue;
  1225. default:
  1226. gb_tile_moden = 0;
  1227. break;
  1228. };
  1229. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1230. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1231. }
  1232. case CHIP_FIJI:
  1233. case CHIP_TONGA:
  1234. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1235. switch (reg_offset) {
  1236. case 0:
  1237. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1238. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1239. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1240. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1241. break;
  1242. case 1:
  1243. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1244. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1245. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1246. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1247. break;
  1248. case 2:
  1249. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1250. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1251. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1252. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1253. break;
  1254. case 3:
  1255. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1256. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1257. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1258. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1259. break;
  1260. case 4:
  1261. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1262. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1263. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1264. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1265. break;
  1266. case 5:
  1267. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1268. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1269. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1270. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1271. break;
  1272. case 6:
  1273. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1274. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1275. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1276. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1277. break;
  1278. case 7:
  1279. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1280. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1281. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1282. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1283. break;
  1284. case 8:
  1285. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1286. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1287. break;
  1288. case 9:
  1289. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1290. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1291. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1292. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1293. break;
  1294. case 10:
  1295. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1296. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1297. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1298. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1299. break;
  1300. case 11:
  1301. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1302. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1303. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1304. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1305. break;
  1306. case 12:
  1307. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1308. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1309. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1310. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1311. break;
  1312. case 13:
  1313. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1314. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1315. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1316. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1317. break;
  1318. case 14:
  1319. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1320. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1321. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1322. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1323. break;
  1324. case 15:
  1325. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1326. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1327. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1328. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1329. break;
  1330. case 16:
  1331. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1332. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1333. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1334. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1335. break;
  1336. case 17:
  1337. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1338. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1339. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1340. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1341. break;
  1342. case 18:
  1343. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1344. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1345. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1346. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1347. break;
  1348. case 19:
  1349. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1350. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1351. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1352. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1353. break;
  1354. case 20:
  1355. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1356. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1357. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1358. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1359. break;
  1360. case 21:
  1361. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1362. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1363. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1364. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1365. break;
  1366. case 22:
  1367. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1368. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1369. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1370. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1371. break;
  1372. case 23:
  1373. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1374. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1375. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1376. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1377. break;
  1378. case 24:
  1379. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1380. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1381. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1382. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1383. break;
  1384. case 25:
  1385. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1386. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1387. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1388. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1389. break;
  1390. case 26:
  1391. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1392. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1393. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1394. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1395. break;
  1396. case 27:
  1397. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1398. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1399. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1400. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1401. break;
  1402. case 28:
  1403. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1404. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1405. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1406. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1407. break;
  1408. case 29:
  1409. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1410. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1411. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1412. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1413. break;
  1414. case 30:
  1415. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1416. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1417. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1418. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1419. break;
  1420. default:
  1421. gb_tile_moden = 0;
  1422. break;
  1423. };
  1424. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1425. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1426. }
  1427. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1428. switch (reg_offset) {
  1429. case 0:
  1430. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1431. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1432. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1433. NUM_BANKS(ADDR_SURF_16_BANK));
  1434. break;
  1435. case 1:
  1436. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1437. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1438. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1439. NUM_BANKS(ADDR_SURF_16_BANK));
  1440. break;
  1441. case 2:
  1442. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1443. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1444. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1445. NUM_BANKS(ADDR_SURF_16_BANK));
  1446. break;
  1447. case 3:
  1448. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1449. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1450. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1451. NUM_BANKS(ADDR_SURF_16_BANK));
  1452. break;
  1453. case 4:
  1454. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1455. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1456. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1457. NUM_BANKS(ADDR_SURF_16_BANK));
  1458. break;
  1459. case 5:
  1460. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1461. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1462. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1463. NUM_BANKS(ADDR_SURF_16_BANK));
  1464. break;
  1465. case 6:
  1466. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1467. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1468. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1469. NUM_BANKS(ADDR_SURF_16_BANK));
  1470. break;
  1471. case 8:
  1472. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1473. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1474. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1475. NUM_BANKS(ADDR_SURF_16_BANK));
  1476. break;
  1477. case 9:
  1478. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1479. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1480. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1481. NUM_BANKS(ADDR_SURF_16_BANK));
  1482. break;
  1483. case 10:
  1484. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1485. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1486. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1487. NUM_BANKS(ADDR_SURF_16_BANK));
  1488. break;
  1489. case 11:
  1490. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1491. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1492. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1493. NUM_BANKS(ADDR_SURF_16_BANK));
  1494. break;
  1495. case 12:
  1496. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1497. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1498. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1499. NUM_BANKS(ADDR_SURF_8_BANK));
  1500. break;
  1501. case 13:
  1502. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1503. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1504. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1505. NUM_BANKS(ADDR_SURF_4_BANK));
  1506. break;
  1507. case 14:
  1508. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1509. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1510. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1511. NUM_BANKS(ADDR_SURF_4_BANK));
  1512. break;
  1513. case 7:
  1514. /* unused idx */
  1515. continue;
  1516. default:
  1517. gb_tile_moden = 0;
  1518. break;
  1519. };
  1520. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1521. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1522. }
  1523. break;
  1524. case CHIP_CARRIZO:
  1525. default:
  1526. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1527. switch (reg_offset) {
  1528. case 0:
  1529. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1530. PIPE_CONFIG(ADDR_SURF_P2) |
  1531. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1532. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1533. break;
  1534. case 1:
  1535. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1536. PIPE_CONFIG(ADDR_SURF_P2) |
  1537. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1538. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1539. break;
  1540. case 2:
  1541. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1542. PIPE_CONFIG(ADDR_SURF_P2) |
  1543. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1544. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1545. break;
  1546. case 3:
  1547. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1548. PIPE_CONFIG(ADDR_SURF_P2) |
  1549. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1550. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1551. break;
  1552. case 4:
  1553. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1554. PIPE_CONFIG(ADDR_SURF_P2) |
  1555. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1556. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1557. break;
  1558. case 5:
  1559. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1560. PIPE_CONFIG(ADDR_SURF_P2) |
  1561. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1562. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1563. break;
  1564. case 6:
  1565. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1566. PIPE_CONFIG(ADDR_SURF_P2) |
  1567. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1568. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1569. break;
  1570. case 8:
  1571. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1572. PIPE_CONFIG(ADDR_SURF_P2));
  1573. break;
  1574. case 9:
  1575. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1576. PIPE_CONFIG(ADDR_SURF_P2) |
  1577. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1578. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1579. break;
  1580. case 10:
  1581. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1582. PIPE_CONFIG(ADDR_SURF_P2) |
  1583. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1584. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1585. break;
  1586. case 11:
  1587. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1588. PIPE_CONFIG(ADDR_SURF_P2) |
  1589. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1590. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1591. break;
  1592. case 13:
  1593. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1594. PIPE_CONFIG(ADDR_SURF_P2) |
  1595. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1596. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1597. break;
  1598. case 14:
  1599. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1600. PIPE_CONFIG(ADDR_SURF_P2) |
  1601. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1602. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1603. break;
  1604. case 15:
  1605. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1606. PIPE_CONFIG(ADDR_SURF_P2) |
  1607. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1608. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1609. break;
  1610. case 16:
  1611. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1612. PIPE_CONFIG(ADDR_SURF_P2) |
  1613. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1614. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1615. break;
  1616. case 18:
  1617. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1618. PIPE_CONFIG(ADDR_SURF_P2) |
  1619. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1620. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1621. break;
  1622. case 19:
  1623. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1624. PIPE_CONFIG(ADDR_SURF_P2) |
  1625. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1626. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1627. break;
  1628. case 20:
  1629. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1630. PIPE_CONFIG(ADDR_SURF_P2) |
  1631. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1632. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1633. break;
  1634. case 21:
  1635. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1636. PIPE_CONFIG(ADDR_SURF_P2) |
  1637. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1638. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1639. break;
  1640. case 22:
  1641. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1642. PIPE_CONFIG(ADDR_SURF_P2) |
  1643. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1644. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1645. break;
  1646. case 24:
  1647. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1648. PIPE_CONFIG(ADDR_SURF_P2) |
  1649. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1650. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1651. break;
  1652. case 25:
  1653. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1654. PIPE_CONFIG(ADDR_SURF_P2) |
  1655. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1656. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1657. break;
  1658. case 26:
  1659. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1660. PIPE_CONFIG(ADDR_SURF_P2) |
  1661. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1662. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1663. break;
  1664. case 27:
  1665. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1666. PIPE_CONFIG(ADDR_SURF_P2) |
  1667. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1668. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1669. break;
  1670. case 28:
  1671. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1672. PIPE_CONFIG(ADDR_SURF_P2) |
  1673. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1674. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1675. break;
  1676. case 29:
  1677. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1678. PIPE_CONFIG(ADDR_SURF_P2) |
  1679. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1680. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1681. break;
  1682. case 7:
  1683. case 12:
  1684. case 17:
  1685. case 23:
  1686. /* unused idx */
  1687. continue;
  1688. default:
  1689. gb_tile_moden = 0;
  1690. break;
  1691. };
  1692. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1693. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1694. }
  1695. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1696. switch (reg_offset) {
  1697. case 0:
  1698. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1699. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1700. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1701. NUM_BANKS(ADDR_SURF_8_BANK));
  1702. break;
  1703. case 1:
  1704. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1705. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1706. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1707. NUM_BANKS(ADDR_SURF_8_BANK));
  1708. break;
  1709. case 2:
  1710. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1711. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1712. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1713. NUM_BANKS(ADDR_SURF_8_BANK));
  1714. break;
  1715. case 3:
  1716. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1717. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1718. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1719. NUM_BANKS(ADDR_SURF_8_BANK));
  1720. break;
  1721. case 4:
  1722. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1723. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1724. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1725. NUM_BANKS(ADDR_SURF_8_BANK));
  1726. break;
  1727. case 5:
  1728. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1729. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1730. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1731. NUM_BANKS(ADDR_SURF_8_BANK));
  1732. break;
  1733. case 6:
  1734. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1735. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1736. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1737. NUM_BANKS(ADDR_SURF_8_BANK));
  1738. break;
  1739. case 8:
  1740. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1741. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1742. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1743. NUM_BANKS(ADDR_SURF_16_BANK));
  1744. break;
  1745. case 9:
  1746. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1747. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1748. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1749. NUM_BANKS(ADDR_SURF_16_BANK));
  1750. break;
  1751. case 10:
  1752. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1753. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1754. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1755. NUM_BANKS(ADDR_SURF_16_BANK));
  1756. break;
  1757. case 11:
  1758. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1759. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1760. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1761. NUM_BANKS(ADDR_SURF_16_BANK));
  1762. break;
  1763. case 12:
  1764. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1765. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1766. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1767. NUM_BANKS(ADDR_SURF_16_BANK));
  1768. break;
  1769. case 13:
  1770. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1771. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1772. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1773. NUM_BANKS(ADDR_SURF_16_BANK));
  1774. break;
  1775. case 14:
  1776. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1777. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1778. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1779. NUM_BANKS(ADDR_SURF_8_BANK));
  1780. break;
  1781. case 7:
  1782. /* unused idx */
  1783. continue;
  1784. default:
  1785. gb_tile_moden = 0;
  1786. break;
  1787. };
  1788. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1789. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1790. }
  1791. }
  1792. }
  1793. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  1794. {
  1795. u32 i, mask = 0;
  1796. for (i = 0; i < bit_width; i++) {
  1797. mask <<= 1;
  1798. mask |= 1;
  1799. }
  1800. return mask;
  1801. }
  1802. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  1803. {
  1804. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1805. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1806. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1807. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1808. } else if (se_num == 0xffffffff) {
  1809. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1810. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1811. } else if (sh_num == 0xffffffff) {
  1812. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1813. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1814. } else {
  1815. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1816. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1817. }
  1818. WREG32(mmGRBM_GFX_INDEX, data);
  1819. }
  1820. static u32 gfx_v8_0_get_rb_disabled(struct amdgpu_device *adev,
  1821. u32 max_rb_num_per_se,
  1822. u32 sh_per_se)
  1823. {
  1824. u32 data, mask;
  1825. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1826. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1827. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1828. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1829. mask = gfx_v8_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  1830. return data & mask;
  1831. }
  1832. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev,
  1833. u32 se_num, u32 sh_per_se,
  1834. u32 max_rb_num_per_se)
  1835. {
  1836. int i, j;
  1837. u32 data, mask;
  1838. u32 disabled_rbs = 0;
  1839. u32 enabled_rbs = 0;
  1840. mutex_lock(&adev->grbm_idx_mutex);
  1841. for (i = 0; i < se_num; i++) {
  1842. for (j = 0; j < sh_per_se; j++) {
  1843. gfx_v8_0_select_se_sh(adev, i, j);
  1844. data = gfx_v8_0_get_rb_disabled(adev,
  1845. max_rb_num_per_se, sh_per_se);
  1846. disabled_rbs |= data << ((i * sh_per_se + j) *
  1847. RB_BITMAP_WIDTH_PER_SH);
  1848. }
  1849. }
  1850. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1851. mutex_unlock(&adev->grbm_idx_mutex);
  1852. mask = 1;
  1853. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  1854. if (!(disabled_rbs & mask))
  1855. enabled_rbs |= mask;
  1856. mask <<= 1;
  1857. }
  1858. adev->gfx.config.backend_enable_mask = enabled_rbs;
  1859. mutex_lock(&adev->grbm_idx_mutex);
  1860. for (i = 0; i < se_num; i++) {
  1861. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  1862. data = 0;
  1863. for (j = 0; j < sh_per_se; j++) {
  1864. switch (enabled_rbs & 3) {
  1865. case 0:
  1866. if (j == 0)
  1867. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1868. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1869. else
  1870. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1871. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1872. break;
  1873. case 1:
  1874. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1875. (i * sh_per_se + j) * 2);
  1876. break;
  1877. case 2:
  1878. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1879. (i * sh_per_se + j) * 2);
  1880. break;
  1881. case 3:
  1882. default:
  1883. data |= (RASTER_CONFIG_RB_MAP_2 <<
  1884. (i * sh_per_se + j) * 2);
  1885. break;
  1886. }
  1887. enabled_rbs >>= 2;
  1888. }
  1889. WREG32(mmPA_SC_RASTER_CONFIG, data);
  1890. }
  1891. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1892. mutex_unlock(&adev->grbm_idx_mutex);
  1893. }
  1894. /**
  1895. * gmc_v8_0_init_compute_vmid - gart enable
  1896. *
  1897. * @rdev: amdgpu_device pointer
  1898. *
  1899. * Initialize compute vmid sh_mem registers
  1900. *
  1901. */
  1902. #define DEFAULT_SH_MEM_BASES (0x6000)
  1903. #define FIRST_COMPUTE_VMID (8)
  1904. #define LAST_COMPUTE_VMID (16)
  1905. static void gmc_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  1906. {
  1907. int i;
  1908. uint32_t sh_mem_config;
  1909. uint32_t sh_mem_bases;
  1910. /*
  1911. * Configure apertures:
  1912. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1913. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1914. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1915. */
  1916. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1917. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  1918. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  1919. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1920. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  1921. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  1922. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  1923. mutex_lock(&adev->srbm_mutex);
  1924. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1925. vi_srbm_select(adev, 0, 0, 0, i);
  1926. /* CP and shaders */
  1927. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  1928. WREG32(mmSH_MEM_APE1_BASE, 1);
  1929. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1930. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  1931. }
  1932. vi_srbm_select(adev, 0, 0, 0, 0);
  1933. mutex_unlock(&adev->srbm_mutex);
  1934. }
  1935. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  1936. {
  1937. u32 gb_addr_config;
  1938. u32 mc_shared_chmap, mc_arb_ramcfg;
  1939. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1940. u32 tmp;
  1941. int i;
  1942. switch (adev->asic_type) {
  1943. case CHIP_TOPAZ:
  1944. adev->gfx.config.max_shader_engines = 1;
  1945. adev->gfx.config.max_tile_pipes = 2;
  1946. adev->gfx.config.max_cu_per_sh = 6;
  1947. adev->gfx.config.max_sh_per_se = 1;
  1948. adev->gfx.config.max_backends_per_se = 2;
  1949. adev->gfx.config.max_texture_channel_caches = 2;
  1950. adev->gfx.config.max_gprs = 256;
  1951. adev->gfx.config.max_gs_threads = 32;
  1952. adev->gfx.config.max_hw_contexts = 8;
  1953. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1954. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1955. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1956. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1957. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1958. break;
  1959. case CHIP_FIJI:
  1960. adev->gfx.config.max_shader_engines = 4;
  1961. adev->gfx.config.max_tile_pipes = 16;
  1962. adev->gfx.config.max_cu_per_sh = 16;
  1963. adev->gfx.config.max_sh_per_se = 1;
  1964. adev->gfx.config.max_backends_per_se = 4;
  1965. adev->gfx.config.max_texture_channel_caches = 8;
  1966. adev->gfx.config.max_gprs = 256;
  1967. adev->gfx.config.max_gs_threads = 32;
  1968. adev->gfx.config.max_hw_contexts = 8;
  1969. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1970. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1971. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1972. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1973. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1974. break;
  1975. case CHIP_TONGA:
  1976. adev->gfx.config.max_shader_engines = 4;
  1977. adev->gfx.config.max_tile_pipes = 8;
  1978. adev->gfx.config.max_cu_per_sh = 8;
  1979. adev->gfx.config.max_sh_per_se = 1;
  1980. adev->gfx.config.max_backends_per_se = 2;
  1981. adev->gfx.config.max_texture_channel_caches = 8;
  1982. adev->gfx.config.max_gprs = 256;
  1983. adev->gfx.config.max_gs_threads = 32;
  1984. adev->gfx.config.max_hw_contexts = 8;
  1985. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1986. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1987. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1988. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1989. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1990. break;
  1991. case CHIP_CARRIZO:
  1992. adev->gfx.config.max_shader_engines = 1;
  1993. adev->gfx.config.max_tile_pipes = 2;
  1994. adev->gfx.config.max_sh_per_se = 1;
  1995. adev->gfx.config.max_backends_per_se = 2;
  1996. switch (adev->pdev->revision) {
  1997. case 0xc4:
  1998. case 0x84:
  1999. case 0xc8:
  2000. case 0xcc:
  2001. /* B10 */
  2002. adev->gfx.config.max_cu_per_sh = 8;
  2003. break;
  2004. case 0xc5:
  2005. case 0x81:
  2006. case 0x85:
  2007. case 0xc9:
  2008. case 0xcd:
  2009. /* B8 */
  2010. adev->gfx.config.max_cu_per_sh = 6;
  2011. break;
  2012. case 0xc6:
  2013. case 0xca:
  2014. case 0xce:
  2015. /* B6 */
  2016. adev->gfx.config.max_cu_per_sh = 6;
  2017. break;
  2018. case 0xc7:
  2019. case 0x87:
  2020. case 0xcb:
  2021. default:
  2022. /* B4 */
  2023. adev->gfx.config.max_cu_per_sh = 4;
  2024. break;
  2025. }
  2026. adev->gfx.config.max_texture_channel_caches = 2;
  2027. adev->gfx.config.max_gprs = 256;
  2028. adev->gfx.config.max_gs_threads = 32;
  2029. adev->gfx.config.max_hw_contexts = 8;
  2030. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  2031. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  2032. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  2033. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  2034. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  2035. break;
  2036. default:
  2037. adev->gfx.config.max_shader_engines = 2;
  2038. adev->gfx.config.max_tile_pipes = 4;
  2039. adev->gfx.config.max_cu_per_sh = 2;
  2040. adev->gfx.config.max_sh_per_se = 1;
  2041. adev->gfx.config.max_backends_per_se = 2;
  2042. adev->gfx.config.max_texture_channel_caches = 4;
  2043. adev->gfx.config.max_gprs = 256;
  2044. adev->gfx.config.max_gs_threads = 32;
  2045. adev->gfx.config.max_hw_contexts = 8;
  2046. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  2047. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  2048. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  2049. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  2050. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  2051. break;
  2052. }
  2053. tmp = RREG32(mmGRBM_CNTL);
  2054. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  2055. WREG32(mmGRBM_CNTL, tmp);
  2056. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  2057. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  2058. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  2059. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  2060. adev->gfx.config.mem_max_burst_length_bytes = 256;
  2061. if (adev->flags & AMD_IS_APU) {
  2062. /* Get memory bank mapping mode. */
  2063. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  2064. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  2065. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  2066. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  2067. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  2068. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  2069. /* Validate settings in case only one DIMM installed. */
  2070. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  2071. dimm00_addr_map = 0;
  2072. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  2073. dimm01_addr_map = 0;
  2074. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  2075. dimm10_addr_map = 0;
  2076. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  2077. dimm11_addr_map = 0;
  2078. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  2079. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  2080. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  2081. adev->gfx.config.mem_row_size_in_kb = 2;
  2082. else
  2083. adev->gfx.config.mem_row_size_in_kb = 1;
  2084. } else {
  2085. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  2086. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  2087. if (adev->gfx.config.mem_row_size_in_kb > 4)
  2088. adev->gfx.config.mem_row_size_in_kb = 4;
  2089. }
  2090. adev->gfx.config.shader_engine_tile_size = 32;
  2091. adev->gfx.config.num_gpus = 1;
  2092. adev->gfx.config.multi_gpu_tile_size = 64;
  2093. /* fix up row size */
  2094. switch (adev->gfx.config.mem_row_size_in_kb) {
  2095. case 1:
  2096. default:
  2097. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  2098. break;
  2099. case 2:
  2100. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  2101. break;
  2102. case 4:
  2103. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  2104. break;
  2105. }
  2106. adev->gfx.config.gb_addr_config = gb_addr_config;
  2107. WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
  2108. WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
  2109. WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
  2110. WREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET,
  2111. gb_addr_config & 0x70);
  2112. WREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET,
  2113. gb_addr_config & 0x70);
  2114. WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
  2115. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  2116. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  2117. gfx_v8_0_tiling_mode_table_init(adev);
  2118. gfx_v8_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  2119. adev->gfx.config.max_sh_per_se,
  2120. adev->gfx.config.max_backends_per_se);
  2121. /* XXX SH_MEM regs */
  2122. /* where to put LDS, scratch, GPUVM in FSA64 space */
  2123. mutex_lock(&adev->srbm_mutex);
  2124. for (i = 0; i < 16; i++) {
  2125. vi_srbm_select(adev, 0, 0, 0, i);
  2126. /* CP and shaders */
  2127. if (i == 0) {
  2128. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  2129. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  2130. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2131. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2132. WREG32(mmSH_MEM_CONFIG, tmp);
  2133. } else {
  2134. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  2135. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  2136. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2137. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2138. WREG32(mmSH_MEM_CONFIG, tmp);
  2139. }
  2140. WREG32(mmSH_MEM_APE1_BASE, 1);
  2141. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2142. WREG32(mmSH_MEM_BASES, 0);
  2143. }
  2144. vi_srbm_select(adev, 0, 0, 0, 0);
  2145. mutex_unlock(&adev->srbm_mutex);
  2146. gmc_v8_0_init_compute_vmid(adev);
  2147. mutex_lock(&adev->grbm_idx_mutex);
  2148. /*
  2149. * making sure that the following register writes will be broadcasted
  2150. * to all the shaders
  2151. */
  2152. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2153. WREG32(mmPA_SC_FIFO_SIZE,
  2154. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  2155. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  2156. (adev->gfx.config.sc_prim_fifo_size_backend <<
  2157. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  2158. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  2159. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  2160. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  2161. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  2162. mutex_unlock(&adev->grbm_idx_mutex);
  2163. }
  2164. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2165. {
  2166. u32 i, j, k;
  2167. u32 mask;
  2168. mutex_lock(&adev->grbm_idx_mutex);
  2169. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2170. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2171. gfx_v8_0_select_se_sh(adev, i, j);
  2172. for (k = 0; k < adev->usec_timeout; k++) {
  2173. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  2174. break;
  2175. udelay(1);
  2176. }
  2177. }
  2178. }
  2179. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2180. mutex_unlock(&adev->grbm_idx_mutex);
  2181. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  2182. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  2183. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  2184. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  2185. for (k = 0; k < adev->usec_timeout; k++) {
  2186. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  2187. break;
  2188. udelay(1);
  2189. }
  2190. }
  2191. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2192. bool enable)
  2193. {
  2194. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2195. if (enable) {
  2196. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 1);
  2197. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 1);
  2198. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 1);
  2199. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 1);
  2200. } else {
  2201. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 0);
  2202. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 0);
  2203. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 0);
  2204. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 0);
  2205. }
  2206. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2207. }
  2208. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  2209. {
  2210. u32 tmp = RREG32(mmRLC_CNTL);
  2211. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  2212. WREG32(mmRLC_CNTL, tmp);
  2213. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2214. gfx_v8_0_wait_for_rlc_serdes(adev);
  2215. }
  2216. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  2217. {
  2218. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  2219. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2220. WREG32(mmGRBM_SOFT_RESET, tmp);
  2221. udelay(50);
  2222. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2223. WREG32(mmGRBM_SOFT_RESET, tmp);
  2224. udelay(50);
  2225. }
  2226. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  2227. {
  2228. u32 tmp = RREG32(mmRLC_CNTL);
  2229. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  2230. WREG32(mmRLC_CNTL, tmp);
  2231. /* carrizo do enable cp interrupt after cp inited */
  2232. if (adev->asic_type != CHIP_CARRIZO)
  2233. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2234. udelay(50);
  2235. }
  2236. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  2237. {
  2238. const struct rlc_firmware_header_v2_0 *hdr;
  2239. const __le32 *fw_data;
  2240. unsigned i, fw_size;
  2241. if (!adev->gfx.rlc_fw)
  2242. return -EINVAL;
  2243. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  2244. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2245. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  2246. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2247. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2248. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  2249. for (i = 0; i < fw_size; i++)
  2250. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  2251. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  2252. return 0;
  2253. }
  2254. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  2255. {
  2256. int r;
  2257. gfx_v8_0_rlc_stop(adev);
  2258. /* disable CG */
  2259. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  2260. /* disable PG */
  2261. WREG32(mmRLC_PG_CNTL, 0);
  2262. gfx_v8_0_rlc_reset(adev);
  2263. if (!adev->firmware.smu_load) {
  2264. /* legacy rlc firmware loading */
  2265. r = gfx_v8_0_rlc_load_microcode(adev);
  2266. if (r)
  2267. return r;
  2268. } else {
  2269. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2270. AMDGPU_UCODE_ID_RLC_G);
  2271. if (r)
  2272. return -EINVAL;
  2273. }
  2274. gfx_v8_0_rlc_start(adev);
  2275. return 0;
  2276. }
  2277. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2278. {
  2279. int i;
  2280. u32 tmp = RREG32(mmCP_ME_CNTL);
  2281. if (enable) {
  2282. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  2283. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  2284. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  2285. } else {
  2286. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  2287. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  2288. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  2289. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2290. adev->gfx.gfx_ring[i].ready = false;
  2291. }
  2292. WREG32(mmCP_ME_CNTL, tmp);
  2293. udelay(50);
  2294. }
  2295. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2296. {
  2297. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2298. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2299. const struct gfx_firmware_header_v1_0 *me_hdr;
  2300. const __le32 *fw_data;
  2301. unsigned i, fw_size;
  2302. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2303. return -EINVAL;
  2304. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2305. adev->gfx.pfp_fw->data;
  2306. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2307. adev->gfx.ce_fw->data;
  2308. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2309. adev->gfx.me_fw->data;
  2310. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2311. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2312. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2313. gfx_v8_0_cp_gfx_enable(adev, false);
  2314. /* PFP */
  2315. fw_data = (const __le32 *)
  2316. (adev->gfx.pfp_fw->data +
  2317. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2318. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2319. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2320. for (i = 0; i < fw_size; i++)
  2321. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2322. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2323. /* CE */
  2324. fw_data = (const __le32 *)
  2325. (adev->gfx.ce_fw->data +
  2326. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2327. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2328. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2329. for (i = 0; i < fw_size; i++)
  2330. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2331. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2332. /* ME */
  2333. fw_data = (const __le32 *)
  2334. (adev->gfx.me_fw->data +
  2335. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2336. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2337. WREG32(mmCP_ME_RAM_WADDR, 0);
  2338. for (i = 0; i < fw_size; i++)
  2339. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2340. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2341. return 0;
  2342. }
  2343. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  2344. {
  2345. u32 count = 0;
  2346. const struct cs_section_def *sect = NULL;
  2347. const struct cs_extent_def *ext = NULL;
  2348. /* begin clear state */
  2349. count += 2;
  2350. /* context control state */
  2351. count += 3;
  2352. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2353. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2354. if (sect->id == SECT_CONTEXT)
  2355. count += 2 + ext->reg_count;
  2356. else
  2357. return 0;
  2358. }
  2359. }
  2360. /* pa_sc_raster_config/pa_sc_raster_config1 */
  2361. count += 4;
  2362. /* end clear state */
  2363. count += 2;
  2364. /* clear state */
  2365. count += 2;
  2366. return count;
  2367. }
  2368. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  2369. {
  2370. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2371. const struct cs_section_def *sect = NULL;
  2372. const struct cs_extent_def *ext = NULL;
  2373. int r, i;
  2374. /* init the CP */
  2375. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2376. WREG32(mmCP_ENDIAN_SWAP, 0);
  2377. WREG32(mmCP_DEVICE_ID, 1);
  2378. gfx_v8_0_cp_gfx_enable(adev, true);
  2379. r = amdgpu_ring_lock(ring, gfx_v8_0_get_csb_size(adev) + 4);
  2380. if (r) {
  2381. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2382. return r;
  2383. }
  2384. /* clear state buffer */
  2385. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2386. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2387. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2388. amdgpu_ring_write(ring, 0x80000000);
  2389. amdgpu_ring_write(ring, 0x80000000);
  2390. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2391. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2392. if (sect->id == SECT_CONTEXT) {
  2393. amdgpu_ring_write(ring,
  2394. PACKET3(PACKET3_SET_CONTEXT_REG,
  2395. ext->reg_count));
  2396. amdgpu_ring_write(ring,
  2397. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2398. for (i = 0; i < ext->reg_count; i++)
  2399. amdgpu_ring_write(ring, ext->extent[i]);
  2400. }
  2401. }
  2402. }
  2403. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2404. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2405. switch (adev->asic_type) {
  2406. case CHIP_TONGA:
  2407. case CHIP_FIJI:
  2408. amdgpu_ring_write(ring, 0x16000012);
  2409. amdgpu_ring_write(ring, 0x0000002A);
  2410. break;
  2411. case CHIP_TOPAZ:
  2412. case CHIP_CARRIZO:
  2413. amdgpu_ring_write(ring, 0x00000002);
  2414. amdgpu_ring_write(ring, 0x00000000);
  2415. break;
  2416. default:
  2417. BUG();
  2418. }
  2419. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2420. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2421. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2422. amdgpu_ring_write(ring, 0);
  2423. /* init the CE partitions */
  2424. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2425. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2426. amdgpu_ring_write(ring, 0x8000);
  2427. amdgpu_ring_write(ring, 0x8000);
  2428. amdgpu_ring_unlock_commit(ring);
  2429. return 0;
  2430. }
  2431. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  2432. {
  2433. struct amdgpu_ring *ring;
  2434. u32 tmp;
  2435. u32 rb_bufsz;
  2436. u64 rb_addr, rptr_addr;
  2437. int r;
  2438. /* Set the write pointer delay */
  2439. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2440. /* set the RB to use vmid 0 */
  2441. WREG32(mmCP_RB_VMID, 0);
  2442. /* Set ring buffer size */
  2443. ring = &adev->gfx.gfx_ring[0];
  2444. rb_bufsz = order_base_2(ring->ring_size / 8);
  2445. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2446. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2447. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  2448. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  2449. #ifdef __BIG_ENDIAN
  2450. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2451. #endif
  2452. WREG32(mmCP_RB0_CNTL, tmp);
  2453. /* Initialize the ring buffer's read and write pointers */
  2454. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2455. ring->wptr = 0;
  2456. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2457. /* set the wb address wether it's enabled or not */
  2458. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2459. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2460. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2461. mdelay(1);
  2462. WREG32(mmCP_RB0_CNTL, tmp);
  2463. rb_addr = ring->gpu_addr >> 8;
  2464. WREG32(mmCP_RB0_BASE, rb_addr);
  2465. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2466. /* no gfx doorbells on iceland */
  2467. if (adev->asic_type != CHIP_TOPAZ) {
  2468. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  2469. if (ring->use_doorbell) {
  2470. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2471. DOORBELL_OFFSET, ring->doorbell_index);
  2472. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2473. DOORBELL_EN, 1);
  2474. } else {
  2475. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2476. DOORBELL_EN, 0);
  2477. }
  2478. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  2479. if (adev->asic_type == CHIP_TONGA) {
  2480. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2481. DOORBELL_RANGE_LOWER,
  2482. AMDGPU_DOORBELL_GFX_RING0);
  2483. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2484. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  2485. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2486. }
  2487. }
  2488. /* start the ring */
  2489. gfx_v8_0_cp_gfx_start(adev);
  2490. ring->ready = true;
  2491. r = amdgpu_ring_test_ring(ring);
  2492. if (r) {
  2493. ring->ready = false;
  2494. return r;
  2495. }
  2496. return 0;
  2497. }
  2498. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2499. {
  2500. int i;
  2501. if (enable) {
  2502. WREG32(mmCP_MEC_CNTL, 0);
  2503. } else {
  2504. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2505. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2506. adev->gfx.compute_ring[i].ready = false;
  2507. }
  2508. udelay(50);
  2509. }
  2510. static int gfx_v8_0_cp_compute_start(struct amdgpu_device *adev)
  2511. {
  2512. gfx_v8_0_cp_compute_enable(adev, true);
  2513. return 0;
  2514. }
  2515. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2516. {
  2517. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2518. const __le32 *fw_data;
  2519. unsigned i, fw_size;
  2520. if (!adev->gfx.mec_fw)
  2521. return -EINVAL;
  2522. gfx_v8_0_cp_compute_enable(adev, false);
  2523. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2524. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2525. fw_data = (const __le32 *)
  2526. (adev->gfx.mec_fw->data +
  2527. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2528. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2529. /* MEC1 */
  2530. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2531. for (i = 0; i < fw_size; i++)
  2532. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  2533. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  2534. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2535. if (adev->gfx.mec2_fw) {
  2536. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2537. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2538. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2539. fw_data = (const __le32 *)
  2540. (adev->gfx.mec2_fw->data +
  2541. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2542. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2543. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2544. for (i = 0; i < fw_size; i++)
  2545. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  2546. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  2547. }
  2548. return 0;
  2549. }
  2550. struct vi_mqd {
  2551. uint32_t header; /* ordinal0 */
  2552. uint32_t compute_dispatch_initiator; /* ordinal1 */
  2553. uint32_t compute_dim_x; /* ordinal2 */
  2554. uint32_t compute_dim_y; /* ordinal3 */
  2555. uint32_t compute_dim_z; /* ordinal4 */
  2556. uint32_t compute_start_x; /* ordinal5 */
  2557. uint32_t compute_start_y; /* ordinal6 */
  2558. uint32_t compute_start_z; /* ordinal7 */
  2559. uint32_t compute_num_thread_x; /* ordinal8 */
  2560. uint32_t compute_num_thread_y; /* ordinal9 */
  2561. uint32_t compute_num_thread_z; /* ordinal10 */
  2562. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  2563. uint32_t compute_perfcount_enable; /* ordinal12 */
  2564. uint32_t compute_pgm_lo; /* ordinal13 */
  2565. uint32_t compute_pgm_hi; /* ordinal14 */
  2566. uint32_t compute_tba_lo; /* ordinal15 */
  2567. uint32_t compute_tba_hi; /* ordinal16 */
  2568. uint32_t compute_tma_lo; /* ordinal17 */
  2569. uint32_t compute_tma_hi; /* ordinal18 */
  2570. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  2571. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  2572. uint32_t compute_vmid; /* ordinal21 */
  2573. uint32_t compute_resource_limits; /* ordinal22 */
  2574. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  2575. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  2576. uint32_t compute_tmpring_size; /* ordinal25 */
  2577. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  2578. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  2579. uint32_t compute_restart_x; /* ordinal28 */
  2580. uint32_t compute_restart_y; /* ordinal29 */
  2581. uint32_t compute_restart_z; /* ordinal30 */
  2582. uint32_t compute_thread_trace_enable; /* ordinal31 */
  2583. uint32_t compute_misc_reserved; /* ordinal32 */
  2584. uint32_t compute_dispatch_id; /* ordinal33 */
  2585. uint32_t compute_threadgroup_id; /* ordinal34 */
  2586. uint32_t compute_relaunch; /* ordinal35 */
  2587. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  2588. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  2589. uint32_t compute_wave_restore_control; /* ordinal38 */
  2590. uint32_t reserved9; /* ordinal39 */
  2591. uint32_t reserved10; /* ordinal40 */
  2592. uint32_t reserved11; /* ordinal41 */
  2593. uint32_t reserved12; /* ordinal42 */
  2594. uint32_t reserved13; /* ordinal43 */
  2595. uint32_t reserved14; /* ordinal44 */
  2596. uint32_t reserved15; /* ordinal45 */
  2597. uint32_t reserved16; /* ordinal46 */
  2598. uint32_t reserved17; /* ordinal47 */
  2599. uint32_t reserved18; /* ordinal48 */
  2600. uint32_t reserved19; /* ordinal49 */
  2601. uint32_t reserved20; /* ordinal50 */
  2602. uint32_t reserved21; /* ordinal51 */
  2603. uint32_t reserved22; /* ordinal52 */
  2604. uint32_t reserved23; /* ordinal53 */
  2605. uint32_t reserved24; /* ordinal54 */
  2606. uint32_t reserved25; /* ordinal55 */
  2607. uint32_t reserved26; /* ordinal56 */
  2608. uint32_t reserved27; /* ordinal57 */
  2609. uint32_t reserved28; /* ordinal58 */
  2610. uint32_t reserved29; /* ordinal59 */
  2611. uint32_t reserved30; /* ordinal60 */
  2612. uint32_t reserved31; /* ordinal61 */
  2613. uint32_t reserved32; /* ordinal62 */
  2614. uint32_t reserved33; /* ordinal63 */
  2615. uint32_t reserved34; /* ordinal64 */
  2616. uint32_t compute_user_data_0; /* ordinal65 */
  2617. uint32_t compute_user_data_1; /* ordinal66 */
  2618. uint32_t compute_user_data_2; /* ordinal67 */
  2619. uint32_t compute_user_data_3; /* ordinal68 */
  2620. uint32_t compute_user_data_4; /* ordinal69 */
  2621. uint32_t compute_user_data_5; /* ordinal70 */
  2622. uint32_t compute_user_data_6; /* ordinal71 */
  2623. uint32_t compute_user_data_7; /* ordinal72 */
  2624. uint32_t compute_user_data_8; /* ordinal73 */
  2625. uint32_t compute_user_data_9; /* ordinal74 */
  2626. uint32_t compute_user_data_10; /* ordinal75 */
  2627. uint32_t compute_user_data_11; /* ordinal76 */
  2628. uint32_t compute_user_data_12; /* ordinal77 */
  2629. uint32_t compute_user_data_13; /* ordinal78 */
  2630. uint32_t compute_user_data_14; /* ordinal79 */
  2631. uint32_t compute_user_data_15; /* ordinal80 */
  2632. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  2633. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  2634. uint32_t reserved35; /* ordinal83 */
  2635. uint32_t reserved36; /* ordinal84 */
  2636. uint32_t reserved37; /* ordinal85 */
  2637. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  2638. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  2639. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  2640. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  2641. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  2642. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  2643. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  2644. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  2645. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  2646. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  2647. uint32_t reserved38; /* ordinal96 */
  2648. uint32_t reserved39; /* ordinal97 */
  2649. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  2650. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  2651. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  2652. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  2653. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  2654. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  2655. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  2656. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  2657. uint32_t reserved40; /* ordinal106 */
  2658. uint32_t reserved41; /* ordinal107 */
  2659. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  2660. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  2661. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  2662. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  2663. uint32_t reserved42; /* ordinal112 */
  2664. uint32_t reserved43; /* ordinal113 */
  2665. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  2666. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  2667. uint32_t cp_packet_id_lo; /* ordinal116 */
  2668. uint32_t cp_packet_id_hi; /* ordinal117 */
  2669. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  2670. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  2671. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  2672. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  2673. uint32_t gds_save_mask_lo; /* ordinal122 */
  2674. uint32_t gds_save_mask_hi; /* ordinal123 */
  2675. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  2676. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  2677. uint32_t reserved44; /* ordinal126 */
  2678. uint32_t reserved45; /* ordinal127 */
  2679. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  2680. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  2681. uint32_t cp_hqd_active; /* ordinal130 */
  2682. uint32_t cp_hqd_vmid; /* ordinal131 */
  2683. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  2684. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  2685. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  2686. uint32_t cp_hqd_quantum; /* ordinal135 */
  2687. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  2688. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  2689. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  2690. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  2691. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  2692. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  2693. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  2694. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  2695. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  2696. uint32_t cp_hqd_pq_control; /* ordinal145 */
  2697. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  2698. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  2699. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  2700. uint32_t cp_hqd_ib_control; /* ordinal149 */
  2701. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  2702. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  2703. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  2704. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  2705. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  2706. uint32_t cp_hqd_msg_type; /* ordinal155 */
  2707. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  2708. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  2709. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  2710. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  2711. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  2712. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  2713. uint32_t cp_mqd_control; /* ordinal162 */
  2714. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  2715. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  2716. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  2717. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  2718. uint32_t cp_hqd_eop_control; /* ordinal167 */
  2719. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  2720. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  2721. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  2722. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  2723. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  2724. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  2725. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  2726. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  2727. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  2728. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  2729. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  2730. uint32_t cp_hqd_error; /* ordinal179 */
  2731. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  2732. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  2733. uint32_t reserved46; /* ordinal182 */
  2734. uint32_t reserved47; /* ordinal183 */
  2735. uint32_t reserved48; /* ordinal184 */
  2736. uint32_t reserved49; /* ordinal185 */
  2737. uint32_t reserved50; /* ordinal186 */
  2738. uint32_t reserved51; /* ordinal187 */
  2739. uint32_t reserved52; /* ordinal188 */
  2740. uint32_t reserved53; /* ordinal189 */
  2741. uint32_t reserved54; /* ordinal190 */
  2742. uint32_t reserved55; /* ordinal191 */
  2743. uint32_t iqtimer_pkt_header; /* ordinal192 */
  2744. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  2745. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  2746. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  2747. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  2748. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  2749. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  2750. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  2751. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  2752. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  2753. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  2754. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  2755. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  2756. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  2757. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  2758. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  2759. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  2760. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  2761. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  2762. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  2763. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  2764. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  2765. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  2766. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  2767. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  2768. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  2769. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  2770. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  2771. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  2772. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  2773. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  2774. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  2775. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  2776. uint32_t reserved56; /* ordinal225 */
  2777. uint32_t reserved57; /* ordinal226 */
  2778. uint32_t reserved58; /* ordinal227 */
  2779. uint32_t set_resources_header; /* ordinal228 */
  2780. uint32_t set_resources_dw1; /* ordinal229 */
  2781. uint32_t set_resources_dw2; /* ordinal230 */
  2782. uint32_t set_resources_dw3; /* ordinal231 */
  2783. uint32_t set_resources_dw4; /* ordinal232 */
  2784. uint32_t set_resources_dw5; /* ordinal233 */
  2785. uint32_t set_resources_dw6; /* ordinal234 */
  2786. uint32_t set_resources_dw7; /* ordinal235 */
  2787. uint32_t reserved59; /* ordinal236 */
  2788. uint32_t reserved60; /* ordinal237 */
  2789. uint32_t reserved61; /* ordinal238 */
  2790. uint32_t reserved62; /* ordinal239 */
  2791. uint32_t reserved63; /* ordinal240 */
  2792. uint32_t reserved64; /* ordinal241 */
  2793. uint32_t reserved65; /* ordinal242 */
  2794. uint32_t reserved66; /* ordinal243 */
  2795. uint32_t reserved67; /* ordinal244 */
  2796. uint32_t reserved68; /* ordinal245 */
  2797. uint32_t reserved69; /* ordinal246 */
  2798. uint32_t reserved70; /* ordinal247 */
  2799. uint32_t reserved71; /* ordinal248 */
  2800. uint32_t reserved72; /* ordinal249 */
  2801. uint32_t reserved73; /* ordinal250 */
  2802. uint32_t reserved74; /* ordinal251 */
  2803. uint32_t reserved75; /* ordinal252 */
  2804. uint32_t reserved76; /* ordinal253 */
  2805. uint32_t reserved77; /* ordinal254 */
  2806. uint32_t reserved78; /* ordinal255 */
  2807. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  2808. };
  2809. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  2810. {
  2811. int i, r;
  2812. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2813. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2814. if (ring->mqd_obj) {
  2815. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2816. if (unlikely(r != 0))
  2817. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  2818. amdgpu_bo_unpin(ring->mqd_obj);
  2819. amdgpu_bo_unreserve(ring->mqd_obj);
  2820. amdgpu_bo_unref(&ring->mqd_obj);
  2821. ring->mqd_obj = NULL;
  2822. }
  2823. }
  2824. }
  2825. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  2826. {
  2827. int r, i, j;
  2828. u32 tmp;
  2829. bool use_doorbell = true;
  2830. u64 hqd_gpu_addr;
  2831. u64 mqd_gpu_addr;
  2832. u64 eop_gpu_addr;
  2833. u64 wb_gpu_addr;
  2834. u32 *buf;
  2835. struct vi_mqd *mqd;
  2836. /* init the pipes */
  2837. mutex_lock(&adev->srbm_mutex);
  2838. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  2839. int me = (i < 4) ? 1 : 2;
  2840. int pipe = (i < 4) ? i : (i - 4);
  2841. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  2842. eop_gpu_addr >>= 8;
  2843. vi_srbm_select(adev, me, pipe, 0, 0);
  2844. /* write the EOP addr */
  2845. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  2846. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  2847. /* set the VMID assigned */
  2848. WREG32(mmCP_HQD_VMID, 0);
  2849. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2850. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  2851. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2852. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  2853. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  2854. }
  2855. vi_srbm_select(adev, 0, 0, 0, 0);
  2856. mutex_unlock(&adev->srbm_mutex);
  2857. /* init the queues. Just two for now. */
  2858. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2859. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2860. if (ring->mqd_obj == NULL) {
  2861. r = amdgpu_bo_create(adev,
  2862. sizeof(struct vi_mqd),
  2863. PAGE_SIZE, true,
  2864. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  2865. &ring->mqd_obj);
  2866. if (r) {
  2867. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  2868. return r;
  2869. }
  2870. }
  2871. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2872. if (unlikely(r != 0)) {
  2873. gfx_v8_0_cp_compute_fini(adev);
  2874. return r;
  2875. }
  2876. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  2877. &mqd_gpu_addr);
  2878. if (r) {
  2879. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  2880. gfx_v8_0_cp_compute_fini(adev);
  2881. return r;
  2882. }
  2883. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  2884. if (r) {
  2885. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  2886. gfx_v8_0_cp_compute_fini(adev);
  2887. return r;
  2888. }
  2889. /* init the mqd struct */
  2890. memset(buf, 0, sizeof(struct vi_mqd));
  2891. mqd = (struct vi_mqd *)buf;
  2892. mqd->header = 0xC0310800;
  2893. mqd->compute_pipelinestat_enable = 0x00000001;
  2894. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2895. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2896. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2897. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2898. mqd->compute_misc_reserved = 0x00000003;
  2899. mutex_lock(&adev->srbm_mutex);
  2900. vi_srbm_select(adev, ring->me,
  2901. ring->pipe,
  2902. ring->queue, 0);
  2903. /* disable wptr polling */
  2904. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  2905. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2906. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  2907. mqd->cp_hqd_eop_base_addr_lo =
  2908. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  2909. mqd->cp_hqd_eop_base_addr_hi =
  2910. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  2911. /* enable doorbell? */
  2912. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2913. if (use_doorbell) {
  2914. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  2915. } else {
  2916. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  2917. }
  2918. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  2919. mqd->cp_hqd_pq_doorbell_control = tmp;
  2920. /* disable the queue if it's active */
  2921. mqd->cp_hqd_dequeue_request = 0;
  2922. mqd->cp_hqd_pq_rptr = 0;
  2923. mqd->cp_hqd_pq_wptr= 0;
  2924. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  2925. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  2926. for (j = 0; j < adev->usec_timeout; j++) {
  2927. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  2928. break;
  2929. udelay(1);
  2930. }
  2931. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  2932. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  2933. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  2934. }
  2935. /* set the pointer to the MQD */
  2936. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  2937. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2938. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  2939. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  2940. /* set MQD vmid to 0 */
  2941. tmp = RREG32(mmCP_MQD_CONTROL);
  2942. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2943. WREG32(mmCP_MQD_CONTROL, tmp);
  2944. mqd->cp_mqd_control = tmp;
  2945. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2946. hqd_gpu_addr = ring->gpu_addr >> 8;
  2947. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2948. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2949. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  2950. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  2951. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2952. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  2953. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2954. (order_base_2(ring->ring_size / 4) - 1));
  2955. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2956. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2957. #ifdef __BIG_ENDIAN
  2958. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2959. #endif
  2960. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2961. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2962. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2963. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2964. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  2965. mqd->cp_hqd_pq_control = tmp;
  2966. /* set the wb address wether it's enabled or not */
  2967. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2968. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2969. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2970. upper_32_bits(wb_gpu_addr) & 0xffff;
  2971. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2972. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2973. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2974. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2975. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2976. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2977. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  2978. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2979. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  2980. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2981. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2982. /* enable the doorbell if requested */
  2983. if (use_doorbell) {
  2984. if (adev->asic_type == CHIP_CARRIZO) {
  2985. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  2986. AMDGPU_DOORBELL_KIQ << 2);
  2987. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  2988. AMDGPU_DOORBELL_MEC_RING7 << 2);
  2989. }
  2990. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2991. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2992. DOORBELL_OFFSET, ring->doorbell_index);
  2993. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  2994. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  2995. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  2996. mqd->cp_hqd_pq_doorbell_control = tmp;
  2997. } else {
  2998. mqd->cp_hqd_pq_doorbell_control = 0;
  2999. }
  3000. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  3001. mqd->cp_hqd_pq_doorbell_control);
  3002. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3003. ring->wptr = 0;
  3004. mqd->cp_hqd_pq_wptr = ring->wptr;
  3005. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  3006. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  3007. /* set the vmid for the queue */
  3008. mqd->cp_hqd_vmid = 0;
  3009. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  3010. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  3011. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  3012. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  3013. mqd->cp_hqd_persistent_state = tmp;
  3014. /* activate the queue */
  3015. mqd->cp_hqd_active = 1;
  3016. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  3017. vi_srbm_select(adev, 0, 0, 0, 0);
  3018. mutex_unlock(&adev->srbm_mutex);
  3019. amdgpu_bo_kunmap(ring->mqd_obj);
  3020. amdgpu_bo_unreserve(ring->mqd_obj);
  3021. }
  3022. if (use_doorbell) {
  3023. tmp = RREG32(mmCP_PQ_STATUS);
  3024. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  3025. WREG32(mmCP_PQ_STATUS, tmp);
  3026. }
  3027. r = gfx_v8_0_cp_compute_start(adev);
  3028. if (r)
  3029. return r;
  3030. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3031. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3032. ring->ready = true;
  3033. r = amdgpu_ring_test_ring(ring);
  3034. if (r)
  3035. ring->ready = false;
  3036. }
  3037. return 0;
  3038. }
  3039. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  3040. {
  3041. int r;
  3042. if (adev->asic_type != CHIP_CARRIZO)
  3043. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3044. if (!adev->firmware.smu_load) {
  3045. /* legacy firmware loading */
  3046. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  3047. if (r)
  3048. return r;
  3049. r = gfx_v8_0_cp_compute_load_microcode(adev);
  3050. if (r)
  3051. return r;
  3052. } else {
  3053. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3054. AMDGPU_UCODE_ID_CP_CE);
  3055. if (r)
  3056. return -EINVAL;
  3057. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3058. AMDGPU_UCODE_ID_CP_PFP);
  3059. if (r)
  3060. return -EINVAL;
  3061. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3062. AMDGPU_UCODE_ID_CP_ME);
  3063. if (r)
  3064. return -EINVAL;
  3065. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3066. AMDGPU_UCODE_ID_CP_MEC1);
  3067. if (r)
  3068. return -EINVAL;
  3069. }
  3070. r = gfx_v8_0_cp_gfx_resume(adev);
  3071. if (r)
  3072. return r;
  3073. r = gfx_v8_0_cp_compute_resume(adev);
  3074. if (r)
  3075. return r;
  3076. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3077. return 0;
  3078. }
  3079. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  3080. {
  3081. gfx_v8_0_cp_gfx_enable(adev, enable);
  3082. gfx_v8_0_cp_compute_enable(adev, enable);
  3083. }
  3084. static int gfx_v8_0_hw_init(void *handle)
  3085. {
  3086. int r;
  3087. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3088. gfx_v8_0_init_golden_registers(adev);
  3089. gfx_v8_0_gpu_init(adev);
  3090. r = gfx_v8_0_rlc_resume(adev);
  3091. if (r)
  3092. return r;
  3093. r = gfx_v8_0_cp_resume(adev);
  3094. if (r)
  3095. return r;
  3096. return r;
  3097. }
  3098. static int gfx_v8_0_hw_fini(void *handle)
  3099. {
  3100. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3101. gfx_v8_0_cp_enable(adev, false);
  3102. gfx_v8_0_rlc_stop(adev);
  3103. gfx_v8_0_cp_compute_fini(adev);
  3104. return 0;
  3105. }
  3106. static int gfx_v8_0_suspend(void *handle)
  3107. {
  3108. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3109. return gfx_v8_0_hw_fini(adev);
  3110. }
  3111. static int gfx_v8_0_resume(void *handle)
  3112. {
  3113. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3114. return gfx_v8_0_hw_init(adev);
  3115. }
  3116. static bool gfx_v8_0_is_idle(void *handle)
  3117. {
  3118. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3119. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  3120. return false;
  3121. else
  3122. return true;
  3123. }
  3124. static int gfx_v8_0_wait_for_idle(void *handle)
  3125. {
  3126. unsigned i;
  3127. u32 tmp;
  3128. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3129. for (i = 0; i < adev->usec_timeout; i++) {
  3130. /* read MC_STATUS */
  3131. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  3132. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  3133. return 0;
  3134. udelay(1);
  3135. }
  3136. return -ETIMEDOUT;
  3137. }
  3138. static void gfx_v8_0_print_status(void *handle)
  3139. {
  3140. int i;
  3141. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3142. dev_info(adev->dev, "GFX 8.x registers\n");
  3143. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  3144. RREG32(mmGRBM_STATUS));
  3145. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  3146. RREG32(mmGRBM_STATUS2));
  3147. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3148. RREG32(mmGRBM_STATUS_SE0));
  3149. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3150. RREG32(mmGRBM_STATUS_SE1));
  3151. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3152. RREG32(mmGRBM_STATUS_SE2));
  3153. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3154. RREG32(mmGRBM_STATUS_SE3));
  3155. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  3156. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3157. RREG32(mmCP_STALLED_STAT1));
  3158. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3159. RREG32(mmCP_STALLED_STAT2));
  3160. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3161. RREG32(mmCP_STALLED_STAT3));
  3162. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3163. RREG32(mmCP_CPF_BUSY_STAT));
  3164. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3165. RREG32(mmCP_CPF_STALLED_STAT1));
  3166. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  3167. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  3168. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3169. RREG32(mmCP_CPC_STALLED_STAT1));
  3170. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  3171. for (i = 0; i < 32; i++) {
  3172. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  3173. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  3174. }
  3175. for (i = 0; i < 16; i++) {
  3176. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  3177. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  3178. }
  3179. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3180. dev_info(adev->dev, " se: %d\n", i);
  3181. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  3182. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  3183. RREG32(mmPA_SC_RASTER_CONFIG));
  3184. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  3185. RREG32(mmPA_SC_RASTER_CONFIG_1));
  3186. }
  3187. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3188. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  3189. RREG32(mmGB_ADDR_CONFIG));
  3190. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  3191. RREG32(mmHDP_ADDR_CONFIG));
  3192. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  3193. RREG32(mmDMIF_ADDR_CALC));
  3194. dev_info(adev->dev, " SDMA0_TILING_CONFIG=0x%08X\n",
  3195. RREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET));
  3196. dev_info(adev->dev, " SDMA1_TILING_CONFIG=0x%08X\n",
  3197. RREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET));
  3198. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  3199. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  3200. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  3201. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  3202. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  3203. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  3204. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  3205. RREG32(mmCP_MEQ_THRESHOLDS));
  3206. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  3207. RREG32(mmSX_DEBUG_1));
  3208. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  3209. RREG32(mmTA_CNTL_AUX));
  3210. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  3211. RREG32(mmSPI_CONFIG_CNTL));
  3212. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  3213. RREG32(mmSQ_CONFIG));
  3214. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  3215. RREG32(mmDB_DEBUG));
  3216. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  3217. RREG32(mmDB_DEBUG2));
  3218. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  3219. RREG32(mmDB_DEBUG3));
  3220. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  3221. RREG32(mmCB_HW_CONTROL));
  3222. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  3223. RREG32(mmSPI_CONFIG_CNTL_1));
  3224. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  3225. RREG32(mmPA_SC_FIFO_SIZE));
  3226. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  3227. RREG32(mmVGT_NUM_INSTANCES));
  3228. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  3229. RREG32(mmCP_PERFMON_CNTL));
  3230. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  3231. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  3232. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  3233. RREG32(mmVGT_CACHE_INVALIDATION));
  3234. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  3235. RREG32(mmVGT_GS_VERTEX_REUSE));
  3236. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  3237. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  3238. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  3239. RREG32(mmPA_CL_ENHANCE));
  3240. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  3241. RREG32(mmPA_SC_ENHANCE));
  3242. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  3243. RREG32(mmCP_ME_CNTL));
  3244. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  3245. RREG32(mmCP_MAX_CONTEXT));
  3246. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  3247. RREG32(mmCP_ENDIAN_SWAP));
  3248. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  3249. RREG32(mmCP_DEVICE_ID));
  3250. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  3251. RREG32(mmCP_SEM_WAIT_TIMER));
  3252. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  3253. RREG32(mmCP_RB_WPTR_DELAY));
  3254. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  3255. RREG32(mmCP_RB_VMID));
  3256. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3257. RREG32(mmCP_RB0_CNTL));
  3258. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  3259. RREG32(mmCP_RB0_WPTR));
  3260. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  3261. RREG32(mmCP_RB0_RPTR_ADDR));
  3262. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  3263. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  3264. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3265. RREG32(mmCP_RB0_CNTL));
  3266. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  3267. RREG32(mmCP_RB0_BASE));
  3268. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  3269. RREG32(mmCP_RB0_BASE_HI));
  3270. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  3271. RREG32(mmCP_MEC_CNTL));
  3272. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  3273. RREG32(mmCP_CPF_DEBUG));
  3274. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  3275. RREG32(mmSCRATCH_ADDR));
  3276. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  3277. RREG32(mmSCRATCH_UMSK));
  3278. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  3279. RREG32(mmCP_INT_CNTL_RING0));
  3280. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3281. RREG32(mmRLC_LB_CNTL));
  3282. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  3283. RREG32(mmRLC_CNTL));
  3284. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  3285. RREG32(mmRLC_CGCG_CGLS_CTRL));
  3286. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  3287. RREG32(mmRLC_LB_CNTR_INIT));
  3288. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  3289. RREG32(mmRLC_LB_CNTR_MAX));
  3290. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  3291. RREG32(mmRLC_LB_INIT_CU_MASK));
  3292. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  3293. RREG32(mmRLC_LB_PARAMS));
  3294. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3295. RREG32(mmRLC_LB_CNTL));
  3296. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  3297. RREG32(mmRLC_MC_CNTL));
  3298. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  3299. RREG32(mmRLC_UCODE_CNTL));
  3300. mutex_lock(&adev->srbm_mutex);
  3301. for (i = 0; i < 16; i++) {
  3302. vi_srbm_select(adev, 0, 0, 0, i);
  3303. dev_info(adev->dev, " VM %d:\n", i);
  3304. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  3305. RREG32(mmSH_MEM_CONFIG));
  3306. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  3307. RREG32(mmSH_MEM_APE1_BASE));
  3308. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  3309. RREG32(mmSH_MEM_APE1_LIMIT));
  3310. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  3311. RREG32(mmSH_MEM_BASES));
  3312. }
  3313. vi_srbm_select(adev, 0, 0, 0, 0);
  3314. mutex_unlock(&adev->srbm_mutex);
  3315. }
  3316. static int gfx_v8_0_soft_reset(void *handle)
  3317. {
  3318. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3319. u32 tmp;
  3320. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3321. /* GRBM_STATUS */
  3322. tmp = RREG32(mmGRBM_STATUS);
  3323. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  3324. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  3325. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  3326. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  3327. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  3328. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  3329. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3330. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3331. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3332. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  3333. }
  3334. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  3335. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3336. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3337. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3338. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3339. }
  3340. /* GRBM_STATUS2 */
  3341. tmp = RREG32(mmGRBM_STATUS2);
  3342. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  3343. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3344. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3345. /* SRBM_STATUS */
  3346. tmp = RREG32(mmSRBM_STATUS);
  3347. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  3348. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3349. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3350. if (grbm_soft_reset || srbm_soft_reset) {
  3351. gfx_v8_0_print_status((void *)adev);
  3352. /* stop the rlc */
  3353. gfx_v8_0_rlc_stop(adev);
  3354. /* Disable GFX parsing/prefetching */
  3355. gfx_v8_0_cp_gfx_enable(adev, false);
  3356. /* Disable MEC parsing/prefetching */
  3357. /* XXX todo */
  3358. if (grbm_soft_reset) {
  3359. tmp = RREG32(mmGRBM_SOFT_RESET);
  3360. tmp |= grbm_soft_reset;
  3361. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3362. WREG32(mmGRBM_SOFT_RESET, tmp);
  3363. tmp = RREG32(mmGRBM_SOFT_RESET);
  3364. udelay(50);
  3365. tmp &= ~grbm_soft_reset;
  3366. WREG32(mmGRBM_SOFT_RESET, tmp);
  3367. tmp = RREG32(mmGRBM_SOFT_RESET);
  3368. }
  3369. if (srbm_soft_reset) {
  3370. tmp = RREG32(mmSRBM_SOFT_RESET);
  3371. tmp |= srbm_soft_reset;
  3372. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3373. WREG32(mmSRBM_SOFT_RESET, tmp);
  3374. tmp = RREG32(mmSRBM_SOFT_RESET);
  3375. udelay(50);
  3376. tmp &= ~srbm_soft_reset;
  3377. WREG32(mmSRBM_SOFT_RESET, tmp);
  3378. tmp = RREG32(mmSRBM_SOFT_RESET);
  3379. }
  3380. /* Wait a little for things to settle down */
  3381. udelay(50);
  3382. gfx_v8_0_print_status((void *)adev);
  3383. }
  3384. return 0;
  3385. }
  3386. /**
  3387. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3388. *
  3389. * @adev: amdgpu_device pointer
  3390. *
  3391. * Fetches a GPU clock counter snapshot.
  3392. * Returns the 64 bit clock counter snapshot.
  3393. */
  3394. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3395. {
  3396. uint64_t clock;
  3397. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3398. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3399. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3400. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3401. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3402. return clock;
  3403. }
  3404. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3405. uint32_t vmid,
  3406. uint32_t gds_base, uint32_t gds_size,
  3407. uint32_t gws_base, uint32_t gws_size,
  3408. uint32_t oa_base, uint32_t oa_size)
  3409. {
  3410. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3411. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3412. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3413. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3414. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3415. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3416. /* GDS Base */
  3417. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3418. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3419. WRITE_DATA_DST_SEL(0)));
  3420. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3421. amdgpu_ring_write(ring, 0);
  3422. amdgpu_ring_write(ring, gds_base);
  3423. /* GDS Size */
  3424. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3425. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3426. WRITE_DATA_DST_SEL(0)));
  3427. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3428. amdgpu_ring_write(ring, 0);
  3429. amdgpu_ring_write(ring, gds_size);
  3430. /* GWS */
  3431. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3432. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3433. WRITE_DATA_DST_SEL(0)));
  3434. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3435. amdgpu_ring_write(ring, 0);
  3436. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3437. /* OA */
  3438. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3439. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3440. WRITE_DATA_DST_SEL(0)));
  3441. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3442. amdgpu_ring_write(ring, 0);
  3443. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3444. }
  3445. static int gfx_v8_0_early_init(void *handle)
  3446. {
  3447. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3448. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  3449. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  3450. gfx_v8_0_set_ring_funcs(adev);
  3451. gfx_v8_0_set_irq_funcs(adev);
  3452. gfx_v8_0_set_gds_init(adev);
  3453. return 0;
  3454. }
  3455. static int gfx_v8_0_set_powergating_state(void *handle,
  3456. enum amd_powergating_state state)
  3457. {
  3458. return 0;
  3459. }
  3460. static int gfx_v8_0_set_clockgating_state(void *handle,
  3461. enum amd_clockgating_state state)
  3462. {
  3463. return 0;
  3464. }
  3465. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3466. {
  3467. u32 rptr;
  3468. rptr = ring->adev->wb.wb[ring->rptr_offs];
  3469. return rptr;
  3470. }
  3471. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3472. {
  3473. struct amdgpu_device *adev = ring->adev;
  3474. u32 wptr;
  3475. if (ring->use_doorbell)
  3476. /* XXX check if swapping is necessary on BE */
  3477. wptr = ring->adev->wb.wb[ring->wptr_offs];
  3478. else
  3479. wptr = RREG32(mmCP_RB0_WPTR);
  3480. return wptr;
  3481. }
  3482. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3483. {
  3484. struct amdgpu_device *adev = ring->adev;
  3485. if (ring->use_doorbell) {
  3486. /* XXX check if swapping is necessary on BE */
  3487. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3488. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3489. } else {
  3490. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3491. (void)RREG32(mmCP_RB0_WPTR);
  3492. }
  3493. }
  3494. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3495. {
  3496. u32 ref_and_mask, reg_mem_engine;
  3497. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  3498. switch (ring->me) {
  3499. case 1:
  3500. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  3501. break;
  3502. case 2:
  3503. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  3504. break;
  3505. default:
  3506. return;
  3507. }
  3508. reg_mem_engine = 0;
  3509. } else {
  3510. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  3511. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  3512. }
  3513. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3514. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3515. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3516. reg_mem_engine));
  3517. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  3518. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  3519. amdgpu_ring_write(ring, ref_and_mask);
  3520. amdgpu_ring_write(ring, ref_and_mask);
  3521. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3522. }
  3523. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3524. struct amdgpu_ib *ib)
  3525. {
  3526. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  3527. u32 header, control = 0;
  3528. u32 next_rptr = ring->wptr + 5;
  3529. /* drop the CE preamble IB for the same context */
  3530. if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && !need_ctx_switch)
  3531. return;
  3532. if (need_ctx_switch)
  3533. next_rptr += 2;
  3534. next_rptr += 4;
  3535. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3536. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3537. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3538. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3539. amdgpu_ring_write(ring, next_rptr);
  3540. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  3541. if (need_ctx_switch) {
  3542. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3543. amdgpu_ring_write(ring, 0);
  3544. }
  3545. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3546. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3547. else
  3548. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3549. control |= ib->length_dw |
  3550. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3551. amdgpu_ring_write(ring, header);
  3552. amdgpu_ring_write(ring,
  3553. #ifdef __BIG_ENDIAN
  3554. (2 << 0) |
  3555. #endif
  3556. (ib->gpu_addr & 0xFFFFFFFC));
  3557. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3558. amdgpu_ring_write(ring, control);
  3559. }
  3560. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3561. struct amdgpu_ib *ib)
  3562. {
  3563. u32 header, control = 0;
  3564. u32 next_rptr = ring->wptr + 5;
  3565. control |= INDIRECT_BUFFER_VALID;
  3566. next_rptr += 4;
  3567. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3568. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3569. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3570. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3571. amdgpu_ring_write(ring, next_rptr);
  3572. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3573. control |= ib->length_dw |
  3574. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3575. amdgpu_ring_write(ring, header);
  3576. amdgpu_ring_write(ring,
  3577. #ifdef __BIG_ENDIAN
  3578. (2 << 0) |
  3579. #endif
  3580. (ib->gpu_addr & 0xFFFFFFFC));
  3581. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3582. amdgpu_ring_write(ring, control);
  3583. }
  3584. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  3585. u64 seq, unsigned flags)
  3586. {
  3587. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3588. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3589. /* EVENT_WRITE_EOP - flush caches, send int */
  3590. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3591. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3592. EOP_TC_ACTION_EN |
  3593. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3594. EVENT_INDEX(5)));
  3595. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3596. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  3597. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3598. amdgpu_ring_write(ring, lower_32_bits(seq));
  3599. amdgpu_ring_write(ring, upper_32_bits(seq));
  3600. }
  3601. /**
  3602. * gfx_v8_0_ring_emit_semaphore - emit a semaphore on the CP ring
  3603. *
  3604. * @ring: amdgpu ring buffer object
  3605. * @semaphore: amdgpu semaphore object
  3606. * @emit_wait: Is this a sempahore wait?
  3607. *
  3608. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  3609. * from running ahead of semaphore waits.
  3610. */
  3611. static bool gfx_v8_0_ring_emit_semaphore(struct amdgpu_ring *ring,
  3612. struct amdgpu_semaphore *semaphore,
  3613. bool emit_wait)
  3614. {
  3615. uint64_t addr = semaphore->gpu_addr;
  3616. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3617. if (ring->adev->asic_type == CHIP_TOPAZ ||
  3618. ring->adev->asic_type == CHIP_TONGA ||
  3619. ring->adev->asic_type == CHIP_FIJI)
  3620. /* we got a hw semaphore bug in VI TONGA, return false to switch back to sw fence wait */
  3621. return false;
  3622. else {
  3623. amdgpu_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 2));
  3624. amdgpu_ring_write(ring, lower_32_bits(addr));
  3625. amdgpu_ring_write(ring, upper_32_bits(addr));
  3626. amdgpu_ring_write(ring, sel);
  3627. }
  3628. if (emit_wait && (ring->type == AMDGPU_RING_TYPE_GFX)) {
  3629. /* Prevent the PFP from running ahead of the semaphore wait */
  3630. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3631. amdgpu_ring_write(ring, 0x0);
  3632. }
  3633. return true;
  3634. }
  3635. static void gfx_v8_0_ce_sync_me(struct amdgpu_ring *ring)
  3636. {
  3637. struct amdgpu_device *adev = ring->adev;
  3638. u64 gpu_addr = adev->wb.gpu_addr + adev->gfx.ce_sync_offs * 4;
  3639. /* instruct DE to set a magic number */
  3640. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3641. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3642. WRITE_DATA_DST_SEL(5)));
  3643. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3644. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3645. amdgpu_ring_write(ring, 1);
  3646. /* let CE wait till condition satisfied */
  3647. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3648. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3649. WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  3650. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3651. WAIT_REG_MEM_ENGINE(2))); /* ce */
  3652. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3653. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3654. amdgpu_ring_write(ring, 1);
  3655. amdgpu_ring_write(ring, 0xffffffff);
  3656. amdgpu_ring_write(ring, 4); /* poll interval */
  3657. /* instruct CE to reset wb of ce_sync to zero */
  3658. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3659. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3660. WRITE_DATA_DST_SEL(5) |
  3661. WR_CONFIRM));
  3662. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3663. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3664. amdgpu_ring_write(ring, 0);
  3665. }
  3666. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3667. unsigned vm_id, uint64_t pd_addr)
  3668. {
  3669. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  3670. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3671. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  3672. WRITE_DATA_DST_SEL(0)));
  3673. if (vm_id < 8) {
  3674. amdgpu_ring_write(ring,
  3675. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  3676. } else {
  3677. amdgpu_ring_write(ring,
  3678. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  3679. }
  3680. amdgpu_ring_write(ring, 0);
  3681. amdgpu_ring_write(ring, pd_addr >> 12);
  3682. /* bits 0-15 are the VM contexts0-15 */
  3683. /* invalidate the cache */
  3684. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3685. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3686. WRITE_DATA_DST_SEL(0)));
  3687. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3688. amdgpu_ring_write(ring, 0);
  3689. amdgpu_ring_write(ring, 1 << vm_id);
  3690. /* wait for the invalidate to complete */
  3691. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3692. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3693. WAIT_REG_MEM_FUNCTION(0) | /* always */
  3694. WAIT_REG_MEM_ENGINE(0))); /* me */
  3695. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3696. amdgpu_ring_write(ring, 0);
  3697. amdgpu_ring_write(ring, 0); /* ref */
  3698. amdgpu_ring_write(ring, 0); /* mask */
  3699. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3700. /* compute doesn't have PFP */
  3701. if (usepfp) {
  3702. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3703. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3704. amdgpu_ring_write(ring, 0x0);
  3705. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  3706. gfx_v8_0_ce_sync_me(ring);
  3707. }
  3708. }
  3709. static bool gfx_v8_0_ring_is_lockup(struct amdgpu_ring *ring)
  3710. {
  3711. if (gfx_v8_0_is_idle(ring->adev)) {
  3712. amdgpu_ring_lockup_update(ring);
  3713. return false;
  3714. }
  3715. return amdgpu_ring_test_lockup(ring);
  3716. }
  3717. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3718. {
  3719. return ring->adev->wb.wb[ring->rptr_offs];
  3720. }
  3721. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3722. {
  3723. return ring->adev->wb.wb[ring->wptr_offs];
  3724. }
  3725. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3726. {
  3727. struct amdgpu_device *adev = ring->adev;
  3728. /* XXX check if swapping is necessary on BE */
  3729. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3730. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3731. }
  3732. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  3733. u64 addr, u64 seq,
  3734. unsigned flags)
  3735. {
  3736. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3737. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3738. /* RELEASE_MEM - flush caches, send int */
  3739. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3740. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3741. EOP_TC_ACTION_EN |
  3742. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3743. EVENT_INDEX(5)));
  3744. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3745. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3746. amdgpu_ring_write(ring, upper_32_bits(addr));
  3747. amdgpu_ring_write(ring, lower_32_bits(seq));
  3748. amdgpu_ring_write(ring, upper_32_bits(seq));
  3749. }
  3750. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3751. enum amdgpu_interrupt_state state)
  3752. {
  3753. u32 cp_int_cntl;
  3754. switch (state) {
  3755. case AMDGPU_IRQ_STATE_DISABLE:
  3756. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3757. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3758. TIME_STAMP_INT_ENABLE, 0);
  3759. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3760. break;
  3761. case AMDGPU_IRQ_STATE_ENABLE:
  3762. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3763. cp_int_cntl =
  3764. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3765. TIME_STAMP_INT_ENABLE, 1);
  3766. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3767. break;
  3768. default:
  3769. break;
  3770. }
  3771. }
  3772. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3773. int me, int pipe,
  3774. enum amdgpu_interrupt_state state)
  3775. {
  3776. u32 mec_int_cntl, mec_int_cntl_reg;
  3777. /*
  3778. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  3779. * handles the setting of interrupts for this specific pipe. All other
  3780. * pipes' interrupts are set by amdkfd.
  3781. */
  3782. if (me == 1) {
  3783. switch (pipe) {
  3784. case 0:
  3785. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  3786. break;
  3787. default:
  3788. DRM_DEBUG("invalid pipe %d\n", pipe);
  3789. return;
  3790. }
  3791. } else {
  3792. DRM_DEBUG("invalid me %d\n", me);
  3793. return;
  3794. }
  3795. switch (state) {
  3796. case AMDGPU_IRQ_STATE_DISABLE:
  3797. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3798. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3799. TIME_STAMP_INT_ENABLE, 0);
  3800. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3801. break;
  3802. case AMDGPU_IRQ_STATE_ENABLE:
  3803. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3804. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3805. TIME_STAMP_INT_ENABLE, 1);
  3806. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3807. break;
  3808. default:
  3809. break;
  3810. }
  3811. }
  3812. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3813. struct amdgpu_irq_src *source,
  3814. unsigned type,
  3815. enum amdgpu_interrupt_state state)
  3816. {
  3817. u32 cp_int_cntl;
  3818. switch (state) {
  3819. case AMDGPU_IRQ_STATE_DISABLE:
  3820. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3821. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3822. PRIV_REG_INT_ENABLE, 0);
  3823. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3824. break;
  3825. case AMDGPU_IRQ_STATE_ENABLE:
  3826. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3827. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3828. PRIV_REG_INT_ENABLE, 0);
  3829. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3830. break;
  3831. default:
  3832. break;
  3833. }
  3834. return 0;
  3835. }
  3836. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3837. struct amdgpu_irq_src *source,
  3838. unsigned type,
  3839. enum amdgpu_interrupt_state state)
  3840. {
  3841. u32 cp_int_cntl;
  3842. switch (state) {
  3843. case AMDGPU_IRQ_STATE_DISABLE:
  3844. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3845. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3846. PRIV_INSTR_INT_ENABLE, 0);
  3847. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3848. break;
  3849. case AMDGPU_IRQ_STATE_ENABLE:
  3850. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3851. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3852. PRIV_INSTR_INT_ENABLE, 1);
  3853. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3854. break;
  3855. default:
  3856. break;
  3857. }
  3858. return 0;
  3859. }
  3860. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3861. struct amdgpu_irq_src *src,
  3862. unsigned type,
  3863. enum amdgpu_interrupt_state state)
  3864. {
  3865. switch (type) {
  3866. case AMDGPU_CP_IRQ_GFX_EOP:
  3867. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  3868. break;
  3869. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3870. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3871. break;
  3872. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3873. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3874. break;
  3875. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3876. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3877. break;
  3878. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3879. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3880. break;
  3881. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3882. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3883. break;
  3884. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3885. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3886. break;
  3887. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3888. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3889. break;
  3890. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3891. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3892. break;
  3893. default:
  3894. break;
  3895. }
  3896. return 0;
  3897. }
  3898. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  3899. struct amdgpu_irq_src *source,
  3900. struct amdgpu_iv_entry *entry)
  3901. {
  3902. int i;
  3903. u8 me_id, pipe_id, queue_id;
  3904. struct amdgpu_ring *ring;
  3905. DRM_DEBUG("IH: CP EOP\n");
  3906. me_id = (entry->ring_id & 0x0c) >> 2;
  3907. pipe_id = (entry->ring_id & 0x03) >> 0;
  3908. queue_id = (entry->ring_id & 0x70) >> 4;
  3909. switch (me_id) {
  3910. case 0:
  3911. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3912. break;
  3913. case 1:
  3914. case 2:
  3915. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3916. ring = &adev->gfx.compute_ring[i];
  3917. /* Per-queue interrupt is supported for MEC starting from VI.
  3918. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3919. */
  3920. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3921. amdgpu_fence_process(ring);
  3922. }
  3923. break;
  3924. }
  3925. return 0;
  3926. }
  3927. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  3928. struct amdgpu_irq_src *source,
  3929. struct amdgpu_iv_entry *entry)
  3930. {
  3931. DRM_ERROR("Illegal register access in command stream\n");
  3932. schedule_work(&adev->reset_work);
  3933. return 0;
  3934. }
  3935. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  3936. struct amdgpu_irq_src *source,
  3937. struct amdgpu_iv_entry *entry)
  3938. {
  3939. DRM_ERROR("Illegal instruction in command stream\n");
  3940. schedule_work(&adev->reset_work);
  3941. return 0;
  3942. }
  3943. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  3944. .early_init = gfx_v8_0_early_init,
  3945. .late_init = NULL,
  3946. .sw_init = gfx_v8_0_sw_init,
  3947. .sw_fini = gfx_v8_0_sw_fini,
  3948. .hw_init = gfx_v8_0_hw_init,
  3949. .hw_fini = gfx_v8_0_hw_fini,
  3950. .suspend = gfx_v8_0_suspend,
  3951. .resume = gfx_v8_0_resume,
  3952. .is_idle = gfx_v8_0_is_idle,
  3953. .wait_for_idle = gfx_v8_0_wait_for_idle,
  3954. .soft_reset = gfx_v8_0_soft_reset,
  3955. .print_status = gfx_v8_0_print_status,
  3956. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  3957. .set_powergating_state = gfx_v8_0_set_powergating_state,
  3958. };
  3959. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  3960. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  3961. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  3962. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  3963. .parse_cs = NULL,
  3964. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  3965. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  3966. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  3967. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  3968. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  3969. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  3970. .test_ring = gfx_v8_0_ring_test_ring,
  3971. .test_ib = gfx_v8_0_ring_test_ib,
  3972. .is_lockup = gfx_v8_0_ring_is_lockup,
  3973. };
  3974. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  3975. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  3976. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  3977. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  3978. .parse_cs = NULL,
  3979. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  3980. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  3981. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  3982. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  3983. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  3984. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  3985. .test_ring = gfx_v8_0_ring_test_ring,
  3986. .test_ib = gfx_v8_0_ring_test_ib,
  3987. .is_lockup = gfx_v8_0_ring_is_lockup,
  3988. };
  3989. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  3990. {
  3991. int i;
  3992. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3993. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  3994. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3995. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  3996. }
  3997. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  3998. .set = gfx_v8_0_set_eop_interrupt_state,
  3999. .process = gfx_v8_0_eop_irq,
  4000. };
  4001. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  4002. .set = gfx_v8_0_set_priv_reg_fault_state,
  4003. .process = gfx_v8_0_priv_reg_irq,
  4004. };
  4005. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  4006. .set = gfx_v8_0_set_priv_inst_fault_state,
  4007. .process = gfx_v8_0_priv_inst_irq,
  4008. };
  4009. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  4010. {
  4011. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4012. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  4013. adev->gfx.priv_reg_irq.num_types = 1;
  4014. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  4015. adev->gfx.priv_inst_irq.num_types = 1;
  4016. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  4017. }
  4018. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  4019. {
  4020. /* init asci gds info */
  4021. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  4022. adev->gds.gws.total_size = 64;
  4023. adev->gds.oa.total_size = 16;
  4024. if (adev->gds.mem.total_size == 64 * 1024) {
  4025. adev->gds.mem.gfx_partition_size = 4096;
  4026. adev->gds.mem.cs_partition_size = 4096;
  4027. adev->gds.gws.gfx_partition_size = 4;
  4028. adev->gds.gws.cs_partition_size = 4;
  4029. adev->gds.oa.gfx_partition_size = 4;
  4030. adev->gds.oa.cs_partition_size = 1;
  4031. } else {
  4032. adev->gds.mem.gfx_partition_size = 1024;
  4033. adev->gds.mem.cs_partition_size = 1024;
  4034. adev->gds.gws.gfx_partition_size = 16;
  4035. adev->gds.gws.cs_partition_size = 16;
  4036. adev->gds.oa.gfx_partition_size = 4;
  4037. adev->gds.oa.cs_partition_size = 4;
  4038. }
  4039. }
  4040. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  4041. u32 se, u32 sh)
  4042. {
  4043. u32 mask = 0, tmp, tmp1;
  4044. int i;
  4045. gfx_v8_0_select_se_sh(adev, se, sh);
  4046. tmp = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  4047. tmp1 = RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  4048. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4049. tmp &= 0xffff0000;
  4050. tmp |= tmp1;
  4051. tmp >>= 16;
  4052. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  4053. mask <<= 1;
  4054. mask |= 1;
  4055. }
  4056. return (~tmp) & mask;
  4057. }
  4058. int gfx_v8_0_get_cu_info(struct amdgpu_device *adev,
  4059. struct amdgpu_cu_info *cu_info)
  4060. {
  4061. int i, j, k, counter, active_cu_number = 0;
  4062. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4063. if (!adev || !cu_info)
  4064. return -EINVAL;
  4065. mutex_lock(&adev->grbm_idx_mutex);
  4066. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4067. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4068. mask = 1;
  4069. ao_bitmap = 0;
  4070. counter = 0;
  4071. bitmap = gfx_v8_0_get_cu_active_bitmap(adev, i, j);
  4072. cu_info->bitmap[i][j] = bitmap;
  4073. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  4074. if (bitmap & mask) {
  4075. if (counter < 2)
  4076. ao_bitmap |= mask;
  4077. counter ++;
  4078. }
  4079. mask <<= 1;
  4080. }
  4081. active_cu_number += counter;
  4082. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4083. }
  4084. }
  4085. cu_info->number = active_cu_number;
  4086. cu_info->ao_cu_mask = ao_cu_mask;
  4087. mutex_unlock(&adev->grbm_idx_mutex);
  4088. return 0;
  4089. }