atombios_dp.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. * Jerome Glisse
  26. */
  27. #include <drm/drmP.h>
  28. #include <drm/amdgpu_drm.h>
  29. #include "amdgpu.h"
  30. #include "atom.h"
  31. #include "atom-bits.h"
  32. #include "atombios_encoders.h"
  33. #include "atombios_dp.h"
  34. #include "amdgpu_connectors.h"
  35. #include "amdgpu_atombios.h"
  36. #include <drm/drm_dp_helper.h>
  37. /* move these to drm_dp_helper.c/h */
  38. #define DP_LINK_CONFIGURATION_SIZE 9
  39. #define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
  40. static char *voltage_names[] = {
  41. "0.4V", "0.6V", "0.8V", "1.2V"
  42. };
  43. static char *pre_emph_names[] = {
  44. "0dB", "3.5dB", "6dB", "9.5dB"
  45. };
  46. /***** amdgpu AUX functions *****/
  47. union aux_channel_transaction {
  48. PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
  49. PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
  50. };
  51. static int amdgpu_atombios_dp_process_aux_ch(struct amdgpu_i2c_chan *chan,
  52. u8 *send, int send_bytes,
  53. u8 *recv, int recv_size,
  54. u8 delay, u8 *ack)
  55. {
  56. struct drm_device *dev = chan->dev;
  57. struct amdgpu_device *adev = dev->dev_private;
  58. union aux_channel_transaction args;
  59. int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
  60. unsigned char *base;
  61. int recv_bytes;
  62. int r = 0;
  63. memset(&args, 0, sizeof(args));
  64. mutex_lock(&chan->mutex);
  65. base = (unsigned char *)(adev->mode_info.atom_context->scratch + 1);
  66. amdgpu_atombios_copy_swap(base, send, send_bytes, true);
  67. args.v2.lpAuxRequest = cpu_to_le16((u16)(0 + 4));
  68. args.v2.lpDataOut = cpu_to_le16((u16)(16 + 4));
  69. args.v2.ucDataOutLen = 0;
  70. args.v2.ucChannelID = chan->rec.i2c_id;
  71. args.v2.ucDelay = delay / 10;
  72. args.v2.ucHPD_ID = chan->rec.hpd;
  73. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  74. *ack = args.v2.ucReplyStatus;
  75. /* timeout */
  76. if (args.v2.ucReplyStatus == 1) {
  77. DRM_DEBUG_KMS("dp_aux_ch timeout\n");
  78. r = -ETIMEDOUT;
  79. goto done;
  80. }
  81. /* flags not zero */
  82. if (args.v2.ucReplyStatus == 2) {
  83. DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
  84. r = -EIO;
  85. goto done;
  86. }
  87. /* error */
  88. if (args.v2.ucReplyStatus == 3) {
  89. DRM_DEBUG_KMS("dp_aux_ch error\n");
  90. r = -EIO;
  91. goto done;
  92. }
  93. recv_bytes = args.v1.ucDataOutLen;
  94. if (recv_bytes > recv_size)
  95. recv_bytes = recv_size;
  96. if (recv && recv_size)
  97. amdgpu_atombios_copy_swap(recv, base + 16, recv_bytes, false);
  98. r = recv_bytes;
  99. done:
  100. mutex_unlock(&chan->mutex);
  101. return r;
  102. }
  103. #define BARE_ADDRESS_SIZE 3
  104. #define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
  105. static ssize_t
  106. amdgpu_atombios_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
  107. {
  108. struct amdgpu_i2c_chan *chan =
  109. container_of(aux, struct amdgpu_i2c_chan, aux);
  110. int ret;
  111. u8 tx_buf[20];
  112. size_t tx_size;
  113. u8 ack, delay = 0;
  114. if (WARN_ON(msg->size > 16))
  115. return -E2BIG;
  116. tx_buf[0] = msg->address & 0xff;
  117. tx_buf[1] = msg->address >> 8;
  118. tx_buf[2] = msg->request << 4;
  119. tx_buf[3] = msg->size ? (msg->size - 1) : 0;
  120. switch (msg->request & ~DP_AUX_I2C_MOT) {
  121. case DP_AUX_NATIVE_WRITE:
  122. case DP_AUX_I2C_WRITE:
  123. /* tx_size needs to be 4 even for bare address packets since the atom
  124. * table needs the info in tx_buf[3].
  125. */
  126. tx_size = HEADER_SIZE + msg->size;
  127. if (msg->size == 0)
  128. tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
  129. else
  130. tx_buf[3] |= tx_size << 4;
  131. memcpy(tx_buf + HEADER_SIZE, msg->buffer, msg->size);
  132. ret = amdgpu_atombios_dp_process_aux_ch(chan,
  133. tx_buf, tx_size, NULL, 0, delay, &ack);
  134. if (ret >= 0)
  135. /* Return payload size. */
  136. ret = msg->size;
  137. break;
  138. case DP_AUX_NATIVE_READ:
  139. case DP_AUX_I2C_READ:
  140. /* tx_size needs to be 4 even for bare address packets since the atom
  141. * table needs the info in tx_buf[3].
  142. */
  143. tx_size = HEADER_SIZE;
  144. if (msg->size == 0)
  145. tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
  146. else
  147. tx_buf[3] |= tx_size << 4;
  148. ret = amdgpu_atombios_dp_process_aux_ch(chan,
  149. tx_buf, tx_size, msg->buffer, msg->size, delay, &ack);
  150. break;
  151. default:
  152. ret = -EINVAL;
  153. break;
  154. }
  155. if (ret >= 0)
  156. msg->reply = ack >> 4;
  157. return ret;
  158. }
  159. void amdgpu_atombios_dp_aux_init(struct amdgpu_connector *amdgpu_connector)
  160. {
  161. int ret;
  162. amdgpu_connector->ddc_bus->rec.hpd = amdgpu_connector->hpd.hpd;
  163. amdgpu_connector->ddc_bus->aux.dev = amdgpu_connector->base.kdev;
  164. amdgpu_connector->ddc_bus->aux.transfer = amdgpu_atombios_dp_aux_transfer;
  165. ret = drm_dp_aux_register(&amdgpu_connector->ddc_bus->aux);
  166. if (!ret)
  167. amdgpu_connector->ddc_bus->has_aux = true;
  168. WARN(ret, "drm_dp_aux_register_i2c_bus() failed with error %d\n", ret);
  169. }
  170. /***** general DP utility functions *****/
  171. #define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_LEVEL_3
  172. #define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPH_LEVEL_3
  173. static void amdgpu_atombios_dp_get_adjust_train(const u8 link_status[DP_LINK_STATUS_SIZE],
  174. int lane_count,
  175. u8 train_set[4])
  176. {
  177. u8 v = 0;
  178. u8 p = 0;
  179. int lane;
  180. for (lane = 0; lane < lane_count; lane++) {
  181. u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
  182. u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
  183. DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
  184. lane,
  185. voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  186. pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  187. if (this_v > v)
  188. v = this_v;
  189. if (this_p > p)
  190. p = this_p;
  191. }
  192. if (v >= DP_VOLTAGE_MAX)
  193. v |= DP_TRAIN_MAX_SWING_REACHED;
  194. if (p >= DP_PRE_EMPHASIS_MAX)
  195. p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  196. DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
  197. voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  198. pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  199. for (lane = 0; lane < 4; lane++)
  200. train_set[lane] = v | p;
  201. }
  202. /* convert bits per color to bits per pixel */
  203. /* get bpc from the EDID */
  204. static int amdgpu_atombios_dp_convert_bpc_to_bpp(int bpc)
  205. {
  206. if (bpc == 0)
  207. return 24;
  208. else
  209. return bpc * 3;
  210. }
  211. /* get the max pix clock supported by the link rate and lane num */
  212. static int amdgpu_atombios_dp_get_max_dp_pix_clock(int link_rate,
  213. int lane_num,
  214. int bpp)
  215. {
  216. return (link_rate * lane_num * 8) / bpp;
  217. }
  218. /***** amdgpu specific DP functions *****/
  219. /* First get the min lane# when low rate is used according to pixel clock
  220. * (prefer low rate), second check max lane# supported by DP panel,
  221. * if the max lane# < low rate lane# then use max lane# instead.
  222. */
  223. static int amdgpu_atombios_dp_get_dp_lane_number(struct drm_connector *connector,
  224. const u8 dpcd[DP_DPCD_SIZE],
  225. int pix_clock)
  226. {
  227. int bpp = amdgpu_atombios_dp_convert_bpc_to_bpp(amdgpu_connector_get_monitor_bpc(connector));
  228. int max_link_rate = drm_dp_max_link_rate(dpcd);
  229. int max_lane_num = drm_dp_max_lane_count(dpcd);
  230. int lane_num;
  231. int max_dp_pix_clock;
  232. for (lane_num = 1; lane_num < max_lane_num; lane_num <<= 1) {
  233. max_dp_pix_clock = amdgpu_atombios_dp_get_max_dp_pix_clock(max_link_rate, lane_num, bpp);
  234. if (pix_clock <= max_dp_pix_clock)
  235. break;
  236. }
  237. return lane_num;
  238. }
  239. static int amdgpu_atombios_dp_get_dp_link_clock(struct drm_connector *connector,
  240. const u8 dpcd[DP_DPCD_SIZE],
  241. int pix_clock)
  242. {
  243. int bpp = amdgpu_atombios_dp_convert_bpc_to_bpp(amdgpu_connector_get_monitor_bpc(connector));
  244. int lane_num, max_pix_clock;
  245. if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  246. ENCODER_OBJECT_ID_NUTMEG)
  247. return 270000;
  248. lane_num = amdgpu_atombios_dp_get_dp_lane_number(connector, dpcd, pix_clock);
  249. max_pix_clock = amdgpu_atombios_dp_get_max_dp_pix_clock(162000, lane_num, bpp);
  250. if (pix_clock <= max_pix_clock)
  251. return 162000;
  252. max_pix_clock = amdgpu_atombios_dp_get_max_dp_pix_clock(270000, lane_num, bpp);
  253. if (pix_clock <= max_pix_clock)
  254. return 270000;
  255. if (amdgpu_connector_is_dp12_capable(connector)) {
  256. max_pix_clock = amdgpu_atombios_dp_get_max_dp_pix_clock(540000, lane_num, bpp);
  257. if (pix_clock <= max_pix_clock)
  258. return 540000;
  259. }
  260. return drm_dp_max_link_rate(dpcd);
  261. }
  262. static u8 amdgpu_atombios_dp_encoder_service(struct amdgpu_device *adev,
  263. int action, int dp_clock,
  264. u8 ucconfig, u8 lane_num)
  265. {
  266. DP_ENCODER_SERVICE_PARAMETERS args;
  267. int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  268. memset(&args, 0, sizeof(args));
  269. args.ucLinkClock = dp_clock / 10;
  270. args.ucConfig = ucconfig;
  271. args.ucAction = action;
  272. args.ucLaneNum = lane_num;
  273. args.ucStatus = 0;
  274. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  275. return args.ucStatus;
  276. }
  277. u8 amdgpu_atombios_dp_get_sinktype(struct amdgpu_connector *amdgpu_connector)
  278. {
  279. struct drm_device *dev = amdgpu_connector->base.dev;
  280. struct amdgpu_device *adev = dev->dev_private;
  281. return amdgpu_atombios_dp_encoder_service(adev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
  282. amdgpu_connector->ddc_bus->rec.i2c_id, 0);
  283. }
  284. static void amdgpu_atombios_dp_probe_oui(struct amdgpu_connector *amdgpu_connector)
  285. {
  286. struct amdgpu_connector_atom_dig *dig_connector = amdgpu_connector->con_priv;
  287. u8 buf[3];
  288. if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
  289. return;
  290. if (drm_dp_dpcd_read(&amdgpu_connector->ddc_bus->aux, DP_SINK_OUI, buf, 3) == 3)
  291. DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
  292. buf[0], buf[1], buf[2]);
  293. if (drm_dp_dpcd_read(&amdgpu_connector->ddc_bus->aux, DP_BRANCH_OUI, buf, 3) == 3)
  294. DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
  295. buf[0], buf[1], buf[2]);
  296. }
  297. int amdgpu_atombios_dp_get_dpcd(struct amdgpu_connector *amdgpu_connector)
  298. {
  299. struct amdgpu_connector_atom_dig *dig_connector = amdgpu_connector->con_priv;
  300. u8 msg[DP_DPCD_SIZE];
  301. int ret, i;
  302. for (i = 0; i < 7; i++) {
  303. ret = drm_dp_dpcd_read(&amdgpu_connector->ddc_bus->aux, DP_DPCD_REV, msg,
  304. DP_DPCD_SIZE);
  305. if (ret == DP_DPCD_SIZE) {
  306. memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE);
  307. DRM_DEBUG_KMS("DPCD: %*ph\n", (int)sizeof(dig_connector->dpcd),
  308. dig_connector->dpcd);
  309. amdgpu_atombios_dp_probe_oui(amdgpu_connector);
  310. return 0;
  311. }
  312. }
  313. dig_connector->dpcd[0] = 0;
  314. return -EINVAL;
  315. }
  316. int amdgpu_atombios_dp_get_panel_mode(struct drm_encoder *encoder,
  317. struct drm_connector *connector)
  318. {
  319. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  320. struct amdgpu_connector_atom_dig *dig_connector;
  321. int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  322. u16 dp_bridge = amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector);
  323. u8 tmp;
  324. if (!amdgpu_connector->con_priv)
  325. return panel_mode;
  326. dig_connector = amdgpu_connector->con_priv;
  327. if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
  328. /* DP bridge chips */
  329. if (drm_dp_dpcd_readb(&amdgpu_connector->ddc_bus->aux,
  330. DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
  331. if (tmp & 1)
  332. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  333. else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
  334. (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
  335. panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
  336. else
  337. panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  338. }
  339. } else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  340. /* eDP */
  341. if (drm_dp_dpcd_readb(&amdgpu_connector->ddc_bus->aux,
  342. DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
  343. if (tmp & 1)
  344. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  345. }
  346. }
  347. return panel_mode;
  348. }
  349. void amdgpu_atombios_dp_set_link_config(struct drm_connector *connector,
  350. const struct drm_display_mode *mode)
  351. {
  352. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  353. struct amdgpu_connector_atom_dig *dig_connector;
  354. if (!amdgpu_connector->con_priv)
  355. return;
  356. dig_connector = amdgpu_connector->con_priv;
  357. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  358. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  359. dig_connector->dp_clock =
  360. amdgpu_atombios_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  361. dig_connector->dp_lane_count =
  362. amdgpu_atombios_dp_get_dp_lane_number(connector, dig_connector->dpcd, mode->clock);
  363. }
  364. }
  365. int amdgpu_atombios_dp_mode_valid_helper(struct drm_connector *connector,
  366. struct drm_display_mode *mode)
  367. {
  368. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  369. struct amdgpu_connector_atom_dig *dig_connector;
  370. int dp_clock;
  371. if (!amdgpu_connector->con_priv)
  372. return MODE_CLOCK_HIGH;
  373. dig_connector = amdgpu_connector->con_priv;
  374. dp_clock =
  375. amdgpu_atombios_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  376. if ((dp_clock == 540000) &&
  377. (!amdgpu_connector_is_dp12_capable(connector)))
  378. return MODE_CLOCK_HIGH;
  379. return MODE_OK;
  380. }
  381. bool amdgpu_atombios_dp_needs_link_train(struct amdgpu_connector *amdgpu_connector)
  382. {
  383. u8 link_status[DP_LINK_STATUS_SIZE];
  384. struct amdgpu_connector_atom_dig *dig = amdgpu_connector->con_priv;
  385. if (drm_dp_dpcd_read_link_status(&amdgpu_connector->ddc_bus->aux, link_status)
  386. <= 0)
  387. return false;
  388. if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
  389. return false;
  390. return true;
  391. }
  392. void amdgpu_atombios_dp_set_rx_power_state(struct drm_connector *connector,
  393. u8 power_state)
  394. {
  395. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  396. struct amdgpu_connector_atom_dig *dig_connector;
  397. if (!amdgpu_connector->con_priv)
  398. return;
  399. dig_connector = amdgpu_connector->con_priv;
  400. /* power up/down the sink */
  401. if (dig_connector->dpcd[0] >= 0x11) {
  402. drm_dp_dpcd_writeb(&amdgpu_connector->ddc_bus->aux,
  403. DP_SET_POWER, power_state);
  404. usleep_range(1000, 2000);
  405. }
  406. }
  407. struct amdgpu_atombios_dp_link_train_info {
  408. struct amdgpu_device *adev;
  409. struct drm_encoder *encoder;
  410. struct drm_connector *connector;
  411. int dp_clock;
  412. int dp_lane_count;
  413. bool tp3_supported;
  414. u8 dpcd[DP_RECEIVER_CAP_SIZE];
  415. u8 train_set[4];
  416. u8 link_status[DP_LINK_STATUS_SIZE];
  417. u8 tries;
  418. struct drm_dp_aux *aux;
  419. };
  420. static void
  421. amdgpu_atombios_dp_update_vs_emph(struct amdgpu_atombios_dp_link_train_info *dp_info)
  422. {
  423. /* set the initial vs/emph on the source */
  424. amdgpu_atombios_encoder_setup_dig_transmitter(dp_info->encoder,
  425. ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
  426. 0, dp_info->train_set[0]); /* sets all lanes at once */
  427. /* set the vs/emph on the sink */
  428. drm_dp_dpcd_write(dp_info->aux, DP_TRAINING_LANE0_SET,
  429. dp_info->train_set, dp_info->dp_lane_count);
  430. }
  431. static void
  432. amdgpu_atombios_dp_set_tp(struct amdgpu_atombios_dp_link_train_info *dp_info, int tp)
  433. {
  434. int rtp = 0;
  435. /* set training pattern on the source */
  436. switch (tp) {
  437. case DP_TRAINING_PATTERN_1:
  438. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
  439. break;
  440. case DP_TRAINING_PATTERN_2:
  441. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
  442. break;
  443. case DP_TRAINING_PATTERN_3:
  444. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
  445. break;
  446. }
  447. amdgpu_atombios_encoder_setup_dig_encoder(dp_info->encoder, rtp, 0);
  448. /* enable training pattern on the sink */
  449. drm_dp_dpcd_writeb(dp_info->aux, DP_TRAINING_PATTERN_SET, tp);
  450. }
  451. static int
  452. amdgpu_atombios_dp_link_train_init(struct amdgpu_atombios_dp_link_train_info *dp_info)
  453. {
  454. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(dp_info->encoder);
  455. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  456. u8 tmp;
  457. /* power up the sink */
  458. amdgpu_atombios_dp_set_rx_power_state(dp_info->connector, DP_SET_POWER_D0);
  459. /* possibly enable downspread on the sink */
  460. if (dp_info->dpcd[3] & 0x1)
  461. drm_dp_dpcd_writeb(dp_info->aux,
  462. DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
  463. else
  464. drm_dp_dpcd_writeb(dp_info->aux,
  465. DP_DOWNSPREAD_CTRL, 0);
  466. if (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)
  467. drm_dp_dpcd_writeb(dp_info->aux, DP_EDP_CONFIGURATION_SET, 1);
  468. /* set the lane count on the sink */
  469. tmp = dp_info->dp_lane_count;
  470. if (drm_dp_enhanced_frame_cap(dp_info->dpcd))
  471. tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  472. drm_dp_dpcd_writeb(dp_info->aux, DP_LANE_COUNT_SET, tmp);
  473. /* set the link rate on the sink */
  474. tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock);
  475. drm_dp_dpcd_writeb(dp_info->aux, DP_LINK_BW_SET, tmp);
  476. /* start training on the source */
  477. amdgpu_atombios_encoder_setup_dig_encoder(dp_info->encoder,
  478. ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
  479. /* disable the training pattern on the sink */
  480. drm_dp_dpcd_writeb(dp_info->aux,
  481. DP_TRAINING_PATTERN_SET,
  482. DP_TRAINING_PATTERN_DISABLE);
  483. return 0;
  484. }
  485. static int
  486. amdgpu_atombios_dp_link_train_finish(struct amdgpu_atombios_dp_link_train_info *dp_info)
  487. {
  488. udelay(400);
  489. /* disable the training pattern on the sink */
  490. drm_dp_dpcd_writeb(dp_info->aux,
  491. DP_TRAINING_PATTERN_SET,
  492. DP_TRAINING_PATTERN_DISABLE);
  493. /* disable the training pattern on the source */
  494. amdgpu_atombios_encoder_setup_dig_encoder(dp_info->encoder,
  495. ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
  496. return 0;
  497. }
  498. static int
  499. amdgpu_atombios_dp_link_train_cr(struct amdgpu_atombios_dp_link_train_info *dp_info)
  500. {
  501. bool clock_recovery;
  502. u8 voltage;
  503. int i;
  504. amdgpu_atombios_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
  505. memset(dp_info->train_set, 0, 4);
  506. amdgpu_atombios_dp_update_vs_emph(dp_info);
  507. udelay(400);
  508. /* clock recovery loop */
  509. clock_recovery = false;
  510. dp_info->tries = 0;
  511. voltage = 0xff;
  512. while (1) {
  513. drm_dp_link_train_clock_recovery_delay(dp_info->dpcd);
  514. if (drm_dp_dpcd_read_link_status(dp_info->aux,
  515. dp_info->link_status) <= 0) {
  516. DRM_ERROR("displayport link status failed\n");
  517. break;
  518. }
  519. if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  520. clock_recovery = true;
  521. break;
  522. }
  523. for (i = 0; i < dp_info->dp_lane_count; i++) {
  524. if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  525. break;
  526. }
  527. if (i == dp_info->dp_lane_count) {
  528. DRM_ERROR("clock recovery reached max voltage\n");
  529. break;
  530. }
  531. if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  532. ++dp_info->tries;
  533. if (dp_info->tries == 5) {
  534. DRM_ERROR("clock recovery tried 5 times\n");
  535. break;
  536. }
  537. } else
  538. dp_info->tries = 0;
  539. voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  540. /* Compute new train_set as requested by sink */
  541. amdgpu_atombios_dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count,
  542. dp_info->train_set);
  543. amdgpu_atombios_dp_update_vs_emph(dp_info);
  544. }
  545. if (!clock_recovery) {
  546. DRM_ERROR("clock recovery failed\n");
  547. return -1;
  548. } else {
  549. DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
  550. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  551. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
  552. DP_TRAIN_PRE_EMPHASIS_SHIFT);
  553. return 0;
  554. }
  555. }
  556. static int
  557. amdgpu_atombios_dp_link_train_ce(struct amdgpu_atombios_dp_link_train_info *dp_info)
  558. {
  559. bool channel_eq;
  560. if (dp_info->tp3_supported)
  561. amdgpu_atombios_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
  562. else
  563. amdgpu_atombios_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
  564. /* channel equalization loop */
  565. dp_info->tries = 0;
  566. channel_eq = false;
  567. while (1) {
  568. drm_dp_link_train_channel_eq_delay(dp_info->dpcd);
  569. if (drm_dp_dpcd_read_link_status(dp_info->aux,
  570. dp_info->link_status) <= 0) {
  571. DRM_ERROR("displayport link status failed\n");
  572. break;
  573. }
  574. if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  575. channel_eq = true;
  576. break;
  577. }
  578. /* Try 5 times */
  579. if (dp_info->tries > 5) {
  580. DRM_ERROR("channel eq failed: 5 tries\n");
  581. break;
  582. }
  583. /* Compute new train_set as requested by sink */
  584. amdgpu_atombios_dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count,
  585. dp_info->train_set);
  586. amdgpu_atombios_dp_update_vs_emph(dp_info);
  587. dp_info->tries++;
  588. }
  589. if (!channel_eq) {
  590. DRM_ERROR("channel eq failed\n");
  591. return -1;
  592. } else {
  593. DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
  594. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  595. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
  596. >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
  597. return 0;
  598. }
  599. }
  600. void amdgpu_atombios_dp_link_train(struct drm_encoder *encoder,
  601. struct drm_connector *connector)
  602. {
  603. struct drm_device *dev = encoder->dev;
  604. struct amdgpu_device *adev = dev->dev_private;
  605. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  606. struct amdgpu_encoder_atom_dig *dig;
  607. struct amdgpu_connector *amdgpu_connector;
  608. struct amdgpu_connector_atom_dig *dig_connector;
  609. struct amdgpu_atombios_dp_link_train_info dp_info;
  610. u8 tmp;
  611. if (!amdgpu_encoder->enc_priv)
  612. return;
  613. dig = amdgpu_encoder->enc_priv;
  614. amdgpu_connector = to_amdgpu_connector(connector);
  615. if (!amdgpu_connector->con_priv)
  616. return;
  617. dig_connector = amdgpu_connector->con_priv;
  618. if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
  619. (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
  620. return;
  621. if (drm_dp_dpcd_readb(&amdgpu_connector->ddc_bus->aux, DP_MAX_LANE_COUNT, &tmp)
  622. == 1) {
  623. if (tmp & DP_TPS3_SUPPORTED)
  624. dp_info.tp3_supported = true;
  625. else
  626. dp_info.tp3_supported = false;
  627. } else {
  628. dp_info.tp3_supported = false;
  629. }
  630. memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE);
  631. dp_info.adev = adev;
  632. dp_info.encoder = encoder;
  633. dp_info.connector = connector;
  634. dp_info.dp_lane_count = dig_connector->dp_lane_count;
  635. dp_info.dp_clock = dig_connector->dp_clock;
  636. dp_info.aux = &amdgpu_connector->ddc_bus->aux;
  637. if (amdgpu_atombios_dp_link_train_init(&dp_info))
  638. goto done;
  639. if (amdgpu_atombios_dp_link_train_cr(&dp_info))
  640. goto done;
  641. if (amdgpu_atombios_dp_link_train_ce(&dp_info))
  642. goto done;
  643. done:
  644. if (amdgpu_atombios_dp_link_train_finish(&dp_info))
  645. return;
  646. }