amdgpu.h 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/rbtree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/dma-fence.h>
  37. #include <drm/ttm/ttm_bo_api.h>
  38. #include <drm/ttm/ttm_bo_driver.h>
  39. #include <drm/ttm/ttm_placement.h>
  40. #include <drm/ttm/ttm_module.h>
  41. #include <drm/ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include <kgd_kfd_interface.h>
  46. #include "amd_shared.h"
  47. #include "amdgpu_mode.h"
  48. #include "amdgpu_ih.h"
  49. #include "amdgpu_irq.h"
  50. #include "amdgpu_ucode.h"
  51. #include "amdgpu_ttm.h"
  52. #include "amdgpu_psp.h"
  53. #include "amdgpu_gds.h"
  54. #include "amdgpu_sync.h"
  55. #include "amdgpu_ring.h"
  56. #include "amdgpu_vm.h"
  57. #include "amd_powerplay.h"
  58. #include "amdgpu_dpm.h"
  59. #include "amdgpu_acp.h"
  60. #include "amdgpu_uvd.h"
  61. #include "amdgpu_vce.h"
  62. #include "amdgpu_vcn.h"
  63. #include "gpu_scheduler.h"
  64. #include "amdgpu_virt.h"
  65. #include "amdgpu_gart.h"
  66. /*
  67. * Modules parameters.
  68. */
  69. extern int amdgpu_modeset;
  70. extern int amdgpu_vram_limit;
  71. extern int amdgpu_vis_vram_limit;
  72. extern int amdgpu_gart_size;
  73. extern int amdgpu_gtt_size;
  74. extern int amdgpu_moverate;
  75. extern int amdgpu_benchmarking;
  76. extern int amdgpu_testing;
  77. extern int amdgpu_audio;
  78. extern int amdgpu_disp_priority;
  79. extern int amdgpu_hw_i2c;
  80. extern int amdgpu_pcie_gen2;
  81. extern int amdgpu_msi;
  82. extern int amdgpu_lockup_timeout;
  83. extern int amdgpu_dpm;
  84. extern int amdgpu_fw_load_type;
  85. extern int amdgpu_aspm;
  86. extern int amdgpu_runtime_pm;
  87. extern unsigned amdgpu_ip_block_mask;
  88. extern int amdgpu_bapm;
  89. extern int amdgpu_deep_color;
  90. extern int amdgpu_vm_size;
  91. extern int amdgpu_vm_block_size;
  92. extern int amdgpu_vm_fragment_size;
  93. extern int amdgpu_vm_fault_stop;
  94. extern int amdgpu_vm_debug;
  95. extern int amdgpu_vm_update_mode;
  96. extern int amdgpu_sched_jobs;
  97. extern int amdgpu_sched_hw_submission;
  98. extern int amdgpu_no_evict;
  99. extern int amdgpu_direct_gma_size;
  100. extern unsigned amdgpu_pcie_gen_cap;
  101. extern unsigned amdgpu_pcie_lane_cap;
  102. extern unsigned amdgpu_cg_mask;
  103. extern unsigned amdgpu_pg_mask;
  104. extern unsigned amdgpu_sdma_phase_quantum;
  105. extern char *amdgpu_disable_cu;
  106. extern char *amdgpu_virtual_display;
  107. extern unsigned amdgpu_pp_feature_mask;
  108. extern int amdgpu_vram_page_split;
  109. extern int amdgpu_ngg;
  110. extern int amdgpu_prim_buf_per_se;
  111. extern int amdgpu_pos_buf_per_se;
  112. extern int amdgpu_cntl_sb_buf_per_se;
  113. extern int amdgpu_param_buf_per_se;
  114. extern int amdgpu_job_hang_limit;
  115. extern int amdgpu_lbpw;
  116. #ifdef CONFIG_DRM_AMDGPU_SI
  117. extern int amdgpu_si_support;
  118. #endif
  119. #ifdef CONFIG_DRM_AMDGPU_CIK
  120. extern int amdgpu_cik_support;
  121. #endif
  122. #define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
  123. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  124. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  125. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  126. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  127. #define AMDGPU_IB_POOL_SIZE 16
  128. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  129. #define AMDGPUFB_CONN_LIMIT 4
  130. #define AMDGPU_BIOS_NUM_SCRATCH 16
  131. /* max number of IP instances */
  132. #define AMDGPU_MAX_SDMA_INSTANCES 2
  133. /* hard reset data */
  134. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  135. /* reset flags */
  136. #define AMDGPU_RESET_GFX (1 << 0)
  137. #define AMDGPU_RESET_COMPUTE (1 << 1)
  138. #define AMDGPU_RESET_DMA (1 << 2)
  139. #define AMDGPU_RESET_CP (1 << 3)
  140. #define AMDGPU_RESET_GRBM (1 << 4)
  141. #define AMDGPU_RESET_DMA1 (1 << 5)
  142. #define AMDGPU_RESET_RLC (1 << 6)
  143. #define AMDGPU_RESET_SEM (1 << 7)
  144. #define AMDGPU_RESET_IH (1 << 8)
  145. #define AMDGPU_RESET_VMC (1 << 9)
  146. #define AMDGPU_RESET_MC (1 << 10)
  147. #define AMDGPU_RESET_DISPLAY (1 << 11)
  148. #define AMDGPU_RESET_UVD (1 << 12)
  149. #define AMDGPU_RESET_VCE (1 << 13)
  150. #define AMDGPU_RESET_VCE1 (1 << 14)
  151. /* GFX current status */
  152. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  153. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  154. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  155. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  156. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  157. /* max cursor sizes (in pixels) */
  158. #define CIK_CURSOR_WIDTH 128
  159. #define CIK_CURSOR_HEIGHT 128
  160. struct amdgpu_device;
  161. struct amdgpu_ib;
  162. struct amdgpu_cs_parser;
  163. struct amdgpu_job;
  164. struct amdgpu_irq_src;
  165. struct amdgpu_fpriv;
  166. enum amdgpu_cp_irq {
  167. AMDGPU_CP_IRQ_GFX_EOP = 0,
  168. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  169. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  170. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  171. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  172. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  173. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  174. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  175. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  176. AMDGPU_CP_IRQ_LAST
  177. };
  178. enum amdgpu_sdma_irq {
  179. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  180. AMDGPU_SDMA_IRQ_TRAP1,
  181. AMDGPU_SDMA_IRQ_LAST
  182. };
  183. enum amdgpu_thermal_irq {
  184. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  185. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  186. AMDGPU_THERMAL_IRQ_LAST
  187. };
  188. enum amdgpu_kiq_irq {
  189. AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
  190. AMDGPU_CP_KIQ_IRQ_LAST
  191. };
  192. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  193. enum amd_ip_block_type block_type,
  194. enum amd_clockgating_state state);
  195. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  196. enum amd_ip_block_type block_type,
  197. enum amd_powergating_state state);
  198. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
  199. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  200. enum amd_ip_block_type block_type);
  201. bool amdgpu_is_idle(struct amdgpu_device *adev,
  202. enum amd_ip_block_type block_type);
  203. #define AMDGPU_MAX_IP_NUM 16
  204. struct amdgpu_ip_block_status {
  205. bool valid;
  206. bool sw;
  207. bool hw;
  208. bool late_initialized;
  209. bool hang;
  210. };
  211. struct amdgpu_ip_block_version {
  212. const enum amd_ip_block_type type;
  213. const u32 major;
  214. const u32 minor;
  215. const u32 rev;
  216. const struct amd_ip_funcs *funcs;
  217. };
  218. struct amdgpu_ip_block {
  219. struct amdgpu_ip_block_status status;
  220. const struct amdgpu_ip_block_version *version;
  221. };
  222. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  223. enum amd_ip_block_type type,
  224. u32 major, u32 minor);
  225. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  226. enum amd_ip_block_type type);
  227. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  228. const struct amdgpu_ip_block_version *ip_block_version);
  229. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  230. struct amdgpu_buffer_funcs {
  231. /* maximum bytes in a single operation */
  232. uint32_t copy_max_bytes;
  233. /* number of dw to reserve per operation */
  234. unsigned copy_num_dw;
  235. /* used for buffer migration */
  236. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  237. /* src addr in bytes */
  238. uint64_t src_offset,
  239. /* dst addr in bytes */
  240. uint64_t dst_offset,
  241. /* number of byte to transfer */
  242. uint32_t byte_count);
  243. /* maximum bytes in a single operation */
  244. uint32_t fill_max_bytes;
  245. /* number of dw to reserve per operation */
  246. unsigned fill_num_dw;
  247. /* used for buffer clearing */
  248. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  249. /* value to write to memory */
  250. uint32_t src_data,
  251. /* dst addr in bytes */
  252. uint64_t dst_offset,
  253. /* number of byte to fill */
  254. uint32_t byte_count);
  255. };
  256. /* provided by hw blocks that can write ptes, e.g., sdma */
  257. struct amdgpu_vm_pte_funcs {
  258. /* copy pte entries from GART */
  259. void (*copy_pte)(struct amdgpu_ib *ib,
  260. uint64_t pe, uint64_t src,
  261. unsigned count);
  262. /* write pte one entry at a time with addr mapping */
  263. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  264. uint64_t value, unsigned count,
  265. uint32_t incr);
  266. /* for linear pte/pde updates without addr mapping */
  267. void (*set_pte_pde)(struct amdgpu_ib *ib,
  268. uint64_t pe,
  269. uint64_t addr, unsigned count,
  270. uint32_t incr, uint64_t flags);
  271. };
  272. /* provided by the gmc block */
  273. struct amdgpu_gart_funcs {
  274. /* flush the vm tlb via mmio */
  275. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  276. uint32_t vmid);
  277. /* write pte/pde updates using the cpu */
  278. int (*set_pte_pde)(struct amdgpu_device *adev,
  279. void *cpu_pt_addr, /* cpu addr of page table */
  280. uint32_t gpu_page_idx, /* pte/pde to update */
  281. uint64_t addr, /* addr to write into pte/pde */
  282. uint64_t flags); /* access flags */
  283. /* enable/disable PRT support */
  284. void (*set_prt)(struct amdgpu_device *adev, bool enable);
  285. /* set pte flags based per asic */
  286. uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
  287. uint32_t flags);
  288. /* get the pde for a given mc addr */
  289. u64 (*get_vm_pde)(struct amdgpu_device *adev, u64 addr);
  290. uint32_t (*get_invalidate_req)(unsigned int vm_id);
  291. };
  292. /* provided by the ih block */
  293. struct amdgpu_ih_funcs {
  294. /* ring read/write ptr handling, called from interrupt context */
  295. u32 (*get_wptr)(struct amdgpu_device *adev);
  296. void (*decode_iv)(struct amdgpu_device *adev,
  297. struct amdgpu_iv_entry *entry);
  298. void (*set_rptr)(struct amdgpu_device *adev);
  299. };
  300. /*
  301. * BIOS.
  302. */
  303. bool amdgpu_get_bios(struct amdgpu_device *adev);
  304. bool amdgpu_read_bios(struct amdgpu_device *adev);
  305. /*
  306. * Dummy page
  307. */
  308. struct amdgpu_dummy_page {
  309. struct page *page;
  310. dma_addr_t addr;
  311. };
  312. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  313. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  314. /*
  315. * Clocks
  316. */
  317. #define AMDGPU_MAX_PPLL 3
  318. struct amdgpu_clock {
  319. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  320. struct amdgpu_pll spll;
  321. struct amdgpu_pll mpll;
  322. /* 10 Khz units */
  323. uint32_t default_mclk;
  324. uint32_t default_sclk;
  325. uint32_t default_dispclk;
  326. uint32_t current_dispclk;
  327. uint32_t dp_extclk;
  328. uint32_t max_pixel_clock;
  329. };
  330. /*
  331. * GEM.
  332. */
  333. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  334. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  335. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  336. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  337. struct drm_file *file_priv);
  338. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  339. struct drm_file *file_priv);
  340. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  341. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  342. struct drm_gem_object *
  343. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  344. struct dma_buf_attachment *attach,
  345. struct sg_table *sg);
  346. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  347. struct drm_gem_object *gobj,
  348. int flags);
  349. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  350. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  351. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  352. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  353. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  354. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  355. /* sub-allocation manager, it has to be protected by another lock.
  356. * By conception this is an helper for other part of the driver
  357. * like the indirect buffer or semaphore, which both have their
  358. * locking.
  359. *
  360. * Principe is simple, we keep a list of sub allocation in offset
  361. * order (first entry has offset == 0, last entry has the highest
  362. * offset).
  363. *
  364. * When allocating new object we first check if there is room at
  365. * the end total_size - (last_object_offset + last_object_size) >=
  366. * alloc_size. If so we allocate new object there.
  367. *
  368. * When there is not enough room at the end, we start waiting for
  369. * each sub object until we reach object_offset+object_size >=
  370. * alloc_size, this object then become the sub object we return.
  371. *
  372. * Alignment can't be bigger than page size.
  373. *
  374. * Hole are not considered for allocation to keep things simple.
  375. * Assumption is that there won't be hole (all object on same
  376. * alignment).
  377. */
  378. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  379. struct amdgpu_sa_manager {
  380. wait_queue_head_t wq;
  381. struct amdgpu_bo *bo;
  382. struct list_head *hole;
  383. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  384. struct list_head olist;
  385. unsigned size;
  386. uint64_t gpu_addr;
  387. void *cpu_ptr;
  388. uint32_t domain;
  389. uint32_t align;
  390. };
  391. /* sub-allocation buffer */
  392. struct amdgpu_sa_bo {
  393. struct list_head olist;
  394. struct list_head flist;
  395. struct amdgpu_sa_manager *manager;
  396. unsigned soffset;
  397. unsigned eoffset;
  398. struct dma_fence *fence;
  399. };
  400. /*
  401. * GEM objects.
  402. */
  403. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  404. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  405. int alignment, u32 initial_domain,
  406. u64 flags, bool kernel,
  407. struct reservation_object *resv,
  408. struct drm_gem_object **obj);
  409. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  410. struct drm_device *dev,
  411. struct drm_mode_create_dumb *args);
  412. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  413. struct drm_device *dev,
  414. uint32_t handle, uint64_t *offset_p);
  415. int amdgpu_fence_slab_init(void);
  416. void amdgpu_fence_slab_fini(void);
  417. /*
  418. * VMHUB structures, functions & helpers
  419. */
  420. struct amdgpu_vmhub {
  421. uint32_t ctx0_ptb_addr_lo32;
  422. uint32_t ctx0_ptb_addr_hi32;
  423. uint32_t vm_inv_eng0_req;
  424. uint32_t vm_inv_eng0_ack;
  425. uint32_t vm_context0_cntl;
  426. uint32_t vm_l2_pro_fault_status;
  427. uint32_t vm_l2_pro_fault_cntl;
  428. };
  429. /*
  430. * GPU MC structures, functions & helpers
  431. */
  432. struct amdgpu_mc {
  433. resource_size_t aper_size;
  434. resource_size_t aper_base;
  435. resource_size_t agp_base;
  436. /* for some chips with <= 32MB we need to lie
  437. * about vram size near mc fb location */
  438. u64 mc_vram_size;
  439. u64 visible_vram_size;
  440. u64 gart_size;
  441. u64 gart_start;
  442. u64 gart_end;
  443. u64 vram_start;
  444. u64 vram_end;
  445. unsigned vram_width;
  446. u64 real_vram_size;
  447. int vram_mtrr;
  448. u64 mc_mask;
  449. const struct firmware *fw; /* MC firmware */
  450. uint32_t fw_version;
  451. struct amdgpu_irq_src vm_fault;
  452. uint32_t vram_type;
  453. uint32_t srbm_soft_reset;
  454. bool prt_warning;
  455. uint64_t stolen_size;
  456. /* apertures */
  457. u64 shared_aperture_start;
  458. u64 shared_aperture_end;
  459. u64 private_aperture_start;
  460. u64 private_aperture_end;
  461. /* protects concurrent invalidation */
  462. spinlock_t invalidate_lock;
  463. };
  464. /*
  465. * GPU doorbell structures, functions & helpers
  466. */
  467. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  468. {
  469. AMDGPU_DOORBELL_KIQ = 0x000,
  470. AMDGPU_DOORBELL_HIQ = 0x001,
  471. AMDGPU_DOORBELL_DIQ = 0x002,
  472. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  473. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  474. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  475. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  476. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  477. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  478. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  479. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  480. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  481. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  482. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  483. AMDGPU_DOORBELL_IH = 0x1E8,
  484. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  485. AMDGPU_DOORBELL_INVALID = 0xFFFF
  486. } AMDGPU_DOORBELL_ASSIGNMENT;
  487. struct amdgpu_doorbell {
  488. /* doorbell mmio */
  489. resource_size_t base;
  490. resource_size_t size;
  491. u32 __iomem *ptr;
  492. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  493. };
  494. /*
  495. * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
  496. */
  497. typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
  498. {
  499. /*
  500. * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
  501. * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
  502. * Compute related doorbells are allocated from 0x00 to 0x8a
  503. */
  504. /* kernel scheduling */
  505. AMDGPU_DOORBELL64_KIQ = 0x00,
  506. /* HSA interface queue and debug queue */
  507. AMDGPU_DOORBELL64_HIQ = 0x01,
  508. AMDGPU_DOORBELL64_DIQ = 0x02,
  509. /* Compute engines */
  510. AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
  511. AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
  512. AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
  513. AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
  514. AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
  515. AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
  516. AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
  517. AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
  518. /* User queue doorbell range (128 doorbells) */
  519. AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
  520. AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
  521. /* Graphics engine */
  522. AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
  523. /*
  524. * Other graphics doorbells can be allocated here: from 0x8c to 0xef
  525. * Graphics voltage island aperture 1
  526. * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
  527. */
  528. /* sDMA engines */
  529. AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
  530. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
  531. AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
  532. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
  533. /* Interrupt handler */
  534. AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
  535. AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
  536. AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
  537. /* VCN engine use 32 bits doorbell */
  538. AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
  539. AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
  540. AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
  541. AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
  542. /* overlap the doorbell assignment with VCN as they are mutually exclusive
  543. * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
  544. */
  545. AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8,
  546. AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9,
  547. AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA,
  548. AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB,
  549. AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC,
  550. AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD,
  551. AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE,
  552. AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF,
  553. AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
  554. AMDGPU_DOORBELL64_INVALID = 0xFFFF
  555. } AMDGPU_DOORBELL64_ASSIGNMENT;
  556. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  557. phys_addr_t *aperture_base,
  558. size_t *aperture_size,
  559. size_t *start_offset);
  560. /*
  561. * IRQS.
  562. */
  563. struct amdgpu_flip_work {
  564. struct delayed_work flip_work;
  565. struct work_struct unpin_work;
  566. struct amdgpu_device *adev;
  567. int crtc_id;
  568. u32 target_vblank;
  569. uint64_t base;
  570. struct drm_pending_vblank_event *event;
  571. struct amdgpu_bo *old_abo;
  572. struct dma_fence *excl;
  573. unsigned shared_count;
  574. struct dma_fence **shared;
  575. struct dma_fence_cb cb;
  576. bool async;
  577. };
  578. /*
  579. * CP & rings.
  580. */
  581. struct amdgpu_ib {
  582. struct amdgpu_sa_bo *sa_bo;
  583. uint32_t length_dw;
  584. uint64_t gpu_addr;
  585. uint32_t *ptr;
  586. uint32_t flags;
  587. };
  588. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  589. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  590. struct amdgpu_job **job, struct amdgpu_vm *vm);
  591. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  592. struct amdgpu_job **job);
  593. void amdgpu_job_free_resources(struct amdgpu_job *job);
  594. void amdgpu_job_free(struct amdgpu_job *job);
  595. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  596. struct amd_sched_entity *entity, void *owner,
  597. struct dma_fence **f);
  598. /*
  599. * Queue manager
  600. */
  601. struct amdgpu_queue_mapper {
  602. int hw_ip;
  603. struct mutex lock;
  604. /* protected by lock */
  605. struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
  606. };
  607. struct amdgpu_queue_mgr {
  608. struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
  609. };
  610. int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
  611. struct amdgpu_queue_mgr *mgr);
  612. int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
  613. struct amdgpu_queue_mgr *mgr);
  614. int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
  615. struct amdgpu_queue_mgr *mgr,
  616. int hw_ip, int instance, int ring,
  617. struct amdgpu_ring **out_ring);
  618. /*
  619. * context related structures
  620. */
  621. struct amdgpu_ctx_ring {
  622. uint64_t sequence;
  623. struct dma_fence **fences;
  624. struct amd_sched_entity entity;
  625. };
  626. struct amdgpu_ctx {
  627. struct kref refcount;
  628. struct amdgpu_device *adev;
  629. struct amdgpu_queue_mgr queue_mgr;
  630. unsigned reset_counter;
  631. spinlock_t ring_lock;
  632. struct dma_fence **fences;
  633. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  634. bool preamble_presented;
  635. };
  636. struct amdgpu_ctx_mgr {
  637. struct amdgpu_device *adev;
  638. struct mutex lock;
  639. /* protected by lock */
  640. struct idr ctx_handles;
  641. };
  642. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  643. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  644. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  645. struct dma_fence *fence);
  646. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  647. struct amdgpu_ring *ring, uint64_t seq);
  648. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  649. struct drm_file *filp);
  650. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  651. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  652. /*
  653. * file private structure
  654. */
  655. struct amdgpu_fpriv {
  656. struct amdgpu_vm vm;
  657. struct amdgpu_bo_va *prt_va;
  658. struct amdgpu_bo_va *csa_va;
  659. struct mutex bo_list_lock;
  660. struct idr bo_list_handles;
  661. struct amdgpu_ctx_mgr ctx_mgr;
  662. u32 vram_lost_counter;
  663. };
  664. /*
  665. * residency list
  666. */
  667. struct amdgpu_bo_list_entry {
  668. struct amdgpu_bo *robj;
  669. struct ttm_validate_buffer tv;
  670. struct amdgpu_bo_va *bo_va;
  671. uint32_t priority;
  672. struct page **user_pages;
  673. int user_invalidated;
  674. };
  675. struct amdgpu_bo_list {
  676. struct mutex lock;
  677. struct rcu_head rhead;
  678. struct kref refcount;
  679. struct amdgpu_bo *gds_obj;
  680. struct amdgpu_bo *gws_obj;
  681. struct amdgpu_bo *oa_obj;
  682. unsigned first_userptr;
  683. unsigned num_entries;
  684. struct amdgpu_bo_list_entry *array;
  685. };
  686. struct amdgpu_bo_list *
  687. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  688. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  689. struct list_head *validated);
  690. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  691. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  692. /*
  693. * GFX stuff
  694. */
  695. #include "clearstate_defs.h"
  696. struct amdgpu_rlc_funcs {
  697. void (*enter_safe_mode)(struct amdgpu_device *adev);
  698. void (*exit_safe_mode)(struct amdgpu_device *adev);
  699. };
  700. struct amdgpu_rlc {
  701. /* for power gating */
  702. struct amdgpu_bo *save_restore_obj;
  703. uint64_t save_restore_gpu_addr;
  704. volatile uint32_t *sr_ptr;
  705. const u32 *reg_list;
  706. u32 reg_list_size;
  707. /* for clear state */
  708. struct amdgpu_bo *clear_state_obj;
  709. uint64_t clear_state_gpu_addr;
  710. volatile uint32_t *cs_ptr;
  711. const struct cs_section_def *cs_data;
  712. u32 clear_state_size;
  713. /* for cp tables */
  714. struct amdgpu_bo *cp_table_obj;
  715. uint64_t cp_table_gpu_addr;
  716. volatile uint32_t *cp_table_ptr;
  717. u32 cp_table_size;
  718. /* safe mode for updating CG/PG state */
  719. bool in_safe_mode;
  720. const struct amdgpu_rlc_funcs *funcs;
  721. /* for firmware data */
  722. u32 save_and_restore_offset;
  723. u32 clear_state_descriptor_offset;
  724. u32 avail_scratch_ram_locations;
  725. u32 reg_restore_list_size;
  726. u32 reg_list_format_start;
  727. u32 reg_list_format_separate_start;
  728. u32 starting_offsets_start;
  729. u32 reg_list_format_size_bytes;
  730. u32 reg_list_size_bytes;
  731. u32 *register_list_format;
  732. u32 *register_restore;
  733. };
  734. #define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
  735. struct amdgpu_mec {
  736. struct amdgpu_bo *hpd_eop_obj;
  737. u64 hpd_eop_gpu_addr;
  738. struct amdgpu_bo *mec_fw_obj;
  739. u64 mec_fw_gpu_addr;
  740. u32 num_mec;
  741. u32 num_pipe_per_mec;
  742. u32 num_queue_per_pipe;
  743. void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
  744. /* These are the resources for which amdgpu takes ownership */
  745. DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  746. };
  747. struct amdgpu_kiq {
  748. u64 eop_gpu_addr;
  749. struct amdgpu_bo *eop_obj;
  750. struct mutex ring_mutex;
  751. struct amdgpu_ring ring;
  752. struct amdgpu_irq_src irq;
  753. };
  754. /*
  755. * GPU scratch registers structures, functions & helpers
  756. */
  757. struct amdgpu_scratch {
  758. unsigned num_reg;
  759. uint32_t reg_base;
  760. uint32_t free_mask;
  761. };
  762. /*
  763. * GFX configurations
  764. */
  765. #define AMDGPU_GFX_MAX_SE 4
  766. #define AMDGPU_GFX_MAX_SH_PER_SE 2
  767. struct amdgpu_rb_config {
  768. uint32_t rb_backend_disable;
  769. uint32_t user_rb_backend_disable;
  770. uint32_t raster_config;
  771. uint32_t raster_config_1;
  772. };
  773. struct gb_addr_config {
  774. uint16_t pipe_interleave_size;
  775. uint8_t num_pipes;
  776. uint8_t max_compress_frags;
  777. uint8_t num_banks;
  778. uint8_t num_se;
  779. uint8_t num_rb_per_se;
  780. };
  781. struct amdgpu_gfx_config {
  782. unsigned max_shader_engines;
  783. unsigned max_tile_pipes;
  784. unsigned max_cu_per_sh;
  785. unsigned max_sh_per_se;
  786. unsigned max_backends_per_se;
  787. unsigned max_texture_channel_caches;
  788. unsigned max_gprs;
  789. unsigned max_gs_threads;
  790. unsigned max_hw_contexts;
  791. unsigned sc_prim_fifo_size_frontend;
  792. unsigned sc_prim_fifo_size_backend;
  793. unsigned sc_hiz_tile_fifo_size;
  794. unsigned sc_earlyz_tile_fifo_size;
  795. unsigned num_tile_pipes;
  796. unsigned backend_enable_mask;
  797. unsigned mem_max_burst_length_bytes;
  798. unsigned mem_row_size_in_kb;
  799. unsigned shader_engine_tile_size;
  800. unsigned num_gpus;
  801. unsigned multi_gpu_tile_size;
  802. unsigned mc_arb_ramcfg;
  803. unsigned gb_addr_config;
  804. unsigned num_rbs;
  805. unsigned gs_vgt_table_depth;
  806. unsigned gs_prim_buffer_depth;
  807. uint32_t tile_mode_array[32];
  808. uint32_t macrotile_mode_array[16];
  809. struct gb_addr_config gb_addr_config_fields;
  810. struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
  811. /* gfx configure feature */
  812. uint32_t double_offchip_lds_buf;
  813. };
  814. struct amdgpu_cu_info {
  815. uint32_t max_waves_per_simd;
  816. uint32_t wave_front_size;
  817. uint32_t max_scratch_slots_per_cu;
  818. uint32_t lds_size;
  819. /* total active CU number */
  820. uint32_t number;
  821. uint32_t ao_cu_mask;
  822. uint32_t ao_cu_bitmap[4][4];
  823. uint32_t bitmap[4][4];
  824. };
  825. struct amdgpu_gfx_funcs {
  826. /* get the gpu clock counter */
  827. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  828. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  829. void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
  830. void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
  831. void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
  832. };
  833. struct amdgpu_ngg_buf {
  834. struct amdgpu_bo *bo;
  835. uint64_t gpu_addr;
  836. uint32_t size;
  837. uint32_t bo_size;
  838. };
  839. enum {
  840. NGG_PRIM = 0,
  841. NGG_POS,
  842. NGG_CNTL,
  843. NGG_PARAM,
  844. NGG_BUF_MAX
  845. };
  846. struct amdgpu_ngg {
  847. struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
  848. uint32_t gds_reserve_addr;
  849. uint32_t gds_reserve_size;
  850. bool init;
  851. };
  852. struct amdgpu_gfx {
  853. struct mutex gpu_clock_mutex;
  854. struct amdgpu_gfx_config config;
  855. struct amdgpu_rlc rlc;
  856. struct amdgpu_mec mec;
  857. struct amdgpu_kiq kiq;
  858. struct amdgpu_scratch scratch;
  859. const struct firmware *me_fw; /* ME firmware */
  860. uint32_t me_fw_version;
  861. const struct firmware *pfp_fw; /* PFP firmware */
  862. uint32_t pfp_fw_version;
  863. const struct firmware *ce_fw; /* CE firmware */
  864. uint32_t ce_fw_version;
  865. const struct firmware *rlc_fw; /* RLC firmware */
  866. uint32_t rlc_fw_version;
  867. const struct firmware *mec_fw; /* MEC firmware */
  868. uint32_t mec_fw_version;
  869. const struct firmware *mec2_fw; /* MEC2 firmware */
  870. uint32_t mec2_fw_version;
  871. uint32_t me_feature_version;
  872. uint32_t ce_feature_version;
  873. uint32_t pfp_feature_version;
  874. uint32_t rlc_feature_version;
  875. uint32_t mec_feature_version;
  876. uint32_t mec2_feature_version;
  877. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  878. unsigned num_gfx_rings;
  879. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  880. unsigned num_compute_rings;
  881. struct amdgpu_irq_src eop_irq;
  882. struct amdgpu_irq_src priv_reg_irq;
  883. struct amdgpu_irq_src priv_inst_irq;
  884. /* gfx status */
  885. uint32_t gfx_current_status;
  886. /* ce ram size*/
  887. unsigned ce_ram_size;
  888. struct amdgpu_cu_info cu_info;
  889. const struct amdgpu_gfx_funcs *funcs;
  890. /* reset mask */
  891. uint32_t grbm_soft_reset;
  892. uint32_t srbm_soft_reset;
  893. bool in_reset;
  894. /* s3/s4 mask */
  895. bool in_suspend;
  896. /* NGG */
  897. struct amdgpu_ngg ngg;
  898. };
  899. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  900. unsigned size, struct amdgpu_ib *ib);
  901. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  902. struct dma_fence *f);
  903. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  904. struct amdgpu_ib *ibs, struct amdgpu_job *job,
  905. struct dma_fence **f);
  906. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  907. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  908. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  909. /*
  910. * CS.
  911. */
  912. struct amdgpu_cs_chunk {
  913. uint32_t chunk_id;
  914. uint32_t length_dw;
  915. void *kdata;
  916. };
  917. struct amdgpu_cs_parser {
  918. struct amdgpu_device *adev;
  919. struct drm_file *filp;
  920. struct amdgpu_ctx *ctx;
  921. /* chunks */
  922. unsigned nchunks;
  923. struct amdgpu_cs_chunk *chunks;
  924. /* scheduler job object */
  925. struct amdgpu_job *job;
  926. /* buffer objects */
  927. struct ww_acquire_ctx ticket;
  928. struct amdgpu_bo_list *bo_list;
  929. struct amdgpu_bo_list_entry vm_pd;
  930. struct list_head validated;
  931. struct dma_fence *fence;
  932. uint64_t bytes_moved_threshold;
  933. uint64_t bytes_moved_vis_threshold;
  934. uint64_t bytes_moved;
  935. uint64_t bytes_moved_vis;
  936. struct amdgpu_bo_list_entry *evictable;
  937. /* user fence */
  938. struct amdgpu_bo_list_entry uf_entry;
  939. unsigned num_post_dep_syncobjs;
  940. struct drm_syncobj **post_dep_syncobjs;
  941. };
  942. #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
  943. #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
  944. #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
  945. struct amdgpu_job {
  946. struct amd_sched_job base;
  947. struct amdgpu_device *adev;
  948. struct amdgpu_vm *vm;
  949. struct amdgpu_ring *ring;
  950. struct amdgpu_sync sync;
  951. struct amdgpu_sync dep_sync;
  952. struct amdgpu_sync sched_sync;
  953. struct amdgpu_ib *ibs;
  954. struct dma_fence *fence; /* the hw fence */
  955. uint32_t preamble_status;
  956. uint32_t num_ibs;
  957. void *owner;
  958. uint64_t fence_ctx; /* the fence_context this job uses */
  959. bool vm_needs_flush;
  960. unsigned vm_id;
  961. uint64_t vm_pd_addr;
  962. uint32_t gds_base, gds_size;
  963. uint32_t gws_base, gws_size;
  964. uint32_t oa_base, oa_size;
  965. /* user fence handling */
  966. uint64_t uf_addr;
  967. uint64_t uf_sequence;
  968. };
  969. #define to_amdgpu_job(sched_job) \
  970. container_of((sched_job), struct amdgpu_job, base)
  971. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  972. uint32_t ib_idx, int idx)
  973. {
  974. return p->job->ibs[ib_idx].ptr[idx];
  975. }
  976. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  977. uint32_t ib_idx, int idx,
  978. uint32_t value)
  979. {
  980. p->job->ibs[ib_idx].ptr[idx] = value;
  981. }
  982. /*
  983. * Writeback
  984. */
  985. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  986. struct amdgpu_wb {
  987. struct amdgpu_bo *wb_obj;
  988. volatile uint32_t *wb;
  989. uint64_t gpu_addr;
  990. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  991. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  992. };
  993. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  994. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  995. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  996. /*
  997. * SDMA
  998. */
  999. struct amdgpu_sdma_instance {
  1000. /* SDMA firmware */
  1001. const struct firmware *fw;
  1002. uint32_t fw_version;
  1003. uint32_t feature_version;
  1004. struct amdgpu_ring ring;
  1005. bool burst_nop;
  1006. };
  1007. struct amdgpu_sdma {
  1008. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1009. #ifdef CONFIG_DRM_AMDGPU_SI
  1010. //SI DMA has a difference trap irq number for the second engine
  1011. struct amdgpu_irq_src trap_irq_1;
  1012. #endif
  1013. struct amdgpu_irq_src trap_irq;
  1014. struct amdgpu_irq_src illegal_inst_irq;
  1015. int num_instances;
  1016. uint32_t srbm_soft_reset;
  1017. };
  1018. /*
  1019. * Firmware
  1020. */
  1021. enum amdgpu_firmware_load_type {
  1022. AMDGPU_FW_LOAD_DIRECT = 0,
  1023. AMDGPU_FW_LOAD_SMU,
  1024. AMDGPU_FW_LOAD_PSP,
  1025. };
  1026. struct amdgpu_firmware {
  1027. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1028. enum amdgpu_firmware_load_type load_type;
  1029. struct amdgpu_bo *fw_buf;
  1030. unsigned int fw_size;
  1031. unsigned int max_ucodes;
  1032. /* firmwares are loaded by psp instead of smu from vega10 */
  1033. const struct amdgpu_psp_funcs *funcs;
  1034. struct amdgpu_bo *rbuf;
  1035. struct mutex mutex;
  1036. /* gpu info firmware data pointer */
  1037. const struct firmware *gpu_info_fw;
  1038. };
  1039. /*
  1040. * Benchmarking
  1041. */
  1042. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1043. /*
  1044. * Testing
  1045. */
  1046. void amdgpu_test_moves(struct amdgpu_device *adev);
  1047. /*
  1048. * MMU Notifier
  1049. */
  1050. #if defined(CONFIG_MMU_NOTIFIER)
  1051. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1052. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1053. #else
  1054. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1055. {
  1056. return -ENODEV;
  1057. }
  1058. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1059. #endif
  1060. /*
  1061. * Debugfs
  1062. */
  1063. struct amdgpu_debugfs {
  1064. const struct drm_info_list *files;
  1065. unsigned num_files;
  1066. };
  1067. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1068. const struct drm_info_list *files,
  1069. unsigned nfiles);
  1070. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1071. #if defined(CONFIG_DEBUG_FS)
  1072. int amdgpu_debugfs_init(struct drm_minor *minor);
  1073. #endif
  1074. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1075. /*
  1076. * amdgpu smumgr functions
  1077. */
  1078. struct amdgpu_smumgr_funcs {
  1079. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1080. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1081. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1082. };
  1083. /*
  1084. * amdgpu smumgr
  1085. */
  1086. struct amdgpu_smumgr {
  1087. struct amdgpu_bo *toc_buf;
  1088. struct amdgpu_bo *smu_buf;
  1089. /* asic priv smu data */
  1090. void *priv;
  1091. spinlock_t smu_lock;
  1092. /* smumgr functions */
  1093. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1094. /* ucode loading complete flag */
  1095. uint32_t fw_flags;
  1096. };
  1097. /*
  1098. * ASIC specific register table accessible by UMD
  1099. */
  1100. struct amdgpu_allowed_register_entry {
  1101. uint32_t reg_offset;
  1102. bool grbm_indexed;
  1103. };
  1104. /*
  1105. * ASIC specific functions.
  1106. */
  1107. struct amdgpu_asic_funcs {
  1108. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1109. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1110. u8 *bios, u32 length_bytes);
  1111. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1112. u32 sh_num, u32 reg_offset, u32 *value);
  1113. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1114. int (*reset)(struct amdgpu_device *adev);
  1115. /* get the reference clock */
  1116. u32 (*get_xclk)(struct amdgpu_device *adev);
  1117. /* MM block clocks */
  1118. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1119. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1120. /* static power management */
  1121. int (*get_pcie_lanes)(struct amdgpu_device *adev);
  1122. void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
  1123. /* get config memsize register */
  1124. u32 (*get_config_memsize)(struct amdgpu_device *adev);
  1125. };
  1126. /*
  1127. * IOCTL.
  1128. */
  1129. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1130. struct drm_file *filp);
  1131. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1132. struct drm_file *filp);
  1133. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1134. struct drm_file *filp);
  1135. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1136. struct drm_file *filp);
  1137. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1138. struct drm_file *filp);
  1139. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1140. struct drm_file *filp);
  1141. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1142. struct drm_file *filp);
  1143. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1144. struct drm_file *filp);
  1145. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1146. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1147. int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
  1148. struct drm_file *filp);
  1149. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1150. struct drm_file *filp);
  1151. /* VRAM scratch page for HDP bug, default vram page */
  1152. struct amdgpu_vram_scratch {
  1153. struct amdgpu_bo *robj;
  1154. volatile uint32_t *ptr;
  1155. u64 gpu_addr;
  1156. };
  1157. /*
  1158. * ACPI
  1159. */
  1160. struct amdgpu_atif_notification_cfg {
  1161. bool enabled;
  1162. int command_code;
  1163. };
  1164. struct amdgpu_atif_notifications {
  1165. bool display_switch;
  1166. bool expansion_mode_change;
  1167. bool thermal_state;
  1168. bool forced_power_state;
  1169. bool system_power_state;
  1170. bool display_conf_change;
  1171. bool px_gfx_switch;
  1172. bool brightness_change;
  1173. bool dgpu_display_event;
  1174. };
  1175. struct amdgpu_atif_functions {
  1176. bool system_params;
  1177. bool sbios_requests;
  1178. bool select_active_disp;
  1179. bool lid_state;
  1180. bool get_tv_standard;
  1181. bool set_tv_standard;
  1182. bool get_panel_expansion_mode;
  1183. bool set_panel_expansion_mode;
  1184. bool temperature_change;
  1185. bool graphics_device_types;
  1186. };
  1187. struct amdgpu_atif {
  1188. struct amdgpu_atif_notifications notifications;
  1189. struct amdgpu_atif_functions functions;
  1190. struct amdgpu_atif_notification_cfg notification_cfg;
  1191. struct amdgpu_encoder *encoder_for_bl;
  1192. };
  1193. struct amdgpu_atcs_functions {
  1194. bool get_ext_state;
  1195. bool pcie_perf_req;
  1196. bool pcie_dev_rdy;
  1197. bool pcie_bus_width;
  1198. };
  1199. struct amdgpu_atcs {
  1200. struct amdgpu_atcs_functions functions;
  1201. };
  1202. /*
  1203. * CGS
  1204. */
  1205. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1206. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1207. /*
  1208. * Core structure, functions and helpers.
  1209. */
  1210. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1211. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1212. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1213. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1214. #define AMDGPU_RESET_MAGIC_NUM 64
  1215. struct amdgpu_device {
  1216. struct device *dev;
  1217. struct drm_device *ddev;
  1218. struct pci_dev *pdev;
  1219. #ifdef CONFIG_DRM_AMD_ACP
  1220. struct amdgpu_acp acp;
  1221. #endif
  1222. /* ASIC */
  1223. enum amd_asic_type asic_type;
  1224. uint32_t family;
  1225. uint32_t rev_id;
  1226. uint32_t external_rev_id;
  1227. unsigned long flags;
  1228. int usec_timeout;
  1229. const struct amdgpu_asic_funcs *asic_funcs;
  1230. bool shutdown;
  1231. bool need_dma32;
  1232. bool accel_working;
  1233. struct work_struct reset_work;
  1234. struct notifier_block acpi_nb;
  1235. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1236. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1237. unsigned debugfs_count;
  1238. #if defined(CONFIG_DEBUG_FS)
  1239. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1240. #endif
  1241. struct amdgpu_atif atif;
  1242. struct amdgpu_atcs atcs;
  1243. struct mutex srbm_mutex;
  1244. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1245. struct mutex grbm_idx_mutex;
  1246. struct dev_pm_domain vga_pm_domain;
  1247. bool have_disp_power_ref;
  1248. /* BIOS */
  1249. bool is_atom_fw;
  1250. uint8_t *bios;
  1251. uint32_t bios_size;
  1252. struct amdgpu_bo *stolen_vga_memory;
  1253. uint32_t bios_scratch_reg_offset;
  1254. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1255. /* Register/doorbell mmio */
  1256. resource_size_t rmmio_base;
  1257. resource_size_t rmmio_size;
  1258. void __iomem *rmmio;
  1259. /* protects concurrent MM_INDEX/DATA based register access */
  1260. spinlock_t mmio_idx_lock;
  1261. /* protects concurrent SMC based register access */
  1262. spinlock_t smc_idx_lock;
  1263. amdgpu_rreg_t smc_rreg;
  1264. amdgpu_wreg_t smc_wreg;
  1265. /* protects concurrent PCIE register access */
  1266. spinlock_t pcie_idx_lock;
  1267. amdgpu_rreg_t pcie_rreg;
  1268. amdgpu_wreg_t pcie_wreg;
  1269. amdgpu_rreg_t pciep_rreg;
  1270. amdgpu_wreg_t pciep_wreg;
  1271. /* protects concurrent UVD register access */
  1272. spinlock_t uvd_ctx_idx_lock;
  1273. amdgpu_rreg_t uvd_ctx_rreg;
  1274. amdgpu_wreg_t uvd_ctx_wreg;
  1275. /* protects concurrent DIDT register access */
  1276. spinlock_t didt_idx_lock;
  1277. amdgpu_rreg_t didt_rreg;
  1278. amdgpu_wreg_t didt_wreg;
  1279. /* protects concurrent gc_cac register access */
  1280. spinlock_t gc_cac_idx_lock;
  1281. amdgpu_rreg_t gc_cac_rreg;
  1282. amdgpu_wreg_t gc_cac_wreg;
  1283. /* protects concurrent se_cac register access */
  1284. spinlock_t se_cac_idx_lock;
  1285. amdgpu_rreg_t se_cac_rreg;
  1286. amdgpu_wreg_t se_cac_wreg;
  1287. /* protects concurrent ENDPOINT (audio) register access */
  1288. spinlock_t audio_endpt_idx_lock;
  1289. amdgpu_block_rreg_t audio_endpt_rreg;
  1290. amdgpu_block_wreg_t audio_endpt_wreg;
  1291. void __iomem *rio_mem;
  1292. resource_size_t rio_mem_size;
  1293. struct amdgpu_doorbell doorbell;
  1294. /* clock/pll info */
  1295. struct amdgpu_clock clock;
  1296. /* MC */
  1297. struct amdgpu_mc mc;
  1298. struct amdgpu_gart gart;
  1299. struct amdgpu_dummy_page dummy_page;
  1300. struct amdgpu_vm_manager vm_manager;
  1301. struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
  1302. /* memory management */
  1303. struct amdgpu_mman mman;
  1304. struct amdgpu_vram_scratch vram_scratch;
  1305. struct amdgpu_wb wb;
  1306. atomic64_t num_bytes_moved;
  1307. atomic64_t num_evictions;
  1308. atomic64_t num_vram_cpu_page_faults;
  1309. atomic_t gpu_reset_counter;
  1310. atomic_t vram_lost_counter;
  1311. /* data for buffer migration throttling */
  1312. struct {
  1313. spinlock_t lock;
  1314. s64 last_update_us;
  1315. s64 accum_us; /* accumulated microseconds */
  1316. s64 accum_us_vis; /* for visible VRAM */
  1317. u32 log2_max_MBps;
  1318. } mm_stats;
  1319. /* display */
  1320. bool enable_virtual_display;
  1321. struct amdgpu_mode_info mode_info;
  1322. struct work_struct hotplug_work;
  1323. struct amdgpu_irq_src crtc_irq;
  1324. struct amdgpu_irq_src pageflip_irq;
  1325. struct amdgpu_irq_src hpd_irq;
  1326. /* rings */
  1327. u64 fence_context;
  1328. unsigned num_rings;
  1329. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1330. bool ib_pool_ready;
  1331. struct amdgpu_sa_manager ring_tmp_bo;
  1332. /* interrupts */
  1333. struct amdgpu_irq irq;
  1334. /* powerplay */
  1335. struct amd_powerplay powerplay;
  1336. bool pp_enabled;
  1337. bool pp_force_state_enabled;
  1338. /* dpm */
  1339. struct amdgpu_pm pm;
  1340. u32 cg_flags;
  1341. u32 pg_flags;
  1342. /* amdgpu smumgr */
  1343. struct amdgpu_smumgr smu;
  1344. /* gfx */
  1345. struct amdgpu_gfx gfx;
  1346. /* sdma */
  1347. struct amdgpu_sdma sdma;
  1348. union {
  1349. struct {
  1350. /* uvd */
  1351. struct amdgpu_uvd uvd;
  1352. /* vce */
  1353. struct amdgpu_vce vce;
  1354. };
  1355. /* vcn */
  1356. struct amdgpu_vcn vcn;
  1357. };
  1358. /* firmwares */
  1359. struct amdgpu_firmware firmware;
  1360. /* PSP */
  1361. struct psp_context psp;
  1362. /* GDS */
  1363. struct amdgpu_gds gds;
  1364. struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
  1365. int num_ip_blocks;
  1366. struct mutex mn_lock;
  1367. DECLARE_HASHTABLE(mn_hash, 7);
  1368. /* tracking pinned memory */
  1369. u64 vram_pin_size;
  1370. u64 invisible_pin_size;
  1371. u64 gart_pin_size;
  1372. /* amdkfd interface */
  1373. struct kfd_dev *kfd;
  1374. /* delayed work_func for deferring clockgating during resume */
  1375. struct delayed_work late_init_work;
  1376. struct amdgpu_virt virt;
  1377. /* link all shadow bo */
  1378. struct list_head shadow_list;
  1379. struct mutex shadow_list_lock;
  1380. /* link all gtt */
  1381. spinlock_t gtt_list_lock;
  1382. struct list_head gtt_list;
  1383. /* keep an lru list of rings by HW IP */
  1384. struct list_head ring_lru_list;
  1385. spinlock_t ring_lru_list_lock;
  1386. /* record hw reset is performed */
  1387. bool has_hw_reset;
  1388. u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
  1389. /* record last mm index being written through WREG32*/
  1390. unsigned long last_mm_index;
  1391. };
  1392. static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
  1393. {
  1394. return container_of(bdev, struct amdgpu_device, mman.bdev);
  1395. }
  1396. int amdgpu_device_init(struct amdgpu_device *adev,
  1397. struct drm_device *ddev,
  1398. struct pci_dev *pdev,
  1399. uint32_t flags);
  1400. void amdgpu_device_fini(struct amdgpu_device *adev);
  1401. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1402. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1403. uint32_t acc_flags);
  1404. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1405. uint32_t acc_flags);
  1406. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1407. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1408. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1409. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1410. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
  1411. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
  1412. /*
  1413. * Registers read & write functions.
  1414. */
  1415. #define AMDGPU_REGS_IDX (1<<0)
  1416. #define AMDGPU_REGS_NO_KIQ (1<<1)
  1417. #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
  1418. #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
  1419. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
  1420. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
  1421. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
  1422. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
  1423. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
  1424. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1425. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1426. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1427. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1428. #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
  1429. #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
  1430. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1431. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1432. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1433. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1434. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1435. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1436. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1437. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1438. #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
  1439. #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
  1440. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1441. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1442. #define WREG32_P(reg, val, mask) \
  1443. do { \
  1444. uint32_t tmp_ = RREG32(reg); \
  1445. tmp_ &= (mask); \
  1446. tmp_ |= ((val) & ~(mask)); \
  1447. WREG32(reg, tmp_); \
  1448. } while (0)
  1449. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1450. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1451. #define WREG32_PLL_P(reg, val, mask) \
  1452. do { \
  1453. uint32_t tmp_ = RREG32_PLL(reg); \
  1454. tmp_ &= (mask); \
  1455. tmp_ |= ((val) & ~(mask)); \
  1456. WREG32_PLL(reg, tmp_); \
  1457. } while (0)
  1458. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1459. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1460. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1461. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1462. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1463. #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
  1464. #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
  1465. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1466. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1467. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1468. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1469. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1470. #define REG_GET_FIELD(value, reg, field) \
  1471. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1472. #define WREG32_FIELD(reg, field, val) \
  1473. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1474. #define WREG32_FIELD_OFFSET(reg, offset, field, val) \
  1475. WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1476. /*
  1477. * BIOS helpers.
  1478. */
  1479. #define RBIOS8(i) (adev->bios[i])
  1480. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1481. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1482. static inline struct amdgpu_sdma_instance *
  1483. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1484. {
  1485. struct amdgpu_device *adev = ring->adev;
  1486. int i;
  1487. for (i = 0; i < adev->sdma.num_instances; i++)
  1488. if (&adev->sdma.instance[i].ring == ring)
  1489. break;
  1490. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1491. return &adev->sdma.instance[i];
  1492. else
  1493. return NULL;
  1494. }
  1495. /*
  1496. * ASICs macro.
  1497. */
  1498. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1499. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1500. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1501. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1502. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1503. #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
  1504. #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
  1505. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1506. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1507. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1508. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1509. #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
  1510. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1511. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1512. #define amdgpu_gart_get_vm_pde(adev, addr) (adev)->gart.gart_funcs->get_vm_pde((adev), (addr))
  1513. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1514. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1515. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1516. #define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
  1517. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1518. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1519. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1520. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1521. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1522. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1523. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1524. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1525. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1526. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1527. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1528. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1529. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1530. #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
  1531. #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
  1532. #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
  1533. #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
  1534. #define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
  1535. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1536. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1537. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1538. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1539. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1540. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1541. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1542. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1543. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1544. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1545. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1546. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1547. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1548. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1549. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1550. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1551. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1552. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1553. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1554. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1555. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  1556. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  1557. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1558. #define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
  1559. /* Common functions */
  1560. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  1561. bool amdgpu_need_backup(struct amdgpu_device *adev);
  1562. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  1563. bool amdgpu_need_post(struct amdgpu_device *adev);
  1564. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  1565. void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
  1566. u64 num_vis_bytes);
  1567. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
  1568. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1569. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  1570. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1571. uint32_t flags);
  1572. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  1573. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  1574. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  1575. unsigned long end);
  1576. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  1577. int *last_invalidated);
  1578. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  1579. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1580. struct ttm_mem_reg *mem);
  1581. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  1582. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  1583. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  1584. int amdgpu_ttm_init(struct amdgpu_device *adev);
  1585. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  1586. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  1587. const u32 *registers,
  1588. const u32 array_size);
  1589. bool amdgpu_device_is_px(struct drm_device *dev);
  1590. /* atpx handler */
  1591. #if defined(CONFIG_VGA_SWITCHEROO)
  1592. void amdgpu_register_atpx_handler(void);
  1593. void amdgpu_unregister_atpx_handler(void);
  1594. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  1595. bool amdgpu_is_atpx_hybrid(void);
  1596. bool amdgpu_atpx_dgpu_req_power_for_displays(void);
  1597. bool amdgpu_has_atpx(void);
  1598. #else
  1599. static inline void amdgpu_register_atpx_handler(void) {}
  1600. static inline void amdgpu_unregister_atpx_handler(void) {}
  1601. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  1602. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  1603. static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
  1604. static inline bool amdgpu_has_atpx(void) { return false; }
  1605. #endif
  1606. /*
  1607. * KMS
  1608. */
  1609. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1610. extern const int amdgpu_max_kms_ioctl;
  1611. bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
  1612. struct amdgpu_fpriv *fpriv);
  1613. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1614. void amdgpu_driver_unload_kms(struct drm_device *dev);
  1615. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1616. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1617. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1618. struct drm_file *file_priv);
  1619. int amdgpu_suspend(struct amdgpu_device *adev);
  1620. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  1621. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  1622. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  1623. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1624. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1625. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1626. unsigned long arg);
  1627. /*
  1628. * functions used by amdgpu_encoder.c
  1629. */
  1630. struct amdgpu_afmt_acr {
  1631. u32 clock;
  1632. int n_32khz;
  1633. int cts_32khz;
  1634. int n_44_1khz;
  1635. int cts_44_1khz;
  1636. int n_48khz;
  1637. int cts_48khz;
  1638. };
  1639. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  1640. /* amdgpu_acpi.c */
  1641. #if defined(CONFIG_ACPI)
  1642. int amdgpu_acpi_init(struct amdgpu_device *adev);
  1643. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  1644. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  1645. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  1646. u8 perf_req, bool advertise);
  1647. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  1648. #else
  1649. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  1650. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  1651. #endif
  1652. struct amdgpu_bo_va_mapping *
  1653. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1654. uint64_t addr, struct amdgpu_bo **bo);
  1655. int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
  1656. #include "amdgpu_object.h"
  1657. #endif