uvd_v6_0.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_6_0_d.h"
  30. #include "uvd/uvd_6_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "smu/smu_7_1_3_d.h"
  34. #include "smu/smu_7_1_3_sh_mask.h"
  35. #include "bif/bif_5_1_d.h"
  36. #include "gmc/gmc_8_1_d.h"
  37. #include "vi.h"
  38. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  39. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  40. static int uvd_v6_0_start(struct amdgpu_device *adev);
  41. static void uvd_v6_0_stop(struct amdgpu_device *adev);
  42. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev);
  43. static int uvd_v6_0_set_clockgating_state(void *handle,
  44. enum amd_clockgating_state state);
  45. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  46. bool enable);
  47. /**
  48. * uvd_v6_0_ring_get_rptr - get read pointer
  49. *
  50. * @ring: amdgpu_ring pointer
  51. *
  52. * Returns the current hardware read pointer
  53. */
  54. static uint64_t uvd_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  55. {
  56. struct amdgpu_device *adev = ring->adev;
  57. return RREG32(mmUVD_RBC_RB_RPTR);
  58. }
  59. /**
  60. * uvd_v6_0_ring_get_wptr - get write pointer
  61. *
  62. * @ring: amdgpu_ring pointer
  63. *
  64. * Returns the current hardware write pointer
  65. */
  66. static uint64_t uvd_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  67. {
  68. struct amdgpu_device *adev = ring->adev;
  69. return RREG32(mmUVD_RBC_RB_WPTR);
  70. }
  71. /**
  72. * uvd_v6_0_ring_set_wptr - set write pointer
  73. *
  74. * @ring: amdgpu_ring pointer
  75. *
  76. * Commits the write pointer to the hardware
  77. */
  78. static void uvd_v6_0_ring_set_wptr(struct amdgpu_ring *ring)
  79. {
  80. struct amdgpu_device *adev = ring->adev;
  81. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  82. }
  83. static int uvd_v6_0_early_init(void *handle)
  84. {
  85. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  86. uvd_v6_0_set_ring_funcs(adev);
  87. uvd_v6_0_set_irq_funcs(adev);
  88. return 0;
  89. }
  90. static int uvd_v6_0_sw_init(void *handle)
  91. {
  92. struct amdgpu_ring *ring;
  93. int r;
  94. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  95. /* UVD TRAP */
  96. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 124, &adev->uvd.irq);
  97. if (r)
  98. return r;
  99. r = amdgpu_uvd_sw_init(adev);
  100. if (r)
  101. return r;
  102. r = amdgpu_uvd_resume(adev);
  103. if (r)
  104. return r;
  105. ring = &adev->uvd.ring;
  106. sprintf(ring->name, "uvd");
  107. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  108. return r;
  109. }
  110. static int uvd_v6_0_sw_fini(void *handle)
  111. {
  112. int r;
  113. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  114. r = amdgpu_uvd_suspend(adev);
  115. if (r)
  116. return r;
  117. return amdgpu_uvd_sw_fini(adev);
  118. }
  119. /**
  120. * uvd_v6_0_hw_init - start and test UVD block
  121. *
  122. * @adev: amdgpu_device pointer
  123. *
  124. * Initialize the hardware, boot up the VCPU and do some testing
  125. */
  126. static int uvd_v6_0_hw_init(void *handle)
  127. {
  128. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  129. struct amdgpu_ring *ring = &adev->uvd.ring;
  130. uint32_t tmp;
  131. int r;
  132. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  133. uvd_v6_0_set_clockgating_state(adev, AMD_CG_STATE_UNGATE);
  134. uvd_v6_0_enable_mgcg(adev, true);
  135. ring->ready = true;
  136. r = amdgpu_ring_test_ring(ring);
  137. if (r) {
  138. ring->ready = false;
  139. goto done;
  140. }
  141. r = amdgpu_ring_alloc(ring, 10);
  142. if (r) {
  143. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  144. goto done;
  145. }
  146. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  147. amdgpu_ring_write(ring, tmp);
  148. amdgpu_ring_write(ring, 0xFFFFF);
  149. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  150. amdgpu_ring_write(ring, tmp);
  151. amdgpu_ring_write(ring, 0xFFFFF);
  152. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  153. amdgpu_ring_write(ring, tmp);
  154. amdgpu_ring_write(ring, 0xFFFFF);
  155. /* Clear timeout status bits */
  156. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  157. amdgpu_ring_write(ring, 0x8);
  158. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  159. amdgpu_ring_write(ring, 3);
  160. amdgpu_ring_commit(ring);
  161. done:
  162. if (!r)
  163. DRM_INFO("UVD initialized successfully.\n");
  164. return r;
  165. }
  166. /**
  167. * uvd_v6_0_hw_fini - stop the hardware block
  168. *
  169. * @adev: amdgpu_device pointer
  170. *
  171. * Stop the UVD block, mark ring as not ready any more
  172. */
  173. static int uvd_v6_0_hw_fini(void *handle)
  174. {
  175. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  176. struct amdgpu_ring *ring = &adev->uvd.ring;
  177. if (RREG32(mmUVD_STATUS) != 0)
  178. uvd_v6_0_stop(adev);
  179. ring->ready = false;
  180. return 0;
  181. }
  182. static int uvd_v6_0_suspend(void *handle)
  183. {
  184. int r;
  185. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  186. r = uvd_v6_0_hw_fini(adev);
  187. if (r)
  188. return r;
  189. return amdgpu_uvd_suspend(adev);
  190. }
  191. static int uvd_v6_0_resume(void *handle)
  192. {
  193. int r;
  194. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  195. r = amdgpu_uvd_resume(adev);
  196. if (r)
  197. return r;
  198. return uvd_v6_0_hw_init(adev);
  199. }
  200. /**
  201. * uvd_v6_0_mc_resume - memory controller programming
  202. *
  203. * @adev: amdgpu_device pointer
  204. *
  205. * Let the UVD memory controller know it's offsets
  206. */
  207. static void uvd_v6_0_mc_resume(struct amdgpu_device *adev)
  208. {
  209. uint64_t offset;
  210. uint32_t size;
  211. /* programm memory controller bits 0-27 */
  212. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  213. lower_32_bits(adev->uvd.gpu_addr));
  214. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  215. upper_32_bits(adev->uvd.gpu_addr));
  216. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  217. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  218. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  219. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  220. offset += size;
  221. size = AMDGPU_UVD_HEAP_SIZE;
  222. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  223. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  224. offset += size;
  225. size = AMDGPU_UVD_STACK_SIZE +
  226. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  227. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  228. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  229. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  230. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  231. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  232. WREG32(mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  233. }
  234. #if 0
  235. static void cz_set_uvd_clock_gating_branches(struct amdgpu_device *adev,
  236. bool enable)
  237. {
  238. u32 data, data1;
  239. data = RREG32(mmUVD_CGC_GATE);
  240. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  241. if (enable) {
  242. data |= UVD_CGC_GATE__SYS_MASK |
  243. UVD_CGC_GATE__UDEC_MASK |
  244. UVD_CGC_GATE__MPEG2_MASK |
  245. UVD_CGC_GATE__RBC_MASK |
  246. UVD_CGC_GATE__LMI_MC_MASK |
  247. UVD_CGC_GATE__IDCT_MASK |
  248. UVD_CGC_GATE__MPRD_MASK |
  249. UVD_CGC_GATE__MPC_MASK |
  250. UVD_CGC_GATE__LBSI_MASK |
  251. UVD_CGC_GATE__LRBBM_MASK |
  252. UVD_CGC_GATE__UDEC_RE_MASK |
  253. UVD_CGC_GATE__UDEC_CM_MASK |
  254. UVD_CGC_GATE__UDEC_IT_MASK |
  255. UVD_CGC_GATE__UDEC_DB_MASK |
  256. UVD_CGC_GATE__UDEC_MP_MASK |
  257. UVD_CGC_GATE__WCB_MASK |
  258. UVD_CGC_GATE__VCPU_MASK |
  259. UVD_CGC_GATE__SCPU_MASK;
  260. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  261. UVD_SUVD_CGC_GATE__SIT_MASK |
  262. UVD_SUVD_CGC_GATE__SMP_MASK |
  263. UVD_SUVD_CGC_GATE__SCM_MASK |
  264. UVD_SUVD_CGC_GATE__SDB_MASK |
  265. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  266. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  267. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  268. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  269. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  270. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  271. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  272. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  273. } else {
  274. data &= ~(UVD_CGC_GATE__SYS_MASK |
  275. UVD_CGC_GATE__UDEC_MASK |
  276. UVD_CGC_GATE__MPEG2_MASK |
  277. UVD_CGC_GATE__RBC_MASK |
  278. UVD_CGC_GATE__LMI_MC_MASK |
  279. UVD_CGC_GATE__LMI_UMC_MASK |
  280. UVD_CGC_GATE__IDCT_MASK |
  281. UVD_CGC_GATE__MPRD_MASK |
  282. UVD_CGC_GATE__MPC_MASK |
  283. UVD_CGC_GATE__LBSI_MASK |
  284. UVD_CGC_GATE__LRBBM_MASK |
  285. UVD_CGC_GATE__UDEC_RE_MASK |
  286. UVD_CGC_GATE__UDEC_CM_MASK |
  287. UVD_CGC_GATE__UDEC_IT_MASK |
  288. UVD_CGC_GATE__UDEC_DB_MASK |
  289. UVD_CGC_GATE__UDEC_MP_MASK |
  290. UVD_CGC_GATE__WCB_MASK |
  291. UVD_CGC_GATE__VCPU_MASK |
  292. UVD_CGC_GATE__SCPU_MASK);
  293. data1 &= ~(UVD_SUVD_CGC_GATE__SRE_MASK |
  294. UVD_SUVD_CGC_GATE__SIT_MASK |
  295. UVD_SUVD_CGC_GATE__SMP_MASK |
  296. UVD_SUVD_CGC_GATE__SCM_MASK |
  297. UVD_SUVD_CGC_GATE__SDB_MASK |
  298. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  299. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  300. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  301. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  302. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  303. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  304. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  305. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK);
  306. }
  307. WREG32(mmUVD_CGC_GATE, data);
  308. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  309. }
  310. #endif
  311. /**
  312. * uvd_v6_0_start - start UVD block
  313. *
  314. * @adev: amdgpu_device pointer
  315. *
  316. * Setup and start the UVD block
  317. */
  318. static int uvd_v6_0_start(struct amdgpu_device *adev)
  319. {
  320. struct amdgpu_ring *ring = &adev->uvd.ring;
  321. uint32_t rb_bufsz, tmp;
  322. uint32_t lmi_swap_cntl;
  323. uint32_t mp_swap_cntl;
  324. int i, j, r;
  325. /* disable DPG */
  326. WREG32_P(mmUVD_POWER_STATUS, 0, ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  327. /* disable byte swapping */
  328. lmi_swap_cntl = 0;
  329. mp_swap_cntl = 0;
  330. uvd_v6_0_mc_resume(adev);
  331. /* disable interupt */
  332. WREG32_FIELD(UVD_MASTINT_EN, VCPU_EN, 0);
  333. /* stall UMC and register bus before resetting VCPU */
  334. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 1);
  335. mdelay(1);
  336. /* put LMI, VCPU, RBC etc... into reset */
  337. WREG32(mmUVD_SOFT_RESET,
  338. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  339. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  340. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  341. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  342. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  343. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  344. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  345. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  346. mdelay(5);
  347. /* take UVD block out of reset */
  348. WREG32_FIELD(SRBM_SOFT_RESET, SOFT_RESET_UVD, 0);
  349. mdelay(5);
  350. /* initialize UVD memory controller */
  351. WREG32(mmUVD_LMI_CTRL,
  352. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  353. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  354. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  355. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  356. UVD_LMI_CTRL__REQ_MODE_MASK |
  357. UVD_LMI_CTRL__DISABLE_ON_FWV_FAIL_MASK);
  358. #ifdef __BIG_ENDIAN
  359. /* swap (8 in 32) RB and IB */
  360. lmi_swap_cntl = 0xa;
  361. mp_swap_cntl = 0;
  362. #endif
  363. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  364. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  365. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  366. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  367. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  368. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  369. WREG32(mmUVD_MPC_SET_ALU, 0);
  370. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  371. /* take all subblocks out of reset, except VCPU */
  372. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  373. mdelay(5);
  374. /* enable VCPU clock */
  375. WREG32(mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK);
  376. /* enable UMC */
  377. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 0);
  378. /* boot up the VCPU */
  379. WREG32(mmUVD_SOFT_RESET, 0);
  380. mdelay(10);
  381. for (i = 0; i < 10; ++i) {
  382. uint32_t status;
  383. for (j = 0; j < 100; ++j) {
  384. status = RREG32(mmUVD_STATUS);
  385. if (status & 2)
  386. break;
  387. mdelay(10);
  388. }
  389. r = 0;
  390. if (status & 2)
  391. break;
  392. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  393. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 1);
  394. mdelay(10);
  395. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 0);
  396. mdelay(10);
  397. r = -1;
  398. }
  399. if (r) {
  400. DRM_ERROR("UVD not responding, giving up!!!\n");
  401. return r;
  402. }
  403. /* enable master interrupt */
  404. WREG32_P(mmUVD_MASTINT_EN,
  405. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  406. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  407. /* clear the bit 4 of UVD_STATUS */
  408. WREG32_P(mmUVD_STATUS, 0, ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  409. /* force RBC into idle state */
  410. rb_bufsz = order_base_2(ring->ring_size);
  411. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  412. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  413. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  414. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  415. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  416. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  417. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  418. /* set the write pointer delay */
  419. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  420. /* set the wb address */
  421. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  422. /* programm the RB_BASE for ring buffer */
  423. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  424. lower_32_bits(ring->gpu_addr));
  425. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  426. upper_32_bits(ring->gpu_addr));
  427. /* Initialize the ring buffer's read and write pointers */
  428. WREG32(mmUVD_RBC_RB_RPTR, 0);
  429. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  430. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  431. WREG32_FIELD(UVD_RBC_RB_CNTL, RB_NO_FETCH, 0);
  432. return 0;
  433. }
  434. /**
  435. * uvd_v6_0_stop - stop UVD block
  436. *
  437. * @adev: amdgpu_device pointer
  438. *
  439. * stop the UVD block
  440. */
  441. static void uvd_v6_0_stop(struct amdgpu_device *adev)
  442. {
  443. /* force RBC into idle state */
  444. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  445. /* Stall UMC and register bus before resetting VCPU */
  446. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  447. mdelay(1);
  448. /* put VCPU into reset */
  449. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  450. mdelay(5);
  451. /* disable VCPU clock */
  452. WREG32(mmUVD_VCPU_CNTL, 0x0);
  453. /* Unstall UMC and register bus */
  454. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  455. WREG32(mmUVD_STATUS, 0);
  456. }
  457. /**
  458. * uvd_v6_0_ring_emit_fence - emit an fence & trap command
  459. *
  460. * @ring: amdgpu_ring pointer
  461. * @fence: fence to emit
  462. *
  463. * Write a fence and a trap command to the ring.
  464. */
  465. static void uvd_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  466. unsigned flags)
  467. {
  468. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  469. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  470. amdgpu_ring_write(ring, seq);
  471. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  472. amdgpu_ring_write(ring, addr & 0xffffffff);
  473. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  474. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  475. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  476. amdgpu_ring_write(ring, 0);
  477. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  478. amdgpu_ring_write(ring, 0);
  479. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  480. amdgpu_ring_write(ring, 0);
  481. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  482. amdgpu_ring_write(ring, 2);
  483. }
  484. /**
  485. * uvd_v6_0_ring_emit_hdp_flush - emit an hdp flush
  486. *
  487. * @ring: amdgpu_ring pointer
  488. *
  489. * Emits an hdp flush.
  490. */
  491. static void uvd_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  492. {
  493. amdgpu_ring_write(ring, PACKET0(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  494. amdgpu_ring_write(ring, 0);
  495. }
  496. /**
  497. * uvd_v6_0_ring_hdp_invalidate - emit an hdp invalidate
  498. *
  499. * @ring: amdgpu_ring pointer
  500. *
  501. * Emits an hdp invalidate.
  502. */
  503. static void uvd_v6_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  504. {
  505. amdgpu_ring_write(ring, PACKET0(mmHDP_DEBUG0, 0));
  506. amdgpu_ring_write(ring, 1);
  507. }
  508. /**
  509. * uvd_v6_0_ring_test_ring - register write test
  510. *
  511. * @ring: amdgpu_ring pointer
  512. *
  513. * Test if we can successfully write to the context register
  514. */
  515. static int uvd_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  516. {
  517. struct amdgpu_device *adev = ring->adev;
  518. uint32_t tmp = 0;
  519. unsigned i;
  520. int r;
  521. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  522. r = amdgpu_ring_alloc(ring, 3);
  523. if (r) {
  524. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  525. ring->idx, r);
  526. return r;
  527. }
  528. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  529. amdgpu_ring_write(ring, 0xDEADBEEF);
  530. amdgpu_ring_commit(ring);
  531. for (i = 0; i < adev->usec_timeout; i++) {
  532. tmp = RREG32(mmUVD_CONTEXT_ID);
  533. if (tmp == 0xDEADBEEF)
  534. break;
  535. DRM_UDELAY(1);
  536. }
  537. if (i < adev->usec_timeout) {
  538. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  539. ring->idx, i);
  540. } else {
  541. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  542. ring->idx, tmp);
  543. r = -EINVAL;
  544. }
  545. return r;
  546. }
  547. /**
  548. * uvd_v6_0_ring_emit_ib - execute indirect buffer
  549. *
  550. * @ring: amdgpu_ring pointer
  551. * @ib: indirect buffer to execute
  552. *
  553. * Write ring commands to execute the indirect buffer
  554. */
  555. static void uvd_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  556. struct amdgpu_ib *ib,
  557. unsigned vm_id, bool ctx_switch)
  558. {
  559. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_VMID, 0));
  560. amdgpu_ring_write(ring, vm_id);
  561. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  562. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  563. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  564. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  565. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  566. amdgpu_ring_write(ring, ib->length_dw);
  567. }
  568. static void uvd_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  569. unsigned vm_id, uint64_t pd_addr)
  570. {
  571. uint32_t reg;
  572. if (vm_id < 8)
  573. reg = mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id;
  574. else
  575. reg = mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8;
  576. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  577. amdgpu_ring_write(ring, reg << 2);
  578. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  579. amdgpu_ring_write(ring, pd_addr >> 12);
  580. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  581. amdgpu_ring_write(ring, 0x8);
  582. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  583. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  584. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  585. amdgpu_ring_write(ring, 1 << vm_id);
  586. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  587. amdgpu_ring_write(ring, 0x8);
  588. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  589. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  590. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  591. amdgpu_ring_write(ring, 0);
  592. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  593. amdgpu_ring_write(ring, 1 << vm_id); /* mask */
  594. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  595. amdgpu_ring_write(ring, 0xC);
  596. }
  597. static void uvd_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  598. {
  599. uint32_t seq = ring->fence_drv.sync_seq;
  600. uint64_t addr = ring->fence_drv.gpu_addr;
  601. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  602. amdgpu_ring_write(ring, lower_32_bits(addr));
  603. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  604. amdgpu_ring_write(ring, upper_32_bits(addr));
  605. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  606. amdgpu_ring_write(ring, 0xffffffff); /* mask */
  607. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH9, 0));
  608. amdgpu_ring_write(ring, seq);
  609. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  610. amdgpu_ring_write(ring, 0xE);
  611. }
  612. static bool uvd_v6_0_is_idle(void *handle)
  613. {
  614. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  615. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  616. }
  617. static int uvd_v6_0_wait_for_idle(void *handle)
  618. {
  619. unsigned i;
  620. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  621. for (i = 0; i < adev->usec_timeout; i++) {
  622. if (uvd_v6_0_is_idle(handle))
  623. return 0;
  624. }
  625. return -ETIMEDOUT;
  626. }
  627. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  628. static bool uvd_v6_0_check_soft_reset(void *handle)
  629. {
  630. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  631. u32 srbm_soft_reset = 0;
  632. u32 tmp = RREG32(mmSRBM_STATUS);
  633. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  634. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  635. (RREG32(mmUVD_STATUS) & AMDGPU_UVD_STATUS_BUSY_MASK))
  636. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  637. if (srbm_soft_reset) {
  638. adev->uvd.srbm_soft_reset = srbm_soft_reset;
  639. return true;
  640. } else {
  641. adev->uvd.srbm_soft_reset = 0;
  642. return false;
  643. }
  644. }
  645. static int uvd_v6_0_pre_soft_reset(void *handle)
  646. {
  647. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  648. if (!adev->uvd.srbm_soft_reset)
  649. return 0;
  650. uvd_v6_0_stop(adev);
  651. return 0;
  652. }
  653. static int uvd_v6_0_soft_reset(void *handle)
  654. {
  655. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  656. u32 srbm_soft_reset;
  657. if (!adev->uvd.srbm_soft_reset)
  658. return 0;
  659. srbm_soft_reset = adev->uvd.srbm_soft_reset;
  660. if (srbm_soft_reset) {
  661. u32 tmp;
  662. tmp = RREG32(mmSRBM_SOFT_RESET);
  663. tmp |= srbm_soft_reset;
  664. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  665. WREG32(mmSRBM_SOFT_RESET, tmp);
  666. tmp = RREG32(mmSRBM_SOFT_RESET);
  667. udelay(50);
  668. tmp &= ~srbm_soft_reset;
  669. WREG32(mmSRBM_SOFT_RESET, tmp);
  670. tmp = RREG32(mmSRBM_SOFT_RESET);
  671. /* Wait a little for things to settle down */
  672. udelay(50);
  673. }
  674. return 0;
  675. }
  676. static int uvd_v6_0_post_soft_reset(void *handle)
  677. {
  678. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  679. if (!adev->uvd.srbm_soft_reset)
  680. return 0;
  681. mdelay(5);
  682. return uvd_v6_0_start(adev);
  683. }
  684. static int uvd_v6_0_set_interrupt_state(struct amdgpu_device *adev,
  685. struct amdgpu_irq_src *source,
  686. unsigned type,
  687. enum amdgpu_interrupt_state state)
  688. {
  689. // TODO
  690. return 0;
  691. }
  692. static int uvd_v6_0_process_interrupt(struct amdgpu_device *adev,
  693. struct amdgpu_irq_src *source,
  694. struct amdgpu_iv_entry *entry)
  695. {
  696. DRM_DEBUG("IH: UVD TRAP\n");
  697. amdgpu_fence_process(&adev->uvd.ring);
  698. return 0;
  699. }
  700. static void uvd_v6_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
  701. {
  702. uint32_t data1, data3;
  703. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  704. data3 = RREG32(mmUVD_CGC_GATE);
  705. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  706. UVD_SUVD_CGC_GATE__SIT_MASK |
  707. UVD_SUVD_CGC_GATE__SMP_MASK |
  708. UVD_SUVD_CGC_GATE__SCM_MASK |
  709. UVD_SUVD_CGC_GATE__SDB_MASK |
  710. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  711. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  712. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  713. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  714. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  715. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  716. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  717. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  718. if (enable) {
  719. data3 |= (UVD_CGC_GATE__SYS_MASK |
  720. UVD_CGC_GATE__UDEC_MASK |
  721. UVD_CGC_GATE__MPEG2_MASK |
  722. UVD_CGC_GATE__RBC_MASK |
  723. UVD_CGC_GATE__LMI_MC_MASK |
  724. UVD_CGC_GATE__LMI_UMC_MASK |
  725. UVD_CGC_GATE__IDCT_MASK |
  726. UVD_CGC_GATE__MPRD_MASK |
  727. UVD_CGC_GATE__MPC_MASK |
  728. UVD_CGC_GATE__LBSI_MASK |
  729. UVD_CGC_GATE__LRBBM_MASK |
  730. UVD_CGC_GATE__UDEC_RE_MASK |
  731. UVD_CGC_GATE__UDEC_CM_MASK |
  732. UVD_CGC_GATE__UDEC_IT_MASK |
  733. UVD_CGC_GATE__UDEC_DB_MASK |
  734. UVD_CGC_GATE__UDEC_MP_MASK |
  735. UVD_CGC_GATE__WCB_MASK |
  736. UVD_CGC_GATE__JPEG_MASK |
  737. UVD_CGC_GATE__SCPU_MASK |
  738. UVD_CGC_GATE__JPEG2_MASK);
  739. /* only in pg enabled, we can gate clock to vcpu*/
  740. if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
  741. data3 |= UVD_CGC_GATE__VCPU_MASK;
  742. data3 &= ~UVD_CGC_GATE__REGS_MASK;
  743. } else {
  744. data3 = 0;
  745. }
  746. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  747. WREG32(mmUVD_CGC_GATE, data3);
  748. }
  749. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev)
  750. {
  751. uint32_t data, data2;
  752. data = RREG32(mmUVD_CGC_CTRL);
  753. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  754. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  755. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  756. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  757. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  758. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  759. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  760. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  761. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  762. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  763. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  764. UVD_CGC_CTRL__SYS_MODE_MASK |
  765. UVD_CGC_CTRL__UDEC_MODE_MASK |
  766. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  767. UVD_CGC_CTRL__REGS_MODE_MASK |
  768. UVD_CGC_CTRL__RBC_MODE_MASK |
  769. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  770. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  771. UVD_CGC_CTRL__IDCT_MODE_MASK |
  772. UVD_CGC_CTRL__MPRD_MODE_MASK |
  773. UVD_CGC_CTRL__MPC_MODE_MASK |
  774. UVD_CGC_CTRL__LBSI_MODE_MASK |
  775. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  776. UVD_CGC_CTRL__WCB_MODE_MASK |
  777. UVD_CGC_CTRL__VCPU_MODE_MASK |
  778. UVD_CGC_CTRL__JPEG_MODE_MASK |
  779. UVD_CGC_CTRL__SCPU_MODE_MASK |
  780. UVD_CGC_CTRL__JPEG2_MODE_MASK);
  781. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  782. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  783. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  784. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  785. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  786. WREG32(mmUVD_CGC_CTRL, data);
  787. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  788. }
  789. #if 0
  790. static void uvd_v6_0_set_hw_clock_gating(struct amdgpu_device *adev)
  791. {
  792. uint32_t data, data1, cgc_flags, suvd_flags;
  793. data = RREG32(mmUVD_CGC_GATE);
  794. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  795. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  796. UVD_CGC_GATE__UDEC_MASK |
  797. UVD_CGC_GATE__MPEG2_MASK |
  798. UVD_CGC_GATE__RBC_MASK |
  799. UVD_CGC_GATE__LMI_MC_MASK |
  800. UVD_CGC_GATE__IDCT_MASK |
  801. UVD_CGC_GATE__MPRD_MASK |
  802. UVD_CGC_GATE__MPC_MASK |
  803. UVD_CGC_GATE__LBSI_MASK |
  804. UVD_CGC_GATE__LRBBM_MASK |
  805. UVD_CGC_GATE__UDEC_RE_MASK |
  806. UVD_CGC_GATE__UDEC_CM_MASK |
  807. UVD_CGC_GATE__UDEC_IT_MASK |
  808. UVD_CGC_GATE__UDEC_DB_MASK |
  809. UVD_CGC_GATE__UDEC_MP_MASK |
  810. UVD_CGC_GATE__WCB_MASK |
  811. UVD_CGC_GATE__VCPU_MASK |
  812. UVD_CGC_GATE__SCPU_MASK |
  813. UVD_CGC_GATE__JPEG_MASK |
  814. UVD_CGC_GATE__JPEG2_MASK;
  815. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  816. UVD_SUVD_CGC_GATE__SIT_MASK |
  817. UVD_SUVD_CGC_GATE__SMP_MASK |
  818. UVD_SUVD_CGC_GATE__SCM_MASK |
  819. UVD_SUVD_CGC_GATE__SDB_MASK;
  820. data |= cgc_flags;
  821. data1 |= suvd_flags;
  822. WREG32(mmUVD_CGC_GATE, data);
  823. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  824. }
  825. #endif
  826. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  827. bool enable)
  828. {
  829. u32 orig, data;
  830. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  831. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  832. data |= 0xfff;
  833. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  834. orig = data = RREG32(mmUVD_CGC_CTRL);
  835. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  836. if (orig != data)
  837. WREG32(mmUVD_CGC_CTRL, data);
  838. } else {
  839. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  840. data &= ~0xfff;
  841. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  842. orig = data = RREG32(mmUVD_CGC_CTRL);
  843. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  844. if (orig != data)
  845. WREG32(mmUVD_CGC_CTRL, data);
  846. }
  847. }
  848. static int uvd_v6_0_set_clockgating_state(void *handle,
  849. enum amd_clockgating_state state)
  850. {
  851. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  852. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  853. if (enable) {
  854. /* wait for STATUS to clear */
  855. if (uvd_v6_0_wait_for_idle(handle))
  856. return -EBUSY;
  857. uvd_v6_0_enable_clock_gating(adev, true);
  858. /* enable HW gates because UVD is idle */
  859. /* uvd_v6_0_set_hw_clock_gating(adev); */
  860. } else {
  861. /* disable HW gating and enable Sw gating */
  862. uvd_v6_0_enable_clock_gating(adev, false);
  863. }
  864. uvd_v6_0_set_sw_clock_gating(adev);
  865. return 0;
  866. }
  867. static int uvd_v6_0_set_powergating_state(void *handle,
  868. enum amd_powergating_state state)
  869. {
  870. /* This doesn't actually powergate the UVD block.
  871. * That's done in the dpm code via the SMC. This
  872. * just re-inits the block as necessary. The actual
  873. * gating still happens in the dpm code. We should
  874. * revisit this when there is a cleaner line between
  875. * the smc and the hw blocks
  876. */
  877. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  878. int ret = 0;
  879. WREG32(mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
  880. if (state == AMD_PG_STATE_GATE) {
  881. uvd_v6_0_stop(adev);
  882. } else {
  883. ret = uvd_v6_0_start(adev);
  884. if (ret)
  885. goto out;
  886. }
  887. out:
  888. return ret;
  889. }
  890. static void uvd_v6_0_get_clockgating_state(void *handle, u32 *flags)
  891. {
  892. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  893. int data;
  894. mutex_lock(&adev->pm.mutex);
  895. if (adev->flags & AMD_IS_APU)
  896. data = RREG32_SMC(ixCURRENT_PG_STATUS_APU);
  897. else
  898. data = RREG32_SMC(ixCURRENT_PG_STATUS);
  899. if (data & CURRENT_PG_STATUS__UVD_PG_STATUS_MASK) {
  900. DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
  901. goto out;
  902. }
  903. /* AMD_CG_SUPPORT_UVD_MGCG */
  904. data = RREG32(mmUVD_CGC_CTRL);
  905. if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
  906. *flags |= AMD_CG_SUPPORT_UVD_MGCG;
  907. out:
  908. mutex_unlock(&adev->pm.mutex);
  909. }
  910. static const struct amd_ip_funcs uvd_v6_0_ip_funcs = {
  911. .name = "uvd_v6_0",
  912. .early_init = uvd_v6_0_early_init,
  913. .late_init = NULL,
  914. .sw_init = uvd_v6_0_sw_init,
  915. .sw_fini = uvd_v6_0_sw_fini,
  916. .hw_init = uvd_v6_0_hw_init,
  917. .hw_fini = uvd_v6_0_hw_fini,
  918. .suspend = uvd_v6_0_suspend,
  919. .resume = uvd_v6_0_resume,
  920. .is_idle = uvd_v6_0_is_idle,
  921. .wait_for_idle = uvd_v6_0_wait_for_idle,
  922. .check_soft_reset = uvd_v6_0_check_soft_reset,
  923. .pre_soft_reset = uvd_v6_0_pre_soft_reset,
  924. .soft_reset = uvd_v6_0_soft_reset,
  925. .post_soft_reset = uvd_v6_0_post_soft_reset,
  926. .set_clockgating_state = uvd_v6_0_set_clockgating_state,
  927. .set_powergating_state = uvd_v6_0_set_powergating_state,
  928. .get_clockgating_state = uvd_v6_0_get_clockgating_state,
  929. };
  930. static const struct amdgpu_ring_funcs uvd_v6_0_ring_phys_funcs = {
  931. .type = AMDGPU_RING_TYPE_UVD,
  932. .align_mask = 0xf,
  933. .nop = PACKET0(mmUVD_NO_OP, 0),
  934. .support_64bit_ptrs = false,
  935. .get_rptr = uvd_v6_0_ring_get_rptr,
  936. .get_wptr = uvd_v6_0_ring_get_wptr,
  937. .set_wptr = uvd_v6_0_ring_set_wptr,
  938. .parse_cs = amdgpu_uvd_ring_parse_cs,
  939. .emit_frame_size =
  940. 2 + /* uvd_v6_0_ring_emit_hdp_flush */
  941. 2 + /* uvd_v6_0_ring_emit_hdp_invalidate */
  942. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  943. 14, /* uvd_v6_0_ring_emit_fence x1 no user fence */
  944. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  945. .emit_ib = uvd_v6_0_ring_emit_ib,
  946. .emit_fence = uvd_v6_0_ring_emit_fence,
  947. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  948. .emit_hdp_invalidate = uvd_v6_0_ring_emit_hdp_invalidate,
  949. .test_ring = uvd_v6_0_ring_test_ring,
  950. .test_ib = amdgpu_uvd_ring_test_ib,
  951. .insert_nop = amdgpu_ring_insert_nop,
  952. .pad_ib = amdgpu_ring_generic_pad_ib,
  953. .begin_use = amdgpu_uvd_ring_begin_use,
  954. .end_use = amdgpu_uvd_ring_end_use,
  955. };
  956. static const struct amdgpu_ring_funcs uvd_v6_0_ring_vm_funcs = {
  957. .type = AMDGPU_RING_TYPE_UVD,
  958. .align_mask = 0xf,
  959. .nop = PACKET0(mmUVD_NO_OP, 0),
  960. .support_64bit_ptrs = false,
  961. .get_rptr = uvd_v6_0_ring_get_rptr,
  962. .get_wptr = uvd_v6_0_ring_get_wptr,
  963. .set_wptr = uvd_v6_0_ring_set_wptr,
  964. .emit_frame_size =
  965. 2 + /* uvd_v6_0_ring_emit_hdp_flush */
  966. 2 + /* uvd_v6_0_ring_emit_hdp_invalidate */
  967. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  968. 20 + /* uvd_v6_0_ring_emit_vm_flush */
  969. 14 + 14, /* uvd_v6_0_ring_emit_fence x2 vm fence */
  970. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  971. .emit_ib = uvd_v6_0_ring_emit_ib,
  972. .emit_fence = uvd_v6_0_ring_emit_fence,
  973. .emit_vm_flush = uvd_v6_0_ring_emit_vm_flush,
  974. .emit_pipeline_sync = uvd_v6_0_ring_emit_pipeline_sync,
  975. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  976. .emit_hdp_invalidate = uvd_v6_0_ring_emit_hdp_invalidate,
  977. .test_ring = uvd_v6_0_ring_test_ring,
  978. .test_ib = amdgpu_uvd_ring_test_ib,
  979. .insert_nop = amdgpu_ring_insert_nop,
  980. .pad_ib = amdgpu_ring_generic_pad_ib,
  981. .begin_use = amdgpu_uvd_ring_begin_use,
  982. .end_use = amdgpu_uvd_ring_end_use,
  983. };
  984. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  985. {
  986. if (adev->asic_type >= CHIP_POLARIS10) {
  987. adev->uvd.ring.funcs = &uvd_v6_0_ring_vm_funcs;
  988. DRM_INFO("UVD is enabled in VM mode\n");
  989. } else {
  990. adev->uvd.ring.funcs = &uvd_v6_0_ring_phys_funcs;
  991. DRM_INFO("UVD is enabled in physical mode\n");
  992. }
  993. }
  994. static const struct amdgpu_irq_src_funcs uvd_v6_0_irq_funcs = {
  995. .set = uvd_v6_0_set_interrupt_state,
  996. .process = uvd_v6_0_process_interrupt,
  997. };
  998. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  999. {
  1000. adev->uvd.irq.num_types = 1;
  1001. adev->uvd.irq.funcs = &uvd_v6_0_irq_funcs;
  1002. }
  1003. const struct amdgpu_ip_block_version uvd_v6_0_ip_block =
  1004. {
  1005. .type = AMD_IP_BLOCK_TYPE_UVD,
  1006. .major = 6,
  1007. .minor = 0,
  1008. .rev = 0,
  1009. .funcs = &uvd_v6_0_ip_funcs,
  1010. };
  1011. const struct amdgpu_ip_block_version uvd_v6_2_ip_block =
  1012. {
  1013. .type = AMD_IP_BLOCK_TYPE_UVD,
  1014. .major = 6,
  1015. .minor = 2,
  1016. .rev = 0,
  1017. .funcs = &uvd_v6_0_ip_funcs,
  1018. };
  1019. const struct amdgpu_ip_block_version uvd_v6_3_ip_block =
  1020. {
  1021. .type = AMD_IP_BLOCK_TYPE_UVD,
  1022. .major = 6,
  1023. .minor = 3,
  1024. .rev = 0,
  1025. .funcs = &uvd_v6_0_ip_funcs,
  1026. };