cpu-probe.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269
  1. /*
  2. * Processor capabilities determination functions.
  3. *
  4. * Copyright (C) xxxx the Anonymous
  5. * Copyright (C) 1994 - 2006 Ralf Baechle
  6. * Copyright (C) 2003, 2004 Maciej W. Rozycki
  7. * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/kernel.h>
  16. #include <linux/ptrace.h>
  17. #include <linux/smp.h>
  18. #include <linux/stddef.h>
  19. #include <linux/export.h>
  20. #include <asm/bugs.h>
  21. #include <asm/cpu.h>
  22. #include <asm/cpu-type.h>
  23. #include <asm/fpu.h>
  24. #include <asm/mipsregs.h>
  25. #include <asm/mipsmtregs.h>
  26. #include <asm/msa.h>
  27. #include <asm/watch.h>
  28. #include <asm/elf.h>
  29. #include <asm/spram.h>
  30. #include <asm/uaccess.h>
  31. static int mips_fpu_disabled;
  32. static int __init fpu_disable(char *s)
  33. {
  34. cpu_data[0].options &= ~MIPS_CPU_FPU;
  35. mips_fpu_disabled = 1;
  36. return 1;
  37. }
  38. __setup("nofpu", fpu_disable);
  39. int mips_dsp_disabled;
  40. static int __init dsp_disable(char *s)
  41. {
  42. cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
  43. mips_dsp_disabled = 1;
  44. return 1;
  45. }
  46. __setup("nodsp", dsp_disable);
  47. static int mips_htw_disabled;
  48. static int __init htw_disable(char *s)
  49. {
  50. mips_htw_disabled = 1;
  51. cpu_data[0].options &= ~MIPS_CPU_HTW;
  52. write_c0_pwctl(read_c0_pwctl() &
  53. ~(1 << MIPS_PWCTL_PWEN_SHIFT));
  54. return 1;
  55. }
  56. __setup("nohtw", htw_disable);
  57. static inline void check_errata(void)
  58. {
  59. struct cpuinfo_mips *c = &current_cpu_data;
  60. switch (current_cpu_type()) {
  61. case CPU_34K:
  62. /*
  63. * Erratum "RPS May Cause Incorrect Instruction Execution"
  64. * This code only handles VPE0, any SMP/RTOS code
  65. * making use of VPE1 will be responsable for that VPE.
  66. */
  67. if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
  68. write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
  69. break;
  70. default:
  71. break;
  72. }
  73. }
  74. void __init check_bugs32(void)
  75. {
  76. check_errata();
  77. }
  78. /*
  79. * Probe whether cpu has config register by trying to play with
  80. * alternate cache bit and see whether it matters.
  81. * It's used by cpu_probe to distinguish between R3000A and R3081.
  82. */
  83. static inline int cpu_has_confreg(void)
  84. {
  85. #ifdef CONFIG_CPU_R3000
  86. extern unsigned long r3k_cache_size(unsigned long);
  87. unsigned long size1, size2;
  88. unsigned long cfg = read_c0_conf();
  89. size1 = r3k_cache_size(ST0_ISC);
  90. write_c0_conf(cfg ^ R30XX_CONF_AC);
  91. size2 = r3k_cache_size(ST0_ISC);
  92. write_c0_conf(cfg);
  93. return size1 != size2;
  94. #else
  95. return 0;
  96. #endif
  97. }
  98. static inline void set_elf_platform(int cpu, const char *plat)
  99. {
  100. if (cpu == 0)
  101. __elf_platform = plat;
  102. }
  103. /*
  104. * Get the FPU Implementation/Revision.
  105. */
  106. static inline unsigned long cpu_get_fpu_id(void)
  107. {
  108. unsigned long tmp, fpu_id;
  109. tmp = read_c0_status();
  110. __enable_fpu(FPU_AS_IS);
  111. fpu_id = read_32bit_cp1_register(CP1_REVISION);
  112. write_c0_status(tmp);
  113. return fpu_id;
  114. }
  115. /*
  116. * Check the CPU has an FPU the official way.
  117. */
  118. static inline int __cpu_has_fpu(void)
  119. {
  120. return ((cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE);
  121. }
  122. static inline unsigned long cpu_get_msa_id(void)
  123. {
  124. unsigned long status, msa_id;
  125. status = read_c0_status();
  126. __enable_fpu(FPU_64BIT);
  127. enable_msa();
  128. msa_id = read_msa_ir();
  129. disable_msa();
  130. write_c0_status(status);
  131. return msa_id;
  132. }
  133. static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
  134. {
  135. #ifdef __NEED_VMBITS_PROBE
  136. write_c0_entryhi(0x3fffffffffffe000ULL);
  137. back_to_back_c0_hazard();
  138. c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
  139. #endif
  140. }
  141. static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
  142. {
  143. switch (isa) {
  144. case MIPS_CPU_ISA_M64R2:
  145. c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
  146. case MIPS_CPU_ISA_M64R1:
  147. c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
  148. case MIPS_CPU_ISA_V:
  149. c->isa_level |= MIPS_CPU_ISA_V;
  150. case MIPS_CPU_ISA_IV:
  151. c->isa_level |= MIPS_CPU_ISA_IV;
  152. case MIPS_CPU_ISA_III:
  153. c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
  154. break;
  155. case MIPS_CPU_ISA_M32R2:
  156. c->isa_level |= MIPS_CPU_ISA_M32R2;
  157. case MIPS_CPU_ISA_M32R1:
  158. c->isa_level |= MIPS_CPU_ISA_M32R1;
  159. case MIPS_CPU_ISA_II:
  160. c->isa_level |= MIPS_CPU_ISA_II;
  161. break;
  162. }
  163. }
  164. static char unknown_isa[] = KERN_ERR \
  165. "Unsupported ISA type, c0.config0: %d.";
  166. static void set_ftlb_enable(struct cpuinfo_mips *c, int enable)
  167. {
  168. unsigned int config6;
  169. /* It's implementation dependent how the FTLB can be enabled */
  170. switch (c->cputype) {
  171. case CPU_PROAPTIV:
  172. case CPU_P5600:
  173. /* proAptiv & related cores use Config6 to enable the FTLB */
  174. config6 = read_c0_config6();
  175. if (enable)
  176. /* Enable FTLB */
  177. write_c0_config6(config6 | MIPS_CONF6_FTLBEN);
  178. else
  179. /* Disable FTLB */
  180. write_c0_config6(config6 & ~MIPS_CONF6_FTLBEN);
  181. back_to_back_c0_hazard();
  182. break;
  183. }
  184. }
  185. static inline unsigned int decode_config0(struct cpuinfo_mips *c)
  186. {
  187. unsigned int config0;
  188. int isa;
  189. config0 = read_c0_config();
  190. /*
  191. * Look for Standard TLB or Dual VTLB and FTLB
  192. */
  193. if ((((config0 & MIPS_CONF_MT) >> 7) == 1) ||
  194. (((config0 & MIPS_CONF_MT) >> 7) == 4))
  195. c->options |= MIPS_CPU_TLB;
  196. isa = (config0 & MIPS_CONF_AT) >> 13;
  197. switch (isa) {
  198. case 0:
  199. switch ((config0 & MIPS_CONF_AR) >> 10) {
  200. case 0:
  201. set_isa(c, MIPS_CPU_ISA_M32R1);
  202. break;
  203. case 1:
  204. set_isa(c, MIPS_CPU_ISA_M32R2);
  205. break;
  206. default:
  207. goto unknown;
  208. }
  209. break;
  210. case 2:
  211. switch ((config0 & MIPS_CONF_AR) >> 10) {
  212. case 0:
  213. set_isa(c, MIPS_CPU_ISA_M64R1);
  214. break;
  215. case 1:
  216. set_isa(c, MIPS_CPU_ISA_M64R2);
  217. break;
  218. default:
  219. goto unknown;
  220. }
  221. break;
  222. default:
  223. goto unknown;
  224. }
  225. return config0 & MIPS_CONF_M;
  226. unknown:
  227. panic(unknown_isa, config0);
  228. }
  229. static inline unsigned int decode_config1(struct cpuinfo_mips *c)
  230. {
  231. unsigned int config1;
  232. config1 = read_c0_config1();
  233. if (config1 & MIPS_CONF1_MD)
  234. c->ases |= MIPS_ASE_MDMX;
  235. if (config1 & MIPS_CONF1_WR)
  236. c->options |= MIPS_CPU_WATCH;
  237. if (config1 & MIPS_CONF1_CA)
  238. c->ases |= MIPS_ASE_MIPS16;
  239. if (config1 & MIPS_CONF1_EP)
  240. c->options |= MIPS_CPU_EJTAG;
  241. if (config1 & MIPS_CONF1_FP) {
  242. c->options |= MIPS_CPU_FPU;
  243. c->options |= MIPS_CPU_32FPR;
  244. }
  245. if (cpu_has_tlb) {
  246. c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
  247. c->tlbsizevtlb = c->tlbsize;
  248. c->tlbsizeftlbsets = 0;
  249. }
  250. return config1 & MIPS_CONF_M;
  251. }
  252. static inline unsigned int decode_config2(struct cpuinfo_mips *c)
  253. {
  254. unsigned int config2;
  255. config2 = read_c0_config2();
  256. if (config2 & MIPS_CONF2_SL)
  257. c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
  258. return config2 & MIPS_CONF_M;
  259. }
  260. static inline unsigned int decode_config3(struct cpuinfo_mips *c)
  261. {
  262. unsigned int config3;
  263. config3 = read_c0_config3();
  264. if (config3 & MIPS_CONF3_SM) {
  265. c->ases |= MIPS_ASE_SMARTMIPS;
  266. c->options |= MIPS_CPU_RIXI;
  267. }
  268. if (config3 & MIPS_CONF3_RXI)
  269. c->options |= MIPS_CPU_RIXI;
  270. if (config3 & MIPS_CONF3_DSP)
  271. c->ases |= MIPS_ASE_DSP;
  272. if (config3 & MIPS_CONF3_DSP2P)
  273. c->ases |= MIPS_ASE_DSP2P;
  274. if (config3 & MIPS_CONF3_VINT)
  275. c->options |= MIPS_CPU_VINT;
  276. if (config3 & MIPS_CONF3_VEIC)
  277. c->options |= MIPS_CPU_VEIC;
  278. if (config3 & MIPS_CONF3_MT)
  279. c->ases |= MIPS_ASE_MIPSMT;
  280. if (config3 & MIPS_CONF3_ULRI)
  281. c->options |= MIPS_CPU_ULRI;
  282. if (config3 & MIPS_CONF3_ISA)
  283. c->options |= MIPS_CPU_MICROMIPS;
  284. if (config3 & MIPS_CONF3_VZ)
  285. c->ases |= MIPS_ASE_VZ;
  286. if (config3 & MIPS_CONF3_SC)
  287. c->options |= MIPS_CPU_SEGMENTS;
  288. if (config3 & MIPS_CONF3_MSA)
  289. c->ases |= MIPS_ASE_MSA;
  290. /* Only tested on 32-bit cores */
  291. if ((config3 & MIPS_CONF3_PW) && config_enabled(CONFIG_32BIT))
  292. c->options |= MIPS_CPU_HTW;
  293. return config3 & MIPS_CONF_M;
  294. }
  295. static inline unsigned int decode_config4(struct cpuinfo_mips *c)
  296. {
  297. unsigned int config4;
  298. unsigned int newcf4;
  299. unsigned int mmuextdef;
  300. unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
  301. config4 = read_c0_config4();
  302. if (cpu_has_tlb) {
  303. if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
  304. c->options |= MIPS_CPU_TLBINV;
  305. mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
  306. switch (mmuextdef) {
  307. case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
  308. c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
  309. c->tlbsizevtlb = c->tlbsize;
  310. break;
  311. case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
  312. c->tlbsizevtlb +=
  313. ((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
  314. MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
  315. c->tlbsize = c->tlbsizevtlb;
  316. ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
  317. /* fall through */
  318. case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
  319. newcf4 = (config4 & ~ftlb_page) |
  320. (page_size_ftlb(mmuextdef) <<
  321. MIPS_CONF4_FTLBPAGESIZE_SHIFT);
  322. write_c0_config4(newcf4);
  323. back_to_back_c0_hazard();
  324. config4 = read_c0_config4();
  325. if (config4 != newcf4) {
  326. pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
  327. PAGE_SIZE, config4);
  328. /* Switch FTLB off */
  329. set_ftlb_enable(c, 0);
  330. break;
  331. }
  332. c->tlbsizeftlbsets = 1 <<
  333. ((config4 & MIPS_CONF4_FTLBSETS) >>
  334. MIPS_CONF4_FTLBSETS_SHIFT);
  335. c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
  336. MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
  337. c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
  338. break;
  339. }
  340. }
  341. c->kscratch_mask = (config4 >> 16) & 0xff;
  342. return config4 & MIPS_CONF_M;
  343. }
  344. static inline unsigned int decode_config5(struct cpuinfo_mips *c)
  345. {
  346. unsigned int config5;
  347. config5 = read_c0_config5();
  348. config5 &= ~MIPS_CONF5_UFR;
  349. write_c0_config5(config5);
  350. if (config5 & MIPS_CONF5_EVA)
  351. c->options |= MIPS_CPU_EVA;
  352. return config5 & MIPS_CONF_M;
  353. }
  354. static void decode_configs(struct cpuinfo_mips *c)
  355. {
  356. int ok;
  357. /* MIPS32 or MIPS64 compliant CPU. */
  358. c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
  359. MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
  360. c->scache.flags = MIPS_CACHE_NOT_PRESENT;
  361. /* Enable FTLB if present */
  362. set_ftlb_enable(c, 1);
  363. ok = decode_config0(c); /* Read Config registers. */
  364. BUG_ON(!ok); /* Arch spec violation! */
  365. if (ok)
  366. ok = decode_config1(c);
  367. if (ok)
  368. ok = decode_config2(c);
  369. if (ok)
  370. ok = decode_config3(c);
  371. if (ok)
  372. ok = decode_config4(c);
  373. if (ok)
  374. ok = decode_config5(c);
  375. mips_probe_watch_registers(c);
  376. if (cpu_has_rixi) {
  377. /* Enable the RIXI exceptions */
  378. write_c0_pagegrain(read_c0_pagegrain() | PG_IEC);
  379. back_to_back_c0_hazard();
  380. /* Verify the IEC bit is set */
  381. if (read_c0_pagegrain() & PG_IEC)
  382. c->options |= MIPS_CPU_RIXIEX;
  383. }
  384. #ifndef CONFIG_MIPS_CPS
  385. if (cpu_has_mips_r2) {
  386. c->core = get_ebase_cpunum();
  387. if (cpu_has_mipsmt)
  388. c->core >>= fls(core_nvpes()) - 1;
  389. }
  390. #endif
  391. }
  392. #define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
  393. | MIPS_CPU_COUNTER)
  394. static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
  395. {
  396. switch (c->processor_id & PRID_IMP_MASK) {
  397. case PRID_IMP_R2000:
  398. c->cputype = CPU_R2000;
  399. __cpu_name[cpu] = "R2000";
  400. c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
  401. MIPS_CPU_NOFPUEX;
  402. if (__cpu_has_fpu())
  403. c->options |= MIPS_CPU_FPU;
  404. c->tlbsize = 64;
  405. break;
  406. case PRID_IMP_R3000:
  407. if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
  408. if (cpu_has_confreg()) {
  409. c->cputype = CPU_R3081E;
  410. __cpu_name[cpu] = "R3081";
  411. } else {
  412. c->cputype = CPU_R3000A;
  413. __cpu_name[cpu] = "R3000A";
  414. }
  415. } else {
  416. c->cputype = CPU_R3000;
  417. __cpu_name[cpu] = "R3000";
  418. }
  419. c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
  420. MIPS_CPU_NOFPUEX;
  421. if (__cpu_has_fpu())
  422. c->options |= MIPS_CPU_FPU;
  423. c->tlbsize = 64;
  424. break;
  425. case PRID_IMP_R4000:
  426. if (read_c0_config() & CONF_SC) {
  427. if ((c->processor_id & PRID_REV_MASK) >=
  428. PRID_REV_R4400) {
  429. c->cputype = CPU_R4400PC;
  430. __cpu_name[cpu] = "R4400PC";
  431. } else {
  432. c->cputype = CPU_R4000PC;
  433. __cpu_name[cpu] = "R4000PC";
  434. }
  435. } else {
  436. int cca = read_c0_config() & CONF_CM_CMASK;
  437. int mc;
  438. /*
  439. * SC and MC versions can't be reliably told apart,
  440. * but only the latter support coherent caching
  441. * modes so assume the firmware has set the KSEG0
  442. * coherency attribute reasonably (if uncached, we
  443. * assume SC).
  444. */
  445. switch (cca) {
  446. case CONF_CM_CACHABLE_CE:
  447. case CONF_CM_CACHABLE_COW:
  448. case CONF_CM_CACHABLE_CUW:
  449. mc = 1;
  450. break;
  451. default:
  452. mc = 0;
  453. break;
  454. }
  455. if ((c->processor_id & PRID_REV_MASK) >=
  456. PRID_REV_R4400) {
  457. c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
  458. __cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
  459. } else {
  460. c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
  461. __cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
  462. }
  463. }
  464. set_isa(c, MIPS_CPU_ISA_III);
  465. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  466. MIPS_CPU_WATCH | MIPS_CPU_VCE |
  467. MIPS_CPU_LLSC;
  468. c->tlbsize = 48;
  469. break;
  470. case PRID_IMP_VR41XX:
  471. set_isa(c, MIPS_CPU_ISA_III);
  472. c->options = R4K_OPTS;
  473. c->tlbsize = 32;
  474. switch (c->processor_id & 0xf0) {
  475. case PRID_REV_VR4111:
  476. c->cputype = CPU_VR4111;
  477. __cpu_name[cpu] = "NEC VR4111";
  478. break;
  479. case PRID_REV_VR4121:
  480. c->cputype = CPU_VR4121;
  481. __cpu_name[cpu] = "NEC VR4121";
  482. break;
  483. case PRID_REV_VR4122:
  484. if ((c->processor_id & 0xf) < 0x3) {
  485. c->cputype = CPU_VR4122;
  486. __cpu_name[cpu] = "NEC VR4122";
  487. } else {
  488. c->cputype = CPU_VR4181A;
  489. __cpu_name[cpu] = "NEC VR4181A";
  490. }
  491. break;
  492. case PRID_REV_VR4130:
  493. if ((c->processor_id & 0xf) < 0x4) {
  494. c->cputype = CPU_VR4131;
  495. __cpu_name[cpu] = "NEC VR4131";
  496. } else {
  497. c->cputype = CPU_VR4133;
  498. c->options |= MIPS_CPU_LLSC;
  499. __cpu_name[cpu] = "NEC VR4133";
  500. }
  501. break;
  502. default:
  503. printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
  504. c->cputype = CPU_VR41XX;
  505. __cpu_name[cpu] = "NEC Vr41xx";
  506. break;
  507. }
  508. break;
  509. case PRID_IMP_R4300:
  510. c->cputype = CPU_R4300;
  511. __cpu_name[cpu] = "R4300";
  512. set_isa(c, MIPS_CPU_ISA_III);
  513. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  514. MIPS_CPU_LLSC;
  515. c->tlbsize = 32;
  516. break;
  517. case PRID_IMP_R4600:
  518. c->cputype = CPU_R4600;
  519. __cpu_name[cpu] = "R4600";
  520. set_isa(c, MIPS_CPU_ISA_III);
  521. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  522. MIPS_CPU_LLSC;
  523. c->tlbsize = 48;
  524. break;
  525. #if 0
  526. case PRID_IMP_R4650:
  527. /*
  528. * This processor doesn't have an MMU, so it's not
  529. * "real easy" to run Linux on it. It is left purely
  530. * for documentation. Commented out because it shares
  531. * it's c0_prid id number with the TX3900.
  532. */
  533. c->cputype = CPU_R4650;
  534. __cpu_name[cpu] = "R4650";
  535. set_isa(c, MIPS_CPU_ISA_III);
  536. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
  537. c->tlbsize = 48;
  538. break;
  539. #endif
  540. case PRID_IMP_TX39:
  541. c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
  542. if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
  543. c->cputype = CPU_TX3927;
  544. __cpu_name[cpu] = "TX3927";
  545. c->tlbsize = 64;
  546. } else {
  547. switch (c->processor_id & PRID_REV_MASK) {
  548. case PRID_REV_TX3912:
  549. c->cputype = CPU_TX3912;
  550. __cpu_name[cpu] = "TX3912";
  551. c->tlbsize = 32;
  552. break;
  553. case PRID_REV_TX3922:
  554. c->cputype = CPU_TX3922;
  555. __cpu_name[cpu] = "TX3922";
  556. c->tlbsize = 64;
  557. break;
  558. }
  559. }
  560. break;
  561. case PRID_IMP_R4700:
  562. c->cputype = CPU_R4700;
  563. __cpu_name[cpu] = "R4700";
  564. set_isa(c, MIPS_CPU_ISA_III);
  565. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  566. MIPS_CPU_LLSC;
  567. c->tlbsize = 48;
  568. break;
  569. case PRID_IMP_TX49:
  570. c->cputype = CPU_TX49XX;
  571. __cpu_name[cpu] = "R49XX";
  572. set_isa(c, MIPS_CPU_ISA_III);
  573. c->options = R4K_OPTS | MIPS_CPU_LLSC;
  574. if (!(c->processor_id & 0x08))
  575. c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
  576. c->tlbsize = 48;
  577. break;
  578. case PRID_IMP_R5000:
  579. c->cputype = CPU_R5000;
  580. __cpu_name[cpu] = "R5000";
  581. set_isa(c, MIPS_CPU_ISA_IV);
  582. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  583. MIPS_CPU_LLSC;
  584. c->tlbsize = 48;
  585. break;
  586. case PRID_IMP_R5432:
  587. c->cputype = CPU_R5432;
  588. __cpu_name[cpu] = "R5432";
  589. set_isa(c, MIPS_CPU_ISA_IV);
  590. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  591. MIPS_CPU_WATCH | MIPS_CPU_LLSC;
  592. c->tlbsize = 48;
  593. break;
  594. case PRID_IMP_R5500:
  595. c->cputype = CPU_R5500;
  596. __cpu_name[cpu] = "R5500";
  597. set_isa(c, MIPS_CPU_ISA_IV);
  598. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  599. MIPS_CPU_WATCH | MIPS_CPU_LLSC;
  600. c->tlbsize = 48;
  601. break;
  602. case PRID_IMP_NEVADA:
  603. c->cputype = CPU_NEVADA;
  604. __cpu_name[cpu] = "Nevada";
  605. set_isa(c, MIPS_CPU_ISA_IV);
  606. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  607. MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
  608. c->tlbsize = 48;
  609. break;
  610. case PRID_IMP_R6000:
  611. c->cputype = CPU_R6000;
  612. __cpu_name[cpu] = "R6000";
  613. set_isa(c, MIPS_CPU_ISA_II);
  614. c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
  615. MIPS_CPU_LLSC;
  616. c->tlbsize = 32;
  617. break;
  618. case PRID_IMP_R6000A:
  619. c->cputype = CPU_R6000A;
  620. __cpu_name[cpu] = "R6000A";
  621. set_isa(c, MIPS_CPU_ISA_II);
  622. c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
  623. MIPS_CPU_LLSC;
  624. c->tlbsize = 32;
  625. break;
  626. case PRID_IMP_RM7000:
  627. c->cputype = CPU_RM7000;
  628. __cpu_name[cpu] = "RM7000";
  629. set_isa(c, MIPS_CPU_ISA_IV);
  630. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  631. MIPS_CPU_LLSC;
  632. /*
  633. * Undocumented RM7000: Bit 29 in the info register of
  634. * the RM7000 v2.0 indicates if the TLB has 48 or 64
  635. * entries.
  636. *
  637. * 29 1 => 64 entry JTLB
  638. * 0 => 48 entry JTLB
  639. */
  640. c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
  641. break;
  642. case PRID_IMP_R8000:
  643. c->cputype = CPU_R8000;
  644. __cpu_name[cpu] = "RM8000";
  645. set_isa(c, MIPS_CPU_ISA_IV);
  646. c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
  647. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  648. MIPS_CPU_LLSC;
  649. c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
  650. break;
  651. case PRID_IMP_R10000:
  652. c->cputype = CPU_R10000;
  653. __cpu_name[cpu] = "R10000";
  654. set_isa(c, MIPS_CPU_ISA_IV);
  655. c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
  656. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  657. MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
  658. MIPS_CPU_LLSC;
  659. c->tlbsize = 64;
  660. break;
  661. case PRID_IMP_R12000:
  662. c->cputype = CPU_R12000;
  663. __cpu_name[cpu] = "R12000";
  664. set_isa(c, MIPS_CPU_ISA_IV);
  665. c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
  666. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  667. MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
  668. MIPS_CPU_LLSC;
  669. c->tlbsize = 64;
  670. break;
  671. case PRID_IMP_R14000:
  672. c->cputype = CPU_R14000;
  673. __cpu_name[cpu] = "R14000";
  674. set_isa(c, MIPS_CPU_ISA_IV);
  675. c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
  676. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  677. MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
  678. MIPS_CPU_LLSC;
  679. c->tlbsize = 64;
  680. break;
  681. case PRID_IMP_LOONGSON_64: /* Loongson-2/3 */
  682. switch (c->processor_id & PRID_REV_MASK) {
  683. case PRID_REV_LOONGSON2E:
  684. c->cputype = CPU_LOONGSON2;
  685. __cpu_name[cpu] = "ICT Loongson-2";
  686. set_elf_platform(cpu, "loongson2e");
  687. break;
  688. case PRID_REV_LOONGSON2F:
  689. c->cputype = CPU_LOONGSON2;
  690. __cpu_name[cpu] = "ICT Loongson-2";
  691. set_elf_platform(cpu, "loongson2f");
  692. break;
  693. case PRID_REV_LOONGSON3A:
  694. c->cputype = CPU_LOONGSON3;
  695. __cpu_name[cpu] = "ICT Loongson-3";
  696. set_elf_platform(cpu, "loongson3a");
  697. break;
  698. case PRID_REV_LOONGSON3B_R1:
  699. case PRID_REV_LOONGSON3B_R2:
  700. c->cputype = CPU_LOONGSON3;
  701. __cpu_name[cpu] = "ICT Loongson-3";
  702. set_elf_platform(cpu, "loongson3b");
  703. break;
  704. }
  705. set_isa(c, MIPS_CPU_ISA_III);
  706. c->options = R4K_OPTS |
  707. MIPS_CPU_FPU | MIPS_CPU_LLSC |
  708. MIPS_CPU_32FPR;
  709. c->tlbsize = 64;
  710. break;
  711. case PRID_IMP_LOONGSON_32: /* Loongson-1 */
  712. decode_configs(c);
  713. c->cputype = CPU_LOONGSON1;
  714. switch (c->processor_id & PRID_REV_MASK) {
  715. case PRID_REV_LOONGSON1B:
  716. __cpu_name[cpu] = "Loongson 1B";
  717. break;
  718. }
  719. break;
  720. }
  721. }
  722. static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
  723. {
  724. switch (c->processor_id & PRID_IMP_MASK) {
  725. case PRID_IMP_4KC:
  726. c->cputype = CPU_4KC;
  727. __cpu_name[cpu] = "MIPS 4Kc";
  728. break;
  729. case PRID_IMP_4KEC:
  730. case PRID_IMP_4KECR2:
  731. c->cputype = CPU_4KEC;
  732. __cpu_name[cpu] = "MIPS 4KEc";
  733. break;
  734. case PRID_IMP_4KSC:
  735. case PRID_IMP_4KSD:
  736. c->cputype = CPU_4KSC;
  737. __cpu_name[cpu] = "MIPS 4KSc";
  738. break;
  739. case PRID_IMP_5KC:
  740. c->cputype = CPU_5KC;
  741. __cpu_name[cpu] = "MIPS 5Kc";
  742. break;
  743. case PRID_IMP_5KE:
  744. c->cputype = CPU_5KE;
  745. __cpu_name[cpu] = "MIPS 5KE";
  746. break;
  747. case PRID_IMP_20KC:
  748. c->cputype = CPU_20KC;
  749. __cpu_name[cpu] = "MIPS 20Kc";
  750. break;
  751. case PRID_IMP_24K:
  752. c->cputype = CPU_24K;
  753. __cpu_name[cpu] = "MIPS 24Kc";
  754. break;
  755. case PRID_IMP_24KE:
  756. c->cputype = CPU_24K;
  757. __cpu_name[cpu] = "MIPS 24KEc";
  758. break;
  759. case PRID_IMP_25KF:
  760. c->cputype = CPU_25KF;
  761. __cpu_name[cpu] = "MIPS 25Kc";
  762. break;
  763. case PRID_IMP_34K:
  764. c->cputype = CPU_34K;
  765. __cpu_name[cpu] = "MIPS 34Kc";
  766. break;
  767. case PRID_IMP_74K:
  768. c->cputype = CPU_74K;
  769. __cpu_name[cpu] = "MIPS 74Kc";
  770. break;
  771. case PRID_IMP_M14KC:
  772. c->cputype = CPU_M14KC;
  773. __cpu_name[cpu] = "MIPS M14Kc";
  774. break;
  775. case PRID_IMP_M14KEC:
  776. c->cputype = CPU_M14KEC;
  777. __cpu_name[cpu] = "MIPS M14KEc";
  778. break;
  779. case PRID_IMP_1004K:
  780. c->cputype = CPU_1004K;
  781. __cpu_name[cpu] = "MIPS 1004Kc";
  782. break;
  783. case PRID_IMP_1074K:
  784. c->cputype = CPU_1074K;
  785. __cpu_name[cpu] = "MIPS 1074Kc";
  786. break;
  787. case PRID_IMP_INTERAPTIV_UP:
  788. c->cputype = CPU_INTERAPTIV;
  789. __cpu_name[cpu] = "MIPS interAptiv";
  790. break;
  791. case PRID_IMP_INTERAPTIV_MP:
  792. c->cputype = CPU_INTERAPTIV;
  793. __cpu_name[cpu] = "MIPS interAptiv (multi)";
  794. break;
  795. case PRID_IMP_PROAPTIV_UP:
  796. c->cputype = CPU_PROAPTIV;
  797. __cpu_name[cpu] = "MIPS proAptiv";
  798. break;
  799. case PRID_IMP_PROAPTIV_MP:
  800. c->cputype = CPU_PROAPTIV;
  801. __cpu_name[cpu] = "MIPS proAptiv (multi)";
  802. break;
  803. case PRID_IMP_P5600:
  804. c->cputype = CPU_P5600;
  805. __cpu_name[cpu] = "MIPS P5600";
  806. break;
  807. case PRID_IMP_M5150:
  808. c->cputype = CPU_M5150;
  809. __cpu_name[cpu] = "MIPS M5150";
  810. break;
  811. }
  812. decode_configs(c);
  813. spram_config();
  814. }
  815. static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
  816. {
  817. decode_configs(c);
  818. switch (c->processor_id & PRID_IMP_MASK) {
  819. case PRID_IMP_AU1_REV1:
  820. case PRID_IMP_AU1_REV2:
  821. c->cputype = CPU_ALCHEMY;
  822. switch ((c->processor_id >> 24) & 0xff) {
  823. case 0:
  824. __cpu_name[cpu] = "Au1000";
  825. break;
  826. case 1:
  827. __cpu_name[cpu] = "Au1500";
  828. break;
  829. case 2:
  830. __cpu_name[cpu] = "Au1100";
  831. break;
  832. case 3:
  833. __cpu_name[cpu] = "Au1550";
  834. break;
  835. case 4:
  836. __cpu_name[cpu] = "Au1200";
  837. if ((c->processor_id & PRID_REV_MASK) == 2)
  838. __cpu_name[cpu] = "Au1250";
  839. break;
  840. case 5:
  841. __cpu_name[cpu] = "Au1210";
  842. break;
  843. default:
  844. __cpu_name[cpu] = "Au1xxx";
  845. break;
  846. }
  847. break;
  848. }
  849. }
  850. static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
  851. {
  852. decode_configs(c);
  853. switch (c->processor_id & PRID_IMP_MASK) {
  854. case PRID_IMP_SB1:
  855. c->cputype = CPU_SB1;
  856. __cpu_name[cpu] = "SiByte SB1";
  857. /* FPU in pass1 is known to have issues. */
  858. if ((c->processor_id & PRID_REV_MASK) < 0x02)
  859. c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
  860. break;
  861. case PRID_IMP_SB1A:
  862. c->cputype = CPU_SB1A;
  863. __cpu_name[cpu] = "SiByte SB1A";
  864. break;
  865. }
  866. }
  867. static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
  868. {
  869. decode_configs(c);
  870. switch (c->processor_id & PRID_IMP_MASK) {
  871. case PRID_IMP_SR71000:
  872. c->cputype = CPU_SR71000;
  873. __cpu_name[cpu] = "Sandcraft SR71000";
  874. c->scache.ways = 8;
  875. c->tlbsize = 64;
  876. break;
  877. }
  878. }
  879. static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
  880. {
  881. decode_configs(c);
  882. switch (c->processor_id & PRID_IMP_MASK) {
  883. case PRID_IMP_PR4450:
  884. c->cputype = CPU_PR4450;
  885. __cpu_name[cpu] = "Philips PR4450";
  886. set_isa(c, MIPS_CPU_ISA_M32R1);
  887. break;
  888. }
  889. }
  890. static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
  891. {
  892. decode_configs(c);
  893. switch (c->processor_id & PRID_IMP_MASK) {
  894. case PRID_IMP_BMIPS32_REV4:
  895. case PRID_IMP_BMIPS32_REV8:
  896. c->cputype = CPU_BMIPS32;
  897. __cpu_name[cpu] = "Broadcom BMIPS32";
  898. set_elf_platform(cpu, "bmips32");
  899. break;
  900. case PRID_IMP_BMIPS3300:
  901. case PRID_IMP_BMIPS3300_ALT:
  902. case PRID_IMP_BMIPS3300_BUG:
  903. c->cputype = CPU_BMIPS3300;
  904. __cpu_name[cpu] = "Broadcom BMIPS3300";
  905. set_elf_platform(cpu, "bmips3300");
  906. break;
  907. case PRID_IMP_BMIPS43XX: {
  908. int rev = c->processor_id & PRID_REV_MASK;
  909. if (rev >= PRID_REV_BMIPS4380_LO &&
  910. rev <= PRID_REV_BMIPS4380_HI) {
  911. c->cputype = CPU_BMIPS4380;
  912. __cpu_name[cpu] = "Broadcom BMIPS4380";
  913. set_elf_platform(cpu, "bmips4380");
  914. } else {
  915. c->cputype = CPU_BMIPS4350;
  916. __cpu_name[cpu] = "Broadcom BMIPS4350";
  917. set_elf_platform(cpu, "bmips4350");
  918. }
  919. break;
  920. }
  921. case PRID_IMP_BMIPS5000:
  922. c->cputype = CPU_BMIPS5000;
  923. __cpu_name[cpu] = "Broadcom BMIPS5000";
  924. set_elf_platform(cpu, "bmips5000");
  925. c->options |= MIPS_CPU_ULRI;
  926. break;
  927. }
  928. }
  929. static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
  930. {
  931. decode_configs(c);
  932. switch (c->processor_id & PRID_IMP_MASK) {
  933. case PRID_IMP_CAVIUM_CN38XX:
  934. case PRID_IMP_CAVIUM_CN31XX:
  935. case PRID_IMP_CAVIUM_CN30XX:
  936. c->cputype = CPU_CAVIUM_OCTEON;
  937. __cpu_name[cpu] = "Cavium Octeon";
  938. goto platform;
  939. case PRID_IMP_CAVIUM_CN58XX:
  940. case PRID_IMP_CAVIUM_CN56XX:
  941. case PRID_IMP_CAVIUM_CN50XX:
  942. case PRID_IMP_CAVIUM_CN52XX:
  943. c->cputype = CPU_CAVIUM_OCTEON_PLUS;
  944. __cpu_name[cpu] = "Cavium Octeon+";
  945. platform:
  946. set_elf_platform(cpu, "octeon");
  947. break;
  948. case PRID_IMP_CAVIUM_CN61XX:
  949. case PRID_IMP_CAVIUM_CN63XX:
  950. case PRID_IMP_CAVIUM_CN66XX:
  951. case PRID_IMP_CAVIUM_CN68XX:
  952. case PRID_IMP_CAVIUM_CNF71XX:
  953. c->cputype = CPU_CAVIUM_OCTEON2;
  954. __cpu_name[cpu] = "Cavium Octeon II";
  955. set_elf_platform(cpu, "octeon2");
  956. break;
  957. case PRID_IMP_CAVIUM_CN70XX:
  958. case PRID_IMP_CAVIUM_CN78XX:
  959. c->cputype = CPU_CAVIUM_OCTEON3;
  960. __cpu_name[cpu] = "Cavium Octeon III";
  961. set_elf_platform(cpu, "octeon3");
  962. break;
  963. default:
  964. printk(KERN_INFO "Unknown Octeon chip!\n");
  965. c->cputype = CPU_UNKNOWN;
  966. break;
  967. }
  968. }
  969. static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
  970. {
  971. decode_configs(c);
  972. /* JZRISC does not implement the CP0 counter. */
  973. c->options &= ~MIPS_CPU_COUNTER;
  974. BUG_ON(!__builtin_constant_p(cpu_has_counter) || cpu_has_counter);
  975. switch (c->processor_id & PRID_IMP_MASK) {
  976. case PRID_IMP_JZRISC:
  977. c->cputype = CPU_JZRISC;
  978. __cpu_name[cpu] = "Ingenic JZRISC";
  979. break;
  980. default:
  981. panic("Unknown Ingenic Processor ID!");
  982. break;
  983. }
  984. }
  985. static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
  986. {
  987. decode_configs(c);
  988. if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
  989. c->cputype = CPU_ALCHEMY;
  990. __cpu_name[cpu] = "Au1300";
  991. /* following stuff is not for Alchemy */
  992. return;
  993. }
  994. c->options = (MIPS_CPU_TLB |
  995. MIPS_CPU_4KEX |
  996. MIPS_CPU_COUNTER |
  997. MIPS_CPU_DIVEC |
  998. MIPS_CPU_WATCH |
  999. MIPS_CPU_EJTAG |
  1000. MIPS_CPU_LLSC);
  1001. switch (c->processor_id & PRID_IMP_MASK) {
  1002. case PRID_IMP_NETLOGIC_XLP2XX:
  1003. case PRID_IMP_NETLOGIC_XLP9XX:
  1004. case PRID_IMP_NETLOGIC_XLP5XX:
  1005. c->cputype = CPU_XLP;
  1006. __cpu_name[cpu] = "Broadcom XLPII";
  1007. break;
  1008. case PRID_IMP_NETLOGIC_XLP8XX:
  1009. case PRID_IMP_NETLOGIC_XLP3XX:
  1010. c->cputype = CPU_XLP;
  1011. __cpu_name[cpu] = "Netlogic XLP";
  1012. break;
  1013. case PRID_IMP_NETLOGIC_XLR732:
  1014. case PRID_IMP_NETLOGIC_XLR716:
  1015. case PRID_IMP_NETLOGIC_XLR532:
  1016. case PRID_IMP_NETLOGIC_XLR308:
  1017. case PRID_IMP_NETLOGIC_XLR532C:
  1018. case PRID_IMP_NETLOGIC_XLR516C:
  1019. case PRID_IMP_NETLOGIC_XLR508C:
  1020. case PRID_IMP_NETLOGIC_XLR308C:
  1021. c->cputype = CPU_XLR;
  1022. __cpu_name[cpu] = "Netlogic XLR";
  1023. break;
  1024. case PRID_IMP_NETLOGIC_XLS608:
  1025. case PRID_IMP_NETLOGIC_XLS408:
  1026. case PRID_IMP_NETLOGIC_XLS404:
  1027. case PRID_IMP_NETLOGIC_XLS208:
  1028. case PRID_IMP_NETLOGIC_XLS204:
  1029. case PRID_IMP_NETLOGIC_XLS108:
  1030. case PRID_IMP_NETLOGIC_XLS104:
  1031. case PRID_IMP_NETLOGIC_XLS616B:
  1032. case PRID_IMP_NETLOGIC_XLS608B:
  1033. case PRID_IMP_NETLOGIC_XLS416B:
  1034. case PRID_IMP_NETLOGIC_XLS412B:
  1035. case PRID_IMP_NETLOGIC_XLS408B:
  1036. case PRID_IMP_NETLOGIC_XLS404B:
  1037. c->cputype = CPU_XLR;
  1038. __cpu_name[cpu] = "Netlogic XLS";
  1039. break;
  1040. default:
  1041. pr_info("Unknown Netlogic chip id [%02x]!\n",
  1042. c->processor_id);
  1043. c->cputype = CPU_XLR;
  1044. break;
  1045. }
  1046. if (c->cputype == CPU_XLP) {
  1047. set_isa(c, MIPS_CPU_ISA_M64R2);
  1048. c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
  1049. /* This will be updated again after all threads are woken up */
  1050. c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
  1051. } else {
  1052. set_isa(c, MIPS_CPU_ISA_M64R1);
  1053. c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
  1054. }
  1055. c->kscratch_mask = 0xf;
  1056. }
  1057. #ifdef CONFIG_64BIT
  1058. /* For use by uaccess.h */
  1059. u64 __ua_limit;
  1060. EXPORT_SYMBOL(__ua_limit);
  1061. #endif
  1062. const char *__cpu_name[NR_CPUS];
  1063. const char *__elf_platform;
  1064. void cpu_probe(void)
  1065. {
  1066. struct cpuinfo_mips *c = &current_cpu_data;
  1067. unsigned int cpu = smp_processor_id();
  1068. c->processor_id = PRID_IMP_UNKNOWN;
  1069. c->fpu_id = FPIR_IMP_NONE;
  1070. c->cputype = CPU_UNKNOWN;
  1071. c->processor_id = read_c0_prid();
  1072. switch (c->processor_id & PRID_COMP_MASK) {
  1073. case PRID_COMP_LEGACY:
  1074. cpu_probe_legacy(c, cpu);
  1075. break;
  1076. case PRID_COMP_MIPS:
  1077. cpu_probe_mips(c, cpu);
  1078. break;
  1079. case PRID_COMP_ALCHEMY:
  1080. cpu_probe_alchemy(c, cpu);
  1081. break;
  1082. case PRID_COMP_SIBYTE:
  1083. cpu_probe_sibyte(c, cpu);
  1084. break;
  1085. case PRID_COMP_BROADCOM:
  1086. cpu_probe_broadcom(c, cpu);
  1087. break;
  1088. case PRID_COMP_SANDCRAFT:
  1089. cpu_probe_sandcraft(c, cpu);
  1090. break;
  1091. case PRID_COMP_NXP:
  1092. cpu_probe_nxp(c, cpu);
  1093. break;
  1094. case PRID_COMP_CAVIUM:
  1095. cpu_probe_cavium(c, cpu);
  1096. break;
  1097. case PRID_COMP_INGENIC:
  1098. cpu_probe_ingenic(c, cpu);
  1099. break;
  1100. case PRID_COMP_NETLOGIC:
  1101. cpu_probe_netlogic(c, cpu);
  1102. break;
  1103. }
  1104. BUG_ON(!__cpu_name[cpu]);
  1105. BUG_ON(c->cputype == CPU_UNKNOWN);
  1106. /*
  1107. * Platform code can force the cpu type to optimize code
  1108. * generation. In that case be sure the cpu type is correctly
  1109. * manually setup otherwise it could trigger some nasty bugs.
  1110. */
  1111. BUG_ON(current_cpu_type() != c->cputype);
  1112. if (mips_fpu_disabled)
  1113. c->options &= ~MIPS_CPU_FPU;
  1114. if (mips_dsp_disabled)
  1115. c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
  1116. if (mips_htw_disabled) {
  1117. c->options &= ~MIPS_CPU_HTW;
  1118. write_c0_pwctl(read_c0_pwctl() &
  1119. ~(1 << MIPS_PWCTL_PWEN_SHIFT));
  1120. }
  1121. if (c->options & MIPS_CPU_FPU) {
  1122. c->fpu_id = cpu_get_fpu_id();
  1123. if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
  1124. MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
  1125. if (c->fpu_id & MIPS_FPIR_3D)
  1126. c->ases |= MIPS_ASE_MIPS3D;
  1127. }
  1128. }
  1129. if (cpu_has_mips_r2) {
  1130. c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
  1131. /* R2 has Performance Counter Interrupt indicator */
  1132. c->options |= MIPS_CPU_PCI;
  1133. }
  1134. else
  1135. c->srsets = 1;
  1136. if (cpu_has_msa) {
  1137. c->msa_id = cpu_get_msa_id();
  1138. WARN(c->msa_id & MSA_IR_WRPF,
  1139. "Vector register partitioning unimplemented!");
  1140. }
  1141. cpu_probe_vmbits(c);
  1142. #ifdef CONFIG_64BIT
  1143. if (cpu == 0)
  1144. __ua_limit = ~((1ull << cpu_vmbits) - 1);
  1145. #endif
  1146. }
  1147. void cpu_report(void)
  1148. {
  1149. struct cpuinfo_mips *c = &current_cpu_data;
  1150. pr_info("CPU%d revision is: %08x (%s)\n",
  1151. smp_processor_id(), c->processor_id, cpu_name_string());
  1152. if (c->options & MIPS_CPU_FPU)
  1153. printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
  1154. if (cpu_has_msa)
  1155. pr_info("MSA revision is: %08x\n", c->msa_id);
  1156. }