amdgpu_ring.h 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König
  23. */
  24. #ifndef __AMDGPU_RING_H__
  25. #define __AMDGPU_RING_H__
  26. #include "gpu_scheduler.h"
  27. /* max number of rings */
  28. #define AMDGPU_MAX_RINGS 16
  29. #define AMDGPU_MAX_GFX_RINGS 1
  30. #define AMDGPU_MAX_COMPUTE_RINGS 8
  31. #define AMDGPU_MAX_VCE_RINGS 3
  32. /* some special values for the owner field */
  33. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
  34. #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
  35. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  36. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  37. enum amdgpu_ring_type {
  38. AMDGPU_RING_TYPE_GFX,
  39. AMDGPU_RING_TYPE_COMPUTE,
  40. AMDGPU_RING_TYPE_SDMA,
  41. AMDGPU_RING_TYPE_UVD,
  42. AMDGPU_RING_TYPE_VCE
  43. };
  44. struct amdgpu_device;
  45. struct amdgpu_ring;
  46. struct amdgpu_ib;
  47. struct amdgpu_cs_parser;
  48. /*
  49. * Fences.
  50. */
  51. struct amdgpu_fence_driver {
  52. uint64_t gpu_addr;
  53. volatile uint32_t *cpu_addr;
  54. /* sync_seq is protected by ring emission lock */
  55. uint32_t sync_seq;
  56. atomic_t last_seq;
  57. bool initialized;
  58. struct amdgpu_irq_src *irq_src;
  59. unsigned irq_type;
  60. struct timer_list fallback_timer;
  61. unsigned num_fences_mask;
  62. spinlock_t lock;
  63. struct fence **fences;
  64. };
  65. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  66. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  67. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
  68. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
  69. unsigned num_hw_submission);
  70. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  71. struct amdgpu_irq_src *irq_src,
  72. unsigned irq_type);
  73. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
  74. void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
  75. int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
  76. void amdgpu_fence_process(struct amdgpu_ring *ring);
  77. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  78. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  79. /*
  80. * Rings.
  81. */
  82. /* provided by hw blocks that expose a ring buffer for commands */
  83. struct amdgpu_ring_funcs {
  84. /* ring read/write ptr handling */
  85. u32 (*get_rptr)(struct amdgpu_ring *ring);
  86. u32 (*get_wptr)(struct amdgpu_ring *ring);
  87. void (*set_wptr)(struct amdgpu_ring *ring);
  88. /* validating and patching of IBs */
  89. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  90. /* constants to calculate how many DW are needed for an emit */
  91. unsigned emit_frame_size;
  92. unsigned emit_ib_size;
  93. /* command emit functions */
  94. void (*emit_ib)(struct amdgpu_ring *ring,
  95. struct amdgpu_ib *ib,
  96. unsigned vm_id, bool ctx_switch);
  97. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  98. uint64_t seq, unsigned flags);
  99. void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
  100. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
  101. uint64_t pd_addr);
  102. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  103. void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
  104. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  105. uint32_t gds_base, uint32_t gds_size,
  106. uint32_t gws_base, uint32_t gws_size,
  107. uint32_t oa_base, uint32_t oa_size);
  108. /* testing functions */
  109. int (*test_ring)(struct amdgpu_ring *ring);
  110. int (*test_ib)(struct amdgpu_ring *ring, long timeout);
  111. /* insert NOP packets */
  112. void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
  113. /* pad the indirect buffer to the necessary number of dw */
  114. void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  115. unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
  116. void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
  117. /* note usage for clock and power gating */
  118. void (*begin_use)(struct amdgpu_ring *ring);
  119. void (*end_use)(struct amdgpu_ring *ring);
  120. void (*emit_switch_buffer) (struct amdgpu_ring *ring);
  121. void (*emit_cntxcntl) (struct amdgpu_ring *ring, uint32_t flags);
  122. };
  123. struct amdgpu_ring {
  124. struct amdgpu_device *adev;
  125. const struct amdgpu_ring_funcs *funcs;
  126. struct amdgpu_fence_driver fence_drv;
  127. struct amd_gpu_scheduler sched;
  128. struct amdgpu_bo *ring_obj;
  129. volatile uint32_t *ring;
  130. unsigned rptr_offs;
  131. unsigned wptr;
  132. unsigned wptr_old;
  133. unsigned ring_size;
  134. unsigned max_dw;
  135. int count_dw;
  136. uint64_t gpu_addr;
  137. uint32_t align_mask;
  138. uint32_t ptr_mask;
  139. bool ready;
  140. u32 nop;
  141. u32 idx;
  142. u32 me;
  143. u32 pipe;
  144. u32 queue;
  145. struct amdgpu_bo *mqd_obj;
  146. u32 doorbell_index;
  147. bool use_doorbell;
  148. unsigned wptr_offs;
  149. unsigned fence_offs;
  150. uint64_t current_ctx;
  151. enum amdgpu_ring_type type;
  152. char name[16];
  153. unsigned cond_exe_offs;
  154. u64 cond_exe_gpu_addr;
  155. volatile u32 *cond_exe_cpu_addr;
  156. #if defined(CONFIG_DEBUG_FS)
  157. struct dentry *ent;
  158. #endif
  159. };
  160. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  161. void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
  162. void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  163. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  164. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  165. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  166. unsigned ring_size, u32 nop, u32 align_mask,
  167. struct amdgpu_irq_src *irq_src, unsigned irq_type,
  168. enum amdgpu_ring_type ring_type);
  169. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  170. #endif