amdgpu.h 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_ttm.h"
  51. #include "amdgpu_gds.h"
  52. #include "amdgpu_sync.h"
  53. #include "amdgpu_ring.h"
  54. #include "amdgpu_vm.h"
  55. #include "amd_powerplay.h"
  56. #include "amdgpu_acp.h"
  57. #include "gpu_scheduler.h"
  58. #include "amdgpu_virt.h"
  59. /*
  60. * Modules parameters.
  61. */
  62. extern int amdgpu_modeset;
  63. extern int amdgpu_vram_limit;
  64. extern int amdgpu_gart_size;
  65. extern int amdgpu_moverate;
  66. extern int amdgpu_benchmarking;
  67. extern int amdgpu_testing;
  68. extern int amdgpu_audio;
  69. extern int amdgpu_disp_priority;
  70. extern int amdgpu_hw_i2c;
  71. extern int amdgpu_pcie_gen2;
  72. extern int amdgpu_msi;
  73. extern int amdgpu_lockup_timeout;
  74. extern int amdgpu_dpm;
  75. extern int amdgpu_smc_load_fw;
  76. extern int amdgpu_aspm;
  77. extern int amdgpu_runtime_pm;
  78. extern unsigned amdgpu_ip_block_mask;
  79. extern int amdgpu_bapm;
  80. extern int amdgpu_deep_color;
  81. extern int amdgpu_vm_size;
  82. extern int amdgpu_vm_block_size;
  83. extern int amdgpu_vm_fault_stop;
  84. extern int amdgpu_vm_debug;
  85. extern int amdgpu_sched_jobs;
  86. extern int amdgpu_sched_hw_submission;
  87. extern int amdgpu_powerplay;
  88. extern int amdgpu_powercontainment;
  89. extern unsigned amdgpu_pcie_gen_cap;
  90. extern unsigned amdgpu_pcie_lane_cap;
  91. extern unsigned amdgpu_cg_mask;
  92. extern unsigned amdgpu_pg_mask;
  93. extern char *amdgpu_disable_cu;
  94. extern int amdgpu_sclk_deep_sleep_en;
  95. extern char *amdgpu_virtual_display;
  96. extern unsigned amdgpu_pp_feature_mask;
  97. extern int amdgpu_vram_page_split;
  98. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  99. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  100. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  101. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  102. #define AMDGPU_IB_POOL_SIZE 16
  103. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  104. #define AMDGPUFB_CONN_LIMIT 4
  105. #define AMDGPU_BIOS_NUM_SCRATCH 8
  106. /* max number of IP instances */
  107. #define AMDGPU_MAX_SDMA_INSTANCES 2
  108. /* hardcode that limit for now */
  109. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  110. /* hard reset data */
  111. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  112. /* reset flags */
  113. #define AMDGPU_RESET_GFX (1 << 0)
  114. #define AMDGPU_RESET_COMPUTE (1 << 1)
  115. #define AMDGPU_RESET_DMA (1 << 2)
  116. #define AMDGPU_RESET_CP (1 << 3)
  117. #define AMDGPU_RESET_GRBM (1 << 4)
  118. #define AMDGPU_RESET_DMA1 (1 << 5)
  119. #define AMDGPU_RESET_RLC (1 << 6)
  120. #define AMDGPU_RESET_SEM (1 << 7)
  121. #define AMDGPU_RESET_IH (1 << 8)
  122. #define AMDGPU_RESET_VMC (1 << 9)
  123. #define AMDGPU_RESET_MC (1 << 10)
  124. #define AMDGPU_RESET_DISPLAY (1 << 11)
  125. #define AMDGPU_RESET_UVD (1 << 12)
  126. #define AMDGPU_RESET_VCE (1 << 13)
  127. #define AMDGPU_RESET_VCE1 (1 << 14)
  128. /* GFX current status */
  129. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  130. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  131. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  132. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  133. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  134. /* max cursor sizes (in pixels) */
  135. #define CIK_CURSOR_WIDTH 128
  136. #define CIK_CURSOR_HEIGHT 128
  137. struct amdgpu_device;
  138. struct amdgpu_ib;
  139. struct amdgpu_cs_parser;
  140. struct amdgpu_job;
  141. struct amdgpu_irq_src;
  142. struct amdgpu_fpriv;
  143. enum amdgpu_cp_irq {
  144. AMDGPU_CP_IRQ_GFX_EOP = 0,
  145. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  146. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  147. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  148. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  149. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  150. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  151. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  152. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  153. AMDGPU_CP_IRQ_LAST
  154. };
  155. enum amdgpu_sdma_irq {
  156. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  157. AMDGPU_SDMA_IRQ_TRAP1,
  158. AMDGPU_SDMA_IRQ_LAST
  159. };
  160. enum amdgpu_thermal_irq {
  161. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  162. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  163. AMDGPU_THERMAL_IRQ_LAST
  164. };
  165. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  166. enum amd_ip_block_type block_type,
  167. enum amd_clockgating_state state);
  168. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  169. enum amd_ip_block_type block_type,
  170. enum amd_powergating_state state);
  171. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  172. enum amd_ip_block_type block_type);
  173. bool amdgpu_is_idle(struct amdgpu_device *adev,
  174. enum amd_ip_block_type block_type);
  175. struct amdgpu_ip_block_version {
  176. enum amd_ip_block_type type;
  177. u32 major;
  178. u32 minor;
  179. u32 rev;
  180. const struct amd_ip_funcs *funcs;
  181. };
  182. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  183. enum amd_ip_block_type type,
  184. u32 major, u32 minor);
  185. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  186. struct amdgpu_device *adev,
  187. enum amd_ip_block_type type);
  188. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  189. struct amdgpu_buffer_funcs {
  190. /* maximum bytes in a single operation */
  191. uint32_t copy_max_bytes;
  192. /* number of dw to reserve per operation */
  193. unsigned copy_num_dw;
  194. /* used for buffer migration */
  195. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  196. /* src addr in bytes */
  197. uint64_t src_offset,
  198. /* dst addr in bytes */
  199. uint64_t dst_offset,
  200. /* number of byte to transfer */
  201. uint32_t byte_count);
  202. /* maximum bytes in a single operation */
  203. uint32_t fill_max_bytes;
  204. /* number of dw to reserve per operation */
  205. unsigned fill_num_dw;
  206. /* used for buffer clearing */
  207. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  208. /* value to write to memory */
  209. uint32_t src_data,
  210. /* dst addr in bytes */
  211. uint64_t dst_offset,
  212. /* number of byte to fill */
  213. uint32_t byte_count);
  214. };
  215. /* provided by hw blocks that can write ptes, e.g., sdma */
  216. struct amdgpu_vm_pte_funcs {
  217. /* copy pte entries from GART */
  218. void (*copy_pte)(struct amdgpu_ib *ib,
  219. uint64_t pe, uint64_t src,
  220. unsigned count);
  221. /* write pte one entry at a time with addr mapping */
  222. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  223. uint64_t value, unsigned count,
  224. uint32_t incr);
  225. /* for linear pte/pde updates without addr mapping */
  226. void (*set_pte_pde)(struct amdgpu_ib *ib,
  227. uint64_t pe,
  228. uint64_t addr, unsigned count,
  229. uint32_t incr, uint32_t flags);
  230. };
  231. /* provided by the gmc block */
  232. struct amdgpu_gart_funcs {
  233. /* flush the vm tlb via mmio */
  234. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  235. uint32_t vmid);
  236. /* write pte/pde updates using the cpu */
  237. int (*set_pte_pde)(struct amdgpu_device *adev,
  238. void *cpu_pt_addr, /* cpu addr of page table */
  239. uint32_t gpu_page_idx, /* pte/pde to update */
  240. uint64_t addr, /* addr to write into pte/pde */
  241. uint32_t flags); /* access flags */
  242. };
  243. /* provided by the ih block */
  244. struct amdgpu_ih_funcs {
  245. /* ring read/write ptr handling, called from interrupt context */
  246. u32 (*get_wptr)(struct amdgpu_device *adev);
  247. void (*decode_iv)(struct amdgpu_device *adev,
  248. struct amdgpu_iv_entry *entry);
  249. void (*set_rptr)(struct amdgpu_device *adev);
  250. };
  251. /*
  252. * BIOS.
  253. */
  254. bool amdgpu_get_bios(struct amdgpu_device *adev);
  255. bool amdgpu_read_bios(struct amdgpu_device *adev);
  256. /*
  257. * Dummy page
  258. */
  259. struct amdgpu_dummy_page {
  260. struct page *page;
  261. dma_addr_t addr;
  262. };
  263. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  264. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  265. /*
  266. * Clocks
  267. */
  268. #define AMDGPU_MAX_PPLL 3
  269. struct amdgpu_clock {
  270. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  271. struct amdgpu_pll spll;
  272. struct amdgpu_pll mpll;
  273. /* 10 Khz units */
  274. uint32_t default_mclk;
  275. uint32_t default_sclk;
  276. uint32_t default_dispclk;
  277. uint32_t current_dispclk;
  278. uint32_t dp_extclk;
  279. uint32_t max_pixel_clock;
  280. };
  281. /*
  282. * BO.
  283. */
  284. struct amdgpu_bo_list_entry {
  285. struct amdgpu_bo *robj;
  286. struct ttm_validate_buffer tv;
  287. struct amdgpu_bo_va *bo_va;
  288. uint32_t priority;
  289. struct page **user_pages;
  290. int user_invalidated;
  291. };
  292. struct amdgpu_bo_va_mapping {
  293. struct list_head list;
  294. struct interval_tree_node it;
  295. uint64_t offset;
  296. uint32_t flags;
  297. };
  298. /* bo virtual addresses in a specific vm */
  299. struct amdgpu_bo_va {
  300. /* protected by bo being reserved */
  301. struct list_head bo_list;
  302. struct fence *last_pt_update;
  303. unsigned ref_count;
  304. /* protected by vm mutex and spinlock */
  305. struct list_head vm_status;
  306. /* mappings for this bo_va */
  307. struct list_head invalids;
  308. struct list_head valids;
  309. /* constant after initialization */
  310. struct amdgpu_vm *vm;
  311. struct amdgpu_bo *bo;
  312. };
  313. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  314. struct amdgpu_bo {
  315. /* Protected by tbo.reserved */
  316. u32 prefered_domains;
  317. u32 allowed_domains;
  318. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  319. struct ttm_placement placement;
  320. struct ttm_buffer_object tbo;
  321. struct ttm_bo_kmap_obj kmap;
  322. u64 flags;
  323. unsigned pin_count;
  324. void *kptr;
  325. u64 tiling_flags;
  326. u64 metadata_flags;
  327. void *metadata;
  328. u32 metadata_size;
  329. /* list of all virtual address to which this bo
  330. * is associated to
  331. */
  332. struct list_head va;
  333. /* Constant after initialization */
  334. struct drm_gem_object gem_base;
  335. struct amdgpu_bo *parent;
  336. struct amdgpu_bo *shadow;
  337. struct ttm_bo_kmap_obj dma_buf_vmap;
  338. struct amdgpu_mn *mn;
  339. struct list_head mn_list;
  340. struct list_head shadow_list;
  341. };
  342. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  343. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  344. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  345. struct drm_file *file_priv);
  346. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  347. struct drm_file *file_priv);
  348. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  349. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  350. struct drm_gem_object *
  351. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  352. struct dma_buf_attachment *attach,
  353. struct sg_table *sg);
  354. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  355. struct drm_gem_object *gobj,
  356. int flags);
  357. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  358. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  359. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  360. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  361. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  362. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  363. /* sub-allocation manager, it has to be protected by another lock.
  364. * By conception this is an helper for other part of the driver
  365. * like the indirect buffer or semaphore, which both have their
  366. * locking.
  367. *
  368. * Principe is simple, we keep a list of sub allocation in offset
  369. * order (first entry has offset == 0, last entry has the highest
  370. * offset).
  371. *
  372. * When allocating new object we first check if there is room at
  373. * the end total_size - (last_object_offset + last_object_size) >=
  374. * alloc_size. If so we allocate new object there.
  375. *
  376. * When there is not enough room at the end, we start waiting for
  377. * each sub object until we reach object_offset+object_size >=
  378. * alloc_size, this object then become the sub object we return.
  379. *
  380. * Alignment can't be bigger than page size.
  381. *
  382. * Hole are not considered for allocation to keep things simple.
  383. * Assumption is that there won't be hole (all object on same
  384. * alignment).
  385. */
  386. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  387. struct amdgpu_sa_manager {
  388. wait_queue_head_t wq;
  389. struct amdgpu_bo *bo;
  390. struct list_head *hole;
  391. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  392. struct list_head olist;
  393. unsigned size;
  394. uint64_t gpu_addr;
  395. void *cpu_ptr;
  396. uint32_t domain;
  397. uint32_t align;
  398. };
  399. /* sub-allocation buffer */
  400. struct amdgpu_sa_bo {
  401. struct list_head olist;
  402. struct list_head flist;
  403. struct amdgpu_sa_manager *manager;
  404. unsigned soffset;
  405. unsigned eoffset;
  406. struct fence *fence;
  407. };
  408. /*
  409. * GEM objects.
  410. */
  411. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  412. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  413. int alignment, u32 initial_domain,
  414. u64 flags, bool kernel,
  415. struct drm_gem_object **obj);
  416. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  417. struct drm_device *dev,
  418. struct drm_mode_create_dumb *args);
  419. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  420. struct drm_device *dev,
  421. uint32_t handle, uint64_t *offset_p);
  422. int amdgpu_fence_slab_init(void);
  423. void amdgpu_fence_slab_fini(void);
  424. /*
  425. * GART structures, functions & helpers
  426. */
  427. struct amdgpu_mc;
  428. #define AMDGPU_GPU_PAGE_SIZE 4096
  429. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  430. #define AMDGPU_GPU_PAGE_SHIFT 12
  431. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  432. struct amdgpu_gart {
  433. dma_addr_t table_addr;
  434. struct amdgpu_bo *robj;
  435. void *ptr;
  436. unsigned num_gpu_pages;
  437. unsigned num_cpu_pages;
  438. unsigned table_size;
  439. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  440. struct page **pages;
  441. #endif
  442. bool ready;
  443. const struct amdgpu_gart_funcs *gart_funcs;
  444. };
  445. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  446. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  447. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  448. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  449. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  450. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  451. int amdgpu_gart_init(struct amdgpu_device *adev);
  452. void amdgpu_gart_fini(struct amdgpu_device *adev);
  453. void amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t offset,
  454. int pages);
  455. int amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t offset,
  456. int pages, struct page **pagelist,
  457. dma_addr_t *dma_addr, uint32_t flags);
  458. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev);
  459. /*
  460. * GPU MC structures, functions & helpers
  461. */
  462. struct amdgpu_mc {
  463. resource_size_t aper_size;
  464. resource_size_t aper_base;
  465. resource_size_t agp_base;
  466. /* for some chips with <= 32MB we need to lie
  467. * about vram size near mc fb location */
  468. u64 mc_vram_size;
  469. u64 visible_vram_size;
  470. u64 gtt_size;
  471. u64 gtt_start;
  472. u64 gtt_end;
  473. u64 vram_start;
  474. u64 vram_end;
  475. unsigned vram_width;
  476. u64 real_vram_size;
  477. int vram_mtrr;
  478. u64 gtt_base_align;
  479. u64 mc_mask;
  480. const struct firmware *fw; /* MC firmware */
  481. uint32_t fw_version;
  482. struct amdgpu_irq_src vm_fault;
  483. uint32_t vram_type;
  484. uint32_t srbm_soft_reset;
  485. struct amdgpu_mode_mc_save save;
  486. };
  487. /*
  488. * GPU doorbell structures, functions & helpers
  489. */
  490. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  491. {
  492. AMDGPU_DOORBELL_KIQ = 0x000,
  493. AMDGPU_DOORBELL_HIQ = 0x001,
  494. AMDGPU_DOORBELL_DIQ = 0x002,
  495. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  496. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  497. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  498. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  499. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  500. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  501. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  502. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  503. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  504. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  505. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  506. AMDGPU_DOORBELL_IH = 0x1E8,
  507. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  508. AMDGPU_DOORBELL_INVALID = 0xFFFF
  509. } AMDGPU_DOORBELL_ASSIGNMENT;
  510. struct amdgpu_doorbell {
  511. /* doorbell mmio */
  512. resource_size_t base;
  513. resource_size_t size;
  514. u32 __iomem *ptr;
  515. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  516. };
  517. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  518. phys_addr_t *aperture_base,
  519. size_t *aperture_size,
  520. size_t *start_offset);
  521. /*
  522. * IRQS.
  523. */
  524. struct amdgpu_flip_work {
  525. struct delayed_work flip_work;
  526. struct work_struct unpin_work;
  527. struct amdgpu_device *adev;
  528. int crtc_id;
  529. u32 target_vblank;
  530. uint64_t base;
  531. struct drm_pending_vblank_event *event;
  532. struct amdgpu_bo *old_abo;
  533. struct fence *excl;
  534. unsigned shared_count;
  535. struct fence **shared;
  536. struct fence_cb cb;
  537. bool async;
  538. };
  539. /*
  540. * CP & rings.
  541. */
  542. struct amdgpu_ib {
  543. struct amdgpu_sa_bo *sa_bo;
  544. uint32_t length_dw;
  545. uint64_t gpu_addr;
  546. uint32_t *ptr;
  547. uint32_t flags;
  548. };
  549. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  550. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  551. struct amdgpu_job **job, struct amdgpu_vm *vm);
  552. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  553. struct amdgpu_job **job);
  554. void amdgpu_job_free_resources(struct amdgpu_job *job);
  555. void amdgpu_job_free(struct amdgpu_job *job);
  556. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  557. struct amd_sched_entity *entity, void *owner,
  558. struct fence **f);
  559. /*
  560. * context related structures
  561. */
  562. struct amdgpu_ctx_ring {
  563. uint64_t sequence;
  564. struct fence **fences;
  565. struct amd_sched_entity entity;
  566. };
  567. struct amdgpu_ctx {
  568. struct kref refcount;
  569. struct amdgpu_device *adev;
  570. unsigned reset_counter;
  571. spinlock_t ring_lock;
  572. struct fence **fences;
  573. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  574. bool preamble_presented;
  575. };
  576. struct amdgpu_ctx_mgr {
  577. struct amdgpu_device *adev;
  578. struct mutex lock;
  579. /* protected by lock */
  580. struct idr ctx_handles;
  581. };
  582. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  583. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  584. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  585. struct fence *fence);
  586. struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  587. struct amdgpu_ring *ring, uint64_t seq);
  588. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  589. struct drm_file *filp);
  590. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  591. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  592. /*
  593. * file private structure
  594. */
  595. struct amdgpu_fpriv {
  596. struct amdgpu_vm vm;
  597. struct mutex bo_list_lock;
  598. struct idr bo_list_handles;
  599. struct amdgpu_ctx_mgr ctx_mgr;
  600. };
  601. /*
  602. * residency list
  603. */
  604. struct amdgpu_bo_list {
  605. struct mutex lock;
  606. struct amdgpu_bo *gds_obj;
  607. struct amdgpu_bo *gws_obj;
  608. struct amdgpu_bo *oa_obj;
  609. unsigned first_userptr;
  610. unsigned num_entries;
  611. struct amdgpu_bo_list_entry *array;
  612. };
  613. struct amdgpu_bo_list *
  614. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  615. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  616. struct list_head *validated);
  617. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  618. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  619. /*
  620. * GFX stuff
  621. */
  622. #include "clearstate_defs.h"
  623. struct amdgpu_rlc_funcs {
  624. void (*enter_safe_mode)(struct amdgpu_device *adev);
  625. void (*exit_safe_mode)(struct amdgpu_device *adev);
  626. };
  627. struct amdgpu_rlc {
  628. /* for power gating */
  629. struct amdgpu_bo *save_restore_obj;
  630. uint64_t save_restore_gpu_addr;
  631. volatile uint32_t *sr_ptr;
  632. const u32 *reg_list;
  633. u32 reg_list_size;
  634. /* for clear state */
  635. struct amdgpu_bo *clear_state_obj;
  636. uint64_t clear_state_gpu_addr;
  637. volatile uint32_t *cs_ptr;
  638. const struct cs_section_def *cs_data;
  639. u32 clear_state_size;
  640. /* for cp tables */
  641. struct amdgpu_bo *cp_table_obj;
  642. uint64_t cp_table_gpu_addr;
  643. volatile uint32_t *cp_table_ptr;
  644. u32 cp_table_size;
  645. /* safe mode for updating CG/PG state */
  646. bool in_safe_mode;
  647. const struct amdgpu_rlc_funcs *funcs;
  648. /* for firmware data */
  649. u32 save_and_restore_offset;
  650. u32 clear_state_descriptor_offset;
  651. u32 avail_scratch_ram_locations;
  652. u32 reg_restore_list_size;
  653. u32 reg_list_format_start;
  654. u32 reg_list_format_separate_start;
  655. u32 starting_offsets_start;
  656. u32 reg_list_format_size_bytes;
  657. u32 reg_list_size_bytes;
  658. u32 *register_list_format;
  659. u32 *register_restore;
  660. };
  661. struct amdgpu_mec {
  662. struct amdgpu_bo *hpd_eop_obj;
  663. u64 hpd_eop_gpu_addr;
  664. u32 num_pipe;
  665. u32 num_mec;
  666. u32 num_queue;
  667. };
  668. /*
  669. * GPU scratch registers structures, functions & helpers
  670. */
  671. struct amdgpu_scratch {
  672. unsigned num_reg;
  673. uint32_t reg_base;
  674. bool free[32];
  675. uint32_t reg[32];
  676. };
  677. /*
  678. * GFX configurations
  679. */
  680. #define AMDGPU_GFX_MAX_SE 4
  681. #define AMDGPU_GFX_MAX_SH_PER_SE 2
  682. struct amdgpu_rb_config {
  683. uint32_t rb_backend_disable;
  684. uint32_t user_rb_backend_disable;
  685. uint32_t raster_config;
  686. uint32_t raster_config_1;
  687. };
  688. struct amdgpu_gca_config {
  689. unsigned max_shader_engines;
  690. unsigned max_tile_pipes;
  691. unsigned max_cu_per_sh;
  692. unsigned max_sh_per_se;
  693. unsigned max_backends_per_se;
  694. unsigned max_texture_channel_caches;
  695. unsigned max_gprs;
  696. unsigned max_gs_threads;
  697. unsigned max_hw_contexts;
  698. unsigned sc_prim_fifo_size_frontend;
  699. unsigned sc_prim_fifo_size_backend;
  700. unsigned sc_hiz_tile_fifo_size;
  701. unsigned sc_earlyz_tile_fifo_size;
  702. unsigned num_tile_pipes;
  703. unsigned backend_enable_mask;
  704. unsigned mem_max_burst_length_bytes;
  705. unsigned mem_row_size_in_kb;
  706. unsigned shader_engine_tile_size;
  707. unsigned num_gpus;
  708. unsigned multi_gpu_tile_size;
  709. unsigned mc_arb_ramcfg;
  710. unsigned gb_addr_config;
  711. unsigned num_rbs;
  712. uint32_t tile_mode_array[32];
  713. uint32_t macrotile_mode_array[16];
  714. struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
  715. };
  716. struct amdgpu_cu_info {
  717. uint32_t number; /* total active CU number */
  718. uint32_t ao_cu_mask;
  719. uint32_t bitmap[4][4];
  720. };
  721. struct amdgpu_gfx_funcs {
  722. /* get the gpu clock counter */
  723. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  724. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  725. };
  726. struct amdgpu_gfx {
  727. struct mutex gpu_clock_mutex;
  728. struct amdgpu_gca_config config;
  729. struct amdgpu_rlc rlc;
  730. struct amdgpu_mec mec;
  731. struct amdgpu_scratch scratch;
  732. const struct firmware *me_fw; /* ME firmware */
  733. uint32_t me_fw_version;
  734. const struct firmware *pfp_fw; /* PFP firmware */
  735. uint32_t pfp_fw_version;
  736. const struct firmware *ce_fw; /* CE firmware */
  737. uint32_t ce_fw_version;
  738. const struct firmware *rlc_fw; /* RLC firmware */
  739. uint32_t rlc_fw_version;
  740. const struct firmware *mec_fw; /* MEC firmware */
  741. uint32_t mec_fw_version;
  742. const struct firmware *mec2_fw; /* MEC2 firmware */
  743. uint32_t mec2_fw_version;
  744. uint32_t me_feature_version;
  745. uint32_t ce_feature_version;
  746. uint32_t pfp_feature_version;
  747. uint32_t rlc_feature_version;
  748. uint32_t mec_feature_version;
  749. uint32_t mec2_feature_version;
  750. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  751. unsigned num_gfx_rings;
  752. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  753. unsigned num_compute_rings;
  754. struct amdgpu_irq_src eop_irq;
  755. struct amdgpu_irq_src priv_reg_irq;
  756. struct amdgpu_irq_src priv_inst_irq;
  757. /* gfx status */
  758. uint32_t gfx_current_status;
  759. /* ce ram size*/
  760. unsigned ce_ram_size;
  761. struct amdgpu_cu_info cu_info;
  762. const struct amdgpu_gfx_funcs *funcs;
  763. /* reset mask */
  764. uint32_t grbm_soft_reset;
  765. uint32_t srbm_soft_reset;
  766. };
  767. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  768. unsigned size, struct amdgpu_ib *ib);
  769. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  770. struct fence *f);
  771. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  772. struct amdgpu_ib *ib, struct fence *last_vm_update,
  773. struct amdgpu_job *job, struct fence **f);
  774. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  775. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  776. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  777. /*
  778. * CS.
  779. */
  780. struct amdgpu_cs_chunk {
  781. uint32_t chunk_id;
  782. uint32_t length_dw;
  783. void *kdata;
  784. };
  785. struct amdgpu_cs_parser {
  786. struct amdgpu_device *adev;
  787. struct drm_file *filp;
  788. struct amdgpu_ctx *ctx;
  789. /* chunks */
  790. unsigned nchunks;
  791. struct amdgpu_cs_chunk *chunks;
  792. /* scheduler job object */
  793. struct amdgpu_job *job;
  794. /* buffer objects */
  795. struct ww_acquire_ctx ticket;
  796. struct amdgpu_bo_list *bo_list;
  797. struct amdgpu_bo_list_entry vm_pd;
  798. struct list_head validated;
  799. struct fence *fence;
  800. uint64_t bytes_moved_threshold;
  801. uint64_t bytes_moved;
  802. struct amdgpu_bo_list_entry *evictable;
  803. /* user fence */
  804. struct amdgpu_bo_list_entry uf_entry;
  805. };
  806. #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
  807. #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
  808. #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
  809. struct amdgpu_job {
  810. struct amd_sched_job base;
  811. struct amdgpu_device *adev;
  812. struct amdgpu_vm *vm;
  813. struct amdgpu_ring *ring;
  814. struct amdgpu_sync sync;
  815. struct amdgpu_ib *ibs;
  816. struct fence *fence; /* the hw fence */
  817. uint32_t preamble_status;
  818. uint32_t num_ibs;
  819. void *owner;
  820. uint64_t fence_ctx; /* the fence_context this job uses */
  821. bool vm_needs_flush;
  822. unsigned vm_id;
  823. uint64_t vm_pd_addr;
  824. uint32_t gds_base, gds_size;
  825. uint32_t gws_base, gws_size;
  826. uint32_t oa_base, oa_size;
  827. /* user fence handling */
  828. uint64_t uf_addr;
  829. uint64_t uf_sequence;
  830. };
  831. #define to_amdgpu_job(sched_job) \
  832. container_of((sched_job), struct amdgpu_job, base)
  833. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  834. uint32_t ib_idx, int idx)
  835. {
  836. return p->job->ibs[ib_idx].ptr[idx];
  837. }
  838. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  839. uint32_t ib_idx, int idx,
  840. uint32_t value)
  841. {
  842. p->job->ibs[ib_idx].ptr[idx] = value;
  843. }
  844. /*
  845. * Writeback
  846. */
  847. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  848. struct amdgpu_wb {
  849. struct amdgpu_bo *wb_obj;
  850. volatile uint32_t *wb;
  851. uint64_t gpu_addr;
  852. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  853. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  854. };
  855. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  856. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  857. enum amdgpu_int_thermal_type {
  858. THERMAL_TYPE_NONE,
  859. THERMAL_TYPE_EXTERNAL,
  860. THERMAL_TYPE_EXTERNAL_GPIO,
  861. THERMAL_TYPE_RV6XX,
  862. THERMAL_TYPE_RV770,
  863. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  864. THERMAL_TYPE_EVERGREEN,
  865. THERMAL_TYPE_SUMO,
  866. THERMAL_TYPE_NI,
  867. THERMAL_TYPE_SI,
  868. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  869. THERMAL_TYPE_CI,
  870. THERMAL_TYPE_KV,
  871. };
  872. enum amdgpu_dpm_auto_throttle_src {
  873. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  874. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  875. };
  876. enum amdgpu_dpm_event_src {
  877. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  878. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  879. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  880. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  881. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  882. };
  883. #define AMDGPU_MAX_VCE_LEVELS 6
  884. enum amdgpu_vce_level {
  885. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  886. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  887. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  888. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  889. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  890. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  891. };
  892. struct amdgpu_ps {
  893. u32 caps; /* vbios flags */
  894. u32 class; /* vbios flags */
  895. u32 class2; /* vbios flags */
  896. /* UVD clocks */
  897. u32 vclk;
  898. u32 dclk;
  899. /* VCE clocks */
  900. u32 evclk;
  901. u32 ecclk;
  902. bool vce_active;
  903. enum amdgpu_vce_level vce_level;
  904. /* asic priv */
  905. void *ps_priv;
  906. };
  907. struct amdgpu_dpm_thermal {
  908. /* thermal interrupt work */
  909. struct work_struct work;
  910. /* low temperature threshold */
  911. int min_temp;
  912. /* high temperature threshold */
  913. int max_temp;
  914. /* was last interrupt low to high or high to low */
  915. bool high_to_low;
  916. /* interrupt source */
  917. struct amdgpu_irq_src irq;
  918. };
  919. enum amdgpu_clk_action
  920. {
  921. AMDGPU_SCLK_UP = 1,
  922. AMDGPU_SCLK_DOWN
  923. };
  924. struct amdgpu_blacklist_clocks
  925. {
  926. u32 sclk;
  927. u32 mclk;
  928. enum amdgpu_clk_action action;
  929. };
  930. struct amdgpu_clock_and_voltage_limits {
  931. u32 sclk;
  932. u32 mclk;
  933. u16 vddc;
  934. u16 vddci;
  935. };
  936. struct amdgpu_clock_array {
  937. u32 count;
  938. u32 *values;
  939. };
  940. struct amdgpu_clock_voltage_dependency_entry {
  941. u32 clk;
  942. u16 v;
  943. };
  944. struct amdgpu_clock_voltage_dependency_table {
  945. u32 count;
  946. struct amdgpu_clock_voltage_dependency_entry *entries;
  947. };
  948. union amdgpu_cac_leakage_entry {
  949. struct {
  950. u16 vddc;
  951. u32 leakage;
  952. };
  953. struct {
  954. u16 vddc1;
  955. u16 vddc2;
  956. u16 vddc3;
  957. };
  958. };
  959. struct amdgpu_cac_leakage_table {
  960. u32 count;
  961. union amdgpu_cac_leakage_entry *entries;
  962. };
  963. struct amdgpu_phase_shedding_limits_entry {
  964. u16 voltage;
  965. u32 sclk;
  966. u32 mclk;
  967. };
  968. struct amdgpu_phase_shedding_limits_table {
  969. u32 count;
  970. struct amdgpu_phase_shedding_limits_entry *entries;
  971. };
  972. struct amdgpu_uvd_clock_voltage_dependency_entry {
  973. u32 vclk;
  974. u32 dclk;
  975. u16 v;
  976. };
  977. struct amdgpu_uvd_clock_voltage_dependency_table {
  978. u8 count;
  979. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  980. };
  981. struct amdgpu_vce_clock_voltage_dependency_entry {
  982. u32 ecclk;
  983. u32 evclk;
  984. u16 v;
  985. };
  986. struct amdgpu_vce_clock_voltage_dependency_table {
  987. u8 count;
  988. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  989. };
  990. struct amdgpu_ppm_table {
  991. u8 ppm_design;
  992. u16 cpu_core_number;
  993. u32 platform_tdp;
  994. u32 small_ac_platform_tdp;
  995. u32 platform_tdc;
  996. u32 small_ac_platform_tdc;
  997. u32 apu_tdp;
  998. u32 dgpu_tdp;
  999. u32 dgpu_ulv_power;
  1000. u32 tj_max;
  1001. };
  1002. struct amdgpu_cac_tdp_table {
  1003. u16 tdp;
  1004. u16 configurable_tdp;
  1005. u16 tdc;
  1006. u16 battery_power_limit;
  1007. u16 small_power_limit;
  1008. u16 low_cac_leakage;
  1009. u16 high_cac_leakage;
  1010. u16 maximum_power_delivery_limit;
  1011. };
  1012. struct amdgpu_dpm_dynamic_state {
  1013. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1014. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1015. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1016. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1017. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1018. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1019. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1020. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1021. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1022. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1023. struct amdgpu_clock_array valid_sclk_values;
  1024. struct amdgpu_clock_array valid_mclk_values;
  1025. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1026. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1027. u32 mclk_sclk_ratio;
  1028. u32 sclk_mclk_delta;
  1029. u16 vddc_vddci_delta;
  1030. u16 min_vddc_for_pcie_gen2;
  1031. struct amdgpu_cac_leakage_table cac_leakage_table;
  1032. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1033. struct amdgpu_ppm_table *ppm_table;
  1034. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1035. };
  1036. struct amdgpu_dpm_fan {
  1037. u16 t_min;
  1038. u16 t_med;
  1039. u16 t_high;
  1040. u16 pwm_min;
  1041. u16 pwm_med;
  1042. u16 pwm_high;
  1043. u8 t_hyst;
  1044. u32 cycle_delay;
  1045. u16 t_max;
  1046. u8 control_mode;
  1047. u16 default_max_fan_pwm;
  1048. u16 default_fan_output_sensitivity;
  1049. u16 fan_output_sensitivity;
  1050. bool ucode_fan_control;
  1051. };
  1052. enum amdgpu_pcie_gen {
  1053. AMDGPU_PCIE_GEN1 = 0,
  1054. AMDGPU_PCIE_GEN2 = 1,
  1055. AMDGPU_PCIE_GEN3 = 2,
  1056. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1057. };
  1058. enum amdgpu_dpm_forced_level {
  1059. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1060. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1061. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1062. AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
  1063. };
  1064. struct amdgpu_vce_state {
  1065. /* vce clocks */
  1066. u32 evclk;
  1067. u32 ecclk;
  1068. /* gpu clocks */
  1069. u32 sclk;
  1070. u32 mclk;
  1071. u8 clk_idx;
  1072. u8 pstate;
  1073. };
  1074. struct amdgpu_dpm_funcs {
  1075. int (*get_temperature)(struct amdgpu_device *adev);
  1076. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1077. int (*set_power_state)(struct amdgpu_device *adev);
  1078. void (*post_set_power_state)(struct amdgpu_device *adev);
  1079. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1080. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1081. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1082. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1083. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1084. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1085. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1086. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1087. void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
  1088. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1089. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1090. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1091. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1092. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1093. int (*force_clock_level)(struct amdgpu_device *adev, enum pp_clock_type type, uint32_t mask);
  1094. int (*print_clock_levels)(struct amdgpu_device *adev, enum pp_clock_type type, char *buf);
  1095. int (*get_sclk_od)(struct amdgpu_device *adev);
  1096. int (*set_sclk_od)(struct amdgpu_device *adev, uint32_t value);
  1097. int (*get_mclk_od)(struct amdgpu_device *adev);
  1098. int (*set_mclk_od)(struct amdgpu_device *adev, uint32_t value);
  1099. };
  1100. struct amdgpu_dpm {
  1101. struct amdgpu_ps *ps;
  1102. /* number of valid power states */
  1103. int num_ps;
  1104. /* current power state that is active */
  1105. struct amdgpu_ps *current_ps;
  1106. /* requested power state */
  1107. struct amdgpu_ps *requested_ps;
  1108. /* boot up power state */
  1109. struct amdgpu_ps *boot_ps;
  1110. /* default uvd power state */
  1111. struct amdgpu_ps *uvd_ps;
  1112. /* vce requirements */
  1113. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1114. enum amdgpu_vce_level vce_level;
  1115. enum amd_pm_state_type state;
  1116. enum amd_pm_state_type user_state;
  1117. u32 platform_caps;
  1118. u32 voltage_response_time;
  1119. u32 backbias_response_time;
  1120. void *priv;
  1121. u32 new_active_crtcs;
  1122. int new_active_crtc_count;
  1123. u32 current_active_crtcs;
  1124. int current_active_crtc_count;
  1125. struct amdgpu_dpm_dynamic_state dyn_state;
  1126. struct amdgpu_dpm_fan fan;
  1127. u32 tdp_limit;
  1128. u32 near_tdp_limit;
  1129. u32 near_tdp_limit_adjusted;
  1130. u32 sq_ramping_threshold;
  1131. u32 cac_leakage;
  1132. u16 tdp_od_limit;
  1133. u32 tdp_adjustment;
  1134. u16 load_line_slope;
  1135. bool power_control;
  1136. bool ac_power;
  1137. /* special states active */
  1138. bool thermal_active;
  1139. bool uvd_active;
  1140. bool vce_active;
  1141. /* thermal handling */
  1142. struct amdgpu_dpm_thermal thermal;
  1143. /* forced levels */
  1144. enum amdgpu_dpm_forced_level forced_level;
  1145. };
  1146. struct amdgpu_pm {
  1147. struct mutex mutex;
  1148. u32 current_sclk;
  1149. u32 current_mclk;
  1150. u32 default_sclk;
  1151. u32 default_mclk;
  1152. struct amdgpu_i2c_chan *i2c_bus;
  1153. /* internal thermal controller on rv6xx+ */
  1154. enum amdgpu_int_thermal_type int_thermal_type;
  1155. struct device *int_hwmon_dev;
  1156. /* fan control parameters */
  1157. bool no_fan;
  1158. u8 fan_pulses_per_revolution;
  1159. u8 fan_min_rpm;
  1160. u8 fan_max_rpm;
  1161. /* dpm */
  1162. bool dpm_enabled;
  1163. bool sysfs_initialized;
  1164. struct amdgpu_dpm dpm;
  1165. const struct firmware *fw; /* SMC firmware */
  1166. uint32_t fw_version;
  1167. const struct amdgpu_dpm_funcs *funcs;
  1168. uint32_t pcie_gen_mask;
  1169. uint32_t pcie_mlw_mask;
  1170. struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
  1171. };
  1172. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1173. /*
  1174. * UVD
  1175. */
  1176. #define AMDGPU_DEFAULT_UVD_HANDLES 10
  1177. #define AMDGPU_MAX_UVD_HANDLES 40
  1178. #define AMDGPU_UVD_STACK_SIZE (200*1024)
  1179. #define AMDGPU_UVD_HEAP_SIZE (256*1024)
  1180. #define AMDGPU_UVD_SESSION_SIZE (50*1024)
  1181. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1182. struct amdgpu_uvd {
  1183. struct amdgpu_bo *vcpu_bo;
  1184. void *cpu_addr;
  1185. uint64_t gpu_addr;
  1186. unsigned fw_version;
  1187. void *saved_bo;
  1188. unsigned max_handles;
  1189. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1190. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1191. struct delayed_work idle_work;
  1192. const struct firmware *fw; /* UVD firmware */
  1193. struct amdgpu_ring ring;
  1194. struct amdgpu_irq_src irq;
  1195. bool address_64_bit;
  1196. bool use_ctx_buf;
  1197. struct amd_sched_entity entity;
  1198. uint32_t srbm_soft_reset;
  1199. };
  1200. /*
  1201. * VCE
  1202. */
  1203. #define AMDGPU_MAX_VCE_HANDLES 16
  1204. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1205. #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
  1206. #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
  1207. struct amdgpu_vce {
  1208. struct amdgpu_bo *vcpu_bo;
  1209. uint64_t gpu_addr;
  1210. unsigned fw_version;
  1211. unsigned fb_version;
  1212. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1213. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1214. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  1215. struct delayed_work idle_work;
  1216. struct mutex idle_mutex;
  1217. const struct firmware *fw; /* VCE firmware */
  1218. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1219. struct amdgpu_irq_src irq;
  1220. unsigned harvest_config;
  1221. struct amd_sched_entity entity;
  1222. uint32_t srbm_soft_reset;
  1223. unsigned num_rings;
  1224. };
  1225. /*
  1226. * SDMA
  1227. */
  1228. struct amdgpu_sdma_instance {
  1229. /* SDMA firmware */
  1230. const struct firmware *fw;
  1231. uint32_t fw_version;
  1232. uint32_t feature_version;
  1233. struct amdgpu_ring ring;
  1234. bool burst_nop;
  1235. };
  1236. struct amdgpu_sdma {
  1237. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1238. #ifdef CONFIG_DRM_AMDGPU_SI
  1239. //SI DMA has a difference trap irq number for the second engine
  1240. struct amdgpu_irq_src trap_irq_1;
  1241. #endif
  1242. struct amdgpu_irq_src trap_irq;
  1243. struct amdgpu_irq_src illegal_inst_irq;
  1244. int num_instances;
  1245. uint32_t srbm_soft_reset;
  1246. };
  1247. /*
  1248. * Firmware
  1249. */
  1250. struct amdgpu_firmware {
  1251. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1252. bool smu_load;
  1253. struct amdgpu_bo *fw_buf;
  1254. unsigned int fw_size;
  1255. };
  1256. /*
  1257. * Benchmarking
  1258. */
  1259. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1260. /*
  1261. * Testing
  1262. */
  1263. void amdgpu_test_moves(struct amdgpu_device *adev);
  1264. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1265. struct amdgpu_ring *cpA,
  1266. struct amdgpu_ring *cpB);
  1267. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1268. /*
  1269. * MMU Notifier
  1270. */
  1271. #if defined(CONFIG_MMU_NOTIFIER)
  1272. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1273. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1274. #else
  1275. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1276. {
  1277. return -ENODEV;
  1278. }
  1279. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1280. #endif
  1281. /*
  1282. * Debugfs
  1283. */
  1284. struct amdgpu_debugfs {
  1285. const struct drm_info_list *files;
  1286. unsigned num_files;
  1287. };
  1288. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1289. const struct drm_info_list *files,
  1290. unsigned nfiles);
  1291. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1292. #if defined(CONFIG_DEBUG_FS)
  1293. int amdgpu_debugfs_init(struct drm_minor *minor);
  1294. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1295. #endif
  1296. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1297. /*
  1298. * amdgpu smumgr functions
  1299. */
  1300. struct amdgpu_smumgr_funcs {
  1301. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1302. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1303. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1304. };
  1305. /*
  1306. * amdgpu smumgr
  1307. */
  1308. struct amdgpu_smumgr {
  1309. struct amdgpu_bo *toc_buf;
  1310. struct amdgpu_bo *smu_buf;
  1311. /* asic priv smu data */
  1312. void *priv;
  1313. spinlock_t smu_lock;
  1314. /* smumgr functions */
  1315. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1316. /* ucode loading complete flag */
  1317. uint32_t fw_flags;
  1318. };
  1319. /*
  1320. * ASIC specific register table accessible by UMD
  1321. */
  1322. struct amdgpu_allowed_register_entry {
  1323. uint32_t reg_offset;
  1324. bool untouched;
  1325. bool grbm_indexed;
  1326. };
  1327. /*
  1328. * ASIC specific functions.
  1329. */
  1330. struct amdgpu_asic_funcs {
  1331. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1332. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1333. u8 *bios, u32 length_bytes);
  1334. void (*detect_hw_virtualization) (struct amdgpu_device *adev);
  1335. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1336. u32 sh_num, u32 reg_offset, u32 *value);
  1337. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1338. int (*reset)(struct amdgpu_device *adev);
  1339. /* get the reference clock */
  1340. u32 (*get_xclk)(struct amdgpu_device *adev);
  1341. /* MM block clocks */
  1342. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1343. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1344. /* static power management */
  1345. int (*get_pcie_lanes)(struct amdgpu_device *adev);
  1346. void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
  1347. };
  1348. /*
  1349. * IOCTL.
  1350. */
  1351. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1352. struct drm_file *filp);
  1353. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1354. struct drm_file *filp);
  1355. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1356. struct drm_file *filp);
  1357. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1358. struct drm_file *filp);
  1359. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1360. struct drm_file *filp);
  1361. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1362. struct drm_file *filp);
  1363. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1364. struct drm_file *filp);
  1365. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1366. struct drm_file *filp);
  1367. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1368. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1369. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1370. struct drm_file *filp);
  1371. /* VRAM scratch page for HDP bug, default vram page */
  1372. struct amdgpu_vram_scratch {
  1373. struct amdgpu_bo *robj;
  1374. volatile uint32_t *ptr;
  1375. u64 gpu_addr;
  1376. };
  1377. /*
  1378. * ACPI
  1379. */
  1380. struct amdgpu_atif_notification_cfg {
  1381. bool enabled;
  1382. int command_code;
  1383. };
  1384. struct amdgpu_atif_notifications {
  1385. bool display_switch;
  1386. bool expansion_mode_change;
  1387. bool thermal_state;
  1388. bool forced_power_state;
  1389. bool system_power_state;
  1390. bool display_conf_change;
  1391. bool px_gfx_switch;
  1392. bool brightness_change;
  1393. bool dgpu_display_event;
  1394. };
  1395. struct amdgpu_atif_functions {
  1396. bool system_params;
  1397. bool sbios_requests;
  1398. bool select_active_disp;
  1399. bool lid_state;
  1400. bool get_tv_standard;
  1401. bool set_tv_standard;
  1402. bool get_panel_expansion_mode;
  1403. bool set_panel_expansion_mode;
  1404. bool temperature_change;
  1405. bool graphics_device_types;
  1406. };
  1407. struct amdgpu_atif {
  1408. struct amdgpu_atif_notifications notifications;
  1409. struct amdgpu_atif_functions functions;
  1410. struct amdgpu_atif_notification_cfg notification_cfg;
  1411. struct amdgpu_encoder *encoder_for_bl;
  1412. };
  1413. struct amdgpu_atcs_functions {
  1414. bool get_ext_state;
  1415. bool pcie_perf_req;
  1416. bool pcie_dev_rdy;
  1417. bool pcie_bus_width;
  1418. };
  1419. struct amdgpu_atcs {
  1420. struct amdgpu_atcs_functions functions;
  1421. };
  1422. /*
  1423. * CGS
  1424. */
  1425. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1426. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1427. /*
  1428. * Core structure, functions and helpers.
  1429. */
  1430. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1431. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1432. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1433. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1434. struct amdgpu_ip_block_status {
  1435. bool valid;
  1436. bool sw;
  1437. bool hw;
  1438. bool late_initialized;
  1439. bool hang;
  1440. };
  1441. struct amdgpu_device {
  1442. struct device *dev;
  1443. struct drm_device *ddev;
  1444. struct pci_dev *pdev;
  1445. #ifdef CONFIG_DRM_AMD_ACP
  1446. struct amdgpu_acp acp;
  1447. #endif
  1448. /* ASIC */
  1449. enum amd_asic_type asic_type;
  1450. uint32_t family;
  1451. uint32_t rev_id;
  1452. uint32_t external_rev_id;
  1453. unsigned long flags;
  1454. int usec_timeout;
  1455. const struct amdgpu_asic_funcs *asic_funcs;
  1456. bool shutdown;
  1457. bool need_dma32;
  1458. bool accel_working;
  1459. struct work_struct reset_work;
  1460. struct notifier_block acpi_nb;
  1461. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1462. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1463. unsigned debugfs_count;
  1464. #if defined(CONFIG_DEBUG_FS)
  1465. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1466. #endif
  1467. struct amdgpu_atif atif;
  1468. struct amdgpu_atcs atcs;
  1469. struct mutex srbm_mutex;
  1470. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1471. struct mutex grbm_idx_mutex;
  1472. struct dev_pm_domain vga_pm_domain;
  1473. bool have_disp_power_ref;
  1474. /* BIOS */
  1475. uint8_t *bios;
  1476. bool is_atom_bios;
  1477. struct amdgpu_bo *stollen_vga_memory;
  1478. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1479. /* Register/doorbell mmio */
  1480. resource_size_t rmmio_base;
  1481. resource_size_t rmmio_size;
  1482. void __iomem *rmmio;
  1483. /* protects concurrent MM_INDEX/DATA based register access */
  1484. spinlock_t mmio_idx_lock;
  1485. /* protects concurrent SMC based register access */
  1486. spinlock_t smc_idx_lock;
  1487. amdgpu_rreg_t smc_rreg;
  1488. amdgpu_wreg_t smc_wreg;
  1489. /* protects concurrent PCIE register access */
  1490. spinlock_t pcie_idx_lock;
  1491. amdgpu_rreg_t pcie_rreg;
  1492. amdgpu_wreg_t pcie_wreg;
  1493. amdgpu_rreg_t pciep_rreg;
  1494. amdgpu_wreg_t pciep_wreg;
  1495. /* protects concurrent UVD register access */
  1496. spinlock_t uvd_ctx_idx_lock;
  1497. amdgpu_rreg_t uvd_ctx_rreg;
  1498. amdgpu_wreg_t uvd_ctx_wreg;
  1499. /* protects concurrent DIDT register access */
  1500. spinlock_t didt_idx_lock;
  1501. amdgpu_rreg_t didt_rreg;
  1502. amdgpu_wreg_t didt_wreg;
  1503. /* protects concurrent gc_cac register access */
  1504. spinlock_t gc_cac_idx_lock;
  1505. amdgpu_rreg_t gc_cac_rreg;
  1506. amdgpu_wreg_t gc_cac_wreg;
  1507. /* protects concurrent ENDPOINT (audio) register access */
  1508. spinlock_t audio_endpt_idx_lock;
  1509. amdgpu_block_rreg_t audio_endpt_rreg;
  1510. amdgpu_block_wreg_t audio_endpt_wreg;
  1511. void __iomem *rio_mem;
  1512. resource_size_t rio_mem_size;
  1513. struct amdgpu_doorbell doorbell;
  1514. /* clock/pll info */
  1515. struct amdgpu_clock clock;
  1516. /* MC */
  1517. struct amdgpu_mc mc;
  1518. struct amdgpu_gart gart;
  1519. struct amdgpu_dummy_page dummy_page;
  1520. struct amdgpu_vm_manager vm_manager;
  1521. /* memory management */
  1522. struct amdgpu_mman mman;
  1523. struct amdgpu_vram_scratch vram_scratch;
  1524. struct amdgpu_wb wb;
  1525. atomic64_t vram_usage;
  1526. atomic64_t vram_vis_usage;
  1527. atomic64_t gtt_usage;
  1528. atomic64_t num_bytes_moved;
  1529. atomic64_t num_evictions;
  1530. atomic_t gpu_reset_counter;
  1531. /* data for buffer migration throttling */
  1532. struct {
  1533. spinlock_t lock;
  1534. s64 last_update_us;
  1535. s64 accum_us; /* accumulated microseconds */
  1536. u32 log2_max_MBps;
  1537. } mm_stats;
  1538. /* display */
  1539. bool enable_virtual_display;
  1540. struct amdgpu_mode_info mode_info;
  1541. struct work_struct hotplug_work;
  1542. struct amdgpu_irq_src crtc_irq;
  1543. struct amdgpu_irq_src pageflip_irq;
  1544. struct amdgpu_irq_src hpd_irq;
  1545. /* rings */
  1546. u64 fence_context;
  1547. unsigned num_rings;
  1548. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1549. bool ib_pool_ready;
  1550. struct amdgpu_sa_manager ring_tmp_bo;
  1551. /* interrupts */
  1552. struct amdgpu_irq irq;
  1553. /* powerplay */
  1554. struct amd_powerplay powerplay;
  1555. bool pp_enabled;
  1556. bool pp_force_state_enabled;
  1557. /* dpm */
  1558. struct amdgpu_pm pm;
  1559. u32 cg_flags;
  1560. u32 pg_flags;
  1561. /* amdgpu smumgr */
  1562. struct amdgpu_smumgr smu;
  1563. /* gfx */
  1564. struct amdgpu_gfx gfx;
  1565. /* sdma */
  1566. struct amdgpu_sdma sdma;
  1567. /* uvd */
  1568. struct amdgpu_uvd uvd;
  1569. /* vce */
  1570. struct amdgpu_vce vce;
  1571. /* firmwares */
  1572. struct amdgpu_firmware firmware;
  1573. /* GDS */
  1574. struct amdgpu_gds gds;
  1575. const struct amdgpu_ip_block_version *ip_blocks;
  1576. int num_ip_blocks;
  1577. struct amdgpu_ip_block_status *ip_block_status;
  1578. struct mutex mn_lock;
  1579. DECLARE_HASHTABLE(mn_hash, 7);
  1580. /* tracking pinned memory */
  1581. u64 vram_pin_size;
  1582. u64 invisible_pin_size;
  1583. u64 gart_pin_size;
  1584. /* amdkfd interface */
  1585. struct kfd_dev *kfd;
  1586. struct amdgpu_virtualization virtualization;
  1587. /* link all shadow bo */
  1588. struct list_head shadow_list;
  1589. struct mutex shadow_list_lock;
  1590. /* link all gtt */
  1591. spinlock_t gtt_list_lock;
  1592. struct list_head gtt_list;
  1593. };
  1594. static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
  1595. {
  1596. return container_of(bdev, struct amdgpu_device, mman.bdev);
  1597. }
  1598. bool amdgpu_device_is_px(struct drm_device *dev);
  1599. int amdgpu_device_init(struct amdgpu_device *adev,
  1600. struct drm_device *ddev,
  1601. struct pci_dev *pdev,
  1602. uint32_t flags);
  1603. void amdgpu_device_fini(struct amdgpu_device *adev);
  1604. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1605. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1606. bool always_indirect);
  1607. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1608. bool always_indirect);
  1609. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1610. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1611. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1612. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1613. /*
  1614. * Registers read & write functions.
  1615. */
  1616. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1617. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1618. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1619. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1620. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1621. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1622. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1623. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1624. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1625. #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
  1626. #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
  1627. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1628. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1629. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1630. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1631. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1632. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1633. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1634. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1635. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1636. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1637. #define WREG32_P(reg, val, mask) \
  1638. do { \
  1639. uint32_t tmp_ = RREG32(reg); \
  1640. tmp_ &= (mask); \
  1641. tmp_ |= ((val) & ~(mask)); \
  1642. WREG32(reg, tmp_); \
  1643. } while (0)
  1644. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1645. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1646. #define WREG32_PLL_P(reg, val, mask) \
  1647. do { \
  1648. uint32_t tmp_ = RREG32_PLL(reg); \
  1649. tmp_ &= (mask); \
  1650. tmp_ |= ((val) & ~(mask)); \
  1651. WREG32_PLL(reg, tmp_); \
  1652. } while (0)
  1653. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1654. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1655. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1656. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1657. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1658. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1659. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1660. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1661. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1662. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1663. #define REG_GET_FIELD(value, reg, field) \
  1664. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1665. #define WREG32_FIELD(reg, field, val) \
  1666. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1667. /*
  1668. * BIOS helpers.
  1669. */
  1670. #define RBIOS8(i) (adev->bios[i])
  1671. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1672. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1673. /*
  1674. * RING helpers.
  1675. */
  1676. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1677. {
  1678. if (ring->count_dw <= 0)
  1679. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1680. ring->ring[ring->wptr++] = v;
  1681. ring->wptr &= ring->ptr_mask;
  1682. ring->count_dw--;
  1683. }
  1684. static inline struct amdgpu_sdma_instance *
  1685. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1686. {
  1687. struct amdgpu_device *adev = ring->adev;
  1688. int i;
  1689. for (i = 0; i < adev->sdma.num_instances; i++)
  1690. if (&adev->sdma.instance[i].ring == ring)
  1691. break;
  1692. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1693. return &adev->sdma.instance[i];
  1694. else
  1695. return NULL;
  1696. }
  1697. /*
  1698. * ASICs macro.
  1699. */
  1700. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1701. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1702. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1703. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1704. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1705. #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
  1706. #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
  1707. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1708. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1709. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1710. #define amdgpu_asic_detect_hw_virtualization(adev) (adev)->asic_funcs->detect_hw_virtualization((adev))
  1711. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1712. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1713. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1714. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1715. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1716. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1717. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1718. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1719. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1720. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1721. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1722. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1723. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1724. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1725. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1726. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1727. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1728. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1729. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1730. #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
  1731. #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
  1732. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1733. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1734. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1735. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1736. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1737. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1738. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1739. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1740. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1741. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  1742. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1743. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1744. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1745. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1746. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1747. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1748. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1749. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1750. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1751. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1752. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  1753. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  1754. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1755. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1756. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  1757. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  1758. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  1759. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  1760. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  1761. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  1762. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  1763. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  1764. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  1765. #define amdgpu_dpm_read_sensor(adev, idx, value) \
  1766. ((adev)->pp_enabled ? \
  1767. (adev)->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, (idx), (value)) : \
  1768. -EINVAL)
  1769. #define amdgpu_dpm_get_temperature(adev) \
  1770. ((adev)->pp_enabled ? \
  1771. (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
  1772. (adev)->pm.funcs->get_temperature((adev)))
  1773. #define amdgpu_dpm_set_fan_control_mode(adev, m) \
  1774. ((adev)->pp_enabled ? \
  1775. (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
  1776. (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
  1777. #define amdgpu_dpm_get_fan_control_mode(adev) \
  1778. ((adev)->pp_enabled ? \
  1779. (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
  1780. (adev)->pm.funcs->get_fan_control_mode((adev)))
  1781. #define amdgpu_dpm_set_fan_speed_percent(adev, s) \
  1782. ((adev)->pp_enabled ? \
  1783. (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  1784. (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
  1785. #define amdgpu_dpm_get_fan_speed_percent(adev, s) \
  1786. ((adev)->pp_enabled ? \
  1787. (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  1788. (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
  1789. #define amdgpu_dpm_get_sclk(adev, l) \
  1790. ((adev)->pp_enabled ? \
  1791. (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
  1792. (adev)->pm.funcs->get_sclk((adev), (l)))
  1793. #define amdgpu_dpm_get_mclk(adev, l) \
  1794. ((adev)->pp_enabled ? \
  1795. (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
  1796. (adev)->pm.funcs->get_mclk((adev), (l)))
  1797. #define amdgpu_dpm_force_performance_level(adev, l) \
  1798. ((adev)->pp_enabled ? \
  1799. (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
  1800. (adev)->pm.funcs->force_performance_level((adev), (l)))
  1801. #define amdgpu_dpm_powergate_uvd(adev, g) \
  1802. ((adev)->pp_enabled ? \
  1803. (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
  1804. (adev)->pm.funcs->powergate_uvd((adev), (g)))
  1805. #define amdgpu_dpm_powergate_vce(adev, g) \
  1806. ((adev)->pp_enabled ? \
  1807. (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
  1808. (adev)->pm.funcs->powergate_vce((adev), (g)))
  1809. #define amdgpu_dpm_get_current_power_state(adev) \
  1810. (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
  1811. #define amdgpu_dpm_get_performance_level(adev) \
  1812. (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
  1813. #define amdgpu_dpm_get_pp_num_states(adev, data) \
  1814. (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
  1815. #define amdgpu_dpm_get_pp_table(adev, table) \
  1816. (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
  1817. #define amdgpu_dpm_set_pp_table(adev, buf, size) \
  1818. (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
  1819. #define amdgpu_dpm_print_clock_levels(adev, type, buf) \
  1820. (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
  1821. #define amdgpu_dpm_force_clock_level(adev, type, level) \
  1822. (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
  1823. #define amdgpu_dpm_get_sclk_od(adev) \
  1824. (adev)->powerplay.pp_funcs->get_sclk_od((adev)->powerplay.pp_handle)
  1825. #define amdgpu_dpm_set_sclk_od(adev, value) \
  1826. (adev)->powerplay.pp_funcs->set_sclk_od((adev)->powerplay.pp_handle, value)
  1827. #define amdgpu_dpm_get_mclk_od(adev) \
  1828. ((adev)->powerplay.pp_funcs->get_mclk_od((adev)->powerplay.pp_handle))
  1829. #define amdgpu_dpm_set_mclk_od(adev, value) \
  1830. ((adev)->powerplay.pp_funcs->set_mclk_od((adev)->powerplay.pp_handle, value))
  1831. #define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
  1832. (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
  1833. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1834. /* Common functions */
  1835. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  1836. bool amdgpu_need_backup(struct amdgpu_device *adev);
  1837. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  1838. bool amdgpu_card_posted(struct amdgpu_device *adev);
  1839. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  1840. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  1841. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  1842. u32 ip_instance, u32 ring,
  1843. struct amdgpu_ring **out_ring);
  1844. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
  1845. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1846. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  1847. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1848. uint32_t flags);
  1849. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  1850. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  1851. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  1852. unsigned long end);
  1853. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  1854. int *last_invalidated);
  1855. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  1856. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1857. struct ttm_mem_reg *mem);
  1858. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  1859. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  1860. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  1861. u64 amdgpu_ttm_get_gtt_mem_size(struct amdgpu_device *adev);
  1862. int amdgpu_ttm_global_init(struct amdgpu_device *adev);
  1863. int amdgpu_ttm_init(struct amdgpu_device *adev);
  1864. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  1865. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  1866. const u32 *registers,
  1867. const u32 array_size);
  1868. bool amdgpu_device_is_px(struct drm_device *dev);
  1869. /* atpx handler */
  1870. #if defined(CONFIG_VGA_SWITCHEROO)
  1871. void amdgpu_register_atpx_handler(void);
  1872. void amdgpu_unregister_atpx_handler(void);
  1873. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  1874. bool amdgpu_is_atpx_hybrid(void);
  1875. bool amdgpu_atpx_dgpu_req_power_for_displays(void);
  1876. #else
  1877. static inline void amdgpu_register_atpx_handler(void) {}
  1878. static inline void amdgpu_unregister_atpx_handler(void) {}
  1879. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  1880. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  1881. static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
  1882. #endif
  1883. /*
  1884. * KMS
  1885. */
  1886. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1887. extern const int amdgpu_max_kms_ioctl;
  1888. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1889. int amdgpu_driver_unload_kms(struct drm_device *dev);
  1890. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1891. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1892. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1893. struct drm_file *file_priv);
  1894. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  1895. struct drm_file *file_priv);
  1896. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  1897. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  1898. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  1899. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1900. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1901. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  1902. int *max_error,
  1903. struct timeval *vblank_time,
  1904. unsigned flags);
  1905. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1906. unsigned long arg);
  1907. /*
  1908. * functions used by amdgpu_encoder.c
  1909. */
  1910. struct amdgpu_afmt_acr {
  1911. u32 clock;
  1912. int n_32khz;
  1913. int cts_32khz;
  1914. int n_44_1khz;
  1915. int cts_44_1khz;
  1916. int n_48khz;
  1917. int cts_48khz;
  1918. };
  1919. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  1920. /* amdgpu_acpi.c */
  1921. #if defined(CONFIG_ACPI)
  1922. int amdgpu_acpi_init(struct amdgpu_device *adev);
  1923. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  1924. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  1925. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  1926. u8 perf_req, bool advertise);
  1927. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  1928. #else
  1929. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  1930. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  1931. #endif
  1932. struct amdgpu_bo_va_mapping *
  1933. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1934. uint64_t addr, struct amdgpu_bo **bo);
  1935. int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
  1936. #include "amdgpu_object.h"
  1937. #endif