processor.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. struct vm86;
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <uapi/asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeatures.h>
  14. #include <asm/page.h>
  15. #include <asm/pgtable_types.h>
  16. #include <asm/percpu.h>
  17. #include <asm/msr.h>
  18. #include <asm/desc_defs.h>
  19. #include <asm/nops.h>
  20. #include <asm/special_insns.h>
  21. #include <asm/fpu/types.h>
  22. #include <linux/personality.h>
  23. #include <linux/cache.h>
  24. #include <linux/threads.h>
  25. #include <linux/math64.h>
  26. #include <linux/err.h>
  27. #include <linux/irqflags.h>
  28. /*
  29. * We handle most unaligned accesses in hardware. On the other hand
  30. * unaligned DMA can be quite expensive on some Nehalem processors.
  31. *
  32. * Based on this we disable the IP header alignment in network drivers.
  33. */
  34. #define NET_IP_ALIGN 0
  35. #define HBP_NUM 4
  36. /*
  37. * Default implementation of macro that returns current
  38. * instruction pointer ("program counter").
  39. */
  40. static inline void *current_text_addr(void)
  41. {
  42. void *pc;
  43. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  44. return pc;
  45. }
  46. /*
  47. * These alignment constraints are for performance in the vSMP case,
  48. * but in the task_struct case we must also meet hardware imposed
  49. * alignment requirements of the FPU state:
  50. */
  51. #ifdef CONFIG_X86_VSMP
  52. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  53. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  54. #else
  55. # define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
  56. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  57. #endif
  58. enum tlb_infos {
  59. ENTRIES,
  60. NR_INFO
  61. };
  62. extern u16 __read_mostly tlb_lli_4k[NR_INFO];
  63. extern u16 __read_mostly tlb_lli_2m[NR_INFO];
  64. extern u16 __read_mostly tlb_lli_4m[NR_INFO];
  65. extern u16 __read_mostly tlb_lld_4k[NR_INFO];
  66. extern u16 __read_mostly tlb_lld_2m[NR_INFO];
  67. extern u16 __read_mostly tlb_lld_4m[NR_INFO];
  68. extern u16 __read_mostly tlb_lld_1g[NR_INFO];
  69. /*
  70. * CPU type and hardware bug flags. Kept separately for each CPU.
  71. * Members of this structure are referenced in head_32.S, so think twice
  72. * before touching them. [mj]
  73. */
  74. struct cpuinfo_x86 {
  75. __u8 x86; /* CPU family */
  76. __u8 x86_vendor; /* CPU vendor */
  77. __u8 x86_model;
  78. __u8 x86_mask;
  79. #ifdef CONFIG_X86_64
  80. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  81. int x86_tlbsize;
  82. #endif
  83. __u8 x86_virt_bits;
  84. __u8 x86_phys_bits;
  85. /* CPUID returned core id bits: */
  86. __u8 x86_coreid_bits;
  87. __u8 cu_id;
  88. /* Max extended CPUID function supported: */
  89. __u32 extended_cpuid_level;
  90. /* Maximum supported CPUID level, -1=no CPUID: */
  91. int cpuid_level;
  92. __u32 x86_capability[NCAPINTS + NBUGINTS];
  93. char x86_vendor_id[16];
  94. char x86_model_id[64];
  95. /* in KB - valid for CPUS which support this call: */
  96. int x86_cache_size;
  97. int x86_cache_alignment; /* In bytes */
  98. /* Cache QoS architectural values: */
  99. int x86_cache_max_rmid; /* max index */
  100. int x86_cache_occ_scale; /* scale to bytes */
  101. int x86_power;
  102. unsigned long loops_per_jiffy;
  103. /* cpuid returned max cores value: */
  104. u16 x86_max_cores;
  105. u16 apicid;
  106. u16 initial_apicid;
  107. u16 x86_clflush_size;
  108. /* number of cores as seen by the OS: */
  109. u16 booted_cores;
  110. /* Physical processor id: */
  111. u16 phys_proc_id;
  112. /* Logical processor id: */
  113. u16 logical_proc_id;
  114. /* Core id: */
  115. u16 cpu_core_id;
  116. /* Index into per_cpu list: */
  117. u16 cpu_index;
  118. u32 microcode;
  119. } __randomize_layout;
  120. struct cpuid_regs {
  121. u32 eax, ebx, ecx, edx;
  122. };
  123. enum cpuid_regs_idx {
  124. CPUID_EAX = 0,
  125. CPUID_EBX,
  126. CPUID_ECX,
  127. CPUID_EDX,
  128. };
  129. #define X86_VENDOR_INTEL 0
  130. #define X86_VENDOR_CYRIX 1
  131. #define X86_VENDOR_AMD 2
  132. #define X86_VENDOR_UMC 3
  133. #define X86_VENDOR_CENTAUR 5
  134. #define X86_VENDOR_TRANSMETA 7
  135. #define X86_VENDOR_NSC 8
  136. #define X86_VENDOR_NUM 9
  137. #define X86_VENDOR_UNKNOWN 0xff
  138. /*
  139. * capabilities of CPUs
  140. */
  141. extern struct cpuinfo_x86 boot_cpu_data;
  142. extern struct cpuinfo_x86 new_cpu_data;
  143. extern struct tss_struct doublefault_tss;
  144. extern __u32 cpu_caps_cleared[NCAPINTS];
  145. extern __u32 cpu_caps_set[NCAPINTS];
  146. #ifdef CONFIG_SMP
  147. DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
  148. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  149. #else
  150. #define cpu_info boot_cpu_data
  151. #define cpu_data(cpu) boot_cpu_data
  152. #endif
  153. extern const struct seq_operations cpuinfo_op;
  154. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  155. extern void cpu_detect(struct cpuinfo_x86 *c);
  156. extern void early_cpu_init(void);
  157. extern void identify_boot_cpu(void);
  158. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  159. extern void print_cpu_info(struct cpuinfo_x86 *);
  160. void print_cpu_msr(struct cpuinfo_x86 *);
  161. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  162. extern u32 get_scattered_cpuid_leaf(unsigned int level,
  163. unsigned int sub_leaf,
  164. enum cpuid_regs_idx reg);
  165. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  166. extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
  167. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  168. extern void detect_ht(struct cpuinfo_x86 *c);
  169. #ifdef CONFIG_X86_32
  170. extern int have_cpuid_p(void);
  171. #else
  172. static inline int have_cpuid_p(void)
  173. {
  174. return 1;
  175. }
  176. #endif
  177. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  178. unsigned int *ecx, unsigned int *edx)
  179. {
  180. /* ecx is often an input as well as an output. */
  181. asm volatile("cpuid"
  182. : "=a" (*eax),
  183. "=b" (*ebx),
  184. "=c" (*ecx),
  185. "=d" (*edx)
  186. : "0" (*eax), "2" (*ecx)
  187. : "memory");
  188. }
  189. #define native_cpuid_reg(reg) \
  190. static inline unsigned int native_cpuid_##reg(unsigned int op) \
  191. { \
  192. unsigned int eax = op, ebx, ecx = 0, edx; \
  193. \
  194. native_cpuid(&eax, &ebx, &ecx, &edx); \
  195. \
  196. return reg; \
  197. }
  198. /*
  199. * Native CPUID functions returning a single datum.
  200. */
  201. native_cpuid_reg(eax)
  202. native_cpuid_reg(ebx)
  203. native_cpuid_reg(ecx)
  204. native_cpuid_reg(edx)
  205. /*
  206. * Friendlier CR3 helpers.
  207. */
  208. static inline unsigned long read_cr3_pa(void)
  209. {
  210. return __read_cr3() & CR3_ADDR_MASK;
  211. }
  212. static inline void load_cr3(pgd_t *pgdir)
  213. {
  214. write_cr3(__pa(pgdir));
  215. }
  216. #ifdef CONFIG_X86_32
  217. /* This is the TSS defined by the hardware. */
  218. struct x86_hw_tss {
  219. unsigned short back_link, __blh;
  220. unsigned long sp0;
  221. unsigned short ss0, __ss0h;
  222. unsigned long sp1;
  223. /*
  224. * We don't use ring 1, so ss1 is a convenient scratch space in
  225. * the same cacheline as sp0. We use ss1 to cache the value in
  226. * MSR_IA32_SYSENTER_CS. When we context switch
  227. * MSR_IA32_SYSENTER_CS, we first check if the new value being
  228. * written matches ss1, and, if it's not, then we wrmsr the new
  229. * value and update ss1.
  230. *
  231. * The only reason we context switch MSR_IA32_SYSENTER_CS is
  232. * that we set it to zero in vm86 tasks to avoid corrupting the
  233. * stack if we were to go through the sysenter path from vm86
  234. * mode.
  235. */
  236. unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
  237. unsigned short __ss1h;
  238. unsigned long sp2;
  239. unsigned short ss2, __ss2h;
  240. unsigned long __cr3;
  241. unsigned long ip;
  242. unsigned long flags;
  243. unsigned long ax;
  244. unsigned long cx;
  245. unsigned long dx;
  246. unsigned long bx;
  247. unsigned long sp;
  248. unsigned long bp;
  249. unsigned long si;
  250. unsigned long di;
  251. unsigned short es, __esh;
  252. unsigned short cs, __csh;
  253. unsigned short ss, __ssh;
  254. unsigned short ds, __dsh;
  255. unsigned short fs, __fsh;
  256. unsigned short gs, __gsh;
  257. unsigned short ldt, __ldth;
  258. unsigned short trace;
  259. unsigned short io_bitmap_base;
  260. } __attribute__((packed));
  261. #else
  262. struct x86_hw_tss {
  263. u32 reserved1;
  264. u64 sp0;
  265. u64 sp1;
  266. u64 sp2;
  267. u64 reserved2;
  268. u64 ist[7];
  269. u32 reserved3;
  270. u32 reserved4;
  271. u16 reserved5;
  272. u16 io_bitmap_base;
  273. } __attribute__((packed));
  274. #endif
  275. /*
  276. * IO-bitmap sizes:
  277. */
  278. #define IO_BITMAP_BITS 65536
  279. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  280. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  281. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  282. #define INVALID_IO_BITMAP_OFFSET 0x8000
  283. struct tss_struct {
  284. /*
  285. * The hardware state:
  286. */
  287. struct x86_hw_tss x86_tss;
  288. /*
  289. * The extra 1 is there because the CPU will access an
  290. * additional byte beyond the end of the IO permission
  291. * bitmap. The extra byte must be all 1 bits, and must
  292. * be within the limit.
  293. */
  294. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  295. #ifdef CONFIG_X86_32
  296. /*
  297. * Space for the temporary SYSENTER stack.
  298. */
  299. unsigned long SYSENTER_stack_canary;
  300. unsigned long SYSENTER_stack[64];
  301. #endif
  302. } ____cacheline_aligned;
  303. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
  304. /*
  305. * sizeof(unsigned long) coming from an extra "long" at the end
  306. * of the iobitmap.
  307. *
  308. * -1? seg base+limit should be pointing to the address of the
  309. * last valid byte
  310. */
  311. #define __KERNEL_TSS_LIMIT \
  312. (IO_BITMAP_OFFSET + IO_BITMAP_BYTES + sizeof(unsigned long) - 1)
  313. #ifdef CONFIG_X86_32
  314. DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
  315. #endif
  316. /*
  317. * Save the original ist values for checking stack pointers during debugging
  318. */
  319. struct orig_ist {
  320. unsigned long ist[7];
  321. };
  322. #ifdef CONFIG_X86_64
  323. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  324. union irq_stack_union {
  325. char irq_stack[IRQ_STACK_SIZE];
  326. /*
  327. * GCC hardcodes the stack canary as %gs:40. Since the
  328. * irq_stack is the object at %gs:0, we reserve the bottom
  329. * 48 bytes of the irq stack for the canary.
  330. */
  331. struct {
  332. char gs_base[40];
  333. unsigned long stack_canary;
  334. };
  335. };
  336. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
  337. DECLARE_INIT_PER_CPU(irq_stack_union);
  338. DECLARE_PER_CPU(char *, irq_stack_ptr);
  339. DECLARE_PER_CPU(unsigned int, irq_count);
  340. extern asmlinkage void ignore_sysret(void);
  341. #else /* X86_64 */
  342. #ifdef CONFIG_CC_STACKPROTECTOR
  343. /*
  344. * Make sure stack canary segment base is cached-aligned:
  345. * "For Intel Atom processors, avoid non zero segment base address
  346. * that is not aligned to cache line boundary at all cost."
  347. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  348. */
  349. struct stack_canary {
  350. char __pad[20]; /* canary at %gs:20 */
  351. unsigned long canary;
  352. };
  353. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  354. #endif
  355. /*
  356. * per-CPU IRQ handling stacks
  357. */
  358. struct irq_stack {
  359. u32 stack[THREAD_SIZE/sizeof(u32)];
  360. } __aligned(THREAD_SIZE);
  361. DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
  362. DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
  363. #endif /* X86_64 */
  364. extern unsigned int fpu_kernel_xstate_size;
  365. extern unsigned int fpu_user_xstate_size;
  366. struct perf_event;
  367. typedef struct {
  368. unsigned long seg;
  369. } mm_segment_t;
  370. struct thread_struct {
  371. /* Cached TLS descriptors: */
  372. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  373. unsigned long sp0;
  374. unsigned long sp;
  375. #ifdef CONFIG_X86_32
  376. unsigned long sysenter_cs;
  377. #else
  378. unsigned short es;
  379. unsigned short ds;
  380. unsigned short fsindex;
  381. unsigned short gsindex;
  382. #endif
  383. u32 status; /* thread synchronous flags */
  384. #ifdef CONFIG_X86_64
  385. unsigned long fsbase;
  386. unsigned long gsbase;
  387. #else
  388. /*
  389. * XXX: this could presumably be unsigned short. Alternatively,
  390. * 32-bit kernels could be taught to use fsindex instead.
  391. */
  392. unsigned long fs;
  393. unsigned long gs;
  394. #endif
  395. /* Save middle states of ptrace breakpoints */
  396. struct perf_event *ptrace_bps[HBP_NUM];
  397. /* Debug status used for traps, single steps, etc... */
  398. unsigned long debugreg6;
  399. /* Keep track of the exact dr7 value set by the user */
  400. unsigned long ptrace_dr7;
  401. /* Fault info: */
  402. unsigned long cr2;
  403. unsigned long trap_nr;
  404. unsigned long error_code;
  405. #ifdef CONFIG_VM86
  406. /* Virtual 86 mode info */
  407. struct vm86 *vm86;
  408. #endif
  409. /* IO permissions: */
  410. unsigned long *io_bitmap_ptr;
  411. unsigned long iopl;
  412. /* Max allowed port in the bitmap, in bytes: */
  413. unsigned io_bitmap_max;
  414. mm_segment_t addr_limit;
  415. unsigned int sig_on_uaccess_err:1;
  416. unsigned int uaccess_err:1; /* uaccess failed */
  417. /* Floating point and extended processor state */
  418. struct fpu fpu;
  419. /*
  420. * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
  421. * the end.
  422. */
  423. };
  424. /*
  425. * Thread-synchronous status.
  426. *
  427. * This is different from the flags in that nobody else
  428. * ever touches our thread-synchronous status, so we don't
  429. * have to worry about atomic accesses.
  430. */
  431. #define TS_COMPAT 0x0002 /* 32bit syscall active (64BIT)*/
  432. /*
  433. * Set IOPL bits in EFLAGS from given mask
  434. */
  435. static inline void native_set_iopl_mask(unsigned mask)
  436. {
  437. #ifdef CONFIG_X86_32
  438. unsigned int reg;
  439. asm volatile ("pushfl;"
  440. "popl %0;"
  441. "andl %1, %0;"
  442. "orl %2, %0;"
  443. "pushl %0;"
  444. "popfl"
  445. : "=&r" (reg)
  446. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  447. #endif
  448. }
  449. static inline void
  450. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  451. {
  452. tss->x86_tss.sp0 = thread->sp0;
  453. #ifdef CONFIG_X86_32
  454. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  455. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  456. tss->x86_tss.ss1 = thread->sysenter_cs;
  457. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  458. }
  459. #endif
  460. }
  461. static inline void native_swapgs(void)
  462. {
  463. #ifdef CONFIG_X86_64
  464. asm volatile("swapgs" ::: "memory");
  465. #endif
  466. }
  467. static inline unsigned long current_top_of_stack(void)
  468. {
  469. #ifdef CONFIG_X86_64
  470. return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
  471. #else
  472. /* sp0 on x86_32 is special in and around vm86 mode. */
  473. return this_cpu_read_stable(cpu_current_top_of_stack);
  474. #endif
  475. }
  476. #ifdef CONFIG_PARAVIRT
  477. #include <asm/paravirt.h>
  478. #else
  479. #define __cpuid native_cpuid
  480. static inline void load_sp0(struct tss_struct *tss,
  481. struct thread_struct *thread)
  482. {
  483. native_load_sp0(tss, thread);
  484. }
  485. #define set_iopl_mask native_set_iopl_mask
  486. #endif /* CONFIG_PARAVIRT */
  487. /* Free all resources held by a thread. */
  488. extern void release_thread(struct task_struct *);
  489. unsigned long get_wchan(struct task_struct *p);
  490. /*
  491. * Generic CPUID function
  492. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  493. * resulting in stale register contents being returned.
  494. */
  495. static inline void cpuid(unsigned int op,
  496. unsigned int *eax, unsigned int *ebx,
  497. unsigned int *ecx, unsigned int *edx)
  498. {
  499. *eax = op;
  500. *ecx = 0;
  501. __cpuid(eax, ebx, ecx, edx);
  502. }
  503. /* Some CPUID calls want 'count' to be placed in ecx */
  504. static inline void cpuid_count(unsigned int op, int count,
  505. unsigned int *eax, unsigned int *ebx,
  506. unsigned int *ecx, unsigned int *edx)
  507. {
  508. *eax = op;
  509. *ecx = count;
  510. __cpuid(eax, ebx, ecx, edx);
  511. }
  512. /*
  513. * CPUID functions returning a single datum
  514. */
  515. static inline unsigned int cpuid_eax(unsigned int op)
  516. {
  517. unsigned int eax, ebx, ecx, edx;
  518. cpuid(op, &eax, &ebx, &ecx, &edx);
  519. return eax;
  520. }
  521. static inline unsigned int cpuid_ebx(unsigned int op)
  522. {
  523. unsigned int eax, ebx, ecx, edx;
  524. cpuid(op, &eax, &ebx, &ecx, &edx);
  525. return ebx;
  526. }
  527. static inline unsigned int cpuid_ecx(unsigned int op)
  528. {
  529. unsigned int eax, ebx, ecx, edx;
  530. cpuid(op, &eax, &ebx, &ecx, &edx);
  531. return ecx;
  532. }
  533. static inline unsigned int cpuid_edx(unsigned int op)
  534. {
  535. unsigned int eax, ebx, ecx, edx;
  536. cpuid(op, &eax, &ebx, &ecx, &edx);
  537. return edx;
  538. }
  539. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  540. static __always_inline void rep_nop(void)
  541. {
  542. asm volatile("rep; nop" ::: "memory");
  543. }
  544. static __always_inline void cpu_relax(void)
  545. {
  546. rep_nop();
  547. }
  548. /*
  549. * This function forces the icache and prefetched instruction stream to
  550. * catch up with reality in two very specific cases:
  551. *
  552. * a) Text was modified using one virtual address and is about to be executed
  553. * from the same physical page at a different virtual address.
  554. *
  555. * b) Text was modified on a different CPU, may subsequently be
  556. * executed on this CPU, and you want to make sure the new version
  557. * gets executed. This generally means you're calling this in a IPI.
  558. *
  559. * If you're calling this for a different reason, you're probably doing
  560. * it wrong.
  561. */
  562. static inline void sync_core(void)
  563. {
  564. /*
  565. * There are quite a few ways to do this. IRET-to-self is nice
  566. * because it works on every CPU, at any CPL (so it's compatible
  567. * with paravirtualization), and it never exits to a hypervisor.
  568. * The only down sides are that it's a bit slow (it seems to be
  569. * a bit more than 2x slower than the fastest options) and that
  570. * it unmasks NMIs. The "push %cs" is needed because, in
  571. * paravirtual environments, __KERNEL_CS may not be a valid CS
  572. * value when we do IRET directly.
  573. *
  574. * In case NMI unmasking or performance ever becomes a problem,
  575. * the next best option appears to be MOV-to-CR2 and an
  576. * unconditional jump. That sequence also works on all CPUs,
  577. * but it will fault at CPL3 (i.e. Xen PV and lguest).
  578. *
  579. * CPUID is the conventional way, but it's nasty: it doesn't
  580. * exist on some 486-like CPUs, and it usually exits to a
  581. * hypervisor.
  582. *
  583. * Like all of Linux's memory ordering operations, this is a
  584. * compiler barrier as well.
  585. */
  586. register void *__sp asm(_ASM_SP);
  587. #ifdef CONFIG_X86_32
  588. asm volatile (
  589. "pushfl\n\t"
  590. "pushl %%cs\n\t"
  591. "pushl $1f\n\t"
  592. "iret\n\t"
  593. "1:"
  594. : "+r" (__sp) : : "memory");
  595. #else
  596. unsigned int tmp;
  597. asm volatile (
  598. "mov %%ss, %0\n\t"
  599. "pushq %q0\n\t"
  600. "pushq %%rsp\n\t"
  601. "addq $8, (%%rsp)\n\t"
  602. "pushfq\n\t"
  603. "mov %%cs, %0\n\t"
  604. "pushq %q0\n\t"
  605. "pushq $1f\n\t"
  606. "iretq\n\t"
  607. "1:"
  608. : "=&r" (tmp), "+r" (__sp) : : "cc", "memory");
  609. #endif
  610. }
  611. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  612. extern void amd_e400_c1e_apic_setup(void);
  613. extern unsigned long boot_option_idle_override;
  614. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  615. IDLE_POLL};
  616. extern void enable_sep_cpu(void);
  617. extern int sysenter_setup(void);
  618. extern void early_trap_init(void);
  619. void early_trap_pf_init(void);
  620. /* Defined in head.S */
  621. extern struct desc_ptr early_gdt_descr;
  622. extern void cpu_set_gdt(int);
  623. extern void switch_to_new_gdt(int);
  624. extern void load_direct_gdt(int);
  625. extern void load_fixmap_gdt(int);
  626. extern void load_percpu_segment(int);
  627. extern void cpu_init(void);
  628. static inline unsigned long get_debugctlmsr(void)
  629. {
  630. unsigned long debugctlmsr = 0;
  631. #ifndef CONFIG_X86_DEBUGCTLMSR
  632. if (boot_cpu_data.x86 < 6)
  633. return 0;
  634. #endif
  635. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  636. return debugctlmsr;
  637. }
  638. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  639. {
  640. #ifndef CONFIG_X86_DEBUGCTLMSR
  641. if (boot_cpu_data.x86 < 6)
  642. return;
  643. #endif
  644. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  645. }
  646. extern void set_task_blockstep(struct task_struct *task, bool on);
  647. /* Boot loader type from the setup header: */
  648. extern int bootloader_type;
  649. extern int bootloader_version;
  650. extern char ignore_fpu_irq;
  651. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  652. #define ARCH_HAS_PREFETCHW
  653. #define ARCH_HAS_SPINLOCK_PREFETCH
  654. #ifdef CONFIG_X86_32
  655. # define BASE_PREFETCH ""
  656. # define ARCH_HAS_PREFETCH
  657. #else
  658. # define BASE_PREFETCH "prefetcht0 %P1"
  659. #endif
  660. /*
  661. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  662. *
  663. * It's not worth to care about 3dnow prefetches for the K6
  664. * because they are microcoded there and very slow.
  665. */
  666. static inline void prefetch(const void *x)
  667. {
  668. alternative_input(BASE_PREFETCH, "prefetchnta %P1",
  669. X86_FEATURE_XMM,
  670. "m" (*(const char *)x));
  671. }
  672. /*
  673. * 3dnow prefetch to get an exclusive cache line.
  674. * Useful for spinlocks to avoid one state transition in the
  675. * cache coherency protocol:
  676. */
  677. static inline void prefetchw(const void *x)
  678. {
  679. alternative_input(BASE_PREFETCH, "prefetchw %P1",
  680. X86_FEATURE_3DNOWPREFETCH,
  681. "m" (*(const char *)x));
  682. }
  683. static inline void spin_lock_prefetch(const void *x)
  684. {
  685. prefetchw(x);
  686. }
  687. #define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
  688. TOP_OF_KERNEL_STACK_PADDING)
  689. #ifdef CONFIG_X86_32
  690. /*
  691. * User space process size: 3GB (default).
  692. */
  693. #define IA32_PAGE_OFFSET PAGE_OFFSET
  694. #define TASK_SIZE PAGE_OFFSET
  695. #define TASK_SIZE_MAX TASK_SIZE
  696. #define STACK_TOP TASK_SIZE
  697. #define STACK_TOP_MAX STACK_TOP
  698. #define INIT_THREAD { \
  699. .sp0 = TOP_OF_INIT_STACK, \
  700. .sysenter_cs = __KERNEL_CS, \
  701. .io_bitmap_ptr = NULL, \
  702. .addr_limit = KERNEL_DS, \
  703. }
  704. /*
  705. * TOP_OF_KERNEL_STACK_PADDING reserves 8 bytes on top of the ring0 stack.
  706. * This is necessary to guarantee that the entire "struct pt_regs"
  707. * is accessible even if the CPU haven't stored the SS/ESP registers
  708. * on the stack (interrupt gate does not save these registers
  709. * when switching to the same priv ring).
  710. * Therefore beware: accessing the ss/esp fields of the
  711. * "struct pt_regs" is possible, but they may contain the
  712. * completely wrong values.
  713. */
  714. #define task_pt_regs(task) \
  715. ({ \
  716. unsigned long __ptr = (unsigned long)task_stack_page(task); \
  717. __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
  718. ((struct pt_regs *)__ptr) - 1; \
  719. })
  720. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  721. #else
  722. /*
  723. * User space process size. 47bits minus one guard page. The guard
  724. * page is necessary on Intel CPUs: if a SYSCALL instruction is at
  725. * the highest possible canonical userspace address, then that
  726. * syscall will enter the kernel with a non-canonical return
  727. * address, and SYSRET will explode dangerously. We avoid this
  728. * particular problem by preventing anything from being mapped
  729. * at the maximum canonical address.
  730. */
  731. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  732. /* This decides where the kernel will search for a free chunk of vm
  733. * space during mmap's.
  734. */
  735. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  736. 0xc0000000 : 0xFFFFe000)
  737. #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
  738. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  739. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
  740. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  741. #define STACK_TOP TASK_SIZE
  742. #define STACK_TOP_MAX TASK_SIZE_MAX
  743. #define INIT_THREAD { \
  744. .sp0 = TOP_OF_INIT_STACK, \
  745. .addr_limit = KERNEL_DS, \
  746. }
  747. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  748. extern unsigned long KSTK_ESP(struct task_struct *task);
  749. #endif /* CONFIG_X86_64 */
  750. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  751. unsigned long new_sp);
  752. /*
  753. * This decides where the kernel will search for a free chunk of vm
  754. * space during mmap's.
  755. */
  756. #define __TASK_UNMAPPED_BASE(task_size) (PAGE_ALIGN(task_size / 3))
  757. #define TASK_UNMAPPED_BASE __TASK_UNMAPPED_BASE(TASK_SIZE)
  758. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  759. /* Get/set a process' ability to use the timestamp counter instruction */
  760. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  761. #define SET_TSC_CTL(val) set_tsc_mode((val))
  762. extern int get_tsc_mode(unsigned long adr);
  763. extern int set_tsc_mode(unsigned int val);
  764. DECLARE_PER_CPU(u64, msr_misc_features_shadow);
  765. /* Register/unregister a process' MPX related resource */
  766. #define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
  767. #define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
  768. #ifdef CONFIG_X86_INTEL_MPX
  769. extern int mpx_enable_management(void);
  770. extern int mpx_disable_management(void);
  771. #else
  772. static inline int mpx_enable_management(void)
  773. {
  774. return -EINVAL;
  775. }
  776. static inline int mpx_disable_management(void)
  777. {
  778. return -EINVAL;
  779. }
  780. #endif /* CONFIG_X86_INTEL_MPX */
  781. #ifdef CONFIG_CPU_SUP_AMD
  782. extern u16 amd_get_nb_id(int cpu);
  783. extern u32 amd_get_nodes_per_socket(void);
  784. #else
  785. static inline u16 amd_get_nb_id(int cpu) { return 0; }
  786. static inline u32 amd_get_nodes_per_socket(void) { return 0; }
  787. #endif
  788. static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
  789. {
  790. uint32_t base, eax, signature[3];
  791. for (base = 0x40000000; base < 0x40010000; base += 0x100) {
  792. cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
  793. if (!memcmp(sig, signature, 12) &&
  794. (leaves == 0 || ((eax - base) >= leaves)))
  795. return base;
  796. }
  797. return 0;
  798. }
  799. extern unsigned long arch_align_stack(unsigned long sp);
  800. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  801. void default_idle(void);
  802. #ifdef CONFIG_XEN
  803. bool xen_set_default_idle(void);
  804. #else
  805. #define xen_set_default_idle 0
  806. #endif
  807. void stop_this_cpu(void *dummy);
  808. void df_debug(struct pt_regs *regs, long error_code);
  809. #endif /* _ASM_X86_PROCESSOR_H */