intel_psr.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970
  1. /*
  2. * Copyright © 2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. /**
  24. * DOC: Panel Self Refresh (PSR/SRD)
  25. *
  26. * Since Haswell Display controller supports Panel Self-Refresh on display
  27. * panels witch have a remote frame buffer (RFB) implemented according to PSR
  28. * spec in eDP1.3. PSR feature allows the display to go to lower standby states
  29. * when system is idle but display is on as it eliminates display refresh
  30. * request to DDR memory completely as long as the frame buffer for that
  31. * display is unchanged.
  32. *
  33. * Panel Self Refresh must be supported by both Hardware (source) and
  34. * Panel (sink).
  35. *
  36. * PSR saves power by caching the framebuffer in the panel RFB, which allows us
  37. * to power down the link and memory controller. For DSI panels the same idea
  38. * is called "manual mode".
  39. *
  40. * The implementation uses the hardware-based PSR support which automatically
  41. * enters/exits self-refresh mode. The hardware takes care of sending the
  42. * required DP aux message and could even retrain the link (that part isn't
  43. * enabled yet though). The hardware also keeps track of any frontbuffer
  44. * changes to know when to exit self-refresh mode again. Unfortunately that
  45. * part doesn't work too well, hence why the i915 PSR support uses the
  46. * software frontbuffer tracking to make sure it doesn't miss a screen
  47. * update. For this integration intel_psr_invalidate() and intel_psr_flush()
  48. * get called by the frontbuffer tracking code. Note that because of locking
  49. * issues the self-refresh re-enable code is done from a work queue, which
  50. * must be correctly synchronized/cancelled when shutting down the pipe."
  51. */
  52. #include <drm/drmP.h>
  53. #include "intel_drv.h"
  54. #include "i915_drv.h"
  55. static bool is_edp_psr(struct intel_dp *intel_dp)
  56. {
  57. if (!intel_dp_is_edp(intel_dp))
  58. return false;
  59. return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
  60. }
  61. static bool vlv_is_psr_active_on_pipe(struct drm_device *dev, int pipe)
  62. {
  63. struct drm_i915_private *dev_priv = to_i915(dev);
  64. uint32_t val;
  65. val = I915_READ(VLV_PSRSTAT(pipe)) &
  66. VLV_EDP_PSR_CURR_STATE_MASK;
  67. return (val == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
  68. (val == VLV_EDP_PSR_ACTIVE_SF_UPDATE);
  69. }
  70. static void vlv_psr_setup_vsc(struct intel_dp *intel_dp,
  71. const struct intel_crtc_state *crtc_state)
  72. {
  73. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  74. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  75. uint32_t val;
  76. /* VLV auto-generate VSC package as per EDP 1.3 spec, Table 3.10 */
  77. val = I915_READ(VLV_VSCSDP(crtc->pipe));
  78. val &= ~VLV_EDP_PSR_SDP_FREQ_MASK;
  79. val |= VLV_EDP_PSR_SDP_FREQ_EVFRAME;
  80. I915_WRITE(VLV_VSCSDP(crtc->pipe), val);
  81. }
  82. static void hsw_psr_setup_vsc(struct intel_dp *intel_dp,
  83. const struct intel_crtc_state *crtc_state)
  84. {
  85. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  86. struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
  87. struct edp_vsc_psr psr_vsc;
  88. if (dev_priv->psr.psr2_support) {
  89. /* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
  90. memset(&psr_vsc, 0, sizeof(psr_vsc));
  91. psr_vsc.sdp_header.HB0 = 0;
  92. psr_vsc.sdp_header.HB1 = 0x7;
  93. if (dev_priv->psr.colorimetry_support &&
  94. dev_priv->psr.y_cord_support) {
  95. psr_vsc.sdp_header.HB2 = 0x5;
  96. psr_vsc.sdp_header.HB3 = 0x13;
  97. } else if (dev_priv->psr.y_cord_support) {
  98. psr_vsc.sdp_header.HB2 = 0x4;
  99. psr_vsc.sdp_header.HB3 = 0xe;
  100. } else {
  101. psr_vsc.sdp_header.HB2 = 0x3;
  102. psr_vsc.sdp_header.HB3 = 0xc;
  103. }
  104. } else {
  105. /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
  106. memset(&psr_vsc, 0, sizeof(psr_vsc));
  107. psr_vsc.sdp_header.HB0 = 0;
  108. psr_vsc.sdp_header.HB1 = 0x7;
  109. psr_vsc.sdp_header.HB2 = 0x2;
  110. psr_vsc.sdp_header.HB3 = 0x8;
  111. }
  112. intel_dig_port->write_infoframe(&intel_dig_port->base.base, crtc_state,
  113. DP_SDP_VSC, &psr_vsc, sizeof(psr_vsc));
  114. }
  115. static void vlv_psr_enable_sink(struct intel_dp *intel_dp)
  116. {
  117. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
  118. DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
  119. }
  120. static i915_reg_t psr_aux_ctl_reg(struct drm_i915_private *dev_priv,
  121. enum port port)
  122. {
  123. if (INTEL_INFO(dev_priv)->gen >= 9)
  124. return DP_AUX_CH_CTL(port);
  125. else
  126. return EDP_PSR_AUX_CTL;
  127. }
  128. static i915_reg_t psr_aux_data_reg(struct drm_i915_private *dev_priv,
  129. enum port port, int index)
  130. {
  131. if (INTEL_INFO(dev_priv)->gen >= 9)
  132. return DP_AUX_CH_DATA(port, index);
  133. else
  134. return EDP_PSR_AUX_DATA(index);
  135. }
  136. static void hsw_psr_enable_sink(struct intel_dp *intel_dp)
  137. {
  138. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  139. struct drm_device *dev = dig_port->base.base.dev;
  140. struct drm_i915_private *dev_priv = to_i915(dev);
  141. uint32_t aux_clock_divider;
  142. i915_reg_t aux_ctl_reg;
  143. static const uint8_t aux_msg[] = {
  144. [0] = DP_AUX_NATIVE_WRITE << 4,
  145. [1] = DP_SET_POWER >> 8,
  146. [2] = DP_SET_POWER & 0xff,
  147. [3] = 1 - 1,
  148. [4] = DP_SET_POWER_D0,
  149. };
  150. enum port port = dig_port->port;
  151. u32 aux_ctl;
  152. int i;
  153. BUILD_BUG_ON(sizeof(aux_msg) > 20);
  154. aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
  155. /* Enable AUX frame sync at sink */
  156. if (dev_priv->psr.aux_frame_sync)
  157. drm_dp_dpcd_writeb(&intel_dp->aux,
  158. DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
  159. DP_AUX_FRAME_SYNC_ENABLE);
  160. /* Enable ALPM at sink for psr2 */
  161. if (dev_priv->psr.psr2_support && dev_priv->psr.alpm)
  162. drm_dp_dpcd_writeb(&intel_dp->aux,
  163. DP_RECEIVER_ALPM_CONFIG,
  164. DP_ALPM_ENABLE);
  165. if (dev_priv->psr.link_standby)
  166. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
  167. DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
  168. else
  169. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
  170. DP_PSR_ENABLE);
  171. aux_ctl_reg = psr_aux_ctl_reg(dev_priv, port);
  172. /* Setup AUX registers */
  173. for (i = 0; i < sizeof(aux_msg); i += 4)
  174. I915_WRITE(psr_aux_data_reg(dev_priv, port, i >> 2),
  175. intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
  176. aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, 0, sizeof(aux_msg),
  177. aux_clock_divider);
  178. I915_WRITE(aux_ctl_reg, aux_ctl);
  179. }
  180. static void vlv_psr_enable_source(struct intel_dp *intel_dp,
  181. const struct intel_crtc_state *crtc_state)
  182. {
  183. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  184. struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
  185. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  186. /* Transition from PSR_state 0 (disabled) to PSR_state 1 (inactive) */
  187. I915_WRITE(VLV_PSRCTL(crtc->pipe),
  188. VLV_EDP_PSR_MODE_SW_TIMER |
  189. VLV_EDP_PSR_SRC_TRANSMITTER_STATE |
  190. VLV_EDP_PSR_ENABLE);
  191. }
  192. static void vlv_psr_activate(struct intel_dp *intel_dp)
  193. {
  194. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  195. struct drm_device *dev = dig_port->base.base.dev;
  196. struct drm_i915_private *dev_priv = to_i915(dev);
  197. struct drm_crtc *crtc = dig_port->base.base.crtc;
  198. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  199. /*
  200. * Let's do the transition from PSR_state 1 (inactive) to
  201. * PSR_state 2 (transition to active - static frame transmission).
  202. * Then Hardware is responsible for the transition to
  203. * PSR_state 3 (active - no Remote Frame Buffer (RFB) update).
  204. */
  205. I915_WRITE(VLV_PSRCTL(pipe), I915_READ(VLV_PSRCTL(pipe)) |
  206. VLV_EDP_PSR_ACTIVE_ENTRY);
  207. }
  208. static void hsw_activate_psr1(struct intel_dp *intel_dp)
  209. {
  210. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  211. struct drm_device *dev = dig_port->base.base.dev;
  212. struct drm_i915_private *dev_priv = to_i915(dev);
  213. uint32_t max_sleep_time = 0x1f;
  214. /*
  215. * Let's respect VBT in case VBT asks a higher idle_frame value.
  216. * Let's use 6 as the minimum to cover all known cases including
  217. * the off-by-one issue that HW has in some cases. Also there are
  218. * cases where sink should be able to train
  219. * with the 5 or 6 idle patterns.
  220. */
  221. uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
  222. uint32_t val = EDP_PSR_ENABLE;
  223. val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
  224. val |= idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
  225. if (IS_HASWELL(dev_priv))
  226. val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
  227. if (dev_priv->psr.link_standby)
  228. val |= EDP_PSR_LINK_STANDBY;
  229. if (dev_priv->vbt.psr.tp1_wakeup_time > 5)
  230. val |= EDP_PSR_TP1_TIME_2500us;
  231. else if (dev_priv->vbt.psr.tp1_wakeup_time > 1)
  232. val |= EDP_PSR_TP1_TIME_500us;
  233. else if (dev_priv->vbt.psr.tp1_wakeup_time > 0)
  234. val |= EDP_PSR_TP1_TIME_100us;
  235. else
  236. val |= EDP_PSR_TP1_TIME_0us;
  237. if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
  238. val |= EDP_PSR_TP2_TP3_TIME_2500us;
  239. else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
  240. val |= EDP_PSR_TP2_TP3_TIME_500us;
  241. else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
  242. val |= EDP_PSR_TP2_TP3_TIME_100us;
  243. else
  244. val |= EDP_PSR_TP2_TP3_TIME_0us;
  245. if (intel_dp_source_supports_hbr2(intel_dp) &&
  246. drm_dp_tps3_supported(intel_dp->dpcd))
  247. val |= EDP_PSR_TP1_TP3_SEL;
  248. else
  249. val |= EDP_PSR_TP1_TP2_SEL;
  250. val |= I915_READ(EDP_PSR_CTL) & EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK;
  251. I915_WRITE(EDP_PSR_CTL, val);
  252. }
  253. static void hsw_activate_psr2(struct intel_dp *intel_dp)
  254. {
  255. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  256. struct drm_device *dev = dig_port->base.base.dev;
  257. struct drm_i915_private *dev_priv = to_i915(dev);
  258. /*
  259. * Let's respect VBT in case VBT asks a higher idle_frame value.
  260. * Let's use 6 as the minimum to cover all known cases including
  261. * the off-by-one issue that HW has in some cases. Also there are
  262. * cases where sink should be able to train
  263. * with the 5 or 6 idle patterns.
  264. */
  265. uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
  266. uint32_t val;
  267. uint8_t sink_latency;
  268. val = idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
  269. /* FIXME: selective update is probably totally broken because it doesn't
  270. * mesh at all with our frontbuffer tracking. And the hw alone isn't
  271. * good enough. */
  272. val |= EDP_PSR2_ENABLE |
  273. EDP_SU_TRACK_ENABLE;
  274. if (drm_dp_dpcd_readb(&intel_dp->aux,
  275. DP_SYNCHRONIZATION_LATENCY_IN_SINK,
  276. &sink_latency) == 1) {
  277. sink_latency &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
  278. } else {
  279. sink_latency = 0;
  280. }
  281. val |= EDP_PSR2_FRAME_BEFORE_SU(sink_latency + 1);
  282. if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
  283. val |= EDP_PSR2_TP2_TIME_2500;
  284. else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
  285. val |= EDP_PSR2_TP2_TIME_500;
  286. else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
  287. val |= EDP_PSR2_TP2_TIME_100;
  288. else
  289. val |= EDP_PSR2_TP2_TIME_50;
  290. I915_WRITE(EDP_PSR2_CTL, val);
  291. }
  292. static void hsw_psr_activate(struct intel_dp *intel_dp)
  293. {
  294. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  295. struct drm_device *dev = dig_port->base.base.dev;
  296. struct drm_i915_private *dev_priv = to_i915(dev);
  297. /* On HSW+ after we enable PSR on source it will activate it
  298. * as soon as it match configure idle_frame count. So
  299. * we just actually enable it here on activation time.
  300. */
  301. /* psr1 and psr2 are mutually exclusive.*/
  302. if (dev_priv->psr.psr2_support)
  303. hsw_activate_psr2(intel_dp);
  304. else
  305. hsw_activate_psr1(intel_dp);
  306. }
  307. void intel_psr_compute_config(struct intel_dp *intel_dp,
  308. struct intel_crtc_state *crtc_state)
  309. {
  310. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  311. struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
  312. const struct drm_display_mode *adjusted_mode =
  313. &crtc_state->base.adjusted_mode;
  314. int psr_setup_time;
  315. if (!HAS_PSR(dev_priv))
  316. return;
  317. if (!is_edp_psr(intel_dp))
  318. return;
  319. if (!i915_modparams.enable_psr) {
  320. DRM_DEBUG_KMS("PSR disable by flag\n");
  321. return;
  322. }
  323. /*
  324. * HSW spec explicitly says PSR is tied to port A.
  325. * BDW+ platforms with DDI implementation of PSR have different
  326. * PSR registers per transcoder and we only implement transcoder EDP
  327. * ones. Since by Display design transcoder EDP is tied to port A
  328. * we can safely escape based on the port A.
  329. */
  330. if (HAS_DDI(dev_priv) && dig_port->port != PORT_A) {
  331. DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
  332. return;
  333. }
  334. if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
  335. !dev_priv->psr.link_standby) {
  336. DRM_ERROR("PSR condition failed: Link off requested but not supported on this platform\n");
  337. return;
  338. }
  339. if (IS_HASWELL(dev_priv) &&
  340. I915_READ(HSW_STEREO_3D_CTL(crtc_state->cpu_transcoder)) &
  341. S3D_ENABLE) {
  342. DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
  343. return;
  344. }
  345. if (IS_HASWELL(dev_priv) &&
  346. adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  347. DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
  348. return;
  349. }
  350. psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
  351. if (psr_setup_time < 0) {
  352. DRM_DEBUG_KMS("PSR condition failed: Invalid PSR setup time (0x%02x)\n",
  353. intel_dp->psr_dpcd[1]);
  354. return;
  355. }
  356. if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
  357. adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
  358. DRM_DEBUG_KMS("PSR condition failed: PSR setup time (%d us) too long\n",
  359. psr_setup_time);
  360. return;
  361. }
  362. /*
  363. * FIXME psr2_support is messed up. It's both computed
  364. * dynamically during PSR enable, and extracted from sink
  365. * caps during eDP detection.
  366. */
  367. if (!dev_priv->psr.psr2_support) {
  368. crtc_state->has_psr = true;
  369. return;
  370. }
  371. /* PSR2 is restricted to work with panel resolutions upto 3200x2000 */
  372. if (adjusted_mode->crtc_hdisplay > 3200 ||
  373. adjusted_mode->crtc_vdisplay > 2000) {
  374. DRM_DEBUG_KMS("PSR2 disabled, panel resolution too big\n");
  375. return;
  376. }
  377. /*
  378. * FIXME:enable psr2 only for y-cordinate psr2 panels
  379. * After gtc implementation , remove this restriction.
  380. */
  381. if (!dev_priv->psr.y_cord_support) {
  382. DRM_DEBUG_KMS("PSR2 disabled, panel does not support Y coordinate\n");
  383. return;
  384. }
  385. crtc_state->has_psr = true;
  386. crtc_state->has_psr2 = true;
  387. }
  388. static void intel_psr_activate(struct intel_dp *intel_dp)
  389. {
  390. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  391. struct drm_device *dev = intel_dig_port->base.base.dev;
  392. struct drm_i915_private *dev_priv = to_i915(dev);
  393. if (dev_priv->psr.psr2_support)
  394. WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
  395. else
  396. WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
  397. WARN_ON(dev_priv->psr.active);
  398. lockdep_assert_held(&dev_priv->psr.lock);
  399. dev_priv->psr.activate(intel_dp);
  400. dev_priv->psr.active = true;
  401. }
  402. static void hsw_psr_enable_source(struct intel_dp *intel_dp,
  403. const struct intel_crtc_state *crtc_state)
  404. {
  405. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  406. struct drm_device *dev = dig_port->base.base.dev;
  407. struct drm_i915_private *dev_priv = to_i915(dev);
  408. enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
  409. u32 chicken;
  410. if (dev_priv->psr.psr2_support) {
  411. chicken = PSR2_VSC_ENABLE_PROG_HEADER;
  412. if (dev_priv->psr.y_cord_support)
  413. chicken |= PSR2_ADD_VERTICAL_LINE_COUNT;
  414. I915_WRITE(CHICKEN_TRANS(cpu_transcoder), chicken);
  415. I915_WRITE(EDP_PSR_DEBUG_CTL,
  416. EDP_PSR_DEBUG_MASK_MEMUP |
  417. EDP_PSR_DEBUG_MASK_HPD |
  418. EDP_PSR_DEBUG_MASK_LPSP |
  419. EDP_PSR_DEBUG_MASK_MAX_SLEEP |
  420. EDP_PSR_DEBUG_MASK_DISP_REG_WRITE);
  421. } else {
  422. /*
  423. * Per Spec: Avoid continuous PSR exit by masking MEMUP
  424. * and HPD. also mask LPSP to avoid dependency on other
  425. * drivers that might block runtime_pm besides
  426. * preventing other hw tracking issues now we can rely
  427. * on frontbuffer tracking.
  428. */
  429. I915_WRITE(EDP_PSR_DEBUG_CTL,
  430. EDP_PSR_DEBUG_MASK_MEMUP |
  431. EDP_PSR_DEBUG_MASK_HPD |
  432. EDP_PSR_DEBUG_MASK_LPSP);
  433. }
  434. }
  435. /**
  436. * intel_psr_enable - Enable PSR
  437. * @intel_dp: Intel DP
  438. * @crtc_state: new CRTC state
  439. *
  440. * This function can only be called after the pipe is fully trained and enabled.
  441. */
  442. void intel_psr_enable(struct intel_dp *intel_dp,
  443. const struct intel_crtc_state *crtc_state)
  444. {
  445. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  446. struct drm_device *dev = intel_dig_port->base.base.dev;
  447. struct drm_i915_private *dev_priv = to_i915(dev);
  448. if (!crtc_state->has_psr)
  449. return;
  450. WARN_ON(dev_priv->drrs.dp);
  451. mutex_lock(&dev_priv->psr.lock);
  452. if (dev_priv->psr.enabled) {
  453. DRM_DEBUG_KMS("PSR already in use\n");
  454. goto unlock;
  455. }
  456. dev_priv->psr.psr2_support = crtc_state->has_psr2;
  457. dev_priv->psr.source_ok = true;
  458. dev_priv->psr.busy_frontbuffer_bits = 0;
  459. dev_priv->psr.setup_vsc(intel_dp, crtc_state);
  460. dev_priv->psr.enable_sink(intel_dp);
  461. dev_priv->psr.enable_source(intel_dp, crtc_state);
  462. dev_priv->psr.enabled = intel_dp;
  463. if (INTEL_GEN(dev_priv) >= 9) {
  464. intel_psr_activate(intel_dp);
  465. } else {
  466. /*
  467. * FIXME: Activation should happen immediately since this
  468. * function is just called after pipe is fully trained and
  469. * enabled.
  470. * However on some platforms we face issues when first
  471. * activation follows a modeset so quickly.
  472. * - On VLV/CHV we get bank screen on first activation
  473. * - On HSW/BDW we get a recoverable frozen screen until
  474. * next exit-activate sequence.
  475. */
  476. schedule_delayed_work(&dev_priv->psr.work,
  477. msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
  478. }
  479. unlock:
  480. mutex_unlock(&dev_priv->psr.lock);
  481. }
  482. static void vlv_psr_disable(struct intel_dp *intel_dp,
  483. const struct intel_crtc_state *old_crtc_state)
  484. {
  485. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  486. struct drm_device *dev = intel_dig_port->base.base.dev;
  487. struct drm_i915_private *dev_priv = to_i915(dev);
  488. struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
  489. uint32_t val;
  490. if (dev_priv->psr.active) {
  491. /* Put VLV PSR back to PSR_state 0 (disabled). */
  492. if (intel_wait_for_register(dev_priv,
  493. VLV_PSRSTAT(crtc->pipe),
  494. VLV_EDP_PSR_IN_TRANS,
  495. 0,
  496. 1))
  497. WARN(1, "PSR transition took longer than expected\n");
  498. val = I915_READ(VLV_PSRCTL(crtc->pipe));
  499. val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
  500. val &= ~VLV_EDP_PSR_ENABLE;
  501. val &= ~VLV_EDP_PSR_MODE_MASK;
  502. I915_WRITE(VLV_PSRCTL(crtc->pipe), val);
  503. dev_priv->psr.active = false;
  504. } else {
  505. WARN_ON(vlv_is_psr_active_on_pipe(dev, crtc->pipe));
  506. }
  507. }
  508. static void hsw_psr_disable(struct intel_dp *intel_dp,
  509. const struct intel_crtc_state *old_crtc_state)
  510. {
  511. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  512. struct drm_device *dev = intel_dig_port->base.base.dev;
  513. struct drm_i915_private *dev_priv = to_i915(dev);
  514. if (dev_priv->psr.active) {
  515. i915_reg_t psr_status;
  516. u32 psr_status_mask;
  517. if (dev_priv->psr.aux_frame_sync)
  518. drm_dp_dpcd_writeb(&intel_dp->aux,
  519. DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
  520. 0);
  521. if (dev_priv->psr.psr2_support) {
  522. psr_status = EDP_PSR2_STATUS_CTL;
  523. psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;
  524. I915_WRITE(EDP_PSR2_CTL,
  525. I915_READ(EDP_PSR2_CTL) &
  526. ~(EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE));
  527. } else {
  528. psr_status = EDP_PSR_STATUS_CTL;
  529. psr_status_mask = EDP_PSR_STATUS_STATE_MASK;
  530. I915_WRITE(EDP_PSR_CTL,
  531. I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);
  532. }
  533. /* Wait till PSR is idle */
  534. if (intel_wait_for_register(dev_priv,
  535. psr_status, psr_status_mask, 0,
  536. 2000))
  537. DRM_ERROR("Timed out waiting for PSR Idle State\n");
  538. dev_priv->psr.active = false;
  539. } else {
  540. if (dev_priv->psr.psr2_support)
  541. WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
  542. else
  543. WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
  544. }
  545. }
  546. /**
  547. * intel_psr_disable - Disable PSR
  548. * @intel_dp: Intel DP
  549. * @old_crtc_state: old CRTC state
  550. *
  551. * This function needs to be called before disabling pipe.
  552. */
  553. void intel_psr_disable(struct intel_dp *intel_dp,
  554. const struct intel_crtc_state *old_crtc_state)
  555. {
  556. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  557. struct drm_device *dev = intel_dig_port->base.base.dev;
  558. struct drm_i915_private *dev_priv = to_i915(dev);
  559. if (!old_crtc_state->has_psr)
  560. return;
  561. mutex_lock(&dev_priv->psr.lock);
  562. if (!dev_priv->psr.enabled) {
  563. mutex_unlock(&dev_priv->psr.lock);
  564. return;
  565. }
  566. dev_priv->psr.disable_source(intel_dp, old_crtc_state);
  567. /* Disable PSR on Sink */
  568. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);
  569. dev_priv->psr.enabled = NULL;
  570. mutex_unlock(&dev_priv->psr.lock);
  571. cancel_delayed_work_sync(&dev_priv->psr.work);
  572. }
  573. static void intel_psr_work(struct work_struct *work)
  574. {
  575. struct drm_i915_private *dev_priv =
  576. container_of(work, typeof(*dev_priv), psr.work.work);
  577. struct intel_dp *intel_dp = dev_priv->psr.enabled;
  578. struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
  579. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  580. /* We have to make sure PSR is ready for re-enable
  581. * otherwise it keeps disabled until next full enable/disable cycle.
  582. * PSR might take some time to get fully disabled
  583. * and be ready for re-enable.
  584. */
  585. if (HAS_DDI(dev_priv)) {
  586. if (dev_priv->psr.psr2_support) {
  587. if (intel_wait_for_register(dev_priv,
  588. EDP_PSR2_STATUS_CTL,
  589. EDP_PSR2_STATUS_STATE_MASK,
  590. 0,
  591. 50)) {
  592. DRM_ERROR("Timed out waiting for PSR2 Idle for re-enable\n");
  593. return;
  594. }
  595. } else {
  596. if (intel_wait_for_register(dev_priv,
  597. EDP_PSR_STATUS_CTL,
  598. EDP_PSR_STATUS_STATE_MASK,
  599. 0,
  600. 50)) {
  601. DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
  602. return;
  603. }
  604. }
  605. } else {
  606. if (intel_wait_for_register(dev_priv,
  607. VLV_PSRSTAT(pipe),
  608. VLV_EDP_PSR_IN_TRANS,
  609. 0,
  610. 1)) {
  611. DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
  612. return;
  613. }
  614. }
  615. mutex_lock(&dev_priv->psr.lock);
  616. intel_dp = dev_priv->psr.enabled;
  617. if (!intel_dp)
  618. goto unlock;
  619. /*
  620. * The delayed work can race with an invalidate hence we need to
  621. * recheck. Since psr_flush first clears this and then reschedules we
  622. * won't ever miss a flush when bailing out here.
  623. */
  624. if (dev_priv->psr.busy_frontbuffer_bits)
  625. goto unlock;
  626. intel_psr_activate(intel_dp);
  627. unlock:
  628. mutex_unlock(&dev_priv->psr.lock);
  629. }
  630. static void intel_psr_exit(struct drm_i915_private *dev_priv)
  631. {
  632. struct intel_dp *intel_dp = dev_priv->psr.enabled;
  633. struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
  634. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  635. u32 val;
  636. if (!dev_priv->psr.active)
  637. return;
  638. if (HAS_DDI(dev_priv)) {
  639. if (dev_priv->psr.aux_frame_sync)
  640. drm_dp_dpcd_writeb(&intel_dp->aux,
  641. DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
  642. 0);
  643. if (dev_priv->psr.psr2_support) {
  644. val = I915_READ(EDP_PSR2_CTL);
  645. WARN_ON(!(val & EDP_PSR2_ENABLE));
  646. I915_WRITE(EDP_PSR2_CTL, val & ~EDP_PSR2_ENABLE);
  647. } else {
  648. val = I915_READ(EDP_PSR_CTL);
  649. WARN_ON(!(val & EDP_PSR_ENABLE));
  650. I915_WRITE(EDP_PSR_CTL, val & ~EDP_PSR_ENABLE);
  651. }
  652. } else {
  653. val = I915_READ(VLV_PSRCTL(pipe));
  654. /*
  655. * Here we do the transition drirectly from
  656. * PSR_state 3 (active - no Remote Frame Buffer (RFB) update) to
  657. * PSR_state 5 (exit).
  658. * PSR State 4 (active with single frame update) can be skipped.
  659. * On PSR_state 5 (exit) Hardware is responsible to transition
  660. * back to PSR_state 1 (inactive).
  661. * Now we are at Same state after vlv_psr_enable_source.
  662. */
  663. val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
  664. I915_WRITE(VLV_PSRCTL(pipe), val);
  665. /*
  666. * Send AUX wake up - Spec says after transitioning to PSR
  667. * active we have to send AUX wake up by writing 01h in DPCD
  668. * 600h of sink device.
  669. * XXX: This might slow down the transition, but without this
  670. * HW doesn't complete the transition to PSR_state 1 and we
  671. * never get the screen updated.
  672. */
  673. drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
  674. DP_SET_POWER_D0);
  675. }
  676. dev_priv->psr.active = false;
  677. }
  678. /**
  679. * intel_psr_single_frame_update - Single Frame Update
  680. * @dev_priv: i915 device
  681. * @frontbuffer_bits: frontbuffer plane tracking bits
  682. *
  683. * Some platforms support a single frame update feature that is used to
  684. * send and update only one frame on Remote Frame Buffer.
  685. * So far it is only implemented for Valleyview and Cherryview because
  686. * hardware requires this to be done before a page flip.
  687. */
  688. void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
  689. unsigned frontbuffer_bits)
  690. {
  691. struct drm_crtc *crtc;
  692. enum pipe pipe;
  693. u32 val;
  694. if (!HAS_PSR(dev_priv))
  695. return;
  696. /*
  697. * Single frame update is already supported on BDW+ but it requires
  698. * many W/A and it isn't really needed.
  699. */
  700. if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
  701. return;
  702. mutex_lock(&dev_priv->psr.lock);
  703. if (!dev_priv->psr.enabled) {
  704. mutex_unlock(&dev_priv->psr.lock);
  705. return;
  706. }
  707. crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
  708. pipe = to_intel_crtc(crtc)->pipe;
  709. if (frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)) {
  710. val = I915_READ(VLV_PSRCTL(pipe));
  711. /*
  712. * We need to set this bit before writing registers for a flip.
  713. * This bit will be self-clear when it gets to the PSR active state.
  714. */
  715. I915_WRITE(VLV_PSRCTL(pipe), val | VLV_EDP_PSR_SINGLE_FRAME_UPDATE);
  716. }
  717. mutex_unlock(&dev_priv->psr.lock);
  718. }
  719. /**
  720. * intel_psr_invalidate - Invalidade PSR
  721. * @dev_priv: i915 device
  722. * @frontbuffer_bits: frontbuffer plane tracking bits
  723. *
  724. * Since the hardware frontbuffer tracking has gaps we need to integrate
  725. * with the software frontbuffer tracking. This function gets called every
  726. * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
  727. * disabled if the frontbuffer mask contains a buffer relevant to PSR.
  728. *
  729. * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
  730. */
  731. void intel_psr_invalidate(struct drm_i915_private *dev_priv,
  732. unsigned frontbuffer_bits)
  733. {
  734. struct drm_crtc *crtc;
  735. enum pipe pipe;
  736. if (!HAS_PSR(dev_priv))
  737. return;
  738. mutex_lock(&dev_priv->psr.lock);
  739. if (!dev_priv->psr.enabled) {
  740. mutex_unlock(&dev_priv->psr.lock);
  741. return;
  742. }
  743. crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
  744. pipe = to_intel_crtc(crtc)->pipe;
  745. frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
  746. dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
  747. if (frontbuffer_bits)
  748. intel_psr_exit(dev_priv);
  749. mutex_unlock(&dev_priv->psr.lock);
  750. }
  751. /**
  752. * intel_psr_flush - Flush PSR
  753. * @dev_priv: i915 device
  754. * @frontbuffer_bits: frontbuffer plane tracking bits
  755. * @origin: which operation caused the flush
  756. *
  757. * Since the hardware frontbuffer tracking has gaps we need to integrate
  758. * with the software frontbuffer tracking. This function gets called every
  759. * time frontbuffer rendering has completed and flushed out to memory. PSR
  760. * can be enabled again if no other frontbuffer relevant to PSR is dirty.
  761. *
  762. * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
  763. */
  764. void intel_psr_flush(struct drm_i915_private *dev_priv,
  765. unsigned frontbuffer_bits, enum fb_op_origin origin)
  766. {
  767. struct drm_crtc *crtc;
  768. enum pipe pipe;
  769. if (!HAS_PSR(dev_priv))
  770. return;
  771. mutex_lock(&dev_priv->psr.lock);
  772. if (!dev_priv->psr.enabled) {
  773. mutex_unlock(&dev_priv->psr.lock);
  774. return;
  775. }
  776. crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
  777. pipe = to_intel_crtc(crtc)->pipe;
  778. frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
  779. dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
  780. /* By definition flush = invalidate + flush */
  781. if (frontbuffer_bits)
  782. intel_psr_exit(dev_priv);
  783. if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
  784. if (!work_busy(&dev_priv->psr.work.work))
  785. schedule_delayed_work(&dev_priv->psr.work,
  786. msecs_to_jiffies(100));
  787. mutex_unlock(&dev_priv->psr.lock);
  788. }
  789. /**
  790. * intel_psr_init - Init basic PSR work and mutex.
  791. * @dev_priv: i915 device private
  792. *
  793. * This function is called only once at driver load to initialize basic
  794. * PSR stuff.
  795. */
  796. void intel_psr_init(struct drm_i915_private *dev_priv)
  797. {
  798. if (!HAS_PSR(dev_priv))
  799. return;
  800. dev_priv->psr_mmio_base = IS_HASWELL(dev_priv) ?
  801. HSW_EDP_PSR_BASE : BDW_EDP_PSR_BASE;
  802. /* Per platform default: all disabled. */
  803. if (i915_modparams.enable_psr == -1)
  804. i915_modparams.enable_psr = 0;
  805. /* Set link_standby x link_off defaults */
  806. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  807. /* HSW and BDW require workarounds that we don't implement. */
  808. dev_priv->psr.link_standby = false;
  809. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  810. /* On VLV and CHV only standby mode is supported. */
  811. dev_priv->psr.link_standby = true;
  812. else
  813. /* For new platforms let's respect VBT back again */
  814. dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;
  815. /* Override link_standby x link_off defaults */
  816. if (i915_modparams.enable_psr == 2 && !dev_priv->psr.link_standby) {
  817. DRM_DEBUG_KMS("PSR: Forcing link standby\n");
  818. dev_priv->psr.link_standby = true;
  819. }
  820. if (i915_modparams.enable_psr == 3 && dev_priv->psr.link_standby) {
  821. DRM_DEBUG_KMS("PSR: Forcing main link off\n");
  822. dev_priv->psr.link_standby = false;
  823. }
  824. INIT_DELAYED_WORK(&dev_priv->psr.work, intel_psr_work);
  825. mutex_init(&dev_priv->psr.lock);
  826. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  827. dev_priv->psr.enable_source = vlv_psr_enable_source;
  828. dev_priv->psr.disable_source = vlv_psr_disable;
  829. dev_priv->psr.enable_sink = vlv_psr_enable_sink;
  830. dev_priv->psr.activate = vlv_psr_activate;
  831. dev_priv->psr.setup_vsc = vlv_psr_setup_vsc;
  832. } else {
  833. dev_priv->psr.enable_source = hsw_psr_enable_source;
  834. dev_priv->psr.disable_source = hsw_psr_disable;
  835. dev_priv->psr.enable_sink = hsw_psr_enable_sink;
  836. dev_priv->psr.activate = hsw_psr_activate;
  837. dev_priv->psr.setup_vsc = hsw_psr_setup_vsc;
  838. }
  839. }