meson_crtc.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /*
  2. * Copyright (C) 2016 BayLibre, SAS
  3. * Author: Neil Armstrong <narmstrong@baylibre.com>
  4. * Copyright (C) 2015 Amlogic, Inc. All rights reserved.
  5. * Copyright (C) 2014 Endless Mobile
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of the
  10. * License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  19. *
  20. * Written by:
  21. * Jasper St. Pierre <jstpierre@mecheye.net>
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/mutex.h>
  26. #include <linux/platform_device.h>
  27. #include <drm/drmP.h>
  28. #include <drm/drm_atomic.h>
  29. #include <drm/drm_atomic_helper.h>
  30. #include <drm/drm_flip_work.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include "meson_crtc.h"
  33. #include "meson_plane.h"
  34. #include "meson_venc.h"
  35. #include "meson_vpp.h"
  36. #include "meson_viu.h"
  37. #include "meson_canvas.h"
  38. #include "meson_registers.h"
  39. /* CRTC definition */
  40. struct meson_crtc {
  41. struct drm_crtc base;
  42. struct drm_pending_vblank_event *event;
  43. struct meson_drm *priv;
  44. };
  45. #define to_meson_crtc(x) container_of(x, struct meson_crtc, base)
  46. /* CRTC */
  47. static int meson_crtc_enable_vblank(struct drm_crtc *crtc)
  48. {
  49. struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
  50. struct meson_drm *priv = meson_crtc->priv;
  51. meson_venc_enable_vsync(priv);
  52. return 0;
  53. }
  54. static void meson_crtc_disable_vblank(struct drm_crtc *crtc)
  55. {
  56. struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
  57. struct meson_drm *priv = meson_crtc->priv;
  58. meson_venc_disable_vsync(priv);
  59. }
  60. static const struct drm_crtc_funcs meson_crtc_funcs = {
  61. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  62. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  63. .destroy = drm_crtc_cleanup,
  64. .page_flip = drm_atomic_helper_page_flip,
  65. .reset = drm_atomic_helper_crtc_reset,
  66. .set_config = drm_atomic_helper_set_config,
  67. .enable_vblank = meson_crtc_enable_vblank,
  68. .disable_vblank = meson_crtc_disable_vblank,
  69. };
  70. static void meson_crtc_atomic_enable(struct drm_crtc *crtc,
  71. struct drm_crtc_state *old_state)
  72. {
  73. struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
  74. struct drm_crtc_state *crtc_state = crtc->state;
  75. struct meson_drm *priv = meson_crtc->priv;
  76. DRM_DEBUG_DRIVER("\n");
  77. if (!crtc_state) {
  78. DRM_ERROR("Invalid crtc_state\n");
  79. return;
  80. }
  81. /* Enable VPP Postblend */
  82. writel(crtc_state->mode.hdisplay,
  83. priv->io_base + _REG(VPP_POSTBLEND_H_SIZE));
  84. writel_bits_relaxed(VPP_POSTBLEND_ENABLE, VPP_POSTBLEND_ENABLE,
  85. priv->io_base + _REG(VPP_MISC));
  86. priv->viu.osd1_enabled = true;
  87. }
  88. static void meson_crtc_atomic_disable(struct drm_crtc *crtc,
  89. struct drm_crtc_state *old_state)
  90. {
  91. struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
  92. struct meson_drm *priv = meson_crtc->priv;
  93. priv->viu.osd1_enabled = false;
  94. priv->viu.osd1_commit = false;
  95. /* Disable VPP Postblend */
  96. writel_bits_relaxed(VPP_POSTBLEND_ENABLE, 0,
  97. priv->io_base + _REG(VPP_MISC));
  98. if (crtc->state->event && !crtc->state->active) {
  99. spin_lock_irq(&crtc->dev->event_lock);
  100. drm_crtc_send_vblank_event(crtc, crtc->state->event);
  101. spin_unlock_irq(&crtc->dev->event_lock);
  102. crtc->state->event = NULL;
  103. }
  104. }
  105. static void meson_crtc_atomic_begin(struct drm_crtc *crtc,
  106. struct drm_crtc_state *state)
  107. {
  108. struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
  109. unsigned long flags;
  110. if (crtc->state->event) {
  111. WARN_ON(drm_crtc_vblank_get(crtc) != 0);
  112. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  113. meson_crtc->event = crtc->state->event;
  114. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  115. crtc->state->event = NULL;
  116. }
  117. }
  118. static void meson_crtc_atomic_flush(struct drm_crtc *crtc,
  119. struct drm_crtc_state *old_crtc_state)
  120. {
  121. struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
  122. struct meson_drm *priv = meson_crtc->priv;
  123. priv->viu.osd1_commit = true;
  124. }
  125. static const struct drm_crtc_helper_funcs meson_crtc_helper_funcs = {
  126. .atomic_begin = meson_crtc_atomic_begin,
  127. .atomic_flush = meson_crtc_atomic_flush,
  128. .atomic_enable = meson_crtc_atomic_enable,
  129. .atomic_disable = meson_crtc_atomic_disable,
  130. };
  131. void meson_crtc_irq(struct meson_drm *priv)
  132. {
  133. struct meson_crtc *meson_crtc = to_meson_crtc(priv->crtc);
  134. unsigned long flags;
  135. /* Update the OSD registers */
  136. if (priv->viu.osd1_enabled && priv->viu.osd1_commit) {
  137. writel_relaxed(priv->viu.osd1_ctrl_stat,
  138. priv->io_base + _REG(VIU_OSD1_CTRL_STAT));
  139. writel_relaxed(priv->viu.osd1_blk0_cfg[0],
  140. priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W0));
  141. writel_relaxed(priv->viu.osd1_blk0_cfg[1],
  142. priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W1));
  143. writel_relaxed(priv->viu.osd1_blk0_cfg[2],
  144. priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W2));
  145. writel_relaxed(priv->viu.osd1_blk0_cfg[3],
  146. priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W3));
  147. writel_relaxed(priv->viu.osd1_blk0_cfg[4],
  148. priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W4));
  149. /* If output is interlace, make use of the Scaler */
  150. if (priv->viu.osd1_interlace) {
  151. struct drm_plane *plane = priv->primary_plane;
  152. struct drm_plane_state *state = plane->state;
  153. struct drm_rect dest = {
  154. .x1 = state->crtc_x,
  155. .y1 = state->crtc_y,
  156. .x2 = state->crtc_x + state->crtc_w,
  157. .y2 = state->crtc_y + state->crtc_h,
  158. };
  159. meson_vpp_setup_interlace_vscaler_osd1(priv, &dest);
  160. } else
  161. meson_vpp_disable_interlace_vscaler_osd1(priv);
  162. meson_canvas_setup(priv, MESON_CANVAS_ID_OSD1,
  163. priv->viu.osd1_addr, priv->viu.osd1_stride,
  164. priv->viu.osd1_height, MESON_CANVAS_WRAP_NONE,
  165. MESON_CANVAS_BLKMODE_LINEAR);
  166. /* Enable OSD1 */
  167. writel_bits_relaxed(VPP_OSD1_POSTBLEND, VPP_OSD1_POSTBLEND,
  168. priv->io_base + _REG(VPP_MISC));
  169. priv->viu.osd1_commit = false;
  170. }
  171. drm_crtc_handle_vblank(priv->crtc);
  172. spin_lock_irqsave(&priv->drm->event_lock, flags);
  173. if (meson_crtc->event) {
  174. drm_crtc_send_vblank_event(priv->crtc, meson_crtc->event);
  175. drm_crtc_vblank_put(priv->crtc);
  176. meson_crtc->event = NULL;
  177. }
  178. spin_unlock_irqrestore(&priv->drm->event_lock, flags);
  179. }
  180. int meson_crtc_create(struct meson_drm *priv)
  181. {
  182. struct meson_crtc *meson_crtc;
  183. struct drm_crtc *crtc;
  184. int ret;
  185. meson_crtc = devm_kzalloc(priv->drm->dev, sizeof(*meson_crtc),
  186. GFP_KERNEL);
  187. if (!meson_crtc)
  188. return -ENOMEM;
  189. meson_crtc->priv = priv;
  190. crtc = &meson_crtc->base;
  191. ret = drm_crtc_init_with_planes(priv->drm, crtc,
  192. priv->primary_plane, NULL,
  193. &meson_crtc_funcs, "meson_crtc");
  194. if (ret) {
  195. dev_err(priv->drm->dev, "Failed to init CRTC\n");
  196. return ret;
  197. }
  198. drm_crtc_helper_add(crtc, &meson_crtc_helper_funcs);
  199. priv->crtc = crtc;
  200. return 0;
  201. }