intel_sprite.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664
  1. /*
  2. * Copyright © 2011 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Jesse Barnes <jbarnes@virtuousgeek.org>
  25. *
  26. * New plane/sprite handling.
  27. *
  28. * The older chips had a separate interface for programming plane related
  29. * registers; newer ones are much simpler and we can use the new DRM plane
  30. * support.
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/drm_crtc.h>
  35. #include <drm/drm_fourcc.h>
  36. #include <drm/drm_rect.h>
  37. #include <drm/drm_atomic.h>
  38. #include <drm/drm_plane_helper.h>
  39. #include "intel_drv.h"
  40. #include "intel_frontbuffer.h"
  41. #include <drm/i915_drm.h>
  42. #include "i915_drv.h"
  43. bool intel_format_is_yuv(u32 format)
  44. {
  45. switch (format) {
  46. case DRM_FORMAT_YUYV:
  47. case DRM_FORMAT_UYVY:
  48. case DRM_FORMAT_VYUY:
  49. case DRM_FORMAT_YVYU:
  50. case DRM_FORMAT_NV12:
  51. return true;
  52. default:
  53. return false;
  54. }
  55. }
  56. int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
  57. int usecs)
  58. {
  59. /* paranoia */
  60. if (!adjusted_mode->crtc_htotal)
  61. return 1;
  62. return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
  63. 1000 * adjusted_mode->crtc_htotal);
  64. }
  65. /* FIXME: We should instead only take spinlocks once for the entire update
  66. * instead of once per mmio. */
  67. #if IS_ENABLED(CONFIG_PROVE_LOCKING)
  68. #define VBLANK_EVASION_TIME_US 250
  69. #else
  70. #define VBLANK_EVASION_TIME_US 100
  71. #endif
  72. /**
  73. * intel_pipe_update_start() - start update of a set of display registers
  74. * @new_crtc_state: the new crtc state
  75. *
  76. * Mark the start of an update to pipe registers that should be updated
  77. * atomically regarding vblank. If the next vblank will happens within
  78. * the next 100 us, this function waits until the vblank passes.
  79. *
  80. * After a successful call to this function, interrupts will be disabled
  81. * until a subsequent call to intel_pipe_update_end(). That is done to
  82. * avoid random delays.
  83. */
  84. void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state)
  85. {
  86. struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
  87. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  88. const struct drm_display_mode *adjusted_mode = &new_crtc_state->base.adjusted_mode;
  89. long timeout = msecs_to_jiffies_timeout(1);
  90. int scanline, min, max, vblank_start;
  91. wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
  92. bool need_vlv_dsi_wa = (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
  93. intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI);
  94. DEFINE_WAIT(wait);
  95. vblank_start = adjusted_mode->crtc_vblank_start;
  96. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
  97. vblank_start = DIV_ROUND_UP(vblank_start, 2);
  98. /* FIXME needs to be calibrated sensibly */
  99. min = vblank_start - intel_usecs_to_scanlines(adjusted_mode,
  100. VBLANK_EVASION_TIME_US);
  101. max = vblank_start - 1;
  102. local_irq_disable();
  103. if (min <= 0 || max <= 0)
  104. return;
  105. if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
  106. return;
  107. crtc->debug.min_vbl = min;
  108. crtc->debug.max_vbl = max;
  109. trace_i915_pipe_update_start(crtc);
  110. for (;;) {
  111. /*
  112. * prepare_to_wait() has a memory barrier, which guarantees
  113. * other CPUs can see the task state update by the time we
  114. * read the scanline.
  115. */
  116. prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
  117. scanline = intel_get_crtc_scanline(crtc);
  118. if (scanline < min || scanline > max)
  119. break;
  120. if (!timeout) {
  121. DRM_ERROR("Potential atomic update failure on pipe %c\n",
  122. pipe_name(crtc->pipe));
  123. break;
  124. }
  125. local_irq_enable();
  126. timeout = schedule_timeout(timeout);
  127. local_irq_disable();
  128. }
  129. finish_wait(wq, &wait);
  130. drm_crtc_vblank_put(&crtc->base);
  131. /*
  132. * On VLV/CHV DSI the scanline counter would appear to
  133. * increment approx. 1/3 of a scanline before start of vblank.
  134. * The registers still get latched at start of vblank however.
  135. * This means we must not write any registers on the first
  136. * line of vblank (since not the whole line is actually in
  137. * vblank). And unfortunately we can't use the interrupt to
  138. * wait here since it will fire too soon. We could use the
  139. * frame start interrupt instead since it will fire after the
  140. * critical scanline, but that would require more changes
  141. * in the interrupt code. So for now we'll just do the nasty
  142. * thing and poll for the bad scanline to pass us by.
  143. *
  144. * FIXME figure out if BXT+ DSI suffers from this as well
  145. */
  146. while (need_vlv_dsi_wa && scanline == vblank_start)
  147. scanline = intel_get_crtc_scanline(crtc);
  148. crtc->debug.scanline_start = scanline;
  149. crtc->debug.start_vbl_time = ktime_get();
  150. crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
  151. trace_i915_pipe_update_vblank_evaded(crtc);
  152. }
  153. /**
  154. * intel_pipe_update_end() - end update of a set of display registers
  155. * @new_crtc_state: the new crtc state
  156. *
  157. * Mark the end of an update started with intel_pipe_update_start(). This
  158. * re-enables interrupts and verifies the update was actually completed
  159. * before a vblank.
  160. */
  161. void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state)
  162. {
  163. struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
  164. enum pipe pipe = crtc->pipe;
  165. int scanline_end = intel_get_crtc_scanline(crtc);
  166. u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
  167. ktime_t end_vbl_time = ktime_get();
  168. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  169. trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
  170. /* We're still in the vblank-evade critical section, this can't race.
  171. * Would be slightly nice to just grab the vblank count and arm the
  172. * event outside of the critical section - the spinlock might spin for a
  173. * while ... */
  174. if (new_crtc_state->base.event) {
  175. WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
  176. spin_lock(&crtc->base.dev->event_lock);
  177. drm_crtc_arm_vblank_event(&crtc->base, new_crtc_state->base.event);
  178. spin_unlock(&crtc->base.dev->event_lock);
  179. new_crtc_state->base.event = NULL;
  180. }
  181. local_irq_enable();
  182. if (intel_vgpu_active(dev_priv))
  183. return;
  184. if (crtc->debug.start_vbl_count &&
  185. crtc->debug.start_vbl_count != end_vbl_count) {
  186. DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
  187. pipe_name(pipe), crtc->debug.start_vbl_count,
  188. end_vbl_count,
  189. ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
  190. crtc->debug.min_vbl, crtc->debug.max_vbl,
  191. crtc->debug.scanline_start, scanline_end);
  192. }
  193. #ifdef CONFIG_DRM_I915_DEBUG_VBLANK_EVADE
  194. else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) >
  195. VBLANK_EVASION_TIME_US)
  196. DRM_WARN("Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n",
  197. pipe_name(pipe),
  198. ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
  199. VBLANK_EVASION_TIME_US);
  200. #endif
  201. }
  202. void
  203. skl_update_plane(struct intel_plane *plane,
  204. const struct intel_crtc_state *crtc_state,
  205. const struct intel_plane_state *plane_state)
  206. {
  207. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  208. const struct drm_framebuffer *fb = plane_state->base.fb;
  209. enum plane_id plane_id = plane->id;
  210. enum pipe pipe = plane->pipe;
  211. u32 plane_ctl = plane_state->ctl;
  212. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  213. u32 surf_addr = plane_state->main.offset;
  214. unsigned int rotation = plane_state->base.rotation;
  215. u32 stride = skl_plane_stride(fb, 0, rotation);
  216. u32 aux_stride = skl_plane_stride(fb, 1, rotation);
  217. int crtc_x = plane_state->base.dst.x1;
  218. int crtc_y = plane_state->base.dst.y1;
  219. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  220. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  221. uint32_t x = plane_state->main.x;
  222. uint32_t y = plane_state->main.y;
  223. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  224. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  225. unsigned long irqflags;
  226. /* Sizes are 0 based */
  227. src_w--;
  228. src_h--;
  229. crtc_w--;
  230. crtc_h--;
  231. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  232. if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
  233. I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
  234. plane_state->color_ctl);
  235. if (key->flags) {
  236. I915_WRITE_FW(PLANE_KEYVAL(pipe, plane_id), key->min_value);
  237. I915_WRITE_FW(PLANE_KEYMAX(pipe, plane_id), key->max_value);
  238. I915_WRITE_FW(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
  239. }
  240. I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
  241. I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
  242. I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
  243. I915_WRITE_FW(PLANE_AUX_DIST(pipe, plane_id),
  244. (plane_state->aux.offset - surf_addr) | aux_stride);
  245. I915_WRITE_FW(PLANE_AUX_OFFSET(pipe, plane_id),
  246. (plane_state->aux.y << 16) | plane_state->aux.x);
  247. /* program plane scaler */
  248. if (plane_state->scaler_id >= 0) {
  249. int scaler_id = plane_state->scaler_id;
  250. const struct intel_scaler *scaler =
  251. &crtc_state->scaler_state.scalers[scaler_id];
  252. u16 y_hphase, uv_rgb_hphase;
  253. u16 y_vphase, uv_rgb_vphase;
  254. /* TODO: handle sub-pixel coordinates */
  255. if (fb->format->format == DRM_FORMAT_NV12) {
  256. y_hphase = skl_scaler_calc_phase(1, false);
  257. y_vphase = skl_scaler_calc_phase(1, false);
  258. /* MPEG2 chroma siting convention */
  259. uv_rgb_hphase = skl_scaler_calc_phase(2, true);
  260. uv_rgb_vphase = skl_scaler_calc_phase(2, false);
  261. } else {
  262. /* not used */
  263. y_hphase = 0;
  264. y_vphase = 0;
  265. uv_rgb_hphase = skl_scaler_calc_phase(1, false);
  266. uv_rgb_vphase = skl_scaler_calc_phase(1, false);
  267. }
  268. I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id),
  269. PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
  270. I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
  271. I915_WRITE_FW(SKL_PS_VPHASE(pipe, scaler_id),
  272. PS_Y_PHASE(y_vphase) | PS_UV_RGB_PHASE(uv_rgb_vphase));
  273. I915_WRITE_FW(SKL_PS_HPHASE(pipe, scaler_id),
  274. PS_Y_PHASE(y_hphase) | PS_UV_RGB_PHASE(uv_rgb_hphase));
  275. I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
  276. I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id),
  277. ((crtc_w + 1) << 16)|(crtc_h + 1));
  278. I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
  279. } else {
  280. I915_WRITE_FW(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
  281. }
  282. I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
  283. I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
  284. intel_plane_ggtt_offset(plane_state) + surf_addr);
  285. POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
  286. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  287. }
  288. void
  289. skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
  290. {
  291. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  292. enum plane_id plane_id = plane->id;
  293. enum pipe pipe = plane->pipe;
  294. unsigned long irqflags;
  295. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  296. I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
  297. I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
  298. POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
  299. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  300. }
  301. bool
  302. skl_plane_get_hw_state(struct intel_plane *plane,
  303. enum pipe *pipe)
  304. {
  305. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  306. enum intel_display_power_domain power_domain;
  307. enum plane_id plane_id = plane->id;
  308. bool ret;
  309. power_domain = POWER_DOMAIN_PIPE(plane->pipe);
  310. if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  311. return false;
  312. ret = I915_READ(PLANE_CTL(plane->pipe, plane_id)) & PLANE_CTL_ENABLE;
  313. *pipe = plane->pipe;
  314. intel_display_power_put(dev_priv, power_domain);
  315. return ret;
  316. }
  317. static void
  318. chv_update_csc(const struct intel_plane_state *plane_state)
  319. {
  320. struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
  321. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  322. const struct drm_framebuffer *fb = plane_state->base.fb;
  323. enum plane_id plane_id = plane->id;
  324. /*
  325. * |r| | c0 c1 c2 | |cr|
  326. * |g| = | c3 c4 c5 | x |y |
  327. * |b| | c6 c7 c8 | |cb|
  328. *
  329. * Coefficients are s3.12.
  330. *
  331. * Cb and Cr apparently come in as signed already, and
  332. * we always get full range data in on account of CLRC0/1.
  333. */
  334. static const s16 csc_matrix[][9] = {
  335. /* BT.601 full range YCbCr -> full range RGB */
  336. [DRM_COLOR_YCBCR_BT601] = {
  337. 5743, 4096, 0,
  338. -2925, 4096, -1410,
  339. 0, 4096, 7258,
  340. },
  341. /* BT.709 full range YCbCr -> full range RGB */
  342. [DRM_COLOR_YCBCR_BT709] = {
  343. 6450, 4096, 0,
  344. -1917, 4096, -767,
  345. 0, 4096, 7601,
  346. },
  347. };
  348. const s16 *csc = csc_matrix[plane_state->base.color_encoding];
  349. /* Seems RGB data bypasses the CSC always */
  350. if (!intel_format_is_yuv(fb->format->format))
  351. return;
  352. I915_WRITE_FW(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
  353. I915_WRITE_FW(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
  354. I915_WRITE_FW(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
  355. I915_WRITE_FW(SPCSCC01(plane_id), SPCSC_C1(csc[1]) | SPCSC_C0(csc[0]));
  356. I915_WRITE_FW(SPCSCC23(plane_id), SPCSC_C1(csc[3]) | SPCSC_C0(csc[2]));
  357. I915_WRITE_FW(SPCSCC45(plane_id), SPCSC_C1(csc[5]) | SPCSC_C0(csc[4]));
  358. I915_WRITE_FW(SPCSCC67(plane_id), SPCSC_C1(csc[7]) | SPCSC_C0(csc[6]));
  359. I915_WRITE_FW(SPCSCC8(plane_id), SPCSC_C0(csc[8]));
  360. I915_WRITE_FW(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(1023) | SPCSC_IMIN(0));
  361. I915_WRITE_FW(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(512) | SPCSC_IMIN(-512));
  362. I915_WRITE_FW(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(512) | SPCSC_IMIN(-512));
  363. I915_WRITE_FW(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
  364. I915_WRITE_FW(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
  365. I915_WRITE_FW(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
  366. }
  367. #define SIN_0 0
  368. #define COS_0 1
  369. static void
  370. vlv_update_clrc(const struct intel_plane_state *plane_state)
  371. {
  372. struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
  373. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  374. const struct drm_framebuffer *fb = plane_state->base.fb;
  375. enum pipe pipe = plane->pipe;
  376. enum plane_id plane_id = plane->id;
  377. int contrast, brightness, sh_scale, sh_sin, sh_cos;
  378. if (intel_format_is_yuv(fb->format->format) &&
  379. plane_state->base.color_range == DRM_COLOR_YCBCR_LIMITED_RANGE) {
  380. /*
  381. * Expand limited range to full range:
  382. * Contrast is applied first and is used to expand Y range.
  383. * Brightness is applied second and is used to remove the
  384. * offset from Y. Saturation/hue is used to expand CbCr range.
  385. */
  386. contrast = DIV_ROUND_CLOSEST(255 << 6, 235 - 16);
  387. brightness = -DIV_ROUND_CLOSEST(16 * 255, 235 - 16);
  388. sh_scale = DIV_ROUND_CLOSEST(128 << 7, 240 - 128);
  389. sh_sin = SIN_0 * sh_scale;
  390. sh_cos = COS_0 * sh_scale;
  391. } else {
  392. /* Pass-through everything. */
  393. contrast = 1 << 6;
  394. brightness = 0;
  395. sh_scale = 1 << 7;
  396. sh_sin = SIN_0 * sh_scale;
  397. sh_cos = COS_0 * sh_scale;
  398. }
  399. /* FIXME these register are single buffered :( */
  400. I915_WRITE_FW(SPCLRC0(pipe, plane_id),
  401. SP_CONTRAST(contrast) | SP_BRIGHTNESS(brightness));
  402. I915_WRITE_FW(SPCLRC1(pipe, plane_id),
  403. SP_SH_SIN(sh_sin) | SP_SH_COS(sh_cos));
  404. }
  405. static u32 vlv_sprite_ctl(const struct intel_crtc_state *crtc_state,
  406. const struct intel_plane_state *plane_state)
  407. {
  408. const struct drm_framebuffer *fb = plane_state->base.fb;
  409. unsigned int rotation = plane_state->base.rotation;
  410. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  411. u32 sprctl;
  412. sprctl = SP_ENABLE | SP_GAMMA_ENABLE;
  413. switch (fb->format->format) {
  414. case DRM_FORMAT_YUYV:
  415. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
  416. break;
  417. case DRM_FORMAT_YVYU:
  418. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
  419. break;
  420. case DRM_FORMAT_UYVY:
  421. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
  422. break;
  423. case DRM_FORMAT_VYUY:
  424. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
  425. break;
  426. case DRM_FORMAT_RGB565:
  427. sprctl |= SP_FORMAT_BGR565;
  428. break;
  429. case DRM_FORMAT_XRGB8888:
  430. sprctl |= SP_FORMAT_BGRX8888;
  431. break;
  432. case DRM_FORMAT_ARGB8888:
  433. sprctl |= SP_FORMAT_BGRA8888;
  434. break;
  435. case DRM_FORMAT_XBGR2101010:
  436. sprctl |= SP_FORMAT_RGBX1010102;
  437. break;
  438. case DRM_FORMAT_ABGR2101010:
  439. sprctl |= SP_FORMAT_RGBA1010102;
  440. break;
  441. case DRM_FORMAT_XBGR8888:
  442. sprctl |= SP_FORMAT_RGBX8888;
  443. break;
  444. case DRM_FORMAT_ABGR8888:
  445. sprctl |= SP_FORMAT_RGBA8888;
  446. break;
  447. default:
  448. MISSING_CASE(fb->format->format);
  449. return 0;
  450. }
  451. if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
  452. sprctl |= SP_YUV_FORMAT_BT709;
  453. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  454. sprctl |= SP_TILED;
  455. if (rotation & DRM_MODE_ROTATE_180)
  456. sprctl |= SP_ROTATE_180;
  457. if (rotation & DRM_MODE_REFLECT_X)
  458. sprctl |= SP_MIRROR;
  459. if (key->flags & I915_SET_COLORKEY_SOURCE)
  460. sprctl |= SP_SOURCE_KEY;
  461. return sprctl;
  462. }
  463. static void
  464. vlv_update_plane(struct intel_plane *plane,
  465. const struct intel_crtc_state *crtc_state,
  466. const struct intel_plane_state *plane_state)
  467. {
  468. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  469. const struct drm_framebuffer *fb = plane_state->base.fb;
  470. enum pipe pipe = plane->pipe;
  471. enum plane_id plane_id = plane->id;
  472. u32 sprctl = plane_state->ctl;
  473. u32 sprsurf_offset = plane_state->main.offset;
  474. u32 linear_offset;
  475. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  476. int crtc_x = plane_state->base.dst.x1;
  477. int crtc_y = plane_state->base.dst.y1;
  478. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  479. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  480. uint32_t x = plane_state->main.x;
  481. uint32_t y = plane_state->main.y;
  482. unsigned long irqflags;
  483. /* Sizes are 0 based */
  484. crtc_w--;
  485. crtc_h--;
  486. linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
  487. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  488. vlv_update_clrc(plane_state);
  489. if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
  490. chv_update_csc(plane_state);
  491. if (key->flags) {
  492. I915_WRITE_FW(SPKEYMINVAL(pipe, plane_id), key->min_value);
  493. I915_WRITE_FW(SPKEYMAXVAL(pipe, plane_id), key->max_value);
  494. I915_WRITE_FW(SPKEYMSK(pipe, plane_id), key->channel_mask);
  495. }
  496. I915_WRITE_FW(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
  497. I915_WRITE_FW(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
  498. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  499. I915_WRITE_FW(SPTILEOFF(pipe, plane_id), (y << 16) | x);
  500. else
  501. I915_WRITE_FW(SPLINOFF(pipe, plane_id), linear_offset);
  502. I915_WRITE_FW(SPCONSTALPHA(pipe, plane_id), 0);
  503. I915_WRITE_FW(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
  504. I915_WRITE_FW(SPCNTR(pipe, plane_id), sprctl);
  505. I915_WRITE_FW(SPSURF(pipe, plane_id),
  506. intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
  507. POSTING_READ_FW(SPSURF(pipe, plane_id));
  508. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  509. }
  510. static void
  511. vlv_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
  512. {
  513. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  514. enum pipe pipe = plane->pipe;
  515. enum plane_id plane_id = plane->id;
  516. unsigned long irqflags;
  517. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  518. I915_WRITE_FW(SPCNTR(pipe, plane_id), 0);
  519. I915_WRITE_FW(SPSURF(pipe, plane_id), 0);
  520. POSTING_READ_FW(SPSURF(pipe, plane_id));
  521. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  522. }
  523. static bool
  524. vlv_plane_get_hw_state(struct intel_plane *plane,
  525. enum pipe *pipe)
  526. {
  527. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  528. enum intel_display_power_domain power_domain;
  529. enum plane_id plane_id = plane->id;
  530. bool ret;
  531. power_domain = POWER_DOMAIN_PIPE(plane->pipe);
  532. if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  533. return false;
  534. ret = I915_READ(SPCNTR(plane->pipe, plane_id)) & SP_ENABLE;
  535. *pipe = plane->pipe;
  536. intel_display_power_put(dev_priv, power_domain);
  537. return ret;
  538. }
  539. static u32 ivb_sprite_ctl(const struct intel_crtc_state *crtc_state,
  540. const struct intel_plane_state *plane_state)
  541. {
  542. struct drm_i915_private *dev_priv =
  543. to_i915(plane_state->base.plane->dev);
  544. const struct drm_framebuffer *fb = plane_state->base.fb;
  545. unsigned int rotation = plane_state->base.rotation;
  546. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  547. u32 sprctl;
  548. sprctl = SPRITE_ENABLE | SPRITE_GAMMA_ENABLE;
  549. if (IS_IVYBRIDGE(dev_priv))
  550. sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
  551. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  552. sprctl |= SPRITE_PIPE_CSC_ENABLE;
  553. switch (fb->format->format) {
  554. case DRM_FORMAT_XBGR8888:
  555. sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
  556. break;
  557. case DRM_FORMAT_XRGB8888:
  558. sprctl |= SPRITE_FORMAT_RGBX888;
  559. break;
  560. case DRM_FORMAT_YUYV:
  561. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
  562. break;
  563. case DRM_FORMAT_YVYU:
  564. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
  565. break;
  566. case DRM_FORMAT_UYVY:
  567. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
  568. break;
  569. case DRM_FORMAT_VYUY:
  570. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
  571. break;
  572. default:
  573. MISSING_CASE(fb->format->format);
  574. return 0;
  575. }
  576. if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
  577. sprctl |= SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709;
  578. if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
  579. sprctl |= SPRITE_YUV_RANGE_CORRECTION_DISABLE;
  580. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  581. sprctl |= SPRITE_TILED;
  582. if (rotation & DRM_MODE_ROTATE_180)
  583. sprctl |= SPRITE_ROTATE_180;
  584. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  585. sprctl |= SPRITE_DEST_KEY;
  586. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  587. sprctl |= SPRITE_SOURCE_KEY;
  588. return sprctl;
  589. }
  590. static void
  591. ivb_update_plane(struct intel_plane *plane,
  592. const struct intel_crtc_state *crtc_state,
  593. const struct intel_plane_state *plane_state)
  594. {
  595. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  596. const struct drm_framebuffer *fb = plane_state->base.fb;
  597. enum pipe pipe = plane->pipe;
  598. u32 sprctl = plane_state->ctl, sprscale = 0;
  599. u32 sprsurf_offset = plane_state->main.offset;
  600. u32 linear_offset;
  601. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  602. int crtc_x = plane_state->base.dst.x1;
  603. int crtc_y = plane_state->base.dst.y1;
  604. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  605. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  606. uint32_t x = plane_state->main.x;
  607. uint32_t y = plane_state->main.y;
  608. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  609. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  610. unsigned long irqflags;
  611. /* Sizes are 0 based */
  612. src_w--;
  613. src_h--;
  614. crtc_w--;
  615. crtc_h--;
  616. if (crtc_w != src_w || crtc_h != src_h)
  617. sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
  618. linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
  619. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  620. if (key->flags) {
  621. I915_WRITE_FW(SPRKEYVAL(pipe), key->min_value);
  622. I915_WRITE_FW(SPRKEYMAX(pipe), key->max_value);
  623. I915_WRITE_FW(SPRKEYMSK(pipe), key->channel_mask);
  624. }
  625. I915_WRITE_FW(SPRSTRIDE(pipe), fb->pitches[0]);
  626. I915_WRITE_FW(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
  627. /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
  628. * register */
  629. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  630. I915_WRITE_FW(SPROFFSET(pipe), (y << 16) | x);
  631. else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  632. I915_WRITE_FW(SPRTILEOFF(pipe), (y << 16) | x);
  633. else
  634. I915_WRITE_FW(SPRLINOFF(pipe), linear_offset);
  635. I915_WRITE_FW(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
  636. if (plane->can_scale)
  637. I915_WRITE_FW(SPRSCALE(pipe), sprscale);
  638. I915_WRITE_FW(SPRCTL(pipe), sprctl);
  639. I915_WRITE_FW(SPRSURF(pipe),
  640. intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
  641. POSTING_READ_FW(SPRSURF(pipe));
  642. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  643. }
  644. static void
  645. ivb_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
  646. {
  647. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  648. enum pipe pipe = plane->pipe;
  649. unsigned long irqflags;
  650. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  651. I915_WRITE_FW(SPRCTL(pipe), 0);
  652. /* Can't leave the scaler enabled... */
  653. if (plane->can_scale)
  654. I915_WRITE_FW(SPRSCALE(pipe), 0);
  655. I915_WRITE_FW(SPRSURF(pipe), 0);
  656. POSTING_READ_FW(SPRSURF(pipe));
  657. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  658. }
  659. static bool
  660. ivb_plane_get_hw_state(struct intel_plane *plane,
  661. enum pipe *pipe)
  662. {
  663. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  664. enum intel_display_power_domain power_domain;
  665. bool ret;
  666. power_domain = POWER_DOMAIN_PIPE(plane->pipe);
  667. if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  668. return false;
  669. ret = I915_READ(SPRCTL(plane->pipe)) & SPRITE_ENABLE;
  670. *pipe = plane->pipe;
  671. intel_display_power_put(dev_priv, power_domain);
  672. return ret;
  673. }
  674. static u32 g4x_sprite_ctl(const struct intel_crtc_state *crtc_state,
  675. const struct intel_plane_state *plane_state)
  676. {
  677. struct drm_i915_private *dev_priv =
  678. to_i915(plane_state->base.plane->dev);
  679. const struct drm_framebuffer *fb = plane_state->base.fb;
  680. unsigned int rotation = plane_state->base.rotation;
  681. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  682. u32 dvscntr;
  683. dvscntr = DVS_ENABLE | DVS_GAMMA_ENABLE;
  684. if (IS_GEN6(dev_priv))
  685. dvscntr |= DVS_TRICKLE_FEED_DISABLE;
  686. switch (fb->format->format) {
  687. case DRM_FORMAT_XBGR8888:
  688. dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
  689. break;
  690. case DRM_FORMAT_XRGB8888:
  691. dvscntr |= DVS_FORMAT_RGBX888;
  692. break;
  693. case DRM_FORMAT_YUYV:
  694. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
  695. break;
  696. case DRM_FORMAT_YVYU:
  697. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
  698. break;
  699. case DRM_FORMAT_UYVY:
  700. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
  701. break;
  702. case DRM_FORMAT_VYUY:
  703. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
  704. break;
  705. default:
  706. MISSING_CASE(fb->format->format);
  707. return 0;
  708. }
  709. if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
  710. dvscntr |= DVS_YUV_FORMAT_BT709;
  711. if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
  712. dvscntr |= DVS_YUV_RANGE_CORRECTION_DISABLE;
  713. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  714. dvscntr |= DVS_TILED;
  715. if (rotation & DRM_MODE_ROTATE_180)
  716. dvscntr |= DVS_ROTATE_180;
  717. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  718. dvscntr |= DVS_DEST_KEY;
  719. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  720. dvscntr |= DVS_SOURCE_KEY;
  721. return dvscntr;
  722. }
  723. static void
  724. g4x_update_plane(struct intel_plane *plane,
  725. const struct intel_crtc_state *crtc_state,
  726. const struct intel_plane_state *plane_state)
  727. {
  728. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  729. const struct drm_framebuffer *fb = plane_state->base.fb;
  730. enum pipe pipe = plane->pipe;
  731. u32 dvscntr = plane_state->ctl, dvsscale = 0;
  732. u32 dvssurf_offset = plane_state->main.offset;
  733. u32 linear_offset;
  734. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  735. int crtc_x = plane_state->base.dst.x1;
  736. int crtc_y = plane_state->base.dst.y1;
  737. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  738. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  739. uint32_t x = plane_state->main.x;
  740. uint32_t y = plane_state->main.y;
  741. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  742. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  743. unsigned long irqflags;
  744. /* Sizes are 0 based */
  745. src_w--;
  746. src_h--;
  747. crtc_w--;
  748. crtc_h--;
  749. if (crtc_w != src_w || crtc_h != src_h)
  750. dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
  751. linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
  752. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  753. if (key->flags) {
  754. I915_WRITE_FW(DVSKEYVAL(pipe), key->min_value);
  755. I915_WRITE_FW(DVSKEYMAX(pipe), key->max_value);
  756. I915_WRITE_FW(DVSKEYMSK(pipe), key->channel_mask);
  757. }
  758. I915_WRITE_FW(DVSSTRIDE(pipe), fb->pitches[0]);
  759. I915_WRITE_FW(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
  760. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  761. I915_WRITE_FW(DVSTILEOFF(pipe), (y << 16) | x);
  762. else
  763. I915_WRITE_FW(DVSLINOFF(pipe), linear_offset);
  764. I915_WRITE_FW(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
  765. I915_WRITE_FW(DVSSCALE(pipe), dvsscale);
  766. I915_WRITE_FW(DVSCNTR(pipe), dvscntr);
  767. I915_WRITE_FW(DVSSURF(pipe),
  768. intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
  769. POSTING_READ_FW(DVSSURF(pipe));
  770. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  771. }
  772. static void
  773. g4x_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
  774. {
  775. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  776. enum pipe pipe = plane->pipe;
  777. unsigned long irqflags;
  778. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  779. I915_WRITE_FW(DVSCNTR(pipe), 0);
  780. /* Disable the scaler */
  781. I915_WRITE_FW(DVSSCALE(pipe), 0);
  782. I915_WRITE_FW(DVSSURF(pipe), 0);
  783. POSTING_READ_FW(DVSSURF(pipe));
  784. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  785. }
  786. static bool
  787. g4x_plane_get_hw_state(struct intel_plane *plane,
  788. enum pipe *pipe)
  789. {
  790. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  791. enum intel_display_power_domain power_domain;
  792. bool ret;
  793. power_domain = POWER_DOMAIN_PIPE(plane->pipe);
  794. if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  795. return false;
  796. ret = I915_READ(DVSCNTR(plane->pipe)) & DVS_ENABLE;
  797. *pipe = plane->pipe;
  798. intel_display_power_put(dev_priv, power_domain);
  799. return ret;
  800. }
  801. static int
  802. intel_check_sprite_plane(struct intel_plane *plane,
  803. struct intel_crtc_state *crtc_state,
  804. struct intel_plane_state *state)
  805. {
  806. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  807. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  808. struct drm_framebuffer *fb = state->base.fb;
  809. int max_stride = INTEL_GEN(dev_priv) >= 9 ? 32768 : 16384;
  810. int max_scale, min_scale;
  811. bool can_scale;
  812. int ret;
  813. uint32_t pixel_format = 0;
  814. if (!fb) {
  815. state->base.visible = false;
  816. return 0;
  817. }
  818. /* Don't modify another pipe's plane */
  819. if (plane->pipe != crtc->pipe) {
  820. DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
  821. return -EINVAL;
  822. }
  823. /* FIXME check all gen limits */
  824. if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > max_stride) {
  825. DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
  826. return -EINVAL;
  827. }
  828. /* setup can_scale, min_scale, max_scale */
  829. if (INTEL_GEN(dev_priv) >= 9) {
  830. if (state->base.fb)
  831. pixel_format = state->base.fb->format->format;
  832. /* use scaler when colorkey is not required */
  833. if (!state->ckey.flags) {
  834. can_scale = 1;
  835. min_scale = 1;
  836. max_scale =
  837. skl_max_scale(crtc, crtc_state, pixel_format);
  838. } else {
  839. can_scale = 0;
  840. min_scale = DRM_PLANE_HELPER_NO_SCALING;
  841. max_scale = DRM_PLANE_HELPER_NO_SCALING;
  842. }
  843. } else {
  844. can_scale = plane->can_scale;
  845. max_scale = plane->max_downscale << 16;
  846. min_scale = plane->can_scale ? 1 : (1 << 16);
  847. }
  848. ret = drm_atomic_helper_check_plane_state(&state->base,
  849. &crtc_state->base,
  850. min_scale, max_scale,
  851. true, true);
  852. if (ret)
  853. return ret;
  854. if (state->base.visible) {
  855. struct drm_rect *src = &state->base.src;
  856. struct drm_rect *dst = &state->base.dst;
  857. unsigned int crtc_w = drm_rect_width(dst);
  858. unsigned int crtc_h = drm_rect_height(dst);
  859. uint32_t src_x, src_y, src_w, src_h;
  860. /*
  861. * Hardware doesn't handle subpixel coordinates.
  862. * Adjust to (macro)pixel boundary, but be careful not to
  863. * increase the source viewport size, because that could
  864. * push the downscaling factor out of bounds.
  865. */
  866. src_x = src->x1 >> 16;
  867. src_w = drm_rect_width(src) >> 16;
  868. src_y = src->y1 >> 16;
  869. src_h = drm_rect_height(src) >> 16;
  870. src->x1 = src_x << 16;
  871. src->x2 = (src_x + src_w) << 16;
  872. src->y1 = src_y << 16;
  873. src->y2 = (src_y + src_h) << 16;
  874. if (intel_format_is_yuv(fb->format->format) &&
  875. fb->format->format != DRM_FORMAT_NV12 &&
  876. (src_x % 2 || src_w % 2)) {
  877. DRM_DEBUG_KMS("src x/w (%u, %u) must be a multiple of 2 for YUV planes\n",
  878. src_x, src_w);
  879. return -EINVAL;
  880. }
  881. /* Check size restrictions when scaling */
  882. if (src_w != crtc_w || src_h != crtc_h) {
  883. unsigned int width_bytes;
  884. int cpp = fb->format->cpp[0];
  885. WARN_ON(!can_scale);
  886. width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
  887. /* FIXME interlacing min height is 6 */
  888. if (INTEL_GEN(dev_priv) < 9 && (
  889. src_w < 3 || src_h < 3 ||
  890. src_w > 2048 || src_h > 2048 ||
  891. crtc_w < 3 || crtc_h < 3 ||
  892. width_bytes > 4096 || fb->pitches[0] > 4096)) {
  893. DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
  894. return -EINVAL;
  895. }
  896. }
  897. }
  898. if (INTEL_GEN(dev_priv) >= 9) {
  899. ret = skl_check_plane_surface(crtc_state, state);
  900. if (ret)
  901. return ret;
  902. state->ctl = skl_plane_ctl(crtc_state, state);
  903. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  904. ret = i9xx_check_plane_surface(state);
  905. if (ret)
  906. return ret;
  907. state->ctl = vlv_sprite_ctl(crtc_state, state);
  908. } else if (INTEL_GEN(dev_priv) >= 7) {
  909. ret = i9xx_check_plane_surface(state);
  910. if (ret)
  911. return ret;
  912. state->ctl = ivb_sprite_ctl(crtc_state, state);
  913. } else {
  914. ret = i9xx_check_plane_surface(state);
  915. if (ret)
  916. return ret;
  917. state->ctl = g4x_sprite_ctl(crtc_state, state);
  918. }
  919. if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
  920. state->color_ctl = glk_plane_color_ctl(crtc_state, state);
  921. return 0;
  922. }
  923. static bool has_dst_key_in_primary_plane(struct drm_i915_private *dev_priv)
  924. {
  925. return INTEL_GEN(dev_priv) >= 9;
  926. }
  927. static void intel_plane_set_ckey(struct intel_plane_state *plane_state,
  928. const struct drm_intel_sprite_colorkey *set)
  929. {
  930. struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
  931. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  932. struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  933. *key = *set;
  934. /*
  935. * We want src key enabled on the
  936. * sprite and not on the primary.
  937. */
  938. if (plane->id == PLANE_PRIMARY &&
  939. set->flags & I915_SET_COLORKEY_SOURCE)
  940. key->flags = 0;
  941. /*
  942. * On SKL+ we want dst key enabled on
  943. * the primary and not on the sprite.
  944. */
  945. if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_PRIMARY &&
  946. set->flags & I915_SET_COLORKEY_DESTINATION)
  947. key->flags = 0;
  948. }
  949. int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
  950. struct drm_file *file_priv)
  951. {
  952. struct drm_i915_private *dev_priv = to_i915(dev);
  953. struct drm_intel_sprite_colorkey *set = data;
  954. struct drm_plane *plane;
  955. struct drm_plane_state *plane_state;
  956. struct drm_atomic_state *state;
  957. struct drm_modeset_acquire_ctx ctx;
  958. int ret = 0;
  959. /* ignore the pointless "none" flag */
  960. set->flags &= ~I915_SET_COLORKEY_NONE;
  961. if (set->flags & ~(I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  962. return -EINVAL;
  963. /* Make sure we don't try to enable both src & dest simultaneously */
  964. if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  965. return -EINVAL;
  966. if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
  967. set->flags & I915_SET_COLORKEY_DESTINATION)
  968. return -EINVAL;
  969. plane = drm_plane_find(dev, file_priv, set->plane_id);
  970. if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
  971. return -ENOENT;
  972. /*
  973. * SKL+ only plane 2 can do destination keying against plane 1.
  974. * Also multiple planes can't do destination keying on the same
  975. * pipe simultaneously.
  976. */
  977. if (INTEL_GEN(dev_priv) >= 9 &&
  978. to_intel_plane(plane)->id >= PLANE_SPRITE1 &&
  979. set->flags & I915_SET_COLORKEY_DESTINATION)
  980. return -EINVAL;
  981. drm_modeset_acquire_init(&ctx, 0);
  982. state = drm_atomic_state_alloc(plane->dev);
  983. if (!state) {
  984. ret = -ENOMEM;
  985. goto out;
  986. }
  987. state->acquire_ctx = &ctx;
  988. while (1) {
  989. plane_state = drm_atomic_get_plane_state(state, plane);
  990. ret = PTR_ERR_OR_ZERO(plane_state);
  991. if (!ret)
  992. intel_plane_set_ckey(to_intel_plane_state(plane_state), set);
  993. /*
  994. * On some platforms we have to configure
  995. * the dst colorkey on the primary plane.
  996. */
  997. if (!ret && has_dst_key_in_primary_plane(dev_priv)) {
  998. struct intel_crtc *crtc =
  999. intel_get_crtc_for_pipe(dev_priv,
  1000. to_intel_plane(plane)->pipe);
  1001. plane_state = drm_atomic_get_plane_state(state,
  1002. crtc->base.primary);
  1003. ret = PTR_ERR_OR_ZERO(plane_state);
  1004. if (!ret)
  1005. intel_plane_set_ckey(to_intel_plane_state(plane_state), set);
  1006. }
  1007. if (!ret)
  1008. ret = drm_atomic_commit(state);
  1009. if (ret != -EDEADLK)
  1010. break;
  1011. drm_atomic_state_clear(state);
  1012. drm_modeset_backoff(&ctx);
  1013. }
  1014. drm_atomic_state_put(state);
  1015. out:
  1016. drm_modeset_drop_locks(&ctx);
  1017. drm_modeset_acquire_fini(&ctx);
  1018. return ret;
  1019. }
  1020. static const uint32_t g4x_plane_formats[] = {
  1021. DRM_FORMAT_XRGB8888,
  1022. DRM_FORMAT_YUYV,
  1023. DRM_FORMAT_YVYU,
  1024. DRM_FORMAT_UYVY,
  1025. DRM_FORMAT_VYUY,
  1026. };
  1027. static const uint64_t i9xx_plane_format_modifiers[] = {
  1028. I915_FORMAT_MOD_X_TILED,
  1029. DRM_FORMAT_MOD_LINEAR,
  1030. DRM_FORMAT_MOD_INVALID
  1031. };
  1032. static const uint32_t snb_plane_formats[] = {
  1033. DRM_FORMAT_XBGR8888,
  1034. DRM_FORMAT_XRGB8888,
  1035. DRM_FORMAT_YUYV,
  1036. DRM_FORMAT_YVYU,
  1037. DRM_FORMAT_UYVY,
  1038. DRM_FORMAT_VYUY,
  1039. };
  1040. static const uint32_t vlv_plane_formats[] = {
  1041. DRM_FORMAT_RGB565,
  1042. DRM_FORMAT_ABGR8888,
  1043. DRM_FORMAT_ARGB8888,
  1044. DRM_FORMAT_XBGR8888,
  1045. DRM_FORMAT_XRGB8888,
  1046. DRM_FORMAT_XBGR2101010,
  1047. DRM_FORMAT_ABGR2101010,
  1048. DRM_FORMAT_YUYV,
  1049. DRM_FORMAT_YVYU,
  1050. DRM_FORMAT_UYVY,
  1051. DRM_FORMAT_VYUY,
  1052. };
  1053. static uint32_t skl_plane_formats[] = {
  1054. DRM_FORMAT_RGB565,
  1055. DRM_FORMAT_ABGR8888,
  1056. DRM_FORMAT_ARGB8888,
  1057. DRM_FORMAT_XBGR8888,
  1058. DRM_FORMAT_XRGB8888,
  1059. DRM_FORMAT_YUYV,
  1060. DRM_FORMAT_YVYU,
  1061. DRM_FORMAT_UYVY,
  1062. DRM_FORMAT_VYUY,
  1063. };
  1064. static uint32_t skl_planar_formats[] = {
  1065. DRM_FORMAT_RGB565,
  1066. DRM_FORMAT_ABGR8888,
  1067. DRM_FORMAT_ARGB8888,
  1068. DRM_FORMAT_XBGR8888,
  1069. DRM_FORMAT_XRGB8888,
  1070. DRM_FORMAT_YUYV,
  1071. DRM_FORMAT_YVYU,
  1072. DRM_FORMAT_UYVY,
  1073. DRM_FORMAT_VYUY,
  1074. DRM_FORMAT_NV12,
  1075. };
  1076. static const uint64_t skl_plane_format_modifiers_noccs[] = {
  1077. I915_FORMAT_MOD_Yf_TILED,
  1078. I915_FORMAT_MOD_Y_TILED,
  1079. I915_FORMAT_MOD_X_TILED,
  1080. DRM_FORMAT_MOD_LINEAR,
  1081. DRM_FORMAT_MOD_INVALID
  1082. };
  1083. static const uint64_t skl_plane_format_modifiers_ccs[] = {
  1084. I915_FORMAT_MOD_Yf_TILED_CCS,
  1085. I915_FORMAT_MOD_Y_TILED_CCS,
  1086. I915_FORMAT_MOD_Yf_TILED,
  1087. I915_FORMAT_MOD_Y_TILED,
  1088. I915_FORMAT_MOD_X_TILED,
  1089. DRM_FORMAT_MOD_LINEAR,
  1090. DRM_FORMAT_MOD_INVALID
  1091. };
  1092. static bool g4x_sprite_format_mod_supported(struct drm_plane *_plane,
  1093. u32 format, u64 modifier)
  1094. {
  1095. switch (modifier) {
  1096. case DRM_FORMAT_MOD_LINEAR:
  1097. case I915_FORMAT_MOD_X_TILED:
  1098. break;
  1099. default:
  1100. return false;
  1101. }
  1102. switch (format) {
  1103. case DRM_FORMAT_XRGB8888:
  1104. case DRM_FORMAT_YUYV:
  1105. case DRM_FORMAT_YVYU:
  1106. case DRM_FORMAT_UYVY:
  1107. case DRM_FORMAT_VYUY:
  1108. if (modifier == DRM_FORMAT_MOD_LINEAR ||
  1109. modifier == I915_FORMAT_MOD_X_TILED)
  1110. return true;
  1111. /* fall through */
  1112. default:
  1113. return false;
  1114. }
  1115. }
  1116. static bool snb_sprite_format_mod_supported(struct drm_plane *_plane,
  1117. u32 format, u64 modifier)
  1118. {
  1119. switch (modifier) {
  1120. case DRM_FORMAT_MOD_LINEAR:
  1121. case I915_FORMAT_MOD_X_TILED:
  1122. break;
  1123. default:
  1124. return false;
  1125. }
  1126. switch (format) {
  1127. case DRM_FORMAT_XRGB8888:
  1128. case DRM_FORMAT_XBGR8888:
  1129. case DRM_FORMAT_YUYV:
  1130. case DRM_FORMAT_YVYU:
  1131. case DRM_FORMAT_UYVY:
  1132. case DRM_FORMAT_VYUY:
  1133. if (modifier == DRM_FORMAT_MOD_LINEAR ||
  1134. modifier == I915_FORMAT_MOD_X_TILED)
  1135. return true;
  1136. /* fall through */
  1137. default:
  1138. return false;
  1139. }
  1140. }
  1141. static bool vlv_sprite_format_mod_supported(struct drm_plane *_plane,
  1142. u32 format, u64 modifier)
  1143. {
  1144. switch (modifier) {
  1145. case DRM_FORMAT_MOD_LINEAR:
  1146. case I915_FORMAT_MOD_X_TILED:
  1147. break;
  1148. default:
  1149. return false;
  1150. }
  1151. switch (format) {
  1152. case DRM_FORMAT_RGB565:
  1153. case DRM_FORMAT_ABGR8888:
  1154. case DRM_FORMAT_ARGB8888:
  1155. case DRM_FORMAT_XBGR8888:
  1156. case DRM_FORMAT_XRGB8888:
  1157. case DRM_FORMAT_XBGR2101010:
  1158. case DRM_FORMAT_ABGR2101010:
  1159. case DRM_FORMAT_YUYV:
  1160. case DRM_FORMAT_YVYU:
  1161. case DRM_FORMAT_UYVY:
  1162. case DRM_FORMAT_VYUY:
  1163. if (modifier == DRM_FORMAT_MOD_LINEAR ||
  1164. modifier == I915_FORMAT_MOD_X_TILED)
  1165. return true;
  1166. /* fall through */
  1167. default:
  1168. return false;
  1169. }
  1170. }
  1171. static bool skl_plane_format_mod_supported(struct drm_plane *_plane,
  1172. u32 format, u64 modifier)
  1173. {
  1174. struct intel_plane *plane = to_intel_plane(_plane);
  1175. switch (modifier) {
  1176. case DRM_FORMAT_MOD_LINEAR:
  1177. case I915_FORMAT_MOD_X_TILED:
  1178. case I915_FORMAT_MOD_Y_TILED:
  1179. case I915_FORMAT_MOD_Yf_TILED:
  1180. break;
  1181. case I915_FORMAT_MOD_Y_TILED_CCS:
  1182. case I915_FORMAT_MOD_Yf_TILED_CCS:
  1183. if (!plane->has_ccs)
  1184. return false;
  1185. break;
  1186. default:
  1187. return false;
  1188. }
  1189. switch (format) {
  1190. case DRM_FORMAT_XRGB8888:
  1191. case DRM_FORMAT_XBGR8888:
  1192. case DRM_FORMAT_ARGB8888:
  1193. case DRM_FORMAT_ABGR8888:
  1194. if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
  1195. modifier == I915_FORMAT_MOD_Y_TILED_CCS)
  1196. return true;
  1197. /* fall through */
  1198. case DRM_FORMAT_RGB565:
  1199. case DRM_FORMAT_XRGB2101010:
  1200. case DRM_FORMAT_XBGR2101010:
  1201. case DRM_FORMAT_YUYV:
  1202. case DRM_FORMAT_YVYU:
  1203. case DRM_FORMAT_UYVY:
  1204. case DRM_FORMAT_VYUY:
  1205. case DRM_FORMAT_NV12:
  1206. if (modifier == I915_FORMAT_MOD_Yf_TILED)
  1207. return true;
  1208. /* fall through */
  1209. case DRM_FORMAT_C8:
  1210. if (modifier == DRM_FORMAT_MOD_LINEAR ||
  1211. modifier == I915_FORMAT_MOD_X_TILED ||
  1212. modifier == I915_FORMAT_MOD_Y_TILED)
  1213. return true;
  1214. /* fall through */
  1215. default:
  1216. return false;
  1217. }
  1218. }
  1219. static const struct drm_plane_funcs g4x_sprite_funcs = {
  1220. .update_plane = drm_atomic_helper_update_plane,
  1221. .disable_plane = drm_atomic_helper_disable_plane,
  1222. .destroy = intel_plane_destroy,
  1223. .atomic_get_property = intel_plane_atomic_get_property,
  1224. .atomic_set_property = intel_plane_atomic_set_property,
  1225. .atomic_duplicate_state = intel_plane_duplicate_state,
  1226. .atomic_destroy_state = intel_plane_destroy_state,
  1227. .format_mod_supported = g4x_sprite_format_mod_supported,
  1228. };
  1229. static const struct drm_plane_funcs snb_sprite_funcs = {
  1230. .update_plane = drm_atomic_helper_update_plane,
  1231. .disable_plane = drm_atomic_helper_disable_plane,
  1232. .destroy = intel_plane_destroy,
  1233. .atomic_get_property = intel_plane_atomic_get_property,
  1234. .atomic_set_property = intel_plane_atomic_set_property,
  1235. .atomic_duplicate_state = intel_plane_duplicate_state,
  1236. .atomic_destroy_state = intel_plane_destroy_state,
  1237. .format_mod_supported = snb_sprite_format_mod_supported,
  1238. };
  1239. static const struct drm_plane_funcs vlv_sprite_funcs = {
  1240. .update_plane = drm_atomic_helper_update_plane,
  1241. .disable_plane = drm_atomic_helper_disable_plane,
  1242. .destroy = intel_plane_destroy,
  1243. .atomic_get_property = intel_plane_atomic_get_property,
  1244. .atomic_set_property = intel_plane_atomic_set_property,
  1245. .atomic_duplicate_state = intel_plane_duplicate_state,
  1246. .atomic_destroy_state = intel_plane_destroy_state,
  1247. .format_mod_supported = vlv_sprite_format_mod_supported,
  1248. };
  1249. static const struct drm_plane_funcs skl_plane_funcs = {
  1250. .update_plane = drm_atomic_helper_update_plane,
  1251. .disable_plane = drm_atomic_helper_disable_plane,
  1252. .destroy = intel_plane_destroy,
  1253. .atomic_get_property = intel_plane_atomic_get_property,
  1254. .atomic_set_property = intel_plane_atomic_set_property,
  1255. .atomic_duplicate_state = intel_plane_duplicate_state,
  1256. .atomic_destroy_state = intel_plane_destroy_state,
  1257. .format_mod_supported = skl_plane_format_mod_supported,
  1258. };
  1259. bool skl_plane_has_ccs(struct drm_i915_private *dev_priv,
  1260. enum pipe pipe, enum plane_id plane_id)
  1261. {
  1262. if (plane_id == PLANE_CURSOR)
  1263. return false;
  1264. if (INTEL_GEN(dev_priv) >= 10)
  1265. return true;
  1266. if (IS_GEMINILAKE(dev_priv))
  1267. return pipe != PIPE_C;
  1268. return pipe != PIPE_C &&
  1269. (plane_id == PLANE_PRIMARY ||
  1270. plane_id == PLANE_SPRITE0);
  1271. }
  1272. struct intel_plane *
  1273. intel_sprite_plane_create(struct drm_i915_private *dev_priv,
  1274. enum pipe pipe, int plane)
  1275. {
  1276. struct intel_plane *intel_plane = NULL;
  1277. struct intel_plane_state *state = NULL;
  1278. const struct drm_plane_funcs *plane_funcs;
  1279. unsigned long possible_crtcs;
  1280. const uint32_t *plane_formats;
  1281. const uint64_t *modifiers;
  1282. unsigned int supported_rotations;
  1283. int num_plane_formats;
  1284. int ret;
  1285. intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
  1286. if (!intel_plane) {
  1287. ret = -ENOMEM;
  1288. goto fail;
  1289. }
  1290. state = intel_create_plane_state(&intel_plane->base);
  1291. if (!state) {
  1292. ret = -ENOMEM;
  1293. goto fail;
  1294. }
  1295. intel_plane->base.state = &state->base;
  1296. if (INTEL_GEN(dev_priv) >= 9) {
  1297. intel_plane->can_scale = true;
  1298. state->scaler_id = -1;
  1299. intel_plane->has_ccs = skl_plane_has_ccs(dev_priv, pipe,
  1300. PLANE_SPRITE0 + plane);
  1301. intel_plane->update_plane = skl_update_plane;
  1302. intel_plane->disable_plane = skl_disable_plane;
  1303. intel_plane->get_hw_state = skl_plane_get_hw_state;
  1304. if (skl_plane_has_planar(dev_priv, pipe,
  1305. PLANE_SPRITE0 + plane)) {
  1306. plane_formats = skl_planar_formats;
  1307. num_plane_formats = ARRAY_SIZE(skl_planar_formats);
  1308. } else {
  1309. plane_formats = skl_plane_formats;
  1310. num_plane_formats = ARRAY_SIZE(skl_plane_formats);
  1311. }
  1312. if (intel_plane->has_ccs)
  1313. modifiers = skl_plane_format_modifiers_ccs;
  1314. else
  1315. modifiers = skl_plane_format_modifiers_noccs;
  1316. plane_funcs = &skl_plane_funcs;
  1317. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  1318. intel_plane->can_scale = false;
  1319. intel_plane->max_downscale = 1;
  1320. intel_plane->update_plane = vlv_update_plane;
  1321. intel_plane->disable_plane = vlv_disable_plane;
  1322. intel_plane->get_hw_state = vlv_plane_get_hw_state;
  1323. plane_formats = vlv_plane_formats;
  1324. num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
  1325. modifiers = i9xx_plane_format_modifiers;
  1326. plane_funcs = &vlv_sprite_funcs;
  1327. } else if (INTEL_GEN(dev_priv) >= 7) {
  1328. if (IS_IVYBRIDGE(dev_priv)) {
  1329. intel_plane->can_scale = true;
  1330. intel_plane->max_downscale = 2;
  1331. } else {
  1332. intel_plane->can_scale = false;
  1333. intel_plane->max_downscale = 1;
  1334. }
  1335. intel_plane->update_plane = ivb_update_plane;
  1336. intel_plane->disable_plane = ivb_disable_plane;
  1337. intel_plane->get_hw_state = ivb_plane_get_hw_state;
  1338. plane_formats = snb_plane_formats;
  1339. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  1340. modifiers = i9xx_plane_format_modifiers;
  1341. plane_funcs = &snb_sprite_funcs;
  1342. } else {
  1343. intel_plane->can_scale = true;
  1344. intel_plane->max_downscale = 16;
  1345. intel_plane->update_plane = g4x_update_plane;
  1346. intel_plane->disable_plane = g4x_disable_plane;
  1347. intel_plane->get_hw_state = g4x_plane_get_hw_state;
  1348. modifiers = i9xx_plane_format_modifiers;
  1349. if (IS_GEN6(dev_priv)) {
  1350. plane_formats = snb_plane_formats;
  1351. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  1352. plane_funcs = &snb_sprite_funcs;
  1353. } else {
  1354. plane_formats = g4x_plane_formats;
  1355. num_plane_formats = ARRAY_SIZE(g4x_plane_formats);
  1356. plane_funcs = &g4x_sprite_funcs;
  1357. }
  1358. }
  1359. if (INTEL_GEN(dev_priv) >= 9) {
  1360. supported_rotations =
  1361. DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
  1362. DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
  1363. } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
  1364. supported_rotations =
  1365. DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
  1366. DRM_MODE_REFLECT_X;
  1367. } else {
  1368. supported_rotations =
  1369. DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
  1370. }
  1371. intel_plane->pipe = pipe;
  1372. intel_plane->i9xx_plane = plane;
  1373. intel_plane->id = PLANE_SPRITE0 + plane;
  1374. intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, intel_plane->id);
  1375. intel_plane->check_plane = intel_check_sprite_plane;
  1376. possible_crtcs = (1 << pipe);
  1377. if (INTEL_GEN(dev_priv) >= 9)
  1378. ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
  1379. possible_crtcs, plane_funcs,
  1380. plane_formats, num_plane_formats,
  1381. modifiers,
  1382. DRM_PLANE_TYPE_OVERLAY,
  1383. "plane %d%c", plane + 2, pipe_name(pipe));
  1384. else
  1385. ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
  1386. possible_crtcs, plane_funcs,
  1387. plane_formats, num_plane_formats,
  1388. modifiers,
  1389. DRM_PLANE_TYPE_OVERLAY,
  1390. "sprite %c", sprite_name(pipe, plane));
  1391. if (ret)
  1392. goto fail;
  1393. drm_plane_create_rotation_property(&intel_plane->base,
  1394. DRM_MODE_ROTATE_0,
  1395. supported_rotations);
  1396. drm_plane_create_color_properties(&intel_plane->base,
  1397. BIT(DRM_COLOR_YCBCR_BT601) |
  1398. BIT(DRM_COLOR_YCBCR_BT709),
  1399. BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
  1400. BIT(DRM_COLOR_YCBCR_FULL_RANGE),
  1401. DRM_COLOR_YCBCR_BT709,
  1402. DRM_COLOR_YCBCR_LIMITED_RANGE);
  1403. drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
  1404. return intel_plane;
  1405. fail:
  1406. kfree(state);
  1407. kfree(intel_plane);
  1408. return ERR_PTR(ret);
  1409. }