intel_i2c.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/i2c.h>
  30. #include <linux/i2c-algo-bit.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_hdcp.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. struct gmbus_pin {
  38. const char *name;
  39. i915_reg_t reg;
  40. };
  41. /* Map gmbus pin pairs to names and registers. */
  42. static const struct gmbus_pin gmbus_pins[] = {
  43. [GMBUS_PIN_SSC] = { "ssc", GPIOB },
  44. [GMBUS_PIN_VGADDC] = { "vga", GPIOA },
  45. [GMBUS_PIN_PANEL] = { "panel", GPIOC },
  46. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  47. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  48. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  49. };
  50. static const struct gmbus_pin gmbus_pins_bdw[] = {
  51. [GMBUS_PIN_VGADDC] = { "vga", GPIOA },
  52. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  53. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  54. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  55. };
  56. static const struct gmbus_pin gmbus_pins_skl[] = {
  57. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  58. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  59. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  60. };
  61. static const struct gmbus_pin gmbus_pins_bxt[] = {
  62. [GMBUS_PIN_1_BXT] = { "dpb", GPIOB },
  63. [GMBUS_PIN_2_BXT] = { "dpc", GPIOC },
  64. [GMBUS_PIN_3_BXT] = { "misc", GPIOD },
  65. };
  66. static const struct gmbus_pin gmbus_pins_cnp[] = {
  67. [GMBUS_PIN_1_BXT] = { "dpb", GPIOB },
  68. [GMBUS_PIN_2_BXT] = { "dpc", GPIOC },
  69. [GMBUS_PIN_3_BXT] = { "misc", GPIOD },
  70. [GMBUS_PIN_4_CNP] = { "dpd", GPIOE },
  71. };
  72. static const struct gmbus_pin gmbus_pins_icp[] = {
  73. [GMBUS_PIN_1_BXT] = { "dpa", GPIOB },
  74. [GMBUS_PIN_2_BXT] = { "dpb", GPIOC },
  75. [GMBUS_PIN_9_TC1_ICP] = { "tc1", GPIOJ },
  76. [GMBUS_PIN_10_TC2_ICP] = { "tc2", GPIOK },
  77. [GMBUS_PIN_11_TC3_ICP] = { "tc3", GPIOL },
  78. [GMBUS_PIN_12_TC4_ICP] = { "tc4", GPIOM },
  79. };
  80. /* pin is expected to be valid */
  81. static const struct gmbus_pin *get_gmbus_pin(struct drm_i915_private *dev_priv,
  82. unsigned int pin)
  83. {
  84. if (HAS_PCH_ICP(dev_priv))
  85. return &gmbus_pins_icp[pin];
  86. else if (HAS_PCH_CNP(dev_priv))
  87. return &gmbus_pins_cnp[pin];
  88. else if (IS_GEN9_LP(dev_priv))
  89. return &gmbus_pins_bxt[pin];
  90. else if (IS_GEN9_BC(dev_priv))
  91. return &gmbus_pins_skl[pin];
  92. else if (IS_BROADWELL(dev_priv))
  93. return &gmbus_pins_bdw[pin];
  94. else
  95. return &gmbus_pins[pin];
  96. }
  97. bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
  98. unsigned int pin)
  99. {
  100. unsigned int size;
  101. if (HAS_PCH_ICP(dev_priv))
  102. size = ARRAY_SIZE(gmbus_pins_icp);
  103. else if (HAS_PCH_CNP(dev_priv))
  104. size = ARRAY_SIZE(gmbus_pins_cnp);
  105. else if (IS_GEN9_LP(dev_priv))
  106. size = ARRAY_SIZE(gmbus_pins_bxt);
  107. else if (IS_GEN9_BC(dev_priv))
  108. size = ARRAY_SIZE(gmbus_pins_skl);
  109. else if (IS_BROADWELL(dev_priv))
  110. size = ARRAY_SIZE(gmbus_pins_bdw);
  111. else
  112. size = ARRAY_SIZE(gmbus_pins);
  113. return pin < size &&
  114. i915_mmio_reg_valid(get_gmbus_pin(dev_priv, pin)->reg);
  115. }
  116. /* Intel GPIO access functions */
  117. #define I2C_RISEFALL_TIME 10
  118. static inline struct intel_gmbus *
  119. to_intel_gmbus(struct i2c_adapter *i2c)
  120. {
  121. return container_of(i2c, struct intel_gmbus, adapter);
  122. }
  123. void
  124. intel_i2c_reset(struct drm_i915_private *dev_priv)
  125. {
  126. I915_WRITE(GMBUS0, 0);
  127. I915_WRITE(GMBUS4, 0);
  128. }
  129. static void pnv_gmbus_clock_gating(struct drm_i915_private *dev_priv,
  130. bool enable)
  131. {
  132. u32 val;
  133. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  134. val = I915_READ(DSPCLK_GATE_D);
  135. if (!enable)
  136. val |= PNV_GMBUSUNIT_CLOCK_GATE_DISABLE;
  137. else
  138. val &= ~PNV_GMBUSUNIT_CLOCK_GATE_DISABLE;
  139. I915_WRITE(DSPCLK_GATE_D, val);
  140. }
  141. static void pch_gmbus_clock_gating(struct drm_i915_private *dev_priv,
  142. bool enable)
  143. {
  144. u32 val;
  145. val = I915_READ(SOUTH_DSPCLK_GATE_D);
  146. if (!enable)
  147. val |= PCH_GMBUSUNIT_CLOCK_GATE_DISABLE;
  148. else
  149. val &= ~PCH_GMBUSUNIT_CLOCK_GATE_DISABLE;
  150. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  151. }
  152. static void bxt_gmbus_clock_gating(struct drm_i915_private *dev_priv,
  153. bool enable)
  154. {
  155. u32 val;
  156. val = I915_READ(GEN9_CLKGATE_DIS_4);
  157. if (!enable)
  158. val |= BXT_GMBUS_GATING_DIS;
  159. else
  160. val &= ~BXT_GMBUS_GATING_DIS;
  161. I915_WRITE(GEN9_CLKGATE_DIS_4, val);
  162. }
  163. static u32 get_reserved(struct intel_gmbus *bus)
  164. {
  165. struct drm_i915_private *dev_priv = bus->dev_priv;
  166. u32 reserved = 0;
  167. /* On most chips, these bits must be preserved in software. */
  168. if (!IS_I830(dev_priv) && !IS_I845G(dev_priv))
  169. reserved = I915_READ_NOTRACE(bus->gpio_reg) &
  170. (GPIO_DATA_PULLUP_DISABLE |
  171. GPIO_CLOCK_PULLUP_DISABLE);
  172. return reserved;
  173. }
  174. static int get_clock(void *data)
  175. {
  176. struct intel_gmbus *bus = data;
  177. struct drm_i915_private *dev_priv = bus->dev_priv;
  178. u32 reserved = get_reserved(bus);
  179. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
  180. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  181. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
  182. }
  183. static int get_data(void *data)
  184. {
  185. struct intel_gmbus *bus = data;
  186. struct drm_i915_private *dev_priv = bus->dev_priv;
  187. u32 reserved = get_reserved(bus);
  188. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
  189. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  190. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
  191. }
  192. static void set_clock(void *data, int state_high)
  193. {
  194. struct intel_gmbus *bus = data;
  195. struct drm_i915_private *dev_priv = bus->dev_priv;
  196. u32 reserved = get_reserved(bus);
  197. u32 clock_bits;
  198. if (state_high)
  199. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  200. else
  201. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  202. GPIO_CLOCK_VAL_MASK;
  203. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
  204. POSTING_READ(bus->gpio_reg);
  205. }
  206. static void set_data(void *data, int state_high)
  207. {
  208. struct intel_gmbus *bus = data;
  209. struct drm_i915_private *dev_priv = bus->dev_priv;
  210. u32 reserved = get_reserved(bus);
  211. u32 data_bits;
  212. if (state_high)
  213. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  214. else
  215. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  216. GPIO_DATA_VAL_MASK;
  217. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
  218. POSTING_READ(bus->gpio_reg);
  219. }
  220. static int
  221. intel_gpio_pre_xfer(struct i2c_adapter *adapter)
  222. {
  223. struct intel_gmbus *bus = container_of(adapter,
  224. struct intel_gmbus,
  225. adapter);
  226. struct drm_i915_private *dev_priv = bus->dev_priv;
  227. intel_i2c_reset(dev_priv);
  228. if (IS_PINEVIEW(dev_priv))
  229. pnv_gmbus_clock_gating(dev_priv, false);
  230. set_data(bus, 1);
  231. set_clock(bus, 1);
  232. udelay(I2C_RISEFALL_TIME);
  233. return 0;
  234. }
  235. static void
  236. intel_gpio_post_xfer(struct i2c_adapter *adapter)
  237. {
  238. struct intel_gmbus *bus = container_of(adapter,
  239. struct intel_gmbus,
  240. adapter);
  241. struct drm_i915_private *dev_priv = bus->dev_priv;
  242. set_data(bus, 1);
  243. set_clock(bus, 1);
  244. if (IS_PINEVIEW(dev_priv))
  245. pnv_gmbus_clock_gating(dev_priv, true);
  246. }
  247. static void
  248. intel_gpio_setup(struct intel_gmbus *bus, unsigned int pin)
  249. {
  250. struct drm_i915_private *dev_priv = bus->dev_priv;
  251. struct i2c_algo_bit_data *algo;
  252. algo = &bus->bit_algo;
  253. bus->gpio_reg = _MMIO(dev_priv->gpio_mmio_base +
  254. i915_mmio_reg_offset(get_gmbus_pin(dev_priv, pin)->reg));
  255. bus->adapter.algo_data = algo;
  256. algo->setsda = set_data;
  257. algo->setscl = set_clock;
  258. algo->getsda = get_data;
  259. algo->getscl = get_clock;
  260. algo->pre_xfer = intel_gpio_pre_xfer;
  261. algo->post_xfer = intel_gpio_post_xfer;
  262. algo->udelay = I2C_RISEFALL_TIME;
  263. algo->timeout = usecs_to_jiffies(2200);
  264. algo->data = bus;
  265. }
  266. static int gmbus_wait(struct drm_i915_private *dev_priv, u32 status, u32 irq_en)
  267. {
  268. DEFINE_WAIT(wait);
  269. u32 gmbus2;
  270. int ret;
  271. /* Important: The hw handles only the first bit, so set only one! Since
  272. * we also need to check for NAKs besides the hw ready/idle signal, we
  273. * need to wake up periodically and check that ourselves.
  274. */
  275. if (!HAS_GMBUS_IRQ(dev_priv))
  276. irq_en = 0;
  277. add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  278. I915_WRITE_FW(GMBUS4, irq_en);
  279. status |= GMBUS_SATOER;
  280. ret = wait_for_us((gmbus2 = I915_READ_FW(GMBUS2)) & status, 2);
  281. if (ret)
  282. ret = wait_for((gmbus2 = I915_READ_FW(GMBUS2)) & status, 50);
  283. I915_WRITE_FW(GMBUS4, 0);
  284. remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  285. if (gmbus2 & GMBUS_SATOER)
  286. return -ENXIO;
  287. return ret;
  288. }
  289. static int
  290. gmbus_wait_idle(struct drm_i915_private *dev_priv)
  291. {
  292. DEFINE_WAIT(wait);
  293. u32 irq_enable;
  294. int ret;
  295. /* Important: The hw handles only the first bit, so set only one! */
  296. irq_enable = 0;
  297. if (HAS_GMBUS_IRQ(dev_priv))
  298. irq_enable = GMBUS_IDLE_EN;
  299. add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  300. I915_WRITE_FW(GMBUS4, irq_enable);
  301. ret = intel_wait_for_register_fw(dev_priv,
  302. GMBUS2, GMBUS_ACTIVE, 0,
  303. 10);
  304. I915_WRITE_FW(GMBUS4, 0);
  305. remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  306. return ret;
  307. }
  308. static int
  309. gmbus_xfer_read_chunk(struct drm_i915_private *dev_priv,
  310. unsigned short addr, u8 *buf, unsigned int len,
  311. u32 gmbus1_index)
  312. {
  313. I915_WRITE_FW(GMBUS1,
  314. gmbus1_index |
  315. GMBUS_CYCLE_WAIT |
  316. (len << GMBUS_BYTE_COUNT_SHIFT) |
  317. (addr << GMBUS_SLAVE_ADDR_SHIFT) |
  318. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  319. while (len) {
  320. int ret;
  321. u32 val, loop = 0;
  322. ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
  323. if (ret)
  324. return ret;
  325. val = I915_READ_FW(GMBUS3);
  326. do {
  327. *buf++ = val & 0xff;
  328. val >>= 8;
  329. } while (--len && ++loop < 4);
  330. }
  331. return 0;
  332. }
  333. static int
  334. gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
  335. u32 gmbus1_index)
  336. {
  337. u8 *buf = msg->buf;
  338. unsigned int rx_size = msg->len;
  339. unsigned int len;
  340. int ret;
  341. do {
  342. len = min(rx_size, GMBUS_BYTE_COUNT_MAX);
  343. ret = gmbus_xfer_read_chunk(dev_priv, msg->addr,
  344. buf, len, gmbus1_index);
  345. if (ret)
  346. return ret;
  347. rx_size -= len;
  348. buf += len;
  349. } while (rx_size != 0);
  350. return 0;
  351. }
  352. static int
  353. gmbus_xfer_write_chunk(struct drm_i915_private *dev_priv,
  354. unsigned short addr, u8 *buf, unsigned int len,
  355. u32 gmbus1_index)
  356. {
  357. unsigned int chunk_size = len;
  358. u32 val, loop;
  359. val = loop = 0;
  360. while (len && loop < 4) {
  361. val |= *buf++ << (8 * loop++);
  362. len -= 1;
  363. }
  364. I915_WRITE_FW(GMBUS3, val);
  365. I915_WRITE_FW(GMBUS1,
  366. gmbus1_index | GMBUS_CYCLE_WAIT |
  367. (chunk_size << GMBUS_BYTE_COUNT_SHIFT) |
  368. (addr << GMBUS_SLAVE_ADDR_SHIFT) |
  369. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  370. while (len) {
  371. int ret;
  372. val = loop = 0;
  373. do {
  374. val |= *buf++ << (8 * loop);
  375. } while (--len && ++loop < 4);
  376. I915_WRITE_FW(GMBUS3, val);
  377. ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
  378. if (ret)
  379. return ret;
  380. }
  381. return 0;
  382. }
  383. static int
  384. gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
  385. u32 gmbus1_index)
  386. {
  387. u8 *buf = msg->buf;
  388. unsigned int tx_size = msg->len;
  389. unsigned int len;
  390. int ret;
  391. do {
  392. len = min(tx_size, GMBUS_BYTE_COUNT_MAX);
  393. ret = gmbus_xfer_write_chunk(dev_priv, msg->addr, buf, len,
  394. gmbus1_index);
  395. if (ret)
  396. return ret;
  397. buf += len;
  398. tx_size -= len;
  399. } while (tx_size != 0);
  400. return 0;
  401. }
  402. /*
  403. * The gmbus controller can combine a 1 or 2 byte write with another read/write
  404. * that immediately follows it by using an "INDEX" cycle.
  405. */
  406. static bool
  407. gmbus_is_index_xfer(struct i2c_msg *msgs, int i, int num)
  408. {
  409. return (i + 1 < num &&
  410. msgs[i].addr == msgs[i + 1].addr &&
  411. !(msgs[i].flags & I2C_M_RD) &&
  412. (msgs[i].len == 1 || msgs[i].len == 2) &&
  413. msgs[i + 1].len > 0);
  414. }
  415. static int
  416. gmbus_index_xfer(struct drm_i915_private *dev_priv, struct i2c_msg *msgs)
  417. {
  418. u32 gmbus1_index = 0;
  419. u32 gmbus5 = 0;
  420. int ret;
  421. if (msgs[0].len == 2)
  422. gmbus5 = GMBUS_2BYTE_INDEX_EN |
  423. msgs[0].buf[1] | (msgs[0].buf[0] << 8);
  424. if (msgs[0].len == 1)
  425. gmbus1_index = GMBUS_CYCLE_INDEX |
  426. (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);
  427. /* GMBUS5 holds 16-bit index */
  428. if (gmbus5)
  429. I915_WRITE_FW(GMBUS5, gmbus5);
  430. if (msgs[1].flags & I2C_M_RD)
  431. ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index);
  432. else
  433. ret = gmbus_xfer_write(dev_priv, &msgs[1], gmbus1_index);
  434. /* Clear GMBUS5 after each index transfer */
  435. if (gmbus5)
  436. I915_WRITE_FW(GMBUS5, 0);
  437. return ret;
  438. }
  439. static int
  440. do_gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num,
  441. u32 gmbus0_source)
  442. {
  443. struct intel_gmbus *bus = container_of(adapter,
  444. struct intel_gmbus,
  445. adapter);
  446. struct drm_i915_private *dev_priv = bus->dev_priv;
  447. int i = 0, inc, try = 0;
  448. int ret = 0;
  449. /* Display WA #0868: skl,bxt,kbl,cfl,glk,cnl */
  450. if (IS_GEN9_LP(dev_priv))
  451. bxt_gmbus_clock_gating(dev_priv, false);
  452. else if (HAS_PCH_SPT(dev_priv) ||
  453. HAS_PCH_KBP(dev_priv) || HAS_PCH_CNP(dev_priv))
  454. pch_gmbus_clock_gating(dev_priv, false);
  455. retry:
  456. I915_WRITE_FW(GMBUS0, gmbus0_source | bus->reg0);
  457. for (; i < num; i += inc) {
  458. inc = 1;
  459. if (gmbus_is_index_xfer(msgs, i, num)) {
  460. ret = gmbus_index_xfer(dev_priv, &msgs[i]);
  461. inc = 2; /* an index transmission is two msgs */
  462. } else if (msgs[i].flags & I2C_M_RD) {
  463. ret = gmbus_xfer_read(dev_priv, &msgs[i], 0);
  464. } else {
  465. ret = gmbus_xfer_write(dev_priv, &msgs[i], 0);
  466. }
  467. if (!ret)
  468. ret = gmbus_wait(dev_priv,
  469. GMBUS_HW_WAIT_PHASE, GMBUS_HW_WAIT_EN);
  470. if (ret == -ETIMEDOUT)
  471. goto timeout;
  472. else if (ret)
  473. goto clear_err;
  474. }
  475. /* Generate a STOP condition on the bus. Note that gmbus can't generata
  476. * a STOP on the very first cycle. To simplify the code we
  477. * unconditionally generate the STOP condition with an additional gmbus
  478. * cycle. */
  479. I915_WRITE_FW(GMBUS1, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
  480. /* Mark the GMBUS interface as disabled after waiting for idle.
  481. * We will re-enable it at the start of the next xfer,
  482. * till then let it sleep.
  483. */
  484. if (gmbus_wait_idle(dev_priv)) {
  485. DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
  486. adapter->name);
  487. ret = -ETIMEDOUT;
  488. }
  489. I915_WRITE_FW(GMBUS0, 0);
  490. ret = ret ?: i;
  491. goto out;
  492. clear_err:
  493. /*
  494. * Wait for bus to IDLE before clearing NAK.
  495. * If we clear the NAK while bus is still active, then it will stay
  496. * active and the next transaction may fail.
  497. *
  498. * If no ACK is received during the address phase of a transaction, the
  499. * adapter must report -ENXIO. It is not clear what to return if no ACK
  500. * is received at other times. But we have to be careful to not return
  501. * spurious -ENXIO because that will prevent i2c and drm edid functions
  502. * from retrying. So return -ENXIO only when gmbus properly quiescents -
  503. * timing out seems to happen when there _is_ a ddc chip present, but
  504. * it's slow responding and only answers on the 2nd retry.
  505. */
  506. ret = -ENXIO;
  507. if (gmbus_wait_idle(dev_priv)) {
  508. DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
  509. adapter->name);
  510. ret = -ETIMEDOUT;
  511. }
  512. /* Toggle the Software Clear Interrupt bit. This has the effect
  513. * of resetting the GMBUS controller and so clearing the
  514. * BUS_ERROR raised by the slave's NAK.
  515. */
  516. I915_WRITE_FW(GMBUS1, GMBUS_SW_CLR_INT);
  517. I915_WRITE_FW(GMBUS1, 0);
  518. I915_WRITE_FW(GMBUS0, 0);
  519. DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
  520. adapter->name, msgs[i].addr,
  521. (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);
  522. /*
  523. * Passive adapters sometimes NAK the first probe. Retry the first
  524. * message once on -ENXIO for GMBUS transfers; the bit banging algorithm
  525. * has retries internally. See also the retry loop in
  526. * drm_do_probe_ddc_edid, which bails out on the first -ENXIO.
  527. */
  528. if (ret == -ENXIO && i == 0 && try++ == 0) {
  529. DRM_DEBUG_KMS("GMBUS [%s] NAK on first message, retry\n",
  530. adapter->name);
  531. goto retry;
  532. }
  533. goto out;
  534. timeout:
  535. DRM_DEBUG_KMS("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
  536. bus->adapter.name, bus->reg0 & 0xff);
  537. I915_WRITE_FW(GMBUS0, 0);
  538. /*
  539. * Hardware may not support GMBUS over these pins? Try GPIO bitbanging
  540. * instead. Use EAGAIN to have i2c core retry.
  541. */
  542. ret = -EAGAIN;
  543. out:
  544. /* Display WA #0868: skl,bxt,kbl,cfl,glk,cnl */
  545. if (IS_GEN9_LP(dev_priv))
  546. bxt_gmbus_clock_gating(dev_priv, true);
  547. else if (HAS_PCH_SPT(dev_priv) ||
  548. HAS_PCH_KBP(dev_priv) || HAS_PCH_CNP(dev_priv))
  549. pch_gmbus_clock_gating(dev_priv, true);
  550. return ret;
  551. }
  552. static int
  553. gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num)
  554. {
  555. struct intel_gmbus *bus = container_of(adapter, struct intel_gmbus,
  556. adapter);
  557. struct drm_i915_private *dev_priv = bus->dev_priv;
  558. int ret;
  559. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  560. if (bus->force_bit) {
  561. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  562. if (ret < 0)
  563. bus->force_bit &= ~GMBUS_FORCE_BIT_RETRY;
  564. } else {
  565. ret = do_gmbus_xfer(adapter, msgs, num, 0);
  566. if (ret == -EAGAIN)
  567. bus->force_bit |= GMBUS_FORCE_BIT_RETRY;
  568. }
  569. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  570. return ret;
  571. }
  572. int intel_gmbus_output_aksv(struct i2c_adapter *adapter)
  573. {
  574. struct intel_gmbus *bus = container_of(adapter, struct intel_gmbus,
  575. adapter);
  576. struct drm_i915_private *dev_priv = bus->dev_priv;
  577. int ret;
  578. u8 cmd = DRM_HDCP_DDC_AKSV;
  579. u8 buf[DRM_HDCP_KSV_LEN] = { 0 };
  580. struct i2c_msg msgs[] = {
  581. {
  582. .addr = DRM_HDCP_DDC_ADDR,
  583. .flags = 0,
  584. .len = sizeof(cmd),
  585. .buf = &cmd,
  586. },
  587. {
  588. .addr = DRM_HDCP_DDC_ADDR,
  589. .flags = 0,
  590. .len = sizeof(buf),
  591. .buf = buf,
  592. }
  593. };
  594. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  595. mutex_lock(&dev_priv->gmbus_mutex);
  596. /*
  597. * In order to output Aksv to the receiver, use an indexed write to
  598. * pass the i2c command, and tell GMBUS to use the HW-provided value
  599. * instead of sourcing GMBUS3 for the data.
  600. */
  601. ret = do_gmbus_xfer(adapter, msgs, ARRAY_SIZE(msgs), GMBUS_AKSV_SELECT);
  602. mutex_unlock(&dev_priv->gmbus_mutex);
  603. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  604. return ret;
  605. }
  606. static u32 gmbus_func(struct i2c_adapter *adapter)
  607. {
  608. return i2c_bit_algo.functionality(adapter) &
  609. (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  610. /* I2C_FUNC_10BIT_ADDR | */
  611. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  612. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  613. }
  614. static const struct i2c_algorithm gmbus_algorithm = {
  615. .master_xfer = gmbus_xfer,
  616. .functionality = gmbus_func
  617. };
  618. static void gmbus_lock_bus(struct i2c_adapter *adapter,
  619. unsigned int flags)
  620. {
  621. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  622. struct drm_i915_private *dev_priv = bus->dev_priv;
  623. mutex_lock(&dev_priv->gmbus_mutex);
  624. }
  625. static int gmbus_trylock_bus(struct i2c_adapter *adapter,
  626. unsigned int flags)
  627. {
  628. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  629. struct drm_i915_private *dev_priv = bus->dev_priv;
  630. return mutex_trylock(&dev_priv->gmbus_mutex);
  631. }
  632. static void gmbus_unlock_bus(struct i2c_adapter *adapter,
  633. unsigned int flags)
  634. {
  635. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  636. struct drm_i915_private *dev_priv = bus->dev_priv;
  637. mutex_unlock(&dev_priv->gmbus_mutex);
  638. }
  639. static const struct i2c_lock_operations gmbus_lock_ops = {
  640. .lock_bus = gmbus_lock_bus,
  641. .trylock_bus = gmbus_trylock_bus,
  642. .unlock_bus = gmbus_unlock_bus,
  643. };
  644. /**
  645. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  646. * @dev_priv: i915 device private
  647. */
  648. int intel_setup_gmbus(struct drm_i915_private *dev_priv)
  649. {
  650. struct pci_dev *pdev = dev_priv->drm.pdev;
  651. struct intel_gmbus *bus;
  652. unsigned int pin;
  653. int ret;
  654. if (INTEL_INFO(dev_priv)->num_pipes == 0)
  655. return 0;
  656. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  657. dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE;
  658. else if (!HAS_GMCH_DISPLAY(dev_priv))
  659. dev_priv->gpio_mmio_base =
  660. i915_mmio_reg_offset(PCH_GPIOA) -
  661. i915_mmio_reg_offset(GPIOA);
  662. mutex_init(&dev_priv->gmbus_mutex);
  663. init_waitqueue_head(&dev_priv->gmbus_wait_queue);
  664. for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
  665. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  666. continue;
  667. bus = &dev_priv->gmbus[pin];
  668. bus->adapter.owner = THIS_MODULE;
  669. bus->adapter.class = I2C_CLASS_DDC;
  670. snprintf(bus->adapter.name,
  671. sizeof(bus->adapter.name),
  672. "i915 gmbus %s",
  673. get_gmbus_pin(dev_priv, pin)->name);
  674. bus->adapter.dev.parent = &pdev->dev;
  675. bus->dev_priv = dev_priv;
  676. bus->adapter.algo = &gmbus_algorithm;
  677. bus->adapter.lock_ops = &gmbus_lock_ops;
  678. /*
  679. * We wish to retry with bit banging
  680. * after a timed out GMBUS attempt.
  681. */
  682. bus->adapter.retries = 1;
  683. /* By default use a conservative clock rate */
  684. bus->reg0 = pin | GMBUS_RATE_100KHZ;
  685. /* gmbus seems to be broken on i830 */
  686. if (IS_I830(dev_priv))
  687. bus->force_bit = 1;
  688. intel_gpio_setup(bus, pin);
  689. ret = i2c_add_adapter(&bus->adapter);
  690. if (ret)
  691. goto err;
  692. }
  693. intel_i2c_reset(dev_priv);
  694. return 0;
  695. err:
  696. while (pin--) {
  697. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  698. continue;
  699. bus = &dev_priv->gmbus[pin];
  700. i2c_del_adapter(&bus->adapter);
  701. }
  702. return ret;
  703. }
  704. struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
  705. unsigned int pin)
  706. {
  707. if (WARN_ON(!intel_gmbus_is_valid_pin(dev_priv, pin)))
  708. return NULL;
  709. return &dev_priv->gmbus[pin].adapter;
  710. }
  711. void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
  712. {
  713. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  714. bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
  715. }
  716. void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
  717. {
  718. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  719. struct drm_i915_private *dev_priv = bus->dev_priv;
  720. mutex_lock(&dev_priv->gmbus_mutex);
  721. bus->force_bit += force_bit ? 1 : -1;
  722. DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
  723. force_bit ? "en" : "dis", adapter->name,
  724. bus->force_bit);
  725. mutex_unlock(&dev_priv->gmbus_mutex);
  726. }
  727. void intel_teardown_gmbus(struct drm_i915_private *dev_priv)
  728. {
  729. struct intel_gmbus *bus;
  730. unsigned int pin;
  731. for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
  732. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  733. continue;
  734. bus = &dev_priv->gmbus[pin];
  735. i2c_del_adapter(&bus->adapter);
  736. }
  737. }