i915_irq.c 130 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <linux/circ_buf.h>
  32. #include <drm/drmP.h>
  33. #include <drm/i915_drm.h>
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /**
  38. * DOC: interrupt handling
  39. *
  40. * These functions provide the basic support for enabling and disabling the
  41. * interrupt handling support. There's a lot more functionality in i915_irq.c
  42. * and related files, but that will be described in separate chapters.
  43. */
  44. static const u32 hpd_ilk[HPD_NUM_PINS] = {
  45. [HPD_PORT_A] = DE_DP_A_HOTPLUG,
  46. };
  47. static const u32 hpd_ivb[HPD_NUM_PINS] = {
  48. [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
  49. };
  50. static const u32 hpd_bdw[HPD_NUM_PINS] = {
  51. [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
  52. };
  53. static const u32 hpd_ibx[HPD_NUM_PINS] = {
  54. [HPD_CRT] = SDE_CRT_HOTPLUG,
  55. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  56. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  57. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  58. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  59. };
  60. static const u32 hpd_cpt[HPD_NUM_PINS] = {
  61. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  62. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  63. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  64. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  65. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  66. };
  67. static const u32 hpd_spt[HPD_NUM_PINS] = {
  68. [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
  69. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  70. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  71. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
  72. [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
  73. };
  74. static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
  75. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  76. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  77. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  78. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  79. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  80. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  81. };
  82. static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
  83. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  84. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  85. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  86. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  87. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  88. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  89. };
  90. static const u32 hpd_status_i915[HPD_NUM_PINS] = {
  91. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  92. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  93. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  94. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  95. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  96. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  97. };
  98. /* BXT hpd list */
  99. static const u32 hpd_bxt[HPD_NUM_PINS] = {
  100. [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
  101. [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
  102. [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
  103. };
  104. static const u32 hpd_gen11[HPD_NUM_PINS] = {
  105. [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
  106. [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
  107. [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
  108. [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG
  109. };
  110. /* IIR can theoretically queue up two events. Be paranoid. */
  111. #define GEN8_IRQ_RESET_NDX(type, which) do { \
  112. I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
  113. POSTING_READ(GEN8_##type##_IMR(which)); \
  114. I915_WRITE(GEN8_##type##_IER(which), 0); \
  115. I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
  116. POSTING_READ(GEN8_##type##_IIR(which)); \
  117. I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
  118. POSTING_READ(GEN8_##type##_IIR(which)); \
  119. } while (0)
  120. #define GEN3_IRQ_RESET(type) do { \
  121. I915_WRITE(type##IMR, 0xffffffff); \
  122. POSTING_READ(type##IMR); \
  123. I915_WRITE(type##IER, 0); \
  124. I915_WRITE(type##IIR, 0xffffffff); \
  125. POSTING_READ(type##IIR); \
  126. I915_WRITE(type##IIR, 0xffffffff); \
  127. POSTING_READ(type##IIR); \
  128. } while (0)
  129. #define GEN2_IRQ_RESET(type) do { \
  130. I915_WRITE16(type##IMR, 0xffff); \
  131. POSTING_READ16(type##IMR); \
  132. I915_WRITE16(type##IER, 0); \
  133. I915_WRITE16(type##IIR, 0xffff); \
  134. POSTING_READ16(type##IIR); \
  135. I915_WRITE16(type##IIR, 0xffff); \
  136. POSTING_READ16(type##IIR); \
  137. } while (0)
  138. /*
  139. * We should clear IMR at preinstall/uninstall, and just check at postinstall.
  140. */
  141. static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
  142. i915_reg_t reg)
  143. {
  144. u32 val = I915_READ(reg);
  145. if (val == 0)
  146. return;
  147. WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
  148. i915_mmio_reg_offset(reg), val);
  149. I915_WRITE(reg, 0xffffffff);
  150. POSTING_READ(reg);
  151. I915_WRITE(reg, 0xffffffff);
  152. POSTING_READ(reg);
  153. }
  154. static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv,
  155. i915_reg_t reg)
  156. {
  157. u16 val = I915_READ16(reg);
  158. if (val == 0)
  159. return;
  160. WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
  161. i915_mmio_reg_offset(reg), val);
  162. I915_WRITE16(reg, 0xffff);
  163. POSTING_READ16(reg);
  164. I915_WRITE16(reg, 0xffff);
  165. POSTING_READ16(reg);
  166. }
  167. #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
  168. gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
  169. I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
  170. I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
  171. POSTING_READ(GEN8_##type##_IMR(which)); \
  172. } while (0)
  173. #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \
  174. gen3_assert_iir_is_zero(dev_priv, type##IIR); \
  175. I915_WRITE(type##IER, (ier_val)); \
  176. I915_WRITE(type##IMR, (imr_val)); \
  177. POSTING_READ(type##IMR); \
  178. } while (0)
  179. #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \
  180. gen2_assert_iir_is_zero(dev_priv, type##IIR); \
  181. I915_WRITE16(type##IER, (ier_val)); \
  182. I915_WRITE16(type##IMR, (imr_val)); \
  183. POSTING_READ16(type##IMR); \
  184. } while (0)
  185. static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
  186. static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
  187. /* For display hotplug interrupt */
  188. static inline void
  189. i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
  190. uint32_t mask,
  191. uint32_t bits)
  192. {
  193. uint32_t val;
  194. lockdep_assert_held(&dev_priv->irq_lock);
  195. WARN_ON(bits & ~mask);
  196. val = I915_READ(PORT_HOTPLUG_EN);
  197. val &= ~mask;
  198. val |= bits;
  199. I915_WRITE(PORT_HOTPLUG_EN, val);
  200. }
  201. /**
  202. * i915_hotplug_interrupt_update - update hotplug interrupt enable
  203. * @dev_priv: driver private
  204. * @mask: bits to update
  205. * @bits: bits to enable
  206. * NOTE: the HPD enable bits are modified both inside and outside
  207. * of an interrupt context. To avoid that read-modify-write cycles
  208. * interfer, these bits are protected by a spinlock. Since this
  209. * function is usually not called from a context where the lock is
  210. * held already, this function acquires the lock itself. A non-locking
  211. * version is also available.
  212. */
  213. void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
  214. uint32_t mask,
  215. uint32_t bits)
  216. {
  217. spin_lock_irq(&dev_priv->irq_lock);
  218. i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
  219. spin_unlock_irq(&dev_priv->irq_lock);
  220. }
  221. static u32
  222. gen11_gt_engine_identity(struct drm_i915_private * const i915,
  223. const unsigned int bank, const unsigned int bit);
  224. bool gen11_reset_one_iir(struct drm_i915_private * const i915,
  225. const unsigned int bank,
  226. const unsigned int bit)
  227. {
  228. void __iomem * const regs = i915->regs;
  229. u32 dw;
  230. lockdep_assert_held(&i915->irq_lock);
  231. dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
  232. if (dw & BIT(bit)) {
  233. /*
  234. * According to the BSpec, DW_IIR bits cannot be cleared without
  235. * first servicing the Selector & Shared IIR registers.
  236. */
  237. gen11_gt_engine_identity(i915, bank, bit);
  238. /*
  239. * We locked GT INT DW by reading it. If we want to (try
  240. * to) recover from this succesfully, we need to clear
  241. * our bit, otherwise we are locking the register for
  242. * everybody.
  243. */
  244. raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit));
  245. return true;
  246. }
  247. return false;
  248. }
  249. /**
  250. * ilk_update_display_irq - update DEIMR
  251. * @dev_priv: driver private
  252. * @interrupt_mask: mask of interrupt bits to update
  253. * @enabled_irq_mask: mask of interrupt bits to enable
  254. */
  255. void ilk_update_display_irq(struct drm_i915_private *dev_priv,
  256. uint32_t interrupt_mask,
  257. uint32_t enabled_irq_mask)
  258. {
  259. uint32_t new_val;
  260. lockdep_assert_held(&dev_priv->irq_lock);
  261. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  262. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  263. return;
  264. new_val = dev_priv->irq_mask;
  265. new_val &= ~interrupt_mask;
  266. new_val |= (~enabled_irq_mask & interrupt_mask);
  267. if (new_val != dev_priv->irq_mask) {
  268. dev_priv->irq_mask = new_val;
  269. I915_WRITE(DEIMR, dev_priv->irq_mask);
  270. POSTING_READ(DEIMR);
  271. }
  272. }
  273. /**
  274. * ilk_update_gt_irq - update GTIMR
  275. * @dev_priv: driver private
  276. * @interrupt_mask: mask of interrupt bits to update
  277. * @enabled_irq_mask: mask of interrupt bits to enable
  278. */
  279. static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
  280. uint32_t interrupt_mask,
  281. uint32_t enabled_irq_mask)
  282. {
  283. lockdep_assert_held(&dev_priv->irq_lock);
  284. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  285. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  286. return;
  287. dev_priv->gt_irq_mask &= ~interrupt_mask;
  288. dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
  289. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  290. }
  291. void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  292. {
  293. ilk_update_gt_irq(dev_priv, mask, mask);
  294. POSTING_READ_FW(GTIMR);
  295. }
  296. void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  297. {
  298. ilk_update_gt_irq(dev_priv, mask, 0);
  299. }
  300. static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
  301. {
  302. WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11);
  303. return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
  304. }
  305. static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
  306. {
  307. if (INTEL_GEN(dev_priv) >= 11)
  308. return GEN11_GPM_WGBOXPERF_INTR_MASK;
  309. else if (INTEL_GEN(dev_priv) >= 8)
  310. return GEN8_GT_IMR(2);
  311. else
  312. return GEN6_PMIMR;
  313. }
  314. static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
  315. {
  316. if (INTEL_GEN(dev_priv) >= 11)
  317. return GEN11_GPM_WGBOXPERF_INTR_ENABLE;
  318. else if (INTEL_GEN(dev_priv) >= 8)
  319. return GEN8_GT_IER(2);
  320. else
  321. return GEN6_PMIER;
  322. }
  323. /**
  324. * snb_update_pm_irq - update GEN6_PMIMR
  325. * @dev_priv: driver private
  326. * @interrupt_mask: mask of interrupt bits to update
  327. * @enabled_irq_mask: mask of interrupt bits to enable
  328. */
  329. static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
  330. uint32_t interrupt_mask,
  331. uint32_t enabled_irq_mask)
  332. {
  333. uint32_t new_val;
  334. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  335. lockdep_assert_held(&dev_priv->irq_lock);
  336. new_val = dev_priv->pm_imr;
  337. new_val &= ~interrupt_mask;
  338. new_val |= (~enabled_irq_mask & interrupt_mask);
  339. if (new_val != dev_priv->pm_imr) {
  340. dev_priv->pm_imr = new_val;
  341. I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
  342. POSTING_READ(gen6_pm_imr(dev_priv));
  343. }
  344. }
  345. void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  346. {
  347. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  348. return;
  349. snb_update_pm_irq(dev_priv, mask, mask);
  350. }
  351. static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  352. {
  353. snb_update_pm_irq(dev_priv, mask, 0);
  354. }
  355. void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  356. {
  357. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  358. return;
  359. __gen6_mask_pm_irq(dev_priv, mask);
  360. }
  361. static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
  362. {
  363. i915_reg_t reg = gen6_pm_iir(dev_priv);
  364. lockdep_assert_held(&dev_priv->irq_lock);
  365. I915_WRITE(reg, reset_mask);
  366. I915_WRITE(reg, reset_mask);
  367. POSTING_READ(reg);
  368. }
  369. static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
  370. {
  371. lockdep_assert_held(&dev_priv->irq_lock);
  372. dev_priv->pm_ier |= enable_mask;
  373. I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
  374. gen6_unmask_pm_irq(dev_priv, enable_mask);
  375. /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
  376. }
  377. static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
  378. {
  379. lockdep_assert_held(&dev_priv->irq_lock);
  380. dev_priv->pm_ier &= ~disable_mask;
  381. __gen6_mask_pm_irq(dev_priv, disable_mask);
  382. I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
  383. /* though a barrier is missing here, but don't really need a one */
  384. }
  385. void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv)
  386. {
  387. spin_lock_irq(&dev_priv->irq_lock);
  388. while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM))
  389. ;
  390. dev_priv->gt_pm.rps.pm_iir = 0;
  391. spin_unlock_irq(&dev_priv->irq_lock);
  392. }
  393. void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
  394. {
  395. spin_lock_irq(&dev_priv->irq_lock);
  396. gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
  397. dev_priv->gt_pm.rps.pm_iir = 0;
  398. spin_unlock_irq(&dev_priv->irq_lock);
  399. }
  400. void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
  401. {
  402. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  403. if (READ_ONCE(rps->interrupts_enabled))
  404. return;
  405. spin_lock_irq(&dev_priv->irq_lock);
  406. WARN_ON_ONCE(rps->pm_iir);
  407. if (INTEL_GEN(dev_priv) >= 11)
  408. WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM));
  409. else
  410. WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
  411. rps->interrupts_enabled = true;
  412. gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  413. spin_unlock_irq(&dev_priv->irq_lock);
  414. }
  415. void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
  416. {
  417. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  418. if (!READ_ONCE(rps->interrupts_enabled))
  419. return;
  420. spin_lock_irq(&dev_priv->irq_lock);
  421. rps->interrupts_enabled = false;
  422. I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
  423. gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  424. spin_unlock_irq(&dev_priv->irq_lock);
  425. synchronize_irq(dev_priv->drm.irq);
  426. /* Now that we will not be generating any more work, flush any
  427. * outstanding tasks. As we are called on the RPS idle path,
  428. * we will reset the GPU to minimum frequencies, so the current
  429. * state of the worker can be discarded.
  430. */
  431. cancel_work_sync(&rps->work);
  432. if (INTEL_GEN(dev_priv) >= 11)
  433. gen11_reset_rps_interrupts(dev_priv);
  434. else
  435. gen6_reset_rps_interrupts(dev_priv);
  436. }
  437. void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
  438. {
  439. assert_rpm_wakelock_held(dev_priv);
  440. spin_lock_irq(&dev_priv->irq_lock);
  441. gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
  442. spin_unlock_irq(&dev_priv->irq_lock);
  443. }
  444. void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
  445. {
  446. assert_rpm_wakelock_held(dev_priv);
  447. spin_lock_irq(&dev_priv->irq_lock);
  448. if (!dev_priv->guc.interrupts_enabled) {
  449. WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
  450. dev_priv->pm_guc_events);
  451. dev_priv->guc.interrupts_enabled = true;
  452. gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
  453. }
  454. spin_unlock_irq(&dev_priv->irq_lock);
  455. }
  456. void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
  457. {
  458. assert_rpm_wakelock_held(dev_priv);
  459. spin_lock_irq(&dev_priv->irq_lock);
  460. dev_priv->guc.interrupts_enabled = false;
  461. gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
  462. spin_unlock_irq(&dev_priv->irq_lock);
  463. synchronize_irq(dev_priv->drm.irq);
  464. gen9_reset_guc_interrupts(dev_priv);
  465. }
  466. /**
  467. * bdw_update_port_irq - update DE port interrupt
  468. * @dev_priv: driver private
  469. * @interrupt_mask: mask of interrupt bits to update
  470. * @enabled_irq_mask: mask of interrupt bits to enable
  471. */
  472. static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
  473. uint32_t interrupt_mask,
  474. uint32_t enabled_irq_mask)
  475. {
  476. uint32_t new_val;
  477. uint32_t old_val;
  478. lockdep_assert_held(&dev_priv->irq_lock);
  479. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  480. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  481. return;
  482. old_val = I915_READ(GEN8_DE_PORT_IMR);
  483. new_val = old_val;
  484. new_val &= ~interrupt_mask;
  485. new_val |= (~enabled_irq_mask & interrupt_mask);
  486. if (new_val != old_val) {
  487. I915_WRITE(GEN8_DE_PORT_IMR, new_val);
  488. POSTING_READ(GEN8_DE_PORT_IMR);
  489. }
  490. }
  491. /**
  492. * bdw_update_pipe_irq - update DE pipe interrupt
  493. * @dev_priv: driver private
  494. * @pipe: pipe whose interrupt to update
  495. * @interrupt_mask: mask of interrupt bits to update
  496. * @enabled_irq_mask: mask of interrupt bits to enable
  497. */
  498. void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
  499. enum pipe pipe,
  500. uint32_t interrupt_mask,
  501. uint32_t enabled_irq_mask)
  502. {
  503. uint32_t new_val;
  504. lockdep_assert_held(&dev_priv->irq_lock);
  505. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  506. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  507. return;
  508. new_val = dev_priv->de_irq_mask[pipe];
  509. new_val &= ~interrupt_mask;
  510. new_val |= (~enabled_irq_mask & interrupt_mask);
  511. if (new_val != dev_priv->de_irq_mask[pipe]) {
  512. dev_priv->de_irq_mask[pipe] = new_val;
  513. I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
  514. POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
  515. }
  516. }
  517. /**
  518. * ibx_display_interrupt_update - update SDEIMR
  519. * @dev_priv: driver private
  520. * @interrupt_mask: mask of interrupt bits to update
  521. * @enabled_irq_mask: mask of interrupt bits to enable
  522. */
  523. void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
  524. uint32_t interrupt_mask,
  525. uint32_t enabled_irq_mask)
  526. {
  527. uint32_t sdeimr = I915_READ(SDEIMR);
  528. sdeimr &= ~interrupt_mask;
  529. sdeimr |= (~enabled_irq_mask & interrupt_mask);
  530. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  531. lockdep_assert_held(&dev_priv->irq_lock);
  532. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  533. return;
  534. I915_WRITE(SDEIMR, sdeimr);
  535. POSTING_READ(SDEIMR);
  536. }
  537. u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
  538. enum pipe pipe)
  539. {
  540. u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
  541. u32 enable_mask = status_mask << 16;
  542. lockdep_assert_held(&dev_priv->irq_lock);
  543. if (INTEL_GEN(dev_priv) < 5)
  544. goto out;
  545. /*
  546. * On pipe A we don't support the PSR interrupt yet,
  547. * on pipe B and C the same bit MBZ.
  548. */
  549. if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
  550. return 0;
  551. /*
  552. * On pipe B and C we don't support the PSR interrupt yet, on pipe
  553. * A the same bit is for perf counters which we don't use either.
  554. */
  555. if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
  556. return 0;
  557. enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
  558. SPRITE0_FLIP_DONE_INT_EN_VLV |
  559. SPRITE1_FLIP_DONE_INT_EN_VLV);
  560. if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
  561. enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
  562. if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
  563. enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
  564. out:
  565. WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
  566. status_mask & ~PIPESTAT_INT_STATUS_MASK,
  567. "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
  568. pipe_name(pipe), enable_mask, status_mask);
  569. return enable_mask;
  570. }
  571. void i915_enable_pipestat(struct drm_i915_private *dev_priv,
  572. enum pipe pipe, u32 status_mask)
  573. {
  574. i915_reg_t reg = PIPESTAT(pipe);
  575. u32 enable_mask;
  576. WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
  577. "pipe %c: status_mask=0x%x\n",
  578. pipe_name(pipe), status_mask);
  579. lockdep_assert_held(&dev_priv->irq_lock);
  580. WARN_ON(!intel_irqs_enabled(dev_priv));
  581. if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
  582. return;
  583. dev_priv->pipestat_irq_mask[pipe] |= status_mask;
  584. enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
  585. I915_WRITE(reg, enable_mask | status_mask);
  586. POSTING_READ(reg);
  587. }
  588. void i915_disable_pipestat(struct drm_i915_private *dev_priv,
  589. enum pipe pipe, u32 status_mask)
  590. {
  591. i915_reg_t reg = PIPESTAT(pipe);
  592. u32 enable_mask;
  593. WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
  594. "pipe %c: status_mask=0x%x\n",
  595. pipe_name(pipe), status_mask);
  596. lockdep_assert_held(&dev_priv->irq_lock);
  597. WARN_ON(!intel_irqs_enabled(dev_priv));
  598. if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
  599. return;
  600. dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
  601. enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
  602. I915_WRITE(reg, enable_mask | status_mask);
  603. POSTING_READ(reg);
  604. }
  605. /**
  606. * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
  607. * @dev_priv: i915 device private
  608. */
  609. static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
  610. {
  611. if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
  612. return;
  613. spin_lock_irq(&dev_priv->irq_lock);
  614. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
  615. if (INTEL_GEN(dev_priv) >= 4)
  616. i915_enable_pipestat(dev_priv, PIPE_A,
  617. PIPE_LEGACY_BLC_EVENT_STATUS);
  618. spin_unlock_irq(&dev_priv->irq_lock);
  619. }
  620. /*
  621. * This timing diagram depicts the video signal in and
  622. * around the vertical blanking period.
  623. *
  624. * Assumptions about the fictitious mode used in this example:
  625. * vblank_start >= 3
  626. * vsync_start = vblank_start + 1
  627. * vsync_end = vblank_start + 2
  628. * vtotal = vblank_start + 3
  629. *
  630. * start of vblank:
  631. * latch double buffered registers
  632. * increment frame counter (ctg+)
  633. * generate start of vblank interrupt (gen4+)
  634. * |
  635. * | frame start:
  636. * | generate frame start interrupt (aka. vblank interrupt) (gmch)
  637. * | may be shifted forward 1-3 extra lines via PIPECONF
  638. * | |
  639. * | | start of vsync:
  640. * | | generate vsync interrupt
  641. * | | |
  642. * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
  643. * . \hs/ . \hs/ \hs/ \hs/ . \hs/
  644. * ----va---> <-----------------vb--------------------> <--------va-------------
  645. * | | <----vs-----> |
  646. * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
  647. * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
  648. * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
  649. * | | |
  650. * last visible pixel first visible pixel
  651. * | increment frame counter (gen3/4)
  652. * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
  653. *
  654. * x = horizontal active
  655. * _ = horizontal blanking
  656. * hs = horizontal sync
  657. * va = vertical active
  658. * vb = vertical blanking
  659. * vs = vertical sync
  660. * vbs = vblank_start (number)
  661. *
  662. * Summary:
  663. * - most events happen at the start of horizontal sync
  664. * - frame start happens at the start of horizontal blank, 1-4 lines
  665. * (depending on PIPECONF settings) after the start of vblank
  666. * - gen3/4 pixel and frame counter are synchronized with the start
  667. * of horizontal active on the first line of vertical active
  668. */
  669. /* Called from drm generic code, passed a 'crtc', which
  670. * we use as a pipe index
  671. */
  672. static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  673. {
  674. struct drm_i915_private *dev_priv = to_i915(dev);
  675. i915_reg_t high_frame, low_frame;
  676. u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
  677. const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
  678. unsigned long irqflags;
  679. htotal = mode->crtc_htotal;
  680. hsync_start = mode->crtc_hsync_start;
  681. vbl_start = mode->crtc_vblank_start;
  682. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  683. vbl_start = DIV_ROUND_UP(vbl_start, 2);
  684. /* Convert to pixel count */
  685. vbl_start *= htotal;
  686. /* Start of vblank event occurs at start of hsync */
  687. vbl_start -= htotal - hsync_start;
  688. high_frame = PIPEFRAME(pipe);
  689. low_frame = PIPEFRAMEPIXEL(pipe);
  690. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  691. /*
  692. * High & low register fields aren't synchronized, so make sure
  693. * we get a low value that's stable across two reads of the high
  694. * register.
  695. */
  696. do {
  697. high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
  698. low = I915_READ_FW(low_frame);
  699. high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
  700. } while (high1 != high2);
  701. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  702. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  703. pixel = low & PIPE_PIXEL_MASK;
  704. low >>= PIPE_FRAME_LOW_SHIFT;
  705. /*
  706. * The frame counter increments at beginning of active.
  707. * Cook up a vblank counter by also checking the pixel
  708. * counter against vblank start.
  709. */
  710. return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
  711. }
  712. static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  713. {
  714. struct drm_i915_private *dev_priv = to_i915(dev);
  715. return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
  716. }
  717. /*
  718. * On certain encoders on certain platforms, pipe
  719. * scanline register will not work to get the scanline,
  720. * since the timings are driven from the PORT or issues
  721. * with scanline register updates.
  722. * This function will use Framestamp and current
  723. * timestamp registers to calculate the scanline.
  724. */
  725. static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
  726. {
  727. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  728. struct drm_vblank_crtc *vblank =
  729. &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
  730. const struct drm_display_mode *mode = &vblank->hwmode;
  731. u32 vblank_start = mode->crtc_vblank_start;
  732. u32 vtotal = mode->crtc_vtotal;
  733. u32 htotal = mode->crtc_htotal;
  734. u32 clock = mode->crtc_clock;
  735. u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
  736. /*
  737. * To avoid the race condition where we might cross into the
  738. * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
  739. * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
  740. * during the same frame.
  741. */
  742. do {
  743. /*
  744. * This field provides read back of the display
  745. * pipe frame time stamp. The time stamp value
  746. * is sampled at every start of vertical blank.
  747. */
  748. scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
  749. /*
  750. * The TIMESTAMP_CTR register has the current
  751. * time stamp value.
  752. */
  753. scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
  754. scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
  755. } while (scan_post_time != scan_prev_time);
  756. scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
  757. clock), 1000 * htotal);
  758. scanline = min(scanline, vtotal - 1);
  759. scanline = (scanline + vblank_start) % vtotal;
  760. return scanline;
  761. }
  762. /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
  763. static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
  764. {
  765. struct drm_device *dev = crtc->base.dev;
  766. struct drm_i915_private *dev_priv = to_i915(dev);
  767. const struct drm_display_mode *mode;
  768. struct drm_vblank_crtc *vblank;
  769. enum pipe pipe = crtc->pipe;
  770. int position, vtotal;
  771. if (!crtc->active)
  772. return -1;
  773. vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
  774. mode = &vblank->hwmode;
  775. if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
  776. return __intel_get_crtc_scanline_from_timestamp(crtc);
  777. vtotal = mode->crtc_vtotal;
  778. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  779. vtotal /= 2;
  780. if (IS_GEN2(dev_priv))
  781. position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
  782. else
  783. position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
  784. /*
  785. * On HSW, the DSL reg (0x70000) appears to return 0 if we
  786. * read it just before the start of vblank. So try it again
  787. * so we don't accidentally end up spanning a vblank frame
  788. * increment, causing the pipe_update_end() code to squak at us.
  789. *
  790. * The nature of this problem means we can't simply check the ISR
  791. * bit and return the vblank start value; nor can we use the scanline
  792. * debug register in the transcoder as it appears to have the same
  793. * problem. We may need to extend this to include other platforms,
  794. * but so far testing only shows the problem on HSW.
  795. */
  796. if (HAS_DDI(dev_priv) && !position) {
  797. int i, temp;
  798. for (i = 0; i < 100; i++) {
  799. udelay(1);
  800. temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
  801. if (temp != position) {
  802. position = temp;
  803. break;
  804. }
  805. }
  806. }
  807. /*
  808. * See update_scanline_offset() for the details on the
  809. * scanline_offset adjustment.
  810. */
  811. return (position + crtc->scanline_offset) % vtotal;
  812. }
  813. static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
  814. bool in_vblank_irq, int *vpos, int *hpos,
  815. ktime_t *stime, ktime_t *etime,
  816. const struct drm_display_mode *mode)
  817. {
  818. struct drm_i915_private *dev_priv = to_i915(dev);
  819. struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
  820. pipe);
  821. int position;
  822. int vbl_start, vbl_end, hsync_start, htotal, vtotal;
  823. unsigned long irqflags;
  824. if (WARN_ON(!mode->crtc_clock)) {
  825. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  826. "pipe %c\n", pipe_name(pipe));
  827. return false;
  828. }
  829. htotal = mode->crtc_htotal;
  830. hsync_start = mode->crtc_hsync_start;
  831. vtotal = mode->crtc_vtotal;
  832. vbl_start = mode->crtc_vblank_start;
  833. vbl_end = mode->crtc_vblank_end;
  834. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  835. vbl_start = DIV_ROUND_UP(vbl_start, 2);
  836. vbl_end /= 2;
  837. vtotal /= 2;
  838. }
  839. /*
  840. * Lock uncore.lock, as we will do multiple timing critical raw
  841. * register reads, potentially with preemption disabled, so the
  842. * following code must not block on uncore.lock.
  843. */
  844. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  845. /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
  846. /* Get optional system timestamp before query. */
  847. if (stime)
  848. *stime = ktime_get();
  849. if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  850. /* No obvious pixelcount register. Only query vertical
  851. * scanout position from Display scan line register.
  852. */
  853. position = __intel_get_crtc_scanline(intel_crtc);
  854. } else {
  855. /* Have access to pixelcount since start of frame.
  856. * We can split this into vertical and horizontal
  857. * scanout position.
  858. */
  859. position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  860. /* convert to pixel counts */
  861. vbl_start *= htotal;
  862. vbl_end *= htotal;
  863. vtotal *= htotal;
  864. /*
  865. * In interlaced modes, the pixel counter counts all pixels,
  866. * so one field will have htotal more pixels. In order to avoid
  867. * the reported position from jumping backwards when the pixel
  868. * counter is beyond the length of the shorter field, just
  869. * clamp the position the length of the shorter field. This
  870. * matches how the scanline counter based position works since
  871. * the scanline counter doesn't count the two half lines.
  872. */
  873. if (position >= vtotal)
  874. position = vtotal - 1;
  875. /*
  876. * Start of vblank interrupt is triggered at start of hsync,
  877. * just prior to the first active line of vblank. However we
  878. * consider lines to start at the leading edge of horizontal
  879. * active. So, should we get here before we've crossed into
  880. * the horizontal active of the first line in vblank, we would
  881. * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
  882. * always add htotal-hsync_start to the current pixel position.
  883. */
  884. position = (position + htotal - hsync_start) % vtotal;
  885. }
  886. /* Get optional system timestamp after query. */
  887. if (etime)
  888. *etime = ktime_get();
  889. /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
  890. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  891. /*
  892. * While in vblank, position will be negative
  893. * counting up towards 0 at vbl_end. And outside
  894. * vblank, position will be positive counting
  895. * up since vbl_end.
  896. */
  897. if (position >= vbl_start)
  898. position -= vbl_end;
  899. else
  900. position += vtotal - vbl_end;
  901. if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  902. *vpos = position;
  903. *hpos = 0;
  904. } else {
  905. *vpos = position / htotal;
  906. *hpos = position - (*vpos * htotal);
  907. }
  908. return true;
  909. }
  910. int intel_get_crtc_scanline(struct intel_crtc *crtc)
  911. {
  912. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  913. unsigned long irqflags;
  914. int position;
  915. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  916. position = __intel_get_crtc_scanline(crtc);
  917. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  918. return position;
  919. }
  920. static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
  921. {
  922. u32 busy_up, busy_down, max_avg, min_avg;
  923. u8 new_delay;
  924. spin_lock(&mchdev_lock);
  925. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  926. new_delay = dev_priv->ips.cur_delay;
  927. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  928. busy_up = I915_READ(RCPREVBSYTUPAVG);
  929. busy_down = I915_READ(RCPREVBSYTDNAVG);
  930. max_avg = I915_READ(RCBMAXAVG);
  931. min_avg = I915_READ(RCBMINAVG);
  932. /* Handle RCS change request from hw */
  933. if (busy_up > max_avg) {
  934. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  935. new_delay = dev_priv->ips.cur_delay - 1;
  936. if (new_delay < dev_priv->ips.max_delay)
  937. new_delay = dev_priv->ips.max_delay;
  938. } else if (busy_down < min_avg) {
  939. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  940. new_delay = dev_priv->ips.cur_delay + 1;
  941. if (new_delay > dev_priv->ips.min_delay)
  942. new_delay = dev_priv->ips.min_delay;
  943. }
  944. if (ironlake_set_drps(dev_priv, new_delay))
  945. dev_priv->ips.cur_delay = new_delay;
  946. spin_unlock(&mchdev_lock);
  947. return;
  948. }
  949. static void notify_ring(struct intel_engine_cs *engine)
  950. {
  951. struct i915_request *rq = NULL;
  952. struct intel_wait *wait;
  953. if (!engine->breadcrumbs.irq_armed)
  954. return;
  955. atomic_inc(&engine->irq_count);
  956. set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
  957. spin_lock(&engine->breadcrumbs.irq_lock);
  958. wait = engine->breadcrumbs.irq_wait;
  959. if (wait) {
  960. bool wakeup = engine->irq_seqno_barrier;
  961. /* We use a callback from the dma-fence to submit
  962. * requests after waiting on our own requests. To
  963. * ensure minimum delay in queuing the next request to
  964. * hardware, signal the fence now rather than wait for
  965. * the signaler to be woken up. We still wake up the
  966. * waiter in order to handle the irq-seqno coherency
  967. * issues (we may receive the interrupt before the
  968. * seqno is written, see __i915_request_irq_complete())
  969. * and to handle coalescing of multiple seqno updates
  970. * and many waiters.
  971. */
  972. if (i915_seqno_passed(intel_engine_get_seqno(engine),
  973. wait->seqno)) {
  974. struct i915_request *waiter = wait->request;
  975. wakeup = true;
  976. if (!test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
  977. &waiter->fence.flags) &&
  978. intel_wait_check_request(wait, waiter))
  979. rq = i915_request_get(waiter);
  980. }
  981. if (wakeup)
  982. wake_up_process(wait->tsk);
  983. } else {
  984. if (engine->breadcrumbs.irq_armed)
  985. __intel_engine_disarm_breadcrumbs(engine);
  986. }
  987. spin_unlock(&engine->breadcrumbs.irq_lock);
  988. if (rq) {
  989. dma_fence_signal(&rq->fence);
  990. GEM_BUG_ON(!i915_request_completed(rq));
  991. i915_request_put(rq);
  992. }
  993. trace_intel_engine_notify(engine, wait);
  994. }
  995. static void vlv_c0_read(struct drm_i915_private *dev_priv,
  996. struct intel_rps_ei *ei)
  997. {
  998. ei->ktime = ktime_get_raw();
  999. ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
  1000. ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
  1001. }
  1002. void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
  1003. {
  1004. memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
  1005. }
  1006. static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
  1007. {
  1008. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  1009. const struct intel_rps_ei *prev = &rps->ei;
  1010. struct intel_rps_ei now;
  1011. u32 events = 0;
  1012. if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
  1013. return 0;
  1014. vlv_c0_read(dev_priv, &now);
  1015. if (prev->ktime) {
  1016. u64 time, c0;
  1017. u32 render, media;
  1018. time = ktime_us_delta(now.ktime, prev->ktime);
  1019. time *= dev_priv->czclk_freq;
  1020. /* Workload can be split between render + media,
  1021. * e.g. SwapBuffers being blitted in X after being rendered in
  1022. * mesa. To account for this we need to combine both engines
  1023. * into our activity counter.
  1024. */
  1025. render = now.render_c0 - prev->render_c0;
  1026. media = now.media_c0 - prev->media_c0;
  1027. c0 = max(render, media);
  1028. c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
  1029. if (c0 > time * rps->up_threshold)
  1030. events = GEN6_PM_RP_UP_THRESHOLD;
  1031. else if (c0 < time * rps->down_threshold)
  1032. events = GEN6_PM_RP_DOWN_THRESHOLD;
  1033. }
  1034. rps->ei = now;
  1035. return events;
  1036. }
  1037. static void gen6_pm_rps_work(struct work_struct *work)
  1038. {
  1039. struct drm_i915_private *dev_priv =
  1040. container_of(work, struct drm_i915_private, gt_pm.rps.work);
  1041. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  1042. bool client_boost = false;
  1043. int new_delay, adj, min, max;
  1044. u32 pm_iir = 0;
  1045. spin_lock_irq(&dev_priv->irq_lock);
  1046. if (rps->interrupts_enabled) {
  1047. pm_iir = fetch_and_zero(&rps->pm_iir);
  1048. client_boost = atomic_read(&rps->num_waiters);
  1049. }
  1050. spin_unlock_irq(&dev_priv->irq_lock);
  1051. /* Make sure we didn't queue anything we're not going to process. */
  1052. WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
  1053. if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
  1054. goto out;
  1055. mutex_lock(&dev_priv->pcu_lock);
  1056. pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
  1057. adj = rps->last_adj;
  1058. new_delay = rps->cur_freq;
  1059. min = rps->min_freq_softlimit;
  1060. max = rps->max_freq_softlimit;
  1061. if (client_boost)
  1062. max = rps->max_freq;
  1063. if (client_boost && new_delay < rps->boost_freq) {
  1064. new_delay = rps->boost_freq;
  1065. adj = 0;
  1066. } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  1067. if (adj > 0)
  1068. adj *= 2;
  1069. else /* CHV needs even encode values */
  1070. adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
  1071. if (new_delay >= rps->max_freq_softlimit)
  1072. adj = 0;
  1073. } else if (client_boost) {
  1074. adj = 0;
  1075. } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
  1076. if (rps->cur_freq > rps->efficient_freq)
  1077. new_delay = rps->efficient_freq;
  1078. else if (rps->cur_freq > rps->min_freq_softlimit)
  1079. new_delay = rps->min_freq_softlimit;
  1080. adj = 0;
  1081. } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
  1082. if (adj < 0)
  1083. adj *= 2;
  1084. else /* CHV needs even encode values */
  1085. adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
  1086. if (new_delay <= rps->min_freq_softlimit)
  1087. adj = 0;
  1088. } else { /* unknown event */
  1089. adj = 0;
  1090. }
  1091. rps->last_adj = adj;
  1092. /* sysfs frequency interfaces may have snuck in while servicing the
  1093. * interrupt
  1094. */
  1095. new_delay += adj;
  1096. new_delay = clamp_t(int, new_delay, min, max);
  1097. if (intel_set_rps(dev_priv, new_delay)) {
  1098. DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
  1099. rps->last_adj = 0;
  1100. }
  1101. mutex_unlock(&dev_priv->pcu_lock);
  1102. out:
  1103. /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
  1104. spin_lock_irq(&dev_priv->irq_lock);
  1105. if (rps->interrupts_enabled)
  1106. gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
  1107. spin_unlock_irq(&dev_priv->irq_lock);
  1108. }
  1109. /**
  1110. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  1111. * occurred.
  1112. * @work: workqueue struct
  1113. *
  1114. * Doesn't actually do anything except notify userspace. As a consequence of
  1115. * this event, userspace should try to remap the bad rows since statistically
  1116. * it is likely the same row is more likely to go bad again.
  1117. */
  1118. static void ivybridge_parity_work(struct work_struct *work)
  1119. {
  1120. struct drm_i915_private *dev_priv =
  1121. container_of(work, typeof(*dev_priv), l3_parity.error_work);
  1122. u32 error_status, row, bank, subbank;
  1123. char *parity_event[6];
  1124. uint32_t misccpctl;
  1125. uint8_t slice = 0;
  1126. /* We must turn off DOP level clock gating to access the L3 registers.
  1127. * In order to prevent a get/put style interface, acquire struct mutex
  1128. * any time we access those registers.
  1129. */
  1130. mutex_lock(&dev_priv->drm.struct_mutex);
  1131. /* If we've screwed up tracking, just let the interrupt fire again */
  1132. if (WARN_ON(!dev_priv->l3_parity.which_slice))
  1133. goto out;
  1134. misccpctl = I915_READ(GEN7_MISCCPCTL);
  1135. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  1136. POSTING_READ(GEN7_MISCCPCTL);
  1137. while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
  1138. i915_reg_t reg;
  1139. slice--;
  1140. if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
  1141. break;
  1142. dev_priv->l3_parity.which_slice &= ~(1<<slice);
  1143. reg = GEN7_L3CDERRST1(slice);
  1144. error_status = I915_READ(reg);
  1145. row = GEN7_PARITY_ERROR_ROW(error_status);
  1146. bank = GEN7_PARITY_ERROR_BANK(error_status);
  1147. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  1148. I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
  1149. POSTING_READ(reg);
  1150. parity_event[0] = I915_L3_PARITY_UEVENT "=1";
  1151. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  1152. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  1153. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  1154. parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
  1155. parity_event[5] = NULL;
  1156. kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
  1157. KOBJ_CHANGE, parity_event);
  1158. DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
  1159. slice, row, bank, subbank);
  1160. kfree(parity_event[4]);
  1161. kfree(parity_event[3]);
  1162. kfree(parity_event[2]);
  1163. kfree(parity_event[1]);
  1164. }
  1165. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  1166. out:
  1167. WARN_ON(dev_priv->l3_parity.which_slice);
  1168. spin_lock_irq(&dev_priv->irq_lock);
  1169. gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
  1170. spin_unlock_irq(&dev_priv->irq_lock);
  1171. mutex_unlock(&dev_priv->drm.struct_mutex);
  1172. }
  1173. static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
  1174. u32 iir)
  1175. {
  1176. if (!HAS_L3_DPF(dev_priv))
  1177. return;
  1178. spin_lock(&dev_priv->irq_lock);
  1179. gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
  1180. spin_unlock(&dev_priv->irq_lock);
  1181. iir &= GT_PARITY_ERROR(dev_priv);
  1182. if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
  1183. dev_priv->l3_parity.which_slice |= 1 << 1;
  1184. if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
  1185. dev_priv->l3_parity.which_slice |= 1 << 0;
  1186. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  1187. }
  1188. static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
  1189. u32 gt_iir)
  1190. {
  1191. if (gt_iir & GT_RENDER_USER_INTERRUPT)
  1192. notify_ring(dev_priv->engine[RCS]);
  1193. if (gt_iir & ILK_BSD_USER_INTERRUPT)
  1194. notify_ring(dev_priv->engine[VCS]);
  1195. }
  1196. static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
  1197. u32 gt_iir)
  1198. {
  1199. if (gt_iir & GT_RENDER_USER_INTERRUPT)
  1200. notify_ring(dev_priv->engine[RCS]);
  1201. if (gt_iir & GT_BSD_USER_INTERRUPT)
  1202. notify_ring(dev_priv->engine[VCS]);
  1203. if (gt_iir & GT_BLT_USER_INTERRUPT)
  1204. notify_ring(dev_priv->engine[BCS]);
  1205. if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
  1206. GT_BSD_CS_ERROR_INTERRUPT |
  1207. GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
  1208. DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
  1209. if (gt_iir & GT_PARITY_ERROR(dev_priv))
  1210. ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
  1211. }
  1212. static void
  1213. gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir)
  1214. {
  1215. struct intel_engine_execlists * const execlists = &engine->execlists;
  1216. bool tasklet = false;
  1217. if (iir & GT_CONTEXT_SWITCH_INTERRUPT) {
  1218. if (READ_ONCE(engine->execlists.active))
  1219. tasklet = !test_and_set_bit(ENGINE_IRQ_EXECLIST,
  1220. &engine->irq_posted);
  1221. }
  1222. if (iir & GT_RENDER_USER_INTERRUPT) {
  1223. notify_ring(engine);
  1224. tasklet |= USES_GUC_SUBMISSION(engine->i915);
  1225. }
  1226. if (tasklet)
  1227. tasklet_hi_schedule(&execlists->tasklet);
  1228. }
  1229. static void gen8_gt_irq_ack(struct drm_i915_private *i915,
  1230. u32 master_ctl, u32 gt_iir[4])
  1231. {
  1232. void __iomem * const regs = i915->regs;
  1233. #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \
  1234. GEN8_GT_BCS_IRQ | \
  1235. GEN8_GT_VCS1_IRQ | \
  1236. GEN8_GT_VCS2_IRQ | \
  1237. GEN8_GT_VECS_IRQ | \
  1238. GEN8_GT_PM_IRQ | \
  1239. GEN8_GT_GUC_IRQ)
  1240. if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
  1241. gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0));
  1242. if (likely(gt_iir[0]))
  1243. raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]);
  1244. }
  1245. if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
  1246. gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1));
  1247. if (likely(gt_iir[1]))
  1248. raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]);
  1249. }
  1250. if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
  1251. gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2));
  1252. if (likely(gt_iir[2] & (i915->pm_rps_events |
  1253. i915->pm_guc_events)))
  1254. raw_reg_write(regs, GEN8_GT_IIR(2),
  1255. gt_iir[2] & (i915->pm_rps_events |
  1256. i915->pm_guc_events));
  1257. }
  1258. if (master_ctl & GEN8_GT_VECS_IRQ) {
  1259. gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3));
  1260. if (likely(gt_iir[3]))
  1261. raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]);
  1262. }
  1263. }
  1264. static void gen8_gt_irq_handler(struct drm_i915_private *i915,
  1265. u32 master_ctl, u32 gt_iir[4])
  1266. {
  1267. if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
  1268. gen8_cs_irq_handler(i915->engine[RCS],
  1269. gt_iir[0] >> GEN8_RCS_IRQ_SHIFT);
  1270. gen8_cs_irq_handler(i915->engine[BCS],
  1271. gt_iir[0] >> GEN8_BCS_IRQ_SHIFT);
  1272. }
  1273. if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
  1274. gen8_cs_irq_handler(i915->engine[VCS],
  1275. gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT);
  1276. gen8_cs_irq_handler(i915->engine[VCS2],
  1277. gt_iir[1] >> GEN8_VCS2_IRQ_SHIFT);
  1278. }
  1279. if (master_ctl & GEN8_GT_VECS_IRQ) {
  1280. gen8_cs_irq_handler(i915->engine[VECS],
  1281. gt_iir[3] >> GEN8_VECS_IRQ_SHIFT);
  1282. }
  1283. if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
  1284. gen6_rps_irq_handler(i915, gt_iir[2]);
  1285. gen9_guc_irq_handler(i915, gt_iir[2]);
  1286. }
  1287. }
  1288. static bool gen11_port_hotplug_long_detect(enum port port, u32 val)
  1289. {
  1290. switch (port) {
  1291. case PORT_C:
  1292. return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
  1293. case PORT_D:
  1294. return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
  1295. case PORT_E:
  1296. return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
  1297. case PORT_F:
  1298. return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
  1299. default:
  1300. return false;
  1301. }
  1302. }
  1303. static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
  1304. {
  1305. switch (port) {
  1306. case PORT_A:
  1307. return val & PORTA_HOTPLUG_LONG_DETECT;
  1308. case PORT_B:
  1309. return val & PORTB_HOTPLUG_LONG_DETECT;
  1310. case PORT_C:
  1311. return val & PORTC_HOTPLUG_LONG_DETECT;
  1312. default:
  1313. return false;
  1314. }
  1315. }
  1316. static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
  1317. {
  1318. switch (port) {
  1319. case PORT_E:
  1320. return val & PORTE_HOTPLUG_LONG_DETECT;
  1321. default:
  1322. return false;
  1323. }
  1324. }
  1325. static bool spt_port_hotplug_long_detect(enum port port, u32 val)
  1326. {
  1327. switch (port) {
  1328. case PORT_A:
  1329. return val & PORTA_HOTPLUG_LONG_DETECT;
  1330. case PORT_B:
  1331. return val & PORTB_HOTPLUG_LONG_DETECT;
  1332. case PORT_C:
  1333. return val & PORTC_HOTPLUG_LONG_DETECT;
  1334. case PORT_D:
  1335. return val & PORTD_HOTPLUG_LONG_DETECT;
  1336. default:
  1337. return false;
  1338. }
  1339. }
  1340. static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
  1341. {
  1342. switch (port) {
  1343. case PORT_A:
  1344. return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
  1345. default:
  1346. return false;
  1347. }
  1348. }
  1349. static bool pch_port_hotplug_long_detect(enum port port, u32 val)
  1350. {
  1351. switch (port) {
  1352. case PORT_B:
  1353. return val & PORTB_HOTPLUG_LONG_DETECT;
  1354. case PORT_C:
  1355. return val & PORTC_HOTPLUG_LONG_DETECT;
  1356. case PORT_D:
  1357. return val & PORTD_HOTPLUG_LONG_DETECT;
  1358. default:
  1359. return false;
  1360. }
  1361. }
  1362. static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
  1363. {
  1364. switch (port) {
  1365. case PORT_B:
  1366. return val & PORTB_HOTPLUG_INT_LONG_PULSE;
  1367. case PORT_C:
  1368. return val & PORTC_HOTPLUG_INT_LONG_PULSE;
  1369. case PORT_D:
  1370. return val & PORTD_HOTPLUG_INT_LONG_PULSE;
  1371. default:
  1372. return false;
  1373. }
  1374. }
  1375. /*
  1376. * Get a bit mask of pins that have triggered, and which ones may be long.
  1377. * This can be called multiple times with the same masks to accumulate
  1378. * hotplug detection results from several registers.
  1379. *
  1380. * Note that the caller is expected to zero out the masks initially.
  1381. */
  1382. static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
  1383. u32 *pin_mask, u32 *long_mask,
  1384. u32 hotplug_trigger, u32 dig_hotplug_reg,
  1385. const u32 hpd[HPD_NUM_PINS],
  1386. bool long_pulse_detect(enum port port, u32 val))
  1387. {
  1388. enum port port;
  1389. int i;
  1390. for_each_hpd_pin(i) {
  1391. if ((hpd[i] & hotplug_trigger) == 0)
  1392. continue;
  1393. *pin_mask |= BIT(i);
  1394. port = intel_hpd_pin_to_port(dev_priv, i);
  1395. if (port == PORT_NONE)
  1396. continue;
  1397. if (long_pulse_detect(port, dig_hotplug_reg))
  1398. *long_mask |= BIT(i);
  1399. }
  1400. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
  1401. hotplug_trigger, dig_hotplug_reg, *pin_mask);
  1402. }
  1403. static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
  1404. {
  1405. wake_up_all(&dev_priv->gmbus_wait_queue);
  1406. }
  1407. static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
  1408. {
  1409. wake_up_all(&dev_priv->gmbus_wait_queue);
  1410. }
  1411. #if defined(CONFIG_DEBUG_FS)
  1412. static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1413. enum pipe pipe,
  1414. uint32_t crc0, uint32_t crc1,
  1415. uint32_t crc2, uint32_t crc3,
  1416. uint32_t crc4)
  1417. {
  1418. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  1419. struct intel_pipe_crc_entry *entry;
  1420. struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
  1421. struct drm_driver *driver = dev_priv->drm.driver;
  1422. uint32_t crcs[5];
  1423. int head, tail;
  1424. spin_lock(&pipe_crc->lock);
  1425. if (pipe_crc->source && !crtc->base.crc.opened) {
  1426. if (!pipe_crc->entries) {
  1427. spin_unlock(&pipe_crc->lock);
  1428. DRM_DEBUG_KMS("spurious interrupt\n");
  1429. return;
  1430. }
  1431. head = pipe_crc->head;
  1432. tail = pipe_crc->tail;
  1433. if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
  1434. spin_unlock(&pipe_crc->lock);
  1435. DRM_ERROR("CRC buffer overflowing\n");
  1436. return;
  1437. }
  1438. entry = &pipe_crc->entries[head];
  1439. entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
  1440. entry->crc[0] = crc0;
  1441. entry->crc[1] = crc1;
  1442. entry->crc[2] = crc2;
  1443. entry->crc[3] = crc3;
  1444. entry->crc[4] = crc4;
  1445. head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
  1446. pipe_crc->head = head;
  1447. spin_unlock(&pipe_crc->lock);
  1448. wake_up_interruptible(&pipe_crc->wq);
  1449. } else {
  1450. /*
  1451. * For some not yet identified reason, the first CRC is
  1452. * bonkers. So let's just wait for the next vblank and read
  1453. * out the buggy result.
  1454. *
  1455. * On GEN8+ sometimes the second CRC is bonkers as well, so
  1456. * don't trust that one either.
  1457. */
  1458. if (pipe_crc->skipped <= 0 ||
  1459. (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
  1460. pipe_crc->skipped++;
  1461. spin_unlock(&pipe_crc->lock);
  1462. return;
  1463. }
  1464. spin_unlock(&pipe_crc->lock);
  1465. crcs[0] = crc0;
  1466. crcs[1] = crc1;
  1467. crcs[2] = crc2;
  1468. crcs[3] = crc3;
  1469. crcs[4] = crc4;
  1470. drm_crtc_add_crc_entry(&crtc->base, true,
  1471. drm_crtc_accurate_vblank_count(&crtc->base),
  1472. crcs);
  1473. }
  1474. }
  1475. #else
  1476. static inline void
  1477. display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1478. enum pipe pipe,
  1479. uint32_t crc0, uint32_t crc1,
  1480. uint32_t crc2, uint32_t crc3,
  1481. uint32_t crc4) {}
  1482. #endif
  1483. static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1484. enum pipe pipe)
  1485. {
  1486. display_pipe_crc_irq_handler(dev_priv, pipe,
  1487. I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
  1488. 0, 0, 0, 0);
  1489. }
  1490. static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1491. enum pipe pipe)
  1492. {
  1493. display_pipe_crc_irq_handler(dev_priv, pipe,
  1494. I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
  1495. I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
  1496. I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
  1497. I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
  1498. I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
  1499. }
  1500. static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1501. enum pipe pipe)
  1502. {
  1503. uint32_t res1, res2;
  1504. if (INTEL_GEN(dev_priv) >= 3)
  1505. res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
  1506. else
  1507. res1 = 0;
  1508. if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
  1509. res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
  1510. else
  1511. res2 = 0;
  1512. display_pipe_crc_irq_handler(dev_priv, pipe,
  1513. I915_READ(PIPE_CRC_RES_RED(pipe)),
  1514. I915_READ(PIPE_CRC_RES_GREEN(pipe)),
  1515. I915_READ(PIPE_CRC_RES_BLUE(pipe)),
  1516. res1, res2);
  1517. }
  1518. /* The RPS events need forcewake, so we add them to a work queue and mask their
  1519. * IMR bits until the work is done. Other interrupts can be processed without
  1520. * the work queue. */
  1521. static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
  1522. {
  1523. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  1524. if (pm_iir & dev_priv->pm_rps_events) {
  1525. spin_lock(&dev_priv->irq_lock);
  1526. gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
  1527. if (rps->interrupts_enabled) {
  1528. rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
  1529. schedule_work(&rps->work);
  1530. }
  1531. spin_unlock(&dev_priv->irq_lock);
  1532. }
  1533. if (INTEL_GEN(dev_priv) >= 8)
  1534. return;
  1535. if (HAS_VEBOX(dev_priv)) {
  1536. if (pm_iir & PM_VEBOX_USER_INTERRUPT)
  1537. notify_ring(dev_priv->engine[VECS]);
  1538. if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
  1539. DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
  1540. }
  1541. }
  1542. static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
  1543. {
  1544. if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT)
  1545. intel_guc_to_host_event_handler(&dev_priv->guc);
  1546. }
  1547. static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
  1548. {
  1549. enum pipe pipe;
  1550. for_each_pipe(dev_priv, pipe) {
  1551. I915_WRITE(PIPESTAT(pipe),
  1552. PIPESTAT_INT_STATUS_MASK |
  1553. PIPE_FIFO_UNDERRUN_STATUS);
  1554. dev_priv->pipestat_irq_mask[pipe] = 0;
  1555. }
  1556. }
  1557. static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
  1558. u32 iir, u32 pipe_stats[I915_MAX_PIPES])
  1559. {
  1560. int pipe;
  1561. spin_lock(&dev_priv->irq_lock);
  1562. if (!dev_priv->display_irqs_enabled) {
  1563. spin_unlock(&dev_priv->irq_lock);
  1564. return;
  1565. }
  1566. for_each_pipe(dev_priv, pipe) {
  1567. i915_reg_t reg;
  1568. u32 status_mask, enable_mask, iir_bit = 0;
  1569. /*
  1570. * PIPESTAT bits get signalled even when the interrupt is
  1571. * disabled with the mask bits, and some of the status bits do
  1572. * not generate interrupts at all (like the underrun bit). Hence
  1573. * we need to be careful that we only handle what we want to
  1574. * handle.
  1575. */
  1576. /* fifo underruns are filterered in the underrun handler. */
  1577. status_mask = PIPE_FIFO_UNDERRUN_STATUS;
  1578. switch (pipe) {
  1579. case PIPE_A:
  1580. iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
  1581. break;
  1582. case PIPE_B:
  1583. iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
  1584. break;
  1585. case PIPE_C:
  1586. iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
  1587. break;
  1588. }
  1589. if (iir & iir_bit)
  1590. status_mask |= dev_priv->pipestat_irq_mask[pipe];
  1591. if (!status_mask)
  1592. continue;
  1593. reg = PIPESTAT(pipe);
  1594. pipe_stats[pipe] = I915_READ(reg) & status_mask;
  1595. enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
  1596. /*
  1597. * Clear the PIPE*STAT regs before the IIR
  1598. *
  1599. * Toggle the enable bits to make sure we get an
  1600. * edge in the ISR pipe event bit if we don't clear
  1601. * all the enabled status bits. Otherwise the edge
  1602. * triggered IIR on i965/g4x wouldn't notice that
  1603. * an interrupt is still pending.
  1604. */
  1605. if (pipe_stats[pipe]) {
  1606. I915_WRITE(reg, pipe_stats[pipe]);
  1607. I915_WRITE(reg, enable_mask);
  1608. }
  1609. }
  1610. spin_unlock(&dev_priv->irq_lock);
  1611. }
  1612. static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1613. u16 iir, u32 pipe_stats[I915_MAX_PIPES])
  1614. {
  1615. enum pipe pipe;
  1616. for_each_pipe(dev_priv, pipe) {
  1617. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  1618. drm_handle_vblank(&dev_priv->drm, pipe);
  1619. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1620. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1621. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1622. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1623. }
  1624. }
  1625. static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1626. u32 iir, u32 pipe_stats[I915_MAX_PIPES])
  1627. {
  1628. bool blc_event = false;
  1629. enum pipe pipe;
  1630. for_each_pipe(dev_priv, pipe) {
  1631. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  1632. drm_handle_vblank(&dev_priv->drm, pipe);
  1633. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1634. blc_event = true;
  1635. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1636. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1637. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1638. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1639. }
  1640. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1641. intel_opregion_asle_intr(dev_priv);
  1642. }
  1643. static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1644. u32 iir, u32 pipe_stats[I915_MAX_PIPES])
  1645. {
  1646. bool blc_event = false;
  1647. enum pipe pipe;
  1648. for_each_pipe(dev_priv, pipe) {
  1649. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
  1650. drm_handle_vblank(&dev_priv->drm, pipe);
  1651. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1652. blc_event = true;
  1653. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1654. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1655. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1656. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1657. }
  1658. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1659. intel_opregion_asle_intr(dev_priv);
  1660. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  1661. gmbus_irq_handler(dev_priv);
  1662. }
  1663. static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1664. u32 pipe_stats[I915_MAX_PIPES])
  1665. {
  1666. enum pipe pipe;
  1667. for_each_pipe(dev_priv, pipe) {
  1668. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
  1669. drm_handle_vblank(&dev_priv->drm, pipe);
  1670. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1671. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1672. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1673. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1674. }
  1675. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  1676. gmbus_irq_handler(dev_priv);
  1677. }
  1678. static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
  1679. {
  1680. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1681. if (hotplug_status)
  1682. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1683. return hotplug_status;
  1684. }
  1685. static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1686. u32 hotplug_status)
  1687. {
  1688. u32 pin_mask = 0, long_mask = 0;
  1689. if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
  1690. IS_CHERRYVIEW(dev_priv)) {
  1691. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
  1692. if (hotplug_trigger) {
  1693. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
  1694. hotplug_trigger, hotplug_trigger,
  1695. hpd_status_g4x,
  1696. i9xx_port_hotplug_long_detect);
  1697. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1698. }
  1699. if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
  1700. dp_aux_irq_handler(dev_priv);
  1701. } else {
  1702. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  1703. if (hotplug_trigger) {
  1704. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
  1705. hotplug_trigger, hotplug_trigger,
  1706. hpd_status_i915,
  1707. i9xx_port_hotplug_long_detect);
  1708. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1709. }
  1710. }
  1711. }
  1712. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  1713. {
  1714. struct drm_device *dev = arg;
  1715. struct drm_i915_private *dev_priv = to_i915(dev);
  1716. irqreturn_t ret = IRQ_NONE;
  1717. if (!intel_irqs_enabled(dev_priv))
  1718. return IRQ_NONE;
  1719. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1720. disable_rpm_wakeref_asserts(dev_priv);
  1721. do {
  1722. u32 iir, gt_iir, pm_iir;
  1723. u32 pipe_stats[I915_MAX_PIPES] = {};
  1724. u32 hotplug_status = 0;
  1725. u32 ier = 0;
  1726. gt_iir = I915_READ(GTIIR);
  1727. pm_iir = I915_READ(GEN6_PMIIR);
  1728. iir = I915_READ(VLV_IIR);
  1729. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  1730. break;
  1731. ret = IRQ_HANDLED;
  1732. /*
  1733. * Theory on interrupt generation, based on empirical evidence:
  1734. *
  1735. * x = ((VLV_IIR & VLV_IER) ||
  1736. * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
  1737. * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
  1738. *
  1739. * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
  1740. * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
  1741. * guarantee the CPU interrupt will be raised again even if we
  1742. * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
  1743. * bits this time around.
  1744. */
  1745. I915_WRITE(VLV_MASTER_IER, 0);
  1746. ier = I915_READ(VLV_IER);
  1747. I915_WRITE(VLV_IER, 0);
  1748. if (gt_iir)
  1749. I915_WRITE(GTIIR, gt_iir);
  1750. if (pm_iir)
  1751. I915_WRITE(GEN6_PMIIR, pm_iir);
  1752. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  1753. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  1754. /* Call regardless, as some status bits might not be
  1755. * signalled in iir */
  1756. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  1757. if (iir & (I915_LPE_PIPE_A_INTERRUPT |
  1758. I915_LPE_PIPE_B_INTERRUPT))
  1759. intel_lpe_audio_irq_handler(dev_priv);
  1760. /*
  1761. * VLV_IIR is single buffered, and reflects the level
  1762. * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
  1763. */
  1764. if (iir)
  1765. I915_WRITE(VLV_IIR, iir);
  1766. I915_WRITE(VLV_IER, ier);
  1767. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1768. POSTING_READ(VLV_MASTER_IER);
  1769. if (gt_iir)
  1770. snb_gt_irq_handler(dev_priv, gt_iir);
  1771. if (pm_iir)
  1772. gen6_rps_irq_handler(dev_priv, pm_iir);
  1773. if (hotplug_status)
  1774. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  1775. valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
  1776. } while (0);
  1777. enable_rpm_wakeref_asserts(dev_priv);
  1778. return ret;
  1779. }
  1780. static irqreturn_t cherryview_irq_handler(int irq, void *arg)
  1781. {
  1782. struct drm_device *dev = arg;
  1783. struct drm_i915_private *dev_priv = to_i915(dev);
  1784. irqreturn_t ret = IRQ_NONE;
  1785. if (!intel_irqs_enabled(dev_priv))
  1786. return IRQ_NONE;
  1787. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1788. disable_rpm_wakeref_asserts(dev_priv);
  1789. do {
  1790. u32 master_ctl, iir;
  1791. u32 pipe_stats[I915_MAX_PIPES] = {};
  1792. u32 hotplug_status = 0;
  1793. u32 gt_iir[4];
  1794. u32 ier = 0;
  1795. master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
  1796. iir = I915_READ(VLV_IIR);
  1797. if (master_ctl == 0 && iir == 0)
  1798. break;
  1799. ret = IRQ_HANDLED;
  1800. /*
  1801. * Theory on interrupt generation, based on empirical evidence:
  1802. *
  1803. * x = ((VLV_IIR & VLV_IER) ||
  1804. * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
  1805. * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
  1806. *
  1807. * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
  1808. * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
  1809. * guarantee the CPU interrupt will be raised again even if we
  1810. * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
  1811. * bits this time around.
  1812. */
  1813. I915_WRITE(GEN8_MASTER_IRQ, 0);
  1814. ier = I915_READ(VLV_IER);
  1815. I915_WRITE(VLV_IER, 0);
  1816. gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
  1817. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  1818. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  1819. /* Call regardless, as some status bits might not be
  1820. * signalled in iir */
  1821. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  1822. if (iir & (I915_LPE_PIPE_A_INTERRUPT |
  1823. I915_LPE_PIPE_B_INTERRUPT |
  1824. I915_LPE_PIPE_C_INTERRUPT))
  1825. intel_lpe_audio_irq_handler(dev_priv);
  1826. /*
  1827. * VLV_IIR is single buffered, and reflects the level
  1828. * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
  1829. */
  1830. if (iir)
  1831. I915_WRITE(VLV_IIR, iir);
  1832. I915_WRITE(VLV_IER, ier);
  1833. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  1834. POSTING_READ(GEN8_MASTER_IRQ);
  1835. gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
  1836. if (hotplug_status)
  1837. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  1838. valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
  1839. } while (0);
  1840. enable_rpm_wakeref_asserts(dev_priv);
  1841. return ret;
  1842. }
  1843. static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1844. u32 hotplug_trigger,
  1845. const u32 hpd[HPD_NUM_PINS])
  1846. {
  1847. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  1848. /*
  1849. * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
  1850. * unless we touch the hotplug register, even if hotplug_trigger is
  1851. * zero. Not acking leads to "The master control interrupt lied (SDE)!"
  1852. * errors.
  1853. */
  1854. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  1855. if (!hotplug_trigger) {
  1856. u32 mask = PORTA_HOTPLUG_STATUS_MASK |
  1857. PORTD_HOTPLUG_STATUS_MASK |
  1858. PORTC_HOTPLUG_STATUS_MASK |
  1859. PORTB_HOTPLUG_STATUS_MASK;
  1860. dig_hotplug_reg &= ~mask;
  1861. }
  1862. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  1863. if (!hotplug_trigger)
  1864. return;
  1865. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
  1866. dig_hotplug_reg, hpd,
  1867. pch_port_hotplug_long_detect);
  1868. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1869. }
  1870. static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1871. {
  1872. int pipe;
  1873. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
  1874. ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
  1875. if (pch_iir & SDE_AUDIO_POWER_MASK) {
  1876. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
  1877. SDE_AUDIO_POWER_SHIFT);
  1878. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  1879. port_name(port));
  1880. }
  1881. if (pch_iir & SDE_AUX_MASK)
  1882. dp_aux_irq_handler(dev_priv);
  1883. if (pch_iir & SDE_GMBUS)
  1884. gmbus_irq_handler(dev_priv);
  1885. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  1886. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  1887. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  1888. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  1889. if (pch_iir & SDE_POISON)
  1890. DRM_ERROR("PCH poison interrupt\n");
  1891. if (pch_iir & SDE_FDI_MASK)
  1892. for_each_pipe(dev_priv, pipe)
  1893. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  1894. pipe_name(pipe),
  1895. I915_READ(FDI_RX_IIR(pipe)));
  1896. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  1897. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  1898. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  1899. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  1900. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  1901. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
  1902. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  1903. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
  1904. }
  1905. static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
  1906. {
  1907. u32 err_int = I915_READ(GEN7_ERR_INT);
  1908. enum pipe pipe;
  1909. if (err_int & ERR_INT_POISON)
  1910. DRM_ERROR("Poison interrupt\n");
  1911. for_each_pipe(dev_priv, pipe) {
  1912. if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
  1913. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1914. if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
  1915. if (IS_IVYBRIDGE(dev_priv))
  1916. ivb_pipe_crc_irq_handler(dev_priv, pipe);
  1917. else
  1918. hsw_pipe_crc_irq_handler(dev_priv, pipe);
  1919. }
  1920. }
  1921. I915_WRITE(GEN7_ERR_INT, err_int);
  1922. }
  1923. static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
  1924. {
  1925. u32 serr_int = I915_READ(SERR_INT);
  1926. enum pipe pipe;
  1927. if (serr_int & SERR_INT_POISON)
  1928. DRM_ERROR("PCH poison interrupt\n");
  1929. for_each_pipe(dev_priv, pipe)
  1930. if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
  1931. intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
  1932. I915_WRITE(SERR_INT, serr_int);
  1933. }
  1934. static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1935. {
  1936. int pipe;
  1937. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
  1938. ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
  1939. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
  1940. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  1941. SDE_AUDIO_POWER_SHIFT_CPT);
  1942. DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
  1943. port_name(port));
  1944. }
  1945. if (pch_iir & SDE_AUX_MASK_CPT)
  1946. dp_aux_irq_handler(dev_priv);
  1947. if (pch_iir & SDE_GMBUS_CPT)
  1948. gmbus_irq_handler(dev_priv);
  1949. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  1950. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  1951. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  1952. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  1953. if (pch_iir & SDE_FDI_MASK_CPT)
  1954. for_each_pipe(dev_priv, pipe)
  1955. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  1956. pipe_name(pipe),
  1957. I915_READ(FDI_RX_IIR(pipe)));
  1958. if (pch_iir & SDE_ERROR_CPT)
  1959. cpt_serr_int_handler(dev_priv);
  1960. }
  1961. static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1962. {
  1963. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
  1964. ~SDE_PORTE_HOTPLUG_SPT;
  1965. u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
  1966. u32 pin_mask = 0, long_mask = 0;
  1967. if (hotplug_trigger) {
  1968. u32 dig_hotplug_reg;
  1969. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  1970. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  1971. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
  1972. hotplug_trigger, dig_hotplug_reg, hpd_spt,
  1973. spt_port_hotplug_long_detect);
  1974. }
  1975. if (hotplug2_trigger) {
  1976. u32 dig_hotplug_reg;
  1977. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
  1978. I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
  1979. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
  1980. hotplug2_trigger, dig_hotplug_reg, hpd_spt,
  1981. spt_port_hotplug2_long_detect);
  1982. }
  1983. if (pin_mask)
  1984. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1985. if (pch_iir & SDE_GMBUS_CPT)
  1986. gmbus_irq_handler(dev_priv);
  1987. }
  1988. static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1989. u32 hotplug_trigger,
  1990. const u32 hpd[HPD_NUM_PINS])
  1991. {
  1992. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  1993. dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
  1994. I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
  1995. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
  1996. dig_hotplug_reg, hpd,
  1997. ilk_port_hotplug_long_detect);
  1998. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1999. }
  2000. static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
  2001. u32 de_iir)
  2002. {
  2003. enum pipe pipe;
  2004. u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
  2005. if (hotplug_trigger)
  2006. ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
  2007. if (de_iir & DE_AUX_CHANNEL_A)
  2008. dp_aux_irq_handler(dev_priv);
  2009. if (de_iir & DE_GSE)
  2010. intel_opregion_asle_intr(dev_priv);
  2011. if (de_iir & DE_POISON)
  2012. DRM_ERROR("Poison interrupt\n");
  2013. for_each_pipe(dev_priv, pipe) {
  2014. if (de_iir & DE_PIPE_VBLANK(pipe))
  2015. drm_handle_vblank(&dev_priv->drm, pipe);
  2016. if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
  2017. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  2018. if (de_iir & DE_PIPE_CRC_DONE(pipe))
  2019. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  2020. }
  2021. /* check event from PCH */
  2022. if (de_iir & DE_PCH_EVENT) {
  2023. u32 pch_iir = I915_READ(SDEIIR);
  2024. if (HAS_PCH_CPT(dev_priv))
  2025. cpt_irq_handler(dev_priv, pch_iir);
  2026. else
  2027. ibx_irq_handler(dev_priv, pch_iir);
  2028. /* should clear PCH hotplug event before clear CPU irq */
  2029. I915_WRITE(SDEIIR, pch_iir);
  2030. }
  2031. if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
  2032. ironlake_rps_change_irq_handler(dev_priv);
  2033. }
  2034. static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
  2035. u32 de_iir)
  2036. {
  2037. enum pipe pipe;
  2038. u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
  2039. if (hotplug_trigger)
  2040. ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
  2041. if (de_iir & DE_ERR_INT_IVB)
  2042. ivb_err_int_handler(dev_priv);
  2043. if (de_iir & DE_EDP_PSR_INT_HSW) {
  2044. u32 psr_iir = I915_READ(EDP_PSR_IIR);
  2045. intel_psr_irq_handler(dev_priv, psr_iir);
  2046. I915_WRITE(EDP_PSR_IIR, psr_iir);
  2047. }
  2048. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  2049. dp_aux_irq_handler(dev_priv);
  2050. if (de_iir & DE_GSE_IVB)
  2051. intel_opregion_asle_intr(dev_priv);
  2052. for_each_pipe(dev_priv, pipe) {
  2053. if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
  2054. drm_handle_vblank(&dev_priv->drm, pipe);
  2055. }
  2056. /* check event from PCH */
  2057. if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
  2058. u32 pch_iir = I915_READ(SDEIIR);
  2059. cpt_irq_handler(dev_priv, pch_iir);
  2060. /* clear PCH hotplug event before clear CPU irq */
  2061. I915_WRITE(SDEIIR, pch_iir);
  2062. }
  2063. }
  2064. /*
  2065. * To handle irqs with the minimum potential races with fresh interrupts, we:
  2066. * 1 - Disable Master Interrupt Control.
  2067. * 2 - Find the source(s) of the interrupt.
  2068. * 3 - Clear the Interrupt Identity bits (IIR).
  2069. * 4 - Process the interrupt(s) that had bits set in the IIRs.
  2070. * 5 - Re-enable Master Interrupt Control.
  2071. */
  2072. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  2073. {
  2074. struct drm_device *dev = arg;
  2075. struct drm_i915_private *dev_priv = to_i915(dev);
  2076. u32 de_iir, gt_iir, de_ier, sde_ier = 0;
  2077. irqreturn_t ret = IRQ_NONE;
  2078. if (!intel_irqs_enabled(dev_priv))
  2079. return IRQ_NONE;
  2080. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2081. disable_rpm_wakeref_asserts(dev_priv);
  2082. /* disable master interrupt before clearing iir */
  2083. de_ier = I915_READ(DEIER);
  2084. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  2085. POSTING_READ(DEIER);
  2086. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  2087. * interrupts will will be stored on its back queue, and then we'll be
  2088. * able to process them after we restore SDEIER (as soon as we restore
  2089. * it, we'll get an interrupt if SDEIIR still has something to process
  2090. * due to its back queue). */
  2091. if (!HAS_PCH_NOP(dev_priv)) {
  2092. sde_ier = I915_READ(SDEIER);
  2093. I915_WRITE(SDEIER, 0);
  2094. POSTING_READ(SDEIER);
  2095. }
  2096. /* Find, clear, then process each source of interrupt */
  2097. gt_iir = I915_READ(GTIIR);
  2098. if (gt_iir) {
  2099. I915_WRITE(GTIIR, gt_iir);
  2100. ret = IRQ_HANDLED;
  2101. if (INTEL_GEN(dev_priv) >= 6)
  2102. snb_gt_irq_handler(dev_priv, gt_iir);
  2103. else
  2104. ilk_gt_irq_handler(dev_priv, gt_iir);
  2105. }
  2106. de_iir = I915_READ(DEIIR);
  2107. if (de_iir) {
  2108. I915_WRITE(DEIIR, de_iir);
  2109. ret = IRQ_HANDLED;
  2110. if (INTEL_GEN(dev_priv) >= 7)
  2111. ivb_display_irq_handler(dev_priv, de_iir);
  2112. else
  2113. ilk_display_irq_handler(dev_priv, de_iir);
  2114. }
  2115. if (INTEL_GEN(dev_priv) >= 6) {
  2116. u32 pm_iir = I915_READ(GEN6_PMIIR);
  2117. if (pm_iir) {
  2118. I915_WRITE(GEN6_PMIIR, pm_iir);
  2119. ret = IRQ_HANDLED;
  2120. gen6_rps_irq_handler(dev_priv, pm_iir);
  2121. }
  2122. }
  2123. I915_WRITE(DEIER, de_ier);
  2124. POSTING_READ(DEIER);
  2125. if (!HAS_PCH_NOP(dev_priv)) {
  2126. I915_WRITE(SDEIER, sde_ier);
  2127. POSTING_READ(SDEIER);
  2128. }
  2129. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2130. enable_rpm_wakeref_asserts(dev_priv);
  2131. return ret;
  2132. }
  2133. static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
  2134. u32 hotplug_trigger,
  2135. const u32 hpd[HPD_NUM_PINS])
  2136. {
  2137. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  2138. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  2139. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  2140. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
  2141. dig_hotplug_reg, hpd,
  2142. bxt_port_hotplug_long_detect);
  2143. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  2144. }
  2145. static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
  2146. {
  2147. u32 pin_mask = 0, long_mask = 0;
  2148. u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
  2149. u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
  2150. if (trigger_tc) {
  2151. u32 dig_hotplug_reg;
  2152. dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
  2153. I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
  2154. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc,
  2155. dig_hotplug_reg, hpd_gen11,
  2156. gen11_port_hotplug_long_detect);
  2157. }
  2158. if (trigger_tbt) {
  2159. u32 dig_hotplug_reg;
  2160. dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
  2161. I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
  2162. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt,
  2163. dig_hotplug_reg, hpd_gen11,
  2164. gen11_port_hotplug_long_detect);
  2165. }
  2166. if (pin_mask)
  2167. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  2168. else
  2169. DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir);
  2170. }
  2171. static irqreturn_t
  2172. gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
  2173. {
  2174. irqreturn_t ret = IRQ_NONE;
  2175. u32 iir;
  2176. enum pipe pipe;
  2177. if (master_ctl & GEN8_DE_MISC_IRQ) {
  2178. iir = I915_READ(GEN8_DE_MISC_IIR);
  2179. if (iir) {
  2180. bool found = false;
  2181. I915_WRITE(GEN8_DE_MISC_IIR, iir);
  2182. ret = IRQ_HANDLED;
  2183. if (iir & GEN8_DE_MISC_GSE) {
  2184. intel_opregion_asle_intr(dev_priv);
  2185. found = true;
  2186. }
  2187. if (iir & GEN8_DE_EDP_PSR) {
  2188. u32 psr_iir = I915_READ(EDP_PSR_IIR);
  2189. intel_psr_irq_handler(dev_priv, psr_iir);
  2190. I915_WRITE(EDP_PSR_IIR, psr_iir);
  2191. found = true;
  2192. }
  2193. if (!found)
  2194. DRM_ERROR("Unexpected DE Misc interrupt\n");
  2195. }
  2196. else
  2197. DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
  2198. }
  2199. if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
  2200. iir = I915_READ(GEN11_DE_HPD_IIR);
  2201. if (iir) {
  2202. I915_WRITE(GEN11_DE_HPD_IIR, iir);
  2203. ret = IRQ_HANDLED;
  2204. gen11_hpd_irq_handler(dev_priv, iir);
  2205. } else {
  2206. DRM_ERROR("The master control interrupt lied, (DE HPD)!\n");
  2207. }
  2208. }
  2209. if (master_ctl & GEN8_DE_PORT_IRQ) {
  2210. iir = I915_READ(GEN8_DE_PORT_IIR);
  2211. if (iir) {
  2212. u32 tmp_mask;
  2213. bool found = false;
  2214. I915_WRITE(GEN8_DE_PORT_IIR, iir);
  2215. ret = IRQ_HANDLED;
  2216. tmp_mask = GEN8_AUX_CHANNEL_A;
  2217. if (INTEL_GEN(dev_priv) >= 9)
  2218. tmp_mask |= GEN9_AUX_CHANNEL_B |
  2219. GEN9_AUX_CHANNEL_C |
  2220. GEN9_AUX_CHANNEL_D;
  2221. if (INTEL_GEN(dev_priv) >= 11)
  2222. tmp_mask |= ICL_AUX_CHANNEL_E;
  2223. if (IS_CNL_WITH_PORT_F(dev_priv) ||
  2224. INTEL_GEN(dev_priv) >= 11)
  2225. tmp_mask |= CNL_AUX_CHANNEL_F;
  2226. if (iir & tmp_mask) {
  2227. dp_aux_irq_handler(dev_priv);
  2228. found = true;
  2229. }
  2230. if (IS_GEN9_LP(dev_priv)) {
  2231. tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
  2232. if (tmp_mask) {
  2233. bxt_hpd_irq_handler(dev_priv, tmp_mask,
  2234. hpd_bxt);
  2235. found = true;
  2236. }
  2237. } else if (IS_BROADWELL(dev_priv)) {
  2238. tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
  2239. if (tmp_mask) {
  2240. ilk_hpd_irq_handler(dev_priv,
  2241. tmp_mask, hpd_bdw);
  2242. found = true;
  2243. }
  2244. }
  2245. if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
  2246. gmbus_irq_handler(dev_priv);
  2247. found = true;
  2248. }
  2249. if (!found)
  2250. DRM_ERROR("Unexpected DE Port interrupt\n");
  2251. }
  2252. else
  2253. DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
  2254. }
  2255. for_each_pipe(dev_priv, pipe) {
  2256. u32 fault_errors;
  2257. if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
  2258. continue;
  2259. iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
  2260. if (!iir) {
  2261. DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
  2262. continue;
  2263. }
  2264. ret = IRQ_HANDLED;
  2265. I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
  2266. if (iir & GEN8_PIPE_VBLANK)
  2267. drm_handle_vblank(&dev_priv->drm, pipe);
  2268. if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
  2269. hsw_pipe_crc_irq_handler(dev_priv, pipe);
  2270. if (iir & GEN8_PIPE_FIFO_UNDERRUN)
  2271. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  2272. fault_errors = iir;
  2273. if (INTEL_GEN(dev_priv) >= 9)
  2274. fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
  2275. else
  2276. fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
  2277. if (fault_errors)
  2278. DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
  2279. pipe_name(pipe),
  2280. fault_errors);
  2281. }
  2282. if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
  2283. master_ctl & GEN8_DE_PCH_IRQ) {
  2284. /*
  2285. * FIXME(BDW): Assume for now that the new interrupt handling
  2286. * scheme also closed the SDE interrupt handling race we've seen
  2287. * on older pch-split platforms. But this needs testing.
  2288. */
  2289. iir = I915_READ(SDEIIR);
  2290. if (iir) {
  2291. I915_WRITE(SDEIIR, iir);
  2292. ret = IRQ_HANDLED;
  2293. if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
  2294. HAS_PCH_CNP(dev_priv))
  2295. spt_irq_handler(dev_priv, iir);
  2296. else
  2297. cpt_irq_handler(dev_priv, iir);
  2298. } else {
  2299. /*
  2300. * Like on previous PCH there seems to be something
  2301. * fishy going on with forwarding PCH interrupts.
  2302. */
  2303. DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
  2304. }
  2305. }
  2306. return ret;
  2307. }
  2308. static irqreturn_t gen8_irq_handler(int irq, void *arg)
  2309. {
  2310. struct drm_i915_private *dev_priv = to_i915(arg);
  2311. u32 master_ctl;
  2312. u32 gt_iir[4];
  2313. if (!intel_irqs_enabled(dev_priv))
  2314. return IRQ_NONE;
  2315. master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
  2316. master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
  2317. if (!master_ctl)
  2318. return IRQ_NONE;
  2319. I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
  2320. /* Find, clear, then process each source of interrupt */
  2321. gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
  2322. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2323. if (master_ctl & ~GEN8_GT_IRQS) {
  2324. disable_rpm_wakeref_asserts(dev_priv);
  2325. gen8_de_irq_handler(dev_priv, master_ctl);
  2326. enable_rpm_wakeref_asserts(dev_priv);
  2327. }
  2328. I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  2329. gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
  2330. return IRQ_HANDLED;
  2331. }
  2332. struct wedge_me {
  2333. struct delayed_work work;
  2334. struct drm_i915_private *i915;
  2335. const char *name;
  2336. };
  2337. static void wedge_me(struct work_struct *work)
  2338. {
  2339. struct wedge_me *w = container_of(work, typeof(*w), work.work);
  2340. dev_err(w->i915->drm.dev,
  2341. "%s timed out, cancelling all in-flight rendering.\n",
  2342. w->name);
  2343. i915_gem_set_wedged(w->i915);
  2344. }
  2345. static void __init_wedge(struct wedge_me *w,
  2346. struct drm_i915_private *i915,
  2347. long timeout,
  2348. const char *name)
  2349. {
  2350. w->i915 = i915;
  2351. w->name = name;
  2352. INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
  2353. schedule_delayed_work(&w->work, timeout);
  2354. }
  2355. static void __fini_wedge(struct wedge_me *w)
  2356. {
  2357. cancel_delayed_work_sync(&w->work);
  2358. destroy_delayed_work_on_stack(&w->work);
  2359. w->i915 = NULL;
  2360. }
  2361. #define i915_wedge_on_timeout(W, DEV, TIMEOUT) \
  2362. for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \
  2363. (W)->i915; \
  2364. __fini_wedge((W)))
  2365. static u32
  2366. gen11_gt_engine_identity(struct drm_i915_private * const i915,
  2367. const unsigned int bank, const unsigned int bit)
  2368. {
  2369. void __iomem * const regs = i915->regs;
  2370. u32 timeout_ts;
  2371. u32 ident;
  2372. lockdep_assert_held(&i915->irq_lock);
  2373. raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit));
  2374. /*
  2375. * NB: Specs do not specify how long to spin wait,
  2376. * so we do ~100us as an educated guess.
  2377. */
  2378. timeout_ts = (local_clock() >> 10) + 100;
  2379. do {
  2380. ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank));
  2381. } while (!(ident & GEN11_INTR_DATA_VALID) &&
  2382. !time_after32(local_clock() >> 10, timeout_ts));
  2383. if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) {
  2384. DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n",
  2385. bank, bit, ident);
  2386. return 0;
  2387. }
  2388. raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank),
  2389. GEN11_INTR_DATA_VALID);
  2390. return ident;
  2391. }
  2392. static void
  2393. gen11_other_irq_handler(struct drm_i915_private * const i915,
  2394. const u8 instance, const u16 iir)
  2395. {
  2396. if (instance == OTHER_GTPM_INSTANCE)
  2397. return gen6_rps_irq_handler(i915, iir);
  2398. WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n",
  2399. instance, iir);
  2400. }
  2401. static void
  2402. gen11_engine_irq_handler(struct drm_i915_private * const i915,
  2403. const u8 class, const u8 instance, const u16 iir)
  2404. {
  2405. struct intel_engine_cs *engine;
  2406. if (instance <= MAX_ENGINE_INSTANCE)
  2407. engine = i915->engine_class[class][instance];
  2408. else
  2409. engine = NULL;
  2410. if (likely(engine))
  2411. return gen8_cs_irq_handler(engine, iir);
  2412. WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n",
  2413. class, instance);
  2414. }
  2415. static void
  2416. gen11_gt_identity_handler(struct drm_i915_private * const i915,
  2417. const u32 identity)
  2418. {
  2419. const u8 class = GEN11_INTR_ENGINE_CLASS(identity);
  2420. const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity);
  2421. const u16 intr = GEN11_INTR_ENGINE_INTR(identity);
  2422. if (unlikely(!intr))
  2423. return;
  2424. if (class <= COPY_ENGINE_CLASS)
  2425. return gen11_engine_irq_handler(i915, class, instance, intr);
  2426. if (class == OTHER_CLASS)
  2427. return gen11_other_irq_handler(i915, instance, intr);
  2428. WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n",
  2429. class, instance, intr);
  2430. }
  2431. static void
  2432. gen11_gt_bank_handler(struct drm_i915_private * const i915,
  2433. const unsigned int bank)
  2434. {
  2435. void __iomem * const regs = i915->regs;
  2436. unsigned long intr_dw;
  2437. unsigned int bit;
  2438. lockdep_assert_held(&i915->irq_lock);
  2439. intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
  2440. if (unlikely(!intr_dw)) {
  2441. DRM_ERROR("GT_INTR_DW%u blank!\n", bank);
  2442. return;
  2443. }
  2444. for_each_set_bit(bit, &intr_dw, 32) {
  2445. const u32 ident = gen11_gt_engine_identity(i915,
  2446. bank, bit);
  2447. gen11_gt_identity_handler(i915, ident);
  2448. }
  2449. /* Clear must be after shared has been served for engine */
  2450. raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw);
  2451. }
  2452. static void
  2453. gen11_gt_irq_handler(struct drm_i915_private * const i915,
  2454. const u32 master_ctl)
  2455. {
  2456. unsigned int bank;
  2457. spin_lock(&i915->irq_lock);
  2458. for (bank = 0; bank < 2; bank++) {
  2459. if (master_ctl & GEN11_GT_DW_IRQ(bank))
  2460. gen11_gt_bank_handler(i915, bank);
  2461. }
  2462. spin_unlock(&i915->irq_lock);
  2463. }
  2464. static void
  2465. gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl,
  2466. u32 *iir)
  2467. {
  2468. void __iomem * const regs = dev_priv->regs;
  2469. if (!(master_ctl & GEN11_GU_MISC_IRQ))
  2470. return;
  2471. *iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
  2472. if (likely(*iir))
  2473. raw_reg_write(regs, GEN11_GU_MISC_IIR, *iir);
  2474. }
  2475. static void
  2476. gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv,
  2477. const u32 master_ctl, const u32 iir)
  2478. {
  2479. if (!(master_ctl & GEN11_GU_MISC_IRQ))
  2480. return;
  2481. if (unlikely(!iir)) {
  2482. DRM_ERROR("GU_MISC iir blank!\n");
  2483. return;
  2484. }
  2485. if (iir & GEN11_GU_MISC_GSE)
  2486. intel_opregion_asle_intr(dev_priv);
  2487. else
  2488. DRM_ERROR("Unexpected GU_MISC interrupt 0x%x\n", iir);
  2489. }
  2490. static irqreturn_t gen11_irq_handler(int irq, void *arg)
  2491. {
  2492. struct drm_i915_private * const i915 = to_i915(arg);
  2493. void __iomem * const regs = i915->regs;
  2494. u32 master_ctl;
  2495. u32 gu_misc_iir;
  2496. if (!intel_irqs_enabled(i915))
  2497. return IRQ_NONE;
  2498. master_ctl = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
  2499. master_ctl &= ~GEN11_MASTER_IRQ;
  2500. if (!master_ctl)
  2501. return IRQ_NONE;
  2502. /* Disable interrupts. */
  2503. raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
  2504. /* Find, clear, then process each source of interrupt. */
  2505. gen11_gt_irq_handler(i915, master_ctl);
  2506. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2507. if (master_ctl & GEN11_DISPLAY_IRQ) {
  2508. const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
  2509. disable_rpm_wakeref_asserts(i915);
  2510. /*
  2511. * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
  2512. * for the display related bits.
  2513. */
  2514. gen8_de_irq_handler(i915, disp_ctl);
  2515. enable_rpm_wakeref_asserts(i915);
  2516. }
  2517. gen11_gu_misc_irq_ack(i915, master_ctl, &gu_misc_iir);
  2518. /* Acknowledge and enable interrupts. */
  2519. raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ | master_ctl);
  2520. gen11_gu_misc_irq_handler(i915, master_ctl, gu_misc_iir);
  2521. return IRQ_HANDLED;
  2522. }
  2523. static void i915_reset_device(struct drm_i915_private *dev_priv,
  2524. u32 engine_mask,
  2525. const char *reason)
  2526. {
  2527. struct i915_gpu_error *error = &dev_priv->gpu_error;
  2528. struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
  2529. char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
  2530. char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
  2531. char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
  2532. struct wedge_me w;
  2533. kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
  2534. DRM_DEBUG_DRIVER("resetting chip\n");
  2535. kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
  2536. /* Use a watchdog to ensure that our reset completes */
  2537. i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
  2538. intel_prepare_reset(dev_priv);
  2539. error->reason = reason;
  2540. error->stalled_mask = engine_mask;
  2541. /* Signal that locked waiters should reset the GPU */
  2542. smp_mb__before_atomic();
  2543. set_bit(I915_RESET_HANDOFF, &error->flags);
  2544. wake_up_all(&error->wait_queue);
  2545. /* Wait for anyone holding the lock to wakeup, without
  2546. * blocking indefinitely on struct_mutex.
  2547. */
  2548. do {
  2549. if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
  2550. i915_reset(dev_priv, engine_mask, reason);
  2551. mutex_unlock(&dev_priv->drm.struct_mutex);
  2552. }
  2553. } while (wait_on_bit_timeout(&error->flags,
  2554. I915_RESET_HANDOFF,
  2555. TASK_UNINTERRUPTIBLE,
  2556. 1));
  2557. error->stalled_mask = 0;
  2558. error->reason = NULL;
  2559. intel_finish_reset(dev_priv);
  2560. }
  2561. if (!test_bit(I915_WEDGED, &error->flags))
  2562. kobject_uevent_env(kobj, KOBJ_CHANGE, reset_done_event);
  2563. }
  2564. static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
  2565. {
  2566. u32 eir;
  2567. if (!IS_GEN2(dev_priv))
  2568. I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
  2569. if (INTEL_GEN(dev_priv) < 4)
  2570. I915_WRITE(IPEIR, I915_READ(IPEIR));
  2571. else
  2572. I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
  2573. I915_WRITE(EIR, I915_READ(EIR));
  2574. eir = I915_READ(EIR);
  2575. if (eir) {
  2576. /*
  2577. * some errors might have become stuck,
  2578. * mask them.
  2579. */
  2580. DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
  2581. I915_WRITE(EMR, I915_READ(EMR) | eir);
  2582. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2583. }
  2584. }
  2585. /**
  2586. * i915_handle_error - handle a gpu error
  2587. * @dev_priv: i915 device private
  2588. * @engine_mask: mask representing engines that are hung
  2589. * @flags: control flags
  2590. * @fmt: Error message format string
  2591. *
  2592. * Do some basic checking of register state at error time and
  2593. * dump it to the syslog. Also call i915_capture_error_state() to make
  2594. * sure we get a record and make it available in debugfs. Fire a uevent
  2595. * so userspace knows something bad happened (should trigger collection
  2596. * of a ring dump etc.).
  2597. */
  2598. void i915_handle_error(struct drm_i915_private *dev_priv,
  2599. u32 engine_mask,
  2600. unsigned long flags,
  2601. const char *fmt, ...)
  2602. {
  2603. struct intel_engine_cs *engine;
  2604. unsigned int tmp;
  2605. char error_msg[80];
  2606. char *msg = NULL;
  2607. if (fmt) {
  2608. va_list args;
  2609. va_start(args, fmt);
  2610. vscnprintf(error_msg, sizeof(error_msg), fmt, args);
  2611. va_end(args);
  2612. msg = error_msg;
  2613. }
  2614. /*
  2615. * In most cases it's guaranteed that we get here with an RPM
  2616. * reference held, for example because there is a pending GPU
  2617. * request that won't finish until the reset is done. This
  2618. * isn't the case at least when we get here by doing a
  2619. * simulated reset via debugfs, so get an RPM reference.
  2620. */
  2621. intel_runtime_pm_get(dev_priv);
  2622. engine_mask &= INTEL_INFO(dev_priv)->ring_mask;
  2623. if (flags & I915_ERROR_CAPTURE) {
  2624. i915_capture_error_state(dev_priv, engine_mask, msg);
  2625. i915_clear_error_registers(dev_priv);
  2626. }
  2627. /*
  2628. * Try engine reset when available. We fall back to full reset if
  2629. * single reset fails.
  2630. */
  2631. if (intel_has_reset_engine(dev_priv)) {
  2632. for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
  2633. BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
  2634. if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
  2635. &dev_priv->gpu_error.flags))
  2636. continue;
  2637. if (i915_reset_engine(engine, msg) == 0)
  2638. engine_mask &= ~intel_engine_flag(engine);
  2639. clear_bit(I915_RESET_ENGINE + engine->id,
  2640. &dev_priv->gpu_error.flags);
  2641. wake_up_bit(&dev_priv->gpu_error.flags,
  2642. I915_RESET_ENGINE + engine->id);
  2643. }
  2644. }
  2645. if (!engine_mask)
  2646. goto out;
  2647. /* Full reset needs the mutex, stop any other user trying to do so. */
  2648. if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
  2649. wait_event(dev_priv->gpu_error.reset_queue,
  2650. !test_bit(I915_RESET_BACKOFF,
  2651. &dev_priv->gpu_error.flags));
  2652. goto out;
  2653. }
  2654. /* Prevent any other reset-engine attempt. */
  2655. for_each_engine(engine, dev_priv, tmp) {
  2656. while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
  2657. &dev_priv->gpu_error.flags))
  2658. wait_on_bit(&dev_priv->gpu_error.flags,
  2659. I915_RESET_ENGINE + engine->id,
  2660. TASK_UNINTERRUPTIBLE);
  2661. }
  2662. i915_reset_device(dev_priv, engine_mask, msg);
  2663. for_each_engine(engine, dev_priv, tmp) {
  2664. clear_bit(I915_RESET_ENGINE + engine->id,
  2665. &dev_priv->gpu_error.flags);
  2666. }
  2667. clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
  2668. wake_up_all(&dev_priv->gpu_error.reset_queue);
  2669. out:
  2670. intel_runtime_pm_put(dev_priv);
  2671. }
  2672. /* Called from drm generic code, passed 'crtc' which
  2673. * we use as a pipe index
  2674. */
  2675. static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2676. {
  2677. struct drm_i915_private *dev_priv = to_i915(dev);
  2678. unsigned long irqflags;
  2679. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2680. i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
  2681. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2682. return 0;
  2683. }
  2684. static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2685. {
  2686. struct drm_i915_private *dev_priv = to_i915(dev);
  2687. unsigned long irqflags;
  2688. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2689. i915_enable_pipestat(dev_priv, pipe,
  2690. PIPE_START_VBLANK_INTERRUPT_STATUS);
  2691. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2692. return 0;
  2693. }
  2694. static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2695. {
  2696. struct drm_i915_private *dev_priv = to_i915(dev);
  2697. unsigned long irqflags;
  2698. uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
  2699. DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
  2700. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2701. ilk_enable_display_irq(dev_priv, bit);
  2702. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2703. /* Even though there is no DMC, frame counter can get stuck when
  2704. * PSR is active as no frames are generated.
  2705. */
  2706. if (HAS_PSR(dev_priv))
  2707. drm_vblank_restore(dev, pipe);
  2708. return 0;
  2709. }
  2710. static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2711. {
  2712. struct drm_i915_private *dev_priv = to_i915(dev);
  2713. unsigned long irqflags;
  2714. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2715. bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
  2716. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2717. /* Even if there is no DMC, frame counter can get stuck when
  2718. * PSR is active as no frames are generated, so check only for PSR.
  2719. */
  2720. if (HAS_PSR(dev_priv))
  2721. drm_vblank_restore(dev, pipe);
  2722. return 0;
  2723. }
  2724. /* Called from drm generic code, passed 'crtc' which
  2725. * we use as a pipe index
  2726. */
  2727. static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2728. {
  2729. struct drm_i915_private *dev_priv = to_i915(dev);
  2730. unsigned long irqflags;
  2731. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2732. i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
  2733. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2734. }
  2735. static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2736. {
  2737. struct drm_i915_private *dev_priv = to_i915(dev);
  2738. unsigned long irqflags;
  2739. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2740. i915_disable_pipestat(dev_priv, pipe,
  2741. PIPE_START_VBLANK_INTERRUPT_STATUS);
  2742. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2743. }
  2744. static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2745. {
  2746. struct drm_i915_private *dev_priv = to_i915(dev);
  2747. unsigned long irqflags;
  2748. uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
  2749. DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
  2750. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2751. ilk_disable_display_irq(dev_priv, bit);
  2752. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2753. }
  2754. static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2755. {
  2756. struct drm_i915_private *dev_priv = to_i915(dev);
  2757. unsigned long irqflags;
  2758. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2759. bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
  2760. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2761. }
  2762. static void ibx_irq_reset(struct drm_i915_private *dev_priv)
  2763. {
  2764. if (HAS_PCH_NOP(dev_priv))
  2765. return;
  2766. GEN3_IRQ_RESET(SDE);
  2767. if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
  2768. I915_WRITE(SERR_INT, 0xffffffff);
  2769. }
  2770. /*
  2771. * SDEIER is also touched by the interrupt handler to work around missed PCH
  2772. * interrupts. Hence we can't update it after the interrupt handler is enabled -
  2773. * instead we unconditionally enable all PCH interrupt sources here, but then
  2774. * only unmask them as needed with SDEIMR.
  2775. *
  2776. * This function needs to be called before interrupts are enabled.
  2777. */
  2778. static void ibx_irq_pre_postinstall(struct drm_device *dev)
  2779. {
  2780. struct drm_i915_private *dev_priv = to_i915(dev);
  2781. if (HAS_PCH_NOP(dev_priv))
  2782. return;
  2783. WARN_ON(I915_READ(SDEIER) != 0);
  2784. I915_WRITE(SDEIER, 0xffffffff);
  2785. POSTING_READ(SDEIER);
  2786. }
  2787. static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
  2788. {
  2789. GEN3_IRQ_RESET(GT);
  2790. if (INTEL_GEN(dev_priv) >= 6)
  2791. GEN3_IRQ_RESET(GEN6_PM);
  2792. }
  2793. static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
  2794. {
  2795. if (IS_CHERRYVIEW(dev_priv))
  2796. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
  2797. else
  2798. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  2799. i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
  2800. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2801. i9xx_pipestat_irq_reset(dev_priv);
  2802. GEN3_IRQ_RESET(VLV_);
  2803. dev_priv->irq_mask = ~0u;
  2804. }
  2805. static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
  2806. {
  2807. u32 pipestat_mask;
  2808. u32 enable_mask;
  2809. enum pipe pipe;
  2810. pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
  2811. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
  2812. for_each_pipe(dev_priv, pipe)
  2813. i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
  2814. enable_mask = I915_DISPLAY_PORT_INTERRUPT |
  2815. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2816. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2817. I915_LPE_PIPE_A_INTERRUPT |
  2818. I915_LPE_PIPE_B_INTERRUPT;
  2819. if (IS_CHERRYVIEW(dev_priv))
  2820. enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
  2821. I915_LPE_PIPE_C_INTERRUPT;
  2822. WARN_ON(dev_priv->irq_mask != ~0u);
  2823. dev_priv->irq_mask = ~enable_mask;
  2824. GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
  2825. }
  2826. /* drm_dma.h hooks
  2827. */
  2828. static void ironlake_irq_reset(struct drm_device *dev)
  2829. {
  2830. struct drm_i915_private *dev_priv = to_i915(dev);
  2831. if (IS_GEN5(dev_priv))
  2832. I915_WRITE(HWSTAM, 0xffffffff);
  2833. GEN3_IRQ_RESET(DE);
  2834. if (IS_GEN7(dev_priv))
  2835. I915_WRITE(GEN7_ERR_INT, 0xffffffff);
  2836. if (IS_HASWELL(dev_priv)) {
  2837. I915_WRITE(EDP_PSR_IMR, 0xffffffff);
  2838. I915_WRITE(EDP_PSR_IIR, 0xffffffff);
  2839. }
  2840. gen5_gt_irq_reset(dev_priv);
  2841. ibx_irq_reset(dev_priv);
  2842. }
  2843. static void valleyview_irq_reset(struct drm_device *dev)
  2844. {
  2845. struct drm_i915_private *dev_priv = to_i915(dev);
  2846. I915_WRITE(VLV_MASTER_IER, 0);
  2847. POSTING_READ(VLV_MASTER_IER);
  2848. gen5_gt_irq_reset(dev_priv);
  2849. spin_lock_irq(&dev_priv->irq_lock);
  2850. if (dev_priv->display_irqs_enabled)
  2851. vlv_display_irq_reset(dev_priv);
  2852. spin_unlock_irq(&dev_priv->irq_lock);
  2853. }
  2854. static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
  2855. {
  2856. GEN8_IRQ_RESET_NDX(GT, 0);
  2857. GEN8_IRQ_RESET_NDX(GT, 1);
  2858. GEN8_IRQ_RESET_NDX(GT, 2);
  2859. GEN8_IRQ_RESET_NDX(GT, 3);
  2860. }
  2861. static void gen8_irq_reset(struct drm_device *dev)
  2862. {
  2863. struct drm_i915_private *dev_priv = to_i915(dev);
  2864. int pipe;
  2865. I915_WRITE(GEN8_MASTER_IRQ, 0);
  2866. POSTING_READ(GEN8_MASTER_IRQ);
  2867. gen8_gt_irq_reset(dev_priv);
  2868. I915_WRITE(EDP_PSR_IMR, 0xffffffff);
  2869. I915_WRITE(EDP_PSR_IIR, 0xffffffff);
  2870. for_each_pipe(dev_priv, pipe)
  2871. if (intel_display_power_is_enabled(dev_priv,
  2872. POWER_DOMAIN_PIPE(pipe)))
  2873. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  2874. GEN3_IRQ_RESET(GEN8_DE_PORT_);
  2875. GEN3_IRQ_RESET(GEN8_DE_MISC_);
  2876. GEN3_IRQ_RESET(GEN8_PCU_);
  2877. if (HAS_PCH_SPLIT(dev_priv))
  2878. ibx_irq_reset(dev_priv);
  2879. }
  2880. static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv)
  2881. {
  2882. /* Disable RCS, BCS, VCS and VECS class engines. */
  2883. I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0);
  2884. I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, 0);
  2885. /* Restore masks irqs on RCS, BCS, VCS and VECS engines. */
  2886. I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~0);
  2887. I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~0);
  2888. I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~0);
  2889. I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~0);
  2890. I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~0);
  2891. I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
  2892. I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0);
  2893. }
  2894. static void gen11_irq_reset(struct drm_device *dev)
  2895. {
  2896. struct drm_i915_private *dev_priv = dev->dev_private;
  2897. int pipe;
  2898. I915_WRITE(GEN11_GFX_MSTR_IRQ, 0);
  2899. POSTING_READ(GEN11_GFX_MSTR_IRQ);
  2900. gen11_gt_irq_reset(dev_priv);
  2901. I915_WRITE(GEN11_DISPLAY_INT_CTL, 0);
  2902. for_each_pipe(dev_priv, pipe)
  2903. if (intel_display_power_is_enabled(dev_priv,
  2904. POWER_DOMAIN_PIPE(pipe)))
  2905. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  2906. GEN3_IRQ_RESET(GEN8_DE_PORT_);
  2907. GEN3_IRQ_RESET(GEN8_DE_MISC_);
  2908. GEN3_IRQ_RESET(GEN11_DE_HPD_);
  2909. GEN3_IRQ_RESET(GEN11_GU_MISC_);
  2910. GEN3_IRQ_RESET(GEN8_PCU_);
  2911. }
  2912. void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
  2913. u8 pipe_mask)
  2914. {
  2915. uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
  2916. enum pipe pipe;
  2917. spin_lock_irq(&dev_priv->irq_lock);
  2918. if (!intel_irqs_enabled(dev_priv)) {
  2919. spin_unlock_irq(&dev_priv->irq_lock);
  2920. return;
  2921. }
  2922. for_each_pipe_masked(dev_priv, pipe, pipe_mask)
  2923. GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
  2924. dev_priv->de_irq_mask[pipe],
  2925. ~dev_priv->de_irq_mask[pipe] | extra_ier);
  2926. spin_unlock_irq(&dev_priv->irq_lock);
  2927. }
  2928. void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
  2929. u8 pipe_mask)
  2930. {
  2931. enum pipe pipe;
  2932. spin_lock_irq(&dev_priv->irq_lock);
  2933. if (!intel_irqs_enabled(dev_priv)) {
  2934. spin_unlock_irq(&dev_priv->irq_lock);
  2935. return;
  2936. }
  2937. for_each_pipe_masked(dev_priv, pipe, pipe_mask)
  2938. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  2939. spin_unlock_irq(&dev_priv->irq_lock);
  2940. /* make sure we're done processing display irqs */
  2941. synchronize_irq(dev_priv->drm.irq);
  2942. }
  2943. static void cherryview_irq_reset(struct drm_device *dev)
  2944. {
  2945. struct drm_i915_private *dev_priv = to_i915(dev);
  2946. I915_WRITE(GEN8_MASTER_IRQ, 0);
  2947. POSTING_READ(GEN8_MASTER_IRQ);
  2948. gen8_gt_irq_reset(dev_priv);
  2949. GEN3_IRQ_RESET(GEN8_PCU_);
  2950. spin_lock_irq(&dev_priv->irq_lock);
  2951. if (dev_priv->display_irqs_enabled)
  2952. vlv_display_irq_reset(dev_priv);
  2953. spin_unlock_irq(&dev_priv->irq_lock);
  2954. }
  2955. static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
  2956. const u32 hpd[HPD_NUM_PINS])
  2957. {
  2958. struct intel_encoder *encoder;
  2959. u32 enabled_irqs = 0;
  2960. for_each_intel_encoder(&dev_priv->drm, encoder)
  2961. if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
  2962. enabled_irqs |= hpd[encoder->hpd_pin];
  2963. return enabled_irqs;
  2964. }
  2965. static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
  2966. {
  2967. u32 hotplug;
  2968. /*
  2969. * Enable digital hotplug on the PCH, and configure the DP short pulse
  2970. * duration to 2ms (which is the minimum in the Display Port spec).
  2971. * The pulse duration bits are reserved on LPT+.
  2972. */
  2973. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2974. hotplug &= ~(PORTB_PULSE_DURATION_MASK |
  2975. PORTC_PULSE_DURATION_MASK |
  2976. PORTD_PULSE_DURATION_MASK);
  2977. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  2978. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  2979. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  2980. /*
  2981. * When CPU and PCH are on the same package, port A
  2982. * HPD must be enabled in both north and south.
  2983. */
  2984. if (HAS_PCH_LPT_LP(dev_priv))
  2985. hotplug |= PORTA_HOTPLUG_ENABLE;
  2986. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2987. }
  2988. static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2989. {
  2990. u32 hotplug_irqs, enabled_irqs;
  2991. if (HAS_PCH_IBX(dev_priv)) {
  2992. hotplug_irqs = SDE_HOTPLUG_MASK;
  2993. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
  2994. } else {
  2995. hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
  2996. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
  2997. }
  2998. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  2999. ibx_hpd_detection_setup(dev_priv);
  3000. }
  3001. static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
  3002. {
  3003. u32 hotplug;
  3004. hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
  3005. hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
  3006. GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
  3007. GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
  3008. GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
  3009. I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
  3010. hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
  3011. hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
  3012. GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
  3013. GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
  3014. GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
  3015. I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
  3016. }
  3017. static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3018. {
  3019. u32 hotplug_irqs, enabled_irqs;
  3020. u32 val;
  3021. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11);
  3022. hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
  3023. val = I915_READ(GEN11_DE_HPD_IMR);
  3024. val &= ~hotplug_irqs;
  3025. I915_WRITE(GEN11_DE_HPD_IMR, val);
  3026. POSTING_READ(GEN11_DE_HPD_IMR);
  3027. gen11_hpd_detection_setup(dev_priv);
  3028. }
  3029. static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
  3030. {
  3031. u32 val, hotplug;
  3032. /* Display WA #1179 WaHardHangonHotPlug: cnp */
  3033. if (HAS_PCH_CNP(dev_priv)) {
  3034. val = I915_READ(SOUTH_CHICKEN1);
  3035. val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
  3036. val |= CHASSIS_CLK_REQ_DURATION(0xf);
  3037. I915_WRITE(SOUTH_CHICKEN1, val);
  3038. }
  3039. /* Enable digital hotplug on the PCH */
  3040. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  3041. hotplug |= PORTA_HOTPLUG_ENABLE |
  3042. PORTB_HOTPLUG_ENABLE |
  3043. PORTC_HOTPLUG_ENABLE |
  3044. PORTD_HOTPLUG_ENABLE;
  3045. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  3046. hotplug = I915_READ(PCH_PORT_HOTPLUG2);
  3047. hotplug |= PORTE_HOTPLUG_ENABLE;
  3048. I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
  3049. }
  3050. static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3051. {
  3052. u32 hotplug_irqs, enabled_irqs;
  3053. hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
  3054. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
  3055. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  3056. spt_hpd_detection_setup(dev_priv);
  3057. }
  3058. static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
  3059. {
  3060. u32 hotplug;
  3061. /*
  3062. * Enable digital hotplug on the CPU, and configure the DP short pulse
  3063. * duration to 2ms (which is the minimum in the Display Port spec)
  3064. * The pulse duration bits are reserved on HSW+.
  3065. */
  3066. hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
  3067. hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
  3068. hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
  3069. DIGITAL_PORTA_PULSE_DURATION_2ms;
  3070. I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
  3071. }
  3072. static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3073. {
  3074. u32 hotplug_irqs, enabled_irqs;
  3075. if (INTEL_GEN(dev_priv) >= 8) {
  3076. hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
  3077. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
  3078. bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
  3079. } else if (INTEL_GEN(dev_priv) >= 7) {
  3080. hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
  3081. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
  3082. ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
  3083. } else {
  3084. hotplug_irqs = DE_DP_A_HOTPLUG;
  3085. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
  3086. ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
  3087. }
  3088. ilk_hpd_detection_setup(dev_priv);
  3089. ibx_hpd_irq_setup(dev_priv);
  3090. }
  3091. static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
  3092. u32 enabled_irqs)
  3093. {
  3094. u32 hotplug;
  3095. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  3096. hotplug |= PORTA_HOTPLUG_ENABLE |
  3097. PORTB_HOTPLUG_ENABLE |
  3098. PORTC_HOTPLUG_ENABLE;
  3099. DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
  3100. hotplug, enabled_irqs);
  3101. hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
  3102. /*
  3103. * For BXT invert bit has to be set based on AOB design
  3104. * for HPD detection logic, update it based on VBT fields.
  3105. */
  3106. if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
  3107. intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
  3108. hotplug |= BXT_DDIA_HPD_INVERT;
  3109. if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
  3110. intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
  3111. hotplug |= BXT_DDIB_HPD_INVERT;
  3112. if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
  3113. intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
  3114. hotplug |= BXT_DDIC_HPD_INVERT;
  3115. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  3116. }
  3117. static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
  3118. {
  3119. __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
  3120. }
  3121. static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3122. {
  3123. u32 hotplug_irqs, enabled_irqs;
  3124. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
  3125. hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
  3126. bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
  3127. __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
  3128. }
  3129. static void ibx_irq_postinstall(struct drm_device *dev)
  3130. {
  3131. struct drm_i915_private *dev_priv = to_i915(dev);
  3132. u32 mask;
  3133. if (HAS_PCH_NOP(dev_priv))
  3134. return;
  3135. if (HAS_PCH_IBX(dev_priv))
  3136. mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
  3137. else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
  3138. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
  3139. else
  3140. mask = SDE_GMBUS_CPT;
  3141. gen3_assert_iir_is_zero(dev_priv, SDEIIR);
  3142. I915_WRITE(SDEIMR, ~mask);
  3143. if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
  3144. HAS_PCH_LPT(dev_priv))
  3145. ibx_hpd_detection_setup(dev_priv);
  3146. else
  3147. spt_hpd_detection_setup(dev_priv);
  3148. }
  3149. static void gen5_gt_irq_postinstall(struct drm_device *dev)
  3150. {
  3151. struct drm_i915_private *dev_priv = to_i915(dev);
  3152. u32 pm_irqs, gt_irqs;
  3153. pm_irqs = gt_irqs = 0;
  3154. dev_priv->gt_irq_mask = ~0;
  3155. if (HAS_L3_DPF(dev_priv)) {
  3156. /* L3 parity interrupt is always unmasked. */
  3157. dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
  3158. gt_irqs |= GT_PARITY_ERROR(dev_priv);
  3159. }
  3160. gt_irqs |= GT_RENDER_USER_INTERRUPT;
  3161. if (IS_GEN5(dev_priv)) {
  3162. gt_irqs |= ILK_BSD_USER_INTERRUPT;
  3163. } else {
  3164. gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
  3165. }
  3166. GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
  3167. if (INTEL_GEN(dev_priv) >= 6) {
  3168. /*
  3169. * RPS interrupts will get enabled/disabled on demand when RPS
  3170. * itself is enabled/disabled.
  3171. */
  3172. if (HAS_VEBOX(dev_priv)) {
  3173. pm_irqs |= PM_VEBOX_USER_INTERRUPT;
  3174. dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
  3175. }
  3176. dev_priv->pm_imr = 0xffffffff;
  3177. GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
  3178. }
  3179. }
  3180. static int ironlake_irq_postinstall(struct drm_device *dev)
  3181. {
  3182. struct drm_i915_private *dev_priv = to_i915(dev);
  3183. u32 display_mask, extra_mask;
  3184. if (INTEL_GEN(dev_priv) >= 7) {
  3185. display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
  3186. DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
  3187. extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
  3188. DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
  3189. DE_DP_A_HOTPLUG_IVB);
  3190. } else {
  3191. display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  3192. DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
  3193. DE_PIPEA_CRC_DONE | DE_POISON);
  3194. extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
  3195. DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
  3196. DE_DP_A_HOTPLUG);
  3197. }
  3198. if (IS_HASWELL(dev_priv)) {
  3199. gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR);
  3200. intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
  3201. display_mask |= DE_EDP_PSR_INT_HSW;
  3202. }
  3203. dev_priv->irq_mask = ~display_mask;
  3204. ibx_irq_pre_postinstall(dev);
  3205. GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
  3206. gen5_gt_irq_postinstall(dev);
  3207. ilk_hpd_detection_setup(dev_priv);
  3208. ibx_irq_postinstall(dev);
  3209. if (IS_IRONLAKE_M(dev_priv)) {
  3210. /* Enable PCU event interrupts
  3211. *
  3212. * spinlocking not required here for correctness since interrupt
  3213. * setup is guaranteed to run in single-threaded context. But we
  3214. * need it to make the assert_spin_locked happy. */
  3215. spin_lock_irq(&dev_priv->irq_lock);
  3216. ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
  3217. spin_unlock_irq(&dev_priv->irq_lock);
  3218. }
  3219. return 0;
  3220. }
  3221. void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
  3222. {
  3223. lockdep_assert_held(&dev_priv->irq_lock);
  3224. if (dev_priv->display_irqs_enabled)
  3225. return;
  3226. dev_priv->display_irqs_enabled = true;
  3227. if (intel_irqs_enabled(dev_priv)) {
  3228. vlv_display_irq_reset(dev_priv);
  3229. vlv_display_irq_postinstall(dev_priv);
  3230. }
  3231. }
  3232. void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
  3233. {
  3234. lockdep_assert_held(&dev_priv->irq_lock);
  3235. if (!dev_priv->display_irqs_enabled)
  3236. return;
  3237. dev_priv->display_irqs_enabled = false;
  3238. if (intel_irqs_enabled(dev_priv))
  3239. vlv_display_irq_reset(dev_priv);
  3240. }
  3241. static int valleyview_irq_postinstall(struct drm_device *dev)
  3242. {
  3243. struct drm_i915_private *dev_priv = to_i915(dev);
  3244. gen5_gt_irq_postinstall(dev);
  3245. spin_lock_irq(&dev_priv->irq_lock);
  3246. if (dev_priv->display_irqs_enabled)
  3247. vlv_display_irq_postinstall(dev_priv);
  3248. spin_unlock_irq(&dev_priv->irq_lock);
  3249. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  3250. POSTING_READ(VLV_MASTER_IER);
  3251. return 0;
  3252. }
  3253. static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
  3254. {
  3255. /* These are interrupts we'll toggle with the ring mask register */
  3256. uint32_t gt_interrupts[] = {
  3257. GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
  3258. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
  3259. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
  3260. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
  3261. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
  3262. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
  3263. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
  3264. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
  3265. 0,
  3266. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
  3267. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
  3268. };
  3269. if (HAS_L3_DPF(dev_priv))
  3270. gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  3271. dev_priv->pm_ier = 0x0;
  3272. dev_priv->pm_imr = ~dev_priv->pm_ier;
  3273. GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
  3274. GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
  3275. /*
  3276. * RPS interrupts will get enabled/disabled on demand when RPS itself
  3277. * is enabled/disabled. Same wil be the case for GuC interrupts.
  3278. */
  3279. GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
  3280. GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
  3281. }
  3282. static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
  3283. {
  3284. uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
  3285. uint32_t de_pipe_enables;
  3286. u32 de_port_masked = GEN8_AUX_CHANNEL_A;
  3287. u32 de_port_enables;
  3288. u32 de_misc_masked = GEN8_DE_EDP_PSR;
  3289. enum pipe pipe;
  3290. if (INTEL_GEN(dev_priv) <= 10)
  3291. de_misc_masked |= GEN8_DE_MISC_GSE;
  3292. if (INTEL_GEN(dev_priv) >= 9) {
  3293. de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
  3294. de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
  3295. GEN9_AUX_CHANNEL_D;
  3296. if (IS_GEN9_LP(dev_priv))
  3297. de_port_masked |= BXT_DE_PORT_GMBUS;
  3298. } else {
  3299. de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
  3300. }
  3301. if (INTEL_GEN(dev_priv) >= 11)
  3302. de_port_masked |= ICL_AUX_CHANNEL_E;
  3303. if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11)
  3304. de_port_masked |= CNL_AUX_CHANNEL_F;
  3305. de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
  3306. GEN8_PIPE_FIFO_UNDERRUN;
  3307. de_port_enables = de_port_masked;
  3308. if (IS_GEN9_LP(dev_priv))
  3309. de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
  3310. else if (IS_BROADWELL(dev_priv))
  3311. de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
  3312. gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR);
  3313. intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
  3314. for_each_pipe(dev_priv, pipe) {
  3315. dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
  3316. if (intel_display_power_is_enabled(dev_priv,
  3317. POWER_DOMAIN_PIPE(pipe)))
  3318. GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
  3319. dev_priv->de_irq_mask[pipe],
  3320. de_pipe_enables);
  3321. }
  3322. GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
  3323. GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
  3324. if (INTEL_GEN(dev_priv) >= 11) {
  3325. u32 de_hpd_masked = 0;
  3326. u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
  3327. GEN11_DE_TBT_HOTPLUG_MASK;
  3328. GEN3_IRQ_INIT(GEN11_DE_HPD_, ~de_hpd_masked, de_hpd_enables);
  3329. gen11_hpd_detection_setup(dev_priv);
  3330. } else if (IS_GEN9_LP(dev_priv)) {
  3331. bxt_hpd_detection_setup(dev_priv);
  3332. } else if (IS_BROADWELL(dev_priv)) {
  3333. ilk_hpd_detection_setup(dev_priv);
  3334. }
  3335. }
  3336. static int gen8_irq_postinstall(struct drm_device *dev)
  3337. {
  3338. struct drm_i915_private *dev_priv = to_i915(dev);
  3339. if (HAS_PCH_SPLIT(dev_priv))
  3340. ibx_irq_pre_postinstall(dev);
  3341. gen8_gt_irq_postinstall(dev_priv);
  3342. gen8_de_irq_postinstall(dev_priv);
  3343. if (HAS_PCH_SPLIT(dev_priv))
  3344. ibx_irq_postinstall(dev);
  3345. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  3346. POSTING_READ(GEN8_MASTER_IRQ);
  3347. return 0;
  3348. }
  3349. static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv)
  3350. {
  3351. const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT;
  3352. BUILD_BUG_ON(irqs & 0xffff0000);
  3353. /* Enable RCS, BCS, VCS and VECS class interrupts. */
  3354. I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs);
  3355. I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, irqs << 16 | irqs);
  3356. /* Unmask irqs on RCS, BCS, VCS and VECS engines. */
  3357. I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~(irqs << 16));
  3358. I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~(irqs << 16));
  3359. I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~(irqs | irqs << 16));
  3360. I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~(irqs | irqs << 16));
  3361. I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~(irqs | irqs << 16));
  3362. /*
  3363. * RPS interrupts will get enabled/disabled on demand when RPS itself
  3364. * is enabled/disabled.
  3365. */
  3366. dev_priv->pm_ier = 0x0;
  3367. dev_priv->pm_imr = ~dev_priv->pm_ier;
  3368. I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
  3369. I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0);
  3370. }
  3371. static int gen11_irq_postinstall(struct drm_device *dev)
  3372. {
  3373. struct drm_i915_private *dev_priv = dev->dev_private;
  3374. u32 gu_misc_masked = GEN11_GU_MISC_GSE;
  3375. gen11_gt_irq_postinstall(dev_priv);
  3376. gen8_de_irq_postinstall(dev_priv);
  3377. GEN3_IRQ_INIT(GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
  3378. I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
  3379. I915_WRITE(GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
  3380. POSTING_READ(GEN11_GFX_MSTR_IRQ);
  3381. return 0;
  3382. }
  3383. static int cherryview_irq_postinstall(struct drm_device *dev)
  3384. {
  3385. struct drm_i915_private *dev_priv = to_i915(dev);
  3386. gen8_gt_irq_postinstall(dev_priv);
  3387. spin_lock_irq(&dev_priv->irq_lock);
  3388. if (dev_priv->display_irqs_enabled)
  3389. vlv_display_irq_postinstall(dev_priv);
  3390. spin_unlock_irq(&dev_priv->irq_lock);
  3391. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  3392. POSTING_READ(GEN8_MASTER_IRQ);
  3393. return 0;
  3394. }
  3395. static void i8xx_irq_reset(struct drm_device *dev)
  3396. {
  3397. struct drm_i915_private *dev_priv = to_i915(dev);
  3398. i9xx_pipestat_irq_reset(dev_priv);
  3399. I915_WRITE16(HWSTAM, 0xffff);
  3400. GEN2_IRQ_RESET();
  3401. }
  3402. static int i8xx_irq_postinstall(struct drm_device *dev)
  3403. {
  3404. struct drm_i915_private *dev_priv = to_i915(dev);
  3405. u16 enable_mask;
  3406. I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
  3407. I915_ERROR_MEMORY_REFRESH));
  3408. /* Unmask the interrupts that we always want on. */
  3409. dev_priv->irq_mask =
  3410. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3411. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
  3412. enable_mask =
  3413. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3414. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3415. I915_USER_INTERRUPT;
  3416. GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
  3417. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3418. * just to make the assert_spin_locked check happy. */
  3419. spin_lock_irq(&dev_priv->irq_lock);
  3420. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3421. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3422. spin_unlock_irq(&dev_priv->irq_lock);
  3423. return 0;
  3424. }
  3425. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  3426. {
  3427. struct drm_device *dev = arg;
  3428. struct drm_i915_private *dev_priv = to_i915(dev);
  3429. irqreturn_t ret = IRQ_NONE;
  3430. if (!intel_irqs_enabled(dev_priv))
  3431. return IRQ_NONE;
  3432. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3433. disable_rpm_wakeref_asserts(dev_priv);
  3434. do {
  3435. u32 pipe_stats[I915_MAX_PIPES] = {};
  3436. u16 iir;
  3437. iir = I915_READ16(IIR);
  3438. if (iir == 0)
  3439. break;
  3440. ret = IRQ_HANDLED;
  3441. /* Call regardless, as some status bits might not be
  3442. * signalled in iir */
  3443. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  3444. I915_WRITE16(IIR, iir);
  3445. if (iir & I915_USER_INTERRUPT)
  3446. notify_ring(dev_priv->engine[RCS]);
  3447. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  3448. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  3449. i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
  3450. } while (0);
  3451. enable_rpm_wakeref_asserts(dev_priv);
  3452. return ret;
  3453. }
  3454. static void i915_irq_reset(struct drm_device *dev)
  3455. {
  3456. struct drm_i915_private *dev_priv = to_i915(dev);
  3457. if (I915_HAS_HOTPLUG(dev_priv)) {
  3458. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3459. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3460. }
  3461. i9xx_pipestat_irq_reset(dev_priv);
  3462. I915_WRITE(HWSTAM, 0xffffffff);
  3463. GEN3_IRQ_RESET();
  3464. }
  3465. static int i915_irq_postinstall(struct drm_device *dev)
  3466. {
  3467. struct drm_i915_private *dev_priv = to_i915(dev);
  3468. u32 enable_mask;
  3469. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
  3470. I915_ERROR_MEMORY_REFRESH));
  3471. /* Unmask the interrupts that we always want on. */
  3472. dev_priv->irq_mask =
  3473. ~(I915_ASLE_INTERRUPT |
  3474. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3475. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
  3476. enable_mask =
  3477. I915_ASLE_INTERRUPT |
  3478. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3479. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3480. I915_USER_INTERRUPT;
  3481. if (I915_HAS_HOTPLUG(dev_priv)) {
  3482. /* Enable in IER... */
  3483. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  3484. /* and unmask in IMR */
  3485. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  3486. }
  3487. GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
  3488. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3489. * just to make the assert_spin_locked check happy. */
  3490. spin_lock_irq(&dev_priv->irq_lock);
  3491. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3492. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3493. spin_unlock_irq(&dev_priv->irq_lock);
  3494. i915_enable_asle_pipestat(dev_priv);
  3495. return 0;
  3496. }
  3497. static irqreturn_t i915_irq_handler(int irq, void *arg)
  3498. {
  3499. struct drm_device *dev = arg;
  3500. struct drm_i915_private *dev_priv = to_i915(dev);
  3501. irqreturn_t ret = IRQ_NONE;
  3502. if (!intel_irqs_enabled(dev_priv))
  3503. return IRQ_NONE;
  3504. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3505. disable_rpm_wakeref_asserts(dev_priv);
  3506. do {
  3507. u32 pipe_stats[I915_MAX_PIPES] = {};
  3508. u32 hotplug_status = 0;
  3509. u32 iir;
  3510. iir = I915_READ(IIR);
  3511. if (iir == 0)
  3512. break;
  3513. ret = IRQ_HANDLED;
  3514. if (I915_HAS_HOTPLUG(dev_priv) &&
  3515. iir & I915_DISPLAY_PORT_INTERRUPT)
  3516. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  3517. /* Call regardless, as some status bits might not be
  3518. * signalled in iir */
  3519. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  3520. I915_WRITE(IIR, iir);
  3521. if (iir & I915_USER_INTERRUPT)
  3522. notify_ring(dev_priv->engine[RCS]);
  3523. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  3524. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  3525. if (hotplug_status)
  3526. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  3527. i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
  3528. } while (0);
  3529. enable_rpm_wakeref_asserts(dev_priv);
  3530. return ret;
  3531. }
  3532. static void i965_irq_reset(struct drm_device *dev)
  3533. {
  3534. struct drm_i915_private *dev_priv = to_i915(dev);
  3535. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3536. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3537. i9xx_pipestat_irq_reset(dev_priv);
  3538. I915_WRITE(HWSTAM, 0xffffffff);
  3539. GEN3_IRQ_RESET();
  3540. }
  3541. static int i965_irq_postinstall(struct drm_device *dev)
  3542. {
  3543. struct drm_i915_private *dev_priv = to_i915(dev);
  3544. u32 enable_mask;
  3545. u32 error_mask;
  3546. /*
  3547. * Enable some error detection, note the instruction error mask
  3548. * bit is reserved, so we leave it masked.
  3549. */
  3550. if (IS_G4X(dev_priv)) {
  3551. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  3552. GM45_ERROR_MEM_PRIV |
  3553. GM45_ERROR_CP_PRIV |
  3554. I915_ERROR_MEMORY_REFRESH);
  3555. } else {
  3556. error_mask = ~(I915_ERROR_PAGE_TABLE |
  3557. I915_ERROR_MEMORY_REFRESH);
  3558. }
  3559. I915_WRITE(EMR, error_mask);
  3560. /* Unmask the interrupts that we always want on. */
  3561. dev_priv->irq_mask =
  3562. ~(I915_ASLE_INTERRUPT |
  3563. I915_DISPLAY_PORT_INTERRUPT |
  3564. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3565. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3566. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  3567. enable_mask =
  3568. I915_ASLE_INTERRUPT |
  3569. I915_DISPLAY_PORT_INTERRUPT |
  3570. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3571. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3572. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  3573. I915_USER_INTERRUPT;
  3574. if (IS_G4X(dev_priv))
  3575. enable_mask |= I915_BSD_USER_INTERRUPT;
  3576. GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
  3577. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3578. * just to make the assert_spin_locked check happy. */
  3579. spin_lock_irq(&dev_priv->irq_lock);
  3580. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
  3581. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3582. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3583. spin_unlock_irq(&dev_priv->irq_lock);
  3584. i915_enable_asle_pipestat(dev_priv);
  3585. return 0;
  3586. }
  3587. static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3588. {
  3589. u32 hotplug_en;
  3590. lockdep_assert_held(&dev_priv->irq_lock);
  3591. /* Note HDMI and DP share hotplug bits */
  3592. /* enable bits are the same for all generations */
  3593. hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
  3594. /* Programming the CRT detection parameters tends
  3595. to generate a spurious hotplug event about three
  3596. seconds later. So just do it once.
  3597. */
  3598. if (IS_G4X(dev_priv))
  3599. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  3600. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  3601. /* Ignore TV since it's buggy */
  3602. i915_hotplug_interrupt_update_locked(dev_priv,
  3603. HOTPLUG_INT_EN_MASK |
  3604. CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
  3605. CRT_HOTPLUG_ACTIVATION_PERIOD_64,
  3606. hotplug_en);
  3607. }
  3608. static irqreturn_t i965_irq_handler(int irq, void *arg)
  3609. {
  3610. struct drm_device *dev = arg;
  3611. struct drm_i915_private *dev_priv = to_i915(dev);
  3612. irqreturn_t ret = IRQ_NONE;
  3613. if (!intel_irqs_enabled(dev_priv))
  3614. return IRQ_NONE;
  3615. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3616. disable_rpm_wakeref_asserts(dev_priv);
  3617. do {
  3618. u32 pipe_stats[I915_MAX_PIPES] = {};
  3619. u32 hotplug_status = 0;
  3620. u32 iir;
  3621. iir = I915_READ(IIR);
  3622. if (iir == 0)
  3623. break;
  3624. ret = IRQ_HANDLED;
  3625. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  3626. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  3627. /* Call regardless, as some status bits might not be
  3628. * signalled in iir */
  3629. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  3630. I915_WRITE(IIR, iir);
  3631. if (iir & I915_USER_INTERRUPT)
  3632. notify_ring(dev_priv->engine[RCS]);
  3633. if (iir & I915_BSD_USER_INTERRUPT)
  3634. notify_ring(dev_priv->engine[VCS]);
  3635. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  3636. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  3637. if (hotplug_status)
  3638. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  3639. i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
  3640. } while (0);
  3641. enable_rpm_wakeref_asserts(dev_priv);
  3642. return ret;
  3643. }
  3644. /**
  3645. * intel_irq_init - initializes irq support
  3646. * @dev_priv: i915 device instance
  3647. *
  3648. * This function initializes all the irq support including work items, timers
  3649. * and all the vtables. It does not setup the interrupt itself though.
  3650. */
  3651. void intel_irq_init(struct drm_i915_private *dev_priv)
  3652. {
  3653. struct drm_device *dev = &dev_priv->drm;
  3654. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  3655. int i;
  3656. intel_hpd_init_work(dev_priv);
  3657. INIT_WORK(&rps->work, gen6_pm_rps_work);
  3658. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  3659. for (i = 0; i < MAX_L3_SLICES; ++i)
  3660. dev_priv->l3_parity.remap_info[i] = NULL;
  3661. if (HAS_GUC_SCHED(dev_priv))
  3662. dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
  3663. /* Let's track the enabled rps events */
  3664. if (IS_VALLEYVIEW(dev_priv))
  3665. /* WaGsvRC0ResidencyMethod:vlv */
  3666. dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
  3667. else
  3668. dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
  3669. rps->pm_intrmsk_mbz = 0;
  3670. /*
  3671. * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
  3672. * if GEN6_PM_UP_EI_EXPIRED is masked.
  3673. *
  3674. * TODO: verify if this can be reproduced on VLV,CHV.
  3675. */
  3676. if (INTEL_GEN(dev_priv) <= 7)
  3677. rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
  3678. if (INTEL_GEN(dev_priv) >= 8)
  3679. rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
  3680. if (IS_GEN2(dev_priv)) {
  3681. /* Gen2 doesn't have a hardware frame counter */
  3682. dev->max_vblank_count = 0;
  3683. } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  3684. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  3685. dev->driver->get_vblank_counter = g4x_get_vblank_counter;
  3686. } else {
  3687. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  3688. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  3689. }
  3690. /*
  3691. * Opt out of the vblank disable timer on everything except gen2.
  3692. * Gen2 doesn't have a hardware frame counter and so depends on
  3693. * vblank interrupts to produce sane vblank seuquence numbers.
  3694. */
  3695. if (!IS_GEN2(dev_priv))
  3696. dev->vblank_disable_immediate = true;
  3697. /* Most platforms treat the display irq block as an always-on
  3698. * power domain. vlv/chv can disable it at runtime and need
  3699. * special care to avoid writing any of the display block registers
  3700. * outside of the power domain. We defer setting up the display irqs
  3701. * in this case to the runtime pm.
  3702. */
  3703. dev_priv->display_irqs_enabled = true;
  3704. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  3705. dev_priv->display_irqs_enabled = false;
  3706. dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
  3707. dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
  3708. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  3709. if (IS_CHERRYVIEW(dev_priv)) {
  3710. dev->driver->irq_handler = cherryview_irq_handler;
  3711. dev->driver->irq_preinstall = cherryview_irq_reset;
  3712. dev->driver->irq_postinstall = cherryview_irq_postinstall;
  3713. dev->driver->irq_uninstall = cherryview_irq_reset;
  3714. dev->driver->enable_vblank = i965_enable_vblank;
  3715. dev->driver->disable_vblank = i965_disable_vblank;
  3716. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3717. } else if (IS_VALLEYVIEW(dev_priv)) {
  3718. dev->driver->irq_handler = valleyview_irq_handler;
  3719. dev->driver->irq_preinstall = valleyview_irq_reset;
  3720. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  3721. dev->driver->irq_uninstall = valleyview_irq_reset;
  3722. dev->driver->enable_vblank = i965_enable_vblank;
  3723. dev->driver->disable_vblank = i965_disable_vblank;
  3724. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3725. } else if (INTEL_GEN(dev_priv) >= 11) {
  3726. dev->driver->irq_handler = gen11_irq_handler;
  3727. dev->driver->irq_preinstall = gen11_irq_reset;
  3728. dev->driver->irq_postinstall = gen11_irq_postinstall;
  3729. dev->driver->irq_uninstall = gen11_irq_reset;
  3730. dev->driver->enable_vblank = gen8_enable_vblank;
  3731. dev->driver->disable_vblank = gen8_disable_vblank;
  3732. dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
  3733. } else if (INTEL_GEN(dev_priv) >= 8) {
  3734. dev->driver->irq_handler = gen8_irq_handler;
  3735. dev->driver->irq_preinstall = gen8_irq_reset;
  3736. dev->driver->irq_postinstall = gen8_irq_postinstall;
  3737. dev->driver->irq_uninstall = gen8_irq_reset;
  3738. dev->driver->enable_vblank = gen8_enable_vblank;
  3739. dev->driver->disable_vblank = gen8_disable_vblank;
  3740. if (IS_GEN9_LP(dev_priv))
  3741. dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
  3742. else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
  3743. HAS_PCH_CNP(dev_priv))
  3744. dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
  3745. else
  3746. dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
  3747. } else if (HAS_PCH_SPLIT(dev_priv)) {
  3748. dev->driver->irq_handler = ironlake_irq_handler;
  3749. dev->driver->irq_preinstall = ironlake_irq_reset;
  3750. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  3751. dev->driver->irq_uninstall = ironlake_irq_reset;
  3752. dev->driver->enable_vblank = ironlake_enable_vblank;
  3753. dev->driver->disable_vblank = ironlake_disable_vblank;
  3754. dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
  3755. } else {
  3756. if (IS_GEN2(dev_priv)) {
  3757. dev->driver->irq_preinstall = i8xx_irq_reset;
  3758. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  3759. dev->driver->irq_handler = i8xx_irq_handler;
  3760. dev->driver->irq_uninstall = i8xx_irq_reset;
  3761. dev->driver->enable_vblank = i8xx_enable_vblank;
  3762. dev->driver->disable_vblank = i8xx_disable_vblank;
  3763. } else if (IS_GEN3(dev_priv)) {
  3764. dev->driver->irq_preinstall = i915_irq_reset;
  3765. dev->driver->irq_postinstall = i915_irq_postinstall;
  3766. dev->driver->irq_uninstall = i915_irq_reset;
  3767. dev->driver->irq_handler = i915_irq_handler;
  3768. dev->driver->enable_vblank = i8xx_enable_vblank;
  3769. dev->driver->disable_vblank = i8xx_disable_vblank;
  3770. } else {
  3771. dev->driver->irq_preinstall = i965_irq_reset;
  3772. dev->driver->irq_postinstall = i965_irq_postinstall;
  3773. dev->driver->irq_uninstall = i965_irq_reset;
  3774. dev->driver->irq_handler = i965_irq_handler;
  3775. dev->driver->enable_vblank = i965_enable_vblank;
  3776. dev->driver->disable_vblank = i965_disable_vblank;
  3777. }
  3778. if (I915_HAS_HOTPLUG(dev_priv))
  3779. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3780. }
  3781. }
  3782. /**
  3783. * intel_irq_fini - deinitializes IRQ support
  3784. * @i915: i915 device instance
  3785. *
  3786. * This function deinitializes all the IRQ support.
  3787. */
  3788. void intel_irq_fini(struct drm_i915_private *i915)
  3789. {
  3790. int i;
  3791. for (i = 0; i < MAX_L3_SLICES; ++i)
  3792. kfree(i915->l3_parity.remap_info[i]);
  3793. }
  3794. /**
  3795. * intel_irq_install - enables the hardware interrupt
  3796. * @dev_priv: i915 device instance
  3797. *
  3798. * This function enables the hardware interrupt handling, but leaves the hotplug
  3799. * handling still disabled. It is called after intel_irq_init().
  3800. *
  3801. * In the driver load and resume code we need working interrupts in a few places
  3802. * but don't want to deal with the hassle of concurrent probe and hotplug
  3803. * workers. Hence the split into this two-stage approach.
  3804. */
  3805. int intel_irq_install(struct drm_i915_private *dev_priv)
  3806. {
  3807. /*
  3808. * We enable some interrupt sources in our postinstall hooks, so mark
  3809. * interrupts as enabled _before_ actually enabling them to avoid
  3810. * special cases in our ordering checks.
  3811. */
  3812. dev_priv->runtime_pm.irqs_enabled = true;
  3813. return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
  3814. }
  3815. /**
  3816. * intel_irq_uninstall - finilizes all irq handling
  3817. * @dev_priv: i915 device instance
  3818. *
  3819. * This stops interrupt and hotplug handling and unregisters and frees all
  3820. * resources acquired in the init functions.
  3821. */
  3822. void intel_irq_uninstall(struct drm_i915_private *dev_priv)
  3823. {
  3824. drm_irq_uninstall(&dev_priv->drm);
  3825. intel_hpd_cancel_work(dev_priv);
  3826. dev_priv->runtime_pm.irqs_enabled = false;
  3827. }
  3828. /**
  3829. * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
  3830. * @dev_priv: i915 device instance
  3831. *
  3832. * This function is used to disable interrupts at runtime, both in the runtime
  3833. * pm and the system suspend/resume code.
  3834. */
  3835. void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
  3836. {
  3837. dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
  3838. dev_priv->runtime_pm.irqs_enabled = false;
  3839. synchronize_irq(dev_priv->drm.irq);
  3840. }
  3841. /**
  3842. * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
  3843. * @dev_priv: i915 device instance
  3844. *
  3845. * This function is used to enable interrupts at runtime, both in the runtime
  3846. * pm and the system suspend/resume code.
  3847. */
  3848. void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
  3849. {
  3850. dev_priv->runtime_pm.irqs_enabled = true;
  3851. dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
  3852. dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
  3853. }