driver_chipcommon.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * Broadcom specific AMBA
  3. * ChipCommon core driver
  4. *
  5. * Copyright 2005, Broadcom Corporation
  6. * Copyright 2006, 2007, Michael Buesch <m@bues.ch>
  7. *
  8. * Licensed under the GNU/GPL. See COPYING for details.
  9. */
  10. #include "bcma_private.h"
  11. #include <linux/bcma/bcma.h>
  12. static inline u32 bcma_cc_write32_masked(struct bcma_drv_cc *cc, u16 offset,
  13. u32 mask, u32 value)
  14. {
  15. value &= mask;
  16. value |= bcma_cc_read32(cc, offset) & ~mask;
  17. bcma_cc_write32(cc, offset, value);
  18. return value;
  19. }
  20. void bcma_core_chipcommon_init(struct bcma_drv_cc *cc)
  21. {
  22. u32 leddc_on = 10;
  23. u32 leddc_off = 90;
  24. if (cc->setup_done)
  25. return;
  26. if (cc->core->id.rev >= 11)
  27. cc->status = bcma_cc_read32(cc, BCMA_CC_CHIPSTAT);
  28. cc->capabilities = bcma_cc_read32(cc, BCMA_CC_CAP);
  29. if (cc->core->id.rev >= 35)
  30. cc->capabilities_ext = bcma_cc_read32(cc, BCMA_CC_CAP_EXT);
  31. if (cc->core->id.rev >= 20) {
  32. bcma_cc_write32(cc, BCMA_CC_GPIOPULLUP, 0);
  33. bcma_cc_write32(cc, BCMA_CC_GPIOPULLDOWN, 0);
  34. }
  35. if (cc->capabilities & BCMA_CC_CAP_PMU)
  36. bcma_pmu_init(cc);
  37. if (cc->capabilities & BCMA_CC_CAP_PCTL)
  38. pr_err("Power control not implemented!\n");
  39. if (cc->core->id.rev >= 16) {
  40. if (cc->core->bus->sprom.leddc_on_time &&
  41. cc->core->bus->sprom.leddc_off_time) {
  42. leddc_on = cc->core->bus->sprom.leddc_on_time;
  43. leddc_off = cc->core->bus->sprom.leddc_off_time;
  44. }
  45. bcma_cc_write32(cc, BCMA_CC_GPIOTIMER,
  46. ((leddc_on << BCMA_CC_GPIOTIMER_ONTIME_SHIFT) |
  47. (leddc_off << BCMA_CC_GPIOTIMER_OFFTIME_SHIFT)));
  48. }
  49. cc->setup_done = true;
  50. }
  51. /* Set chip watchdog reset timer to fire in 'ticks' backplane cycles */
  52. void bcma_chipco_watchdog_timer_set(struct bcma_drv_cc *cc, u32 ticks)
  53. {
  54. /* instant NMI */
  55. bcma_cc_write32(cc, BCMA_CC_WATCHDOG, ticks);
  56. }
  57. void bcma_chipco_irq_mask(struct bcma_drv_cc *cc, u32 mask, u32 value)
  58. {
  59. bcma_cc_write32_masked(cc, BCMA_CC_IRQMASK, mask, value);
  60. }
  61. u32 bcma_chipco_irq_status(struct bcma_drv_cc *cc, u32 mask)
  62. {
  63. return bcma_cc_read32(cc, BCMA_CC_IRQSTAT) & mask;
  64. }
  65. u32 bcma_chipco_gpio_in(struct bcma_drv_cc *cc, u32 mask)
  66. {
  67. return bcma_cc_read32(cc, BCMA_CC_GPIOIN) & mask;
  68. }
  69. u32 bcma_chipco_gpio_out(struct bcma_drv_cc *cc, u32 mask, u32 value)
  70. {
  71. return bcma_cc_write32_masked(cc, BCMA_CC_GPIOOUT, mask, value);
  72. }
  73. u32 bcma_chipco_gpio_outen(struct bcma_drv_cc *cc, u32 mask, u32 value)
  74. {
  75. return bcma_cc_write32_masked(cc, BCMA_CC_GPIOOUTEN, mask, value);
  76. }
  77. u32 bcma_chipco_gpio_control(struct bcma_drv_cc *cc, u32 mask, u32 value)
  78. {
  79. return bcma_cc_write32_masked(cc, BCMA_CC_GPIOCTL, mask, value);
  80. }
  81. EXPORT_SYMBOL_GPL(bcma_chipco_gpio_control);
  82. u32 bcma_chipco_gpio_intmask(struct bcma_drv_cc *cc, u32 mask, u32 value)
  83. {
  84. return bcma_cc_write32_masked(cc, BCMA_CC_GPIOIRQ, mask, value);
  85. }
  86. u32 bcma_chipco_gpio_polarity(struct bcma_drv_cc *cc, u32 mask, u32 value)
  87. {
  88. return bcma_cc_write32_masked(cc, BCMA_CC_GPIOPOL, mask, value);
  89. }
  90. #ifdef CONFIG_BCMA_DRIVER_MIPS
  91. void bcma_chipco_serial_init(struct bcma_drv_cc *cc)
  92. {
  93. unsigned int irq;
  94. u32 baud_base;
  95. u32 i;
  96. unsigned int ccrev = cc->core->id.rev;
  97. struct bcma_serial_port *ports = cc->serial_ports;
  98. if (ccrev >= 11 && ccrev != 15) {
  99. /* Fixed ALP clock */
  100. baud_base = bcma_pmu_alp_clock(cc);
  101. if (ccrev >= 21) {
  102. /* Turn off UART clock before switching clocksource. */
  103. bcma_cc_write32(cc, BCMA_CC_CORECTL,
  104. bcma_cc_read32(cc, BCMA_CC_CORECTL)
  105. & ~BCMA_CC_CORECTL_UARTCLKEN);
  106. }
  107. /* Set the override bit so we don't divide it */
  108. bcma_cc_write32(cc, BCMA_CC_CORECTL,
  109. bcma_cc_read32(cc, BCMA_CC_CORECTL)
  110. | BCMA_CC_CORECTL_UARTCLK0);
  111. if (ccrev >= 21) {
  112. /* Re-enable the UART clock. */
  113. bcma_cc_write32(cc, BCMA_CC_CORECTL,
  114. bcma_cc_read32(cc, BCMA_CC_CORECTL)
  115. | BCMA_CC_CORECTL_UARTCLKEN);
  116. }
  117. } else {
  118. pr_err("serial not supported on this device ccrev: 0x%x\n",
  119. ccrev);
  120. return;
  121. }
  122. irq = bcma_core_mips_irq(cc->core);
  123. /* Determine the registers of the UARTs */
  124. cc->nr_serial_ports = (cc->capabilities & BCMA_CC_CAP_NRUART);
  125. for (i = 0; i < cc->nr_serial_ports; i++) {
  126. ports[i].regs = cc->core->io_addr + BCMA_CC_UART0_DATA +
  127. (i * 256);
  128. ports[i].irq = irq;
  129. ports[i].baud_base = baud_base;
  130. ports[i].reg_shift = 0;
  131. }
  132. }
  133. #endif /* CONFIG_BCMA_DRIVER_MIPS */