amdgpu_ttm.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <drm/ttm/ttm_bo_api.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_placement.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include <linux/iommu.h>
  46. #include "amdgpu.h"
  47. #include "amdgpu_object.h"
  48. #include "amdgpu_trace.h"
  49. #include "bif/bif_4_1_d.h"
  50. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  51. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  52. struct ttm_mem_reg *mem, unsigned num_pages,
  53. uint64_t offset, unsigned window,
  54. struct amdgpu_ring *ring,
  55. uint64_t *addr);
  56. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  57. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  58. /*
  59. * Global memory.
  60. */
  61. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  62. {
  63. return ttm_mem_global_init(ref->object);
  64. }
  65. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  66. {
  67. ttm_mem_global_release(ref->object);
  68. }
  69. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  70. {
  71. struct drm_global_reference *global_ref;
  72. struct amdgpu_ring *ring;
  73. struct amd_sched_rq *rq;
  74. int r;
  75. adev->mman.mem_global_referenced = false;
  76. global_ref = &adev->mman.mem_global_ref;
  77. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  78. global_ref->size = sizeof(struct ttm_mem_global);
  79. global_ref->init = &amdgpu_ttm_mem_global_init;
  80. global_ref->release = &amdgpu_ttm_mem_global_release;
  81. r = drm_global_item_ref(global_ref);
  82. if (r) {
  83. DRM_ERROR("Failed setting up TTM memory accounting "
  84. "subsystem.\n");
  85. goto error_mem;
  86. }
  87. adev->mman.bo_global_ref.mem_glob =
  88. adev->mman.mem_global_ref.object;
  89. global_ref = &adev->mman.bo_global_ref.ref;
  90. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  91. global_ref->size = sizeof(struct ttm_bo_global);
  92. global_ref->init = &ttm_bo_global_init;
  93. global_ref->release = &ttm_bo_global_release;
  94. r = drm_global_item_ref(global_ref);
  95. if (r) {
  96. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  97. goto error_bo;
  98. }
  99. mutex_init(&adev->mman.gtt_window_lock);
  100. ring = adev->mman.buffer_funcs_ring;
  101. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  102. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  103. rq, amdgpu_sched_jobs, NULL);
  104. if (r) {
  105. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  106. goto error_entity;
  107. }
  108. adev->mman.mem_global_referenced = true;
  109. return 0;
  110. error_entity:
  111. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  112. error_bo:
  113. drm_global_item_unref(&adev->mman.mem_global_ref);
  114. error_mem:
  115. return r;
  116. }
  117. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  118. {
  119. if (adev->mman.mem_global_referenced) {
  120. amd_sched_entity_fini(adev->mman.entity.sched,
  121. &adev->mman.entity);
  122. mutex_destroy(&adev->mman.gtt_window_lock);
  123. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  124. drm_global_item_unref(&adev->mman.mem_global_ref);
  125. adev->mman.mem_global_referenced = false;
  126. }
  127. }
  128. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  129. {
  130. return 0;
  131. }
  132. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  133. struct ttm_mem_type_manager *man)
  134. {
  135. struct amdgpu_device *adev;
  136. adev = amdgpu_ttm_adev(bdev);
  137. switch (type) {
  138. case TTM_PL_SYSTEM:
  139. /* System memory */
  140. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  141. man->available_caching = TTM_PL_MASK_CACHING;
  142. man->default_caching = TTM_PL_FLAG_CACHED;
  143. break;
  144. case TTM_PL_TT:
  145. man->func = &amdgpu_gtt_mgr_func;
  146. man->gpu_offset = adev->mc.gart_start;
  147. man->available_caching = TTM_PL_MASK_CACHING;
  148. man->default_caching = TTM_PL_FLAG_CACHED;
  149. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  150. break;
  151. case TTM_PL_VRAM:
  152. /* "On-card" video ram */
  153. man->func = &amdgpu_vram_mgr_func;
  154. man->gpu_offset = adev->mc.vram_start;
  155. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  156. TTM_MEMTYPE_FLAG_MAPPABLE;
  157. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  158. man->default_caching = TTM_PL_FLAG_WC;
  159. break;
  160. case AMDGPU_PL_GDS:
  161. case AMDGPU_PL_GWS:
  162. case AMDGPU_PL_OA:
  163. /* On-chip GDS memory*/
  164. man->func = &ttm_bo_manager_func;
  165. man->gpu_offset = 0;
  166. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  167. man->available_caching = TTM_PL_FLAG_UNCACHED;
  168. man->default_caching = TTM_PL_FLAG_UNCACHED;
  169. break;
  170. default:
  171. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  172. return -EINVAL;
  173. }
  174. return 0;
  175. }
  176. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  177. struct ttm_placement *placement)
  178. {
  179. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  180. struct amdgpu_bo *abo;
  181. static const struct ttm_place placements = {
  182. .fpfn = 0,
  183. .lpfn = 0,
  184. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  185. };
  186. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  187. placement->placement = &placements;
  188. placement->busy_placement = &placements;
  189. placement->num_placement = 1;
  190. placement->num_busy_placement = 1;
  191. return;
  192. }
  193. abo = ttm_to_amdgpu_bo(bo);
  194. switch (bo->mem.mem_type) {
  195. case TTM_PL_VRAM:
  196. if (adev->mman.buffer_funcs &&
  197. adev->mman.buffer_funcs_ring &&
  198. adev->mman.buffer_funcs_ring->ready == false) {
  199. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  200. } else if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
  201. !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
  202. unsigned fpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  203. struct drm_mm_node *node = bo->mem.mm_node;
  204. unsigned long pages_left;
  205. for (pages_left = bo->mem.num_pages;
  206. pages_left;
  207. pages_left -= node->size, node++) {
  208. if (node->start < fpfn)
  209. break;
  210. }
  211. if (!pages_left)
  212. goto gtt;
  213. /* Try evicting to the CPU inaccessible part of VRAM
  214. * first, but only set GTT as busy placement, so this
  215. * BO will be evicted to GTT rather than causing other
  216. * BOs to be evicted from VRAM
  217. */
  218. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  219. AMDGPU_GEM_DOMAIN_GTT);
  220. abo->placements[0].fpfn = fpfn;
  221. abo->placements[0].lpfn = 0;
  222. abo->placement.busy_placement = &abo->placements[1];
  223. abo->placement.num_busy_placement = 1;
  224. } else {
  225. gtt:
  226. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  227. }
  228. break;
  229. case TTM_PL_TT:
  230. default:
  231. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  232. }
  233. *placement = abo->placement;
  234. }
  235. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  236. {
  237. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  238. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  239. return -EPERM;
  240. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  241. filp->private_data);
  242. }
  243. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  244. struct ttm_mem_reg *new_mem)
  245. {
  246. struct ttm_mem_reg *old_mem = &bo->mem;
  247. BUG_ON(old_mem->mm_node != NULL);
  248. *old_mem = *new_mem;
  249. new_mem->mm_node = NULL;
  250. }
  251. static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  252. struct drm_mm_node *mm_node,
  253. struct ttm_mem_reg *mem)
  254. {
  255. uint64_t addr = 0;
  256. if (mem->mem_type != TTM_PL_TT || amdgpu_gtt_mgr_has_gart_addr(mem)) {
  257. addr = mm_node->start << PAGE_SHIFT;
  258. addr += bo->bdev->man[mem->mem_type].gpu_offset;
  259. }
  260. return addr;
  261. }
  262. /**
  263. * amdgpu_find_mm_node - Helper function finds the drm_mm_node
  264. * corresponding to @offset. It also modifies the offset to be
  265. * within the drm_mm_node returned
  266. */
  267. static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
  268. unsigned long *offset)
  269. {
  270. struct drm_mm_node *mm_node = mem->mm_node;
  271. while (*offset >= (mm_node->size << PAGE_SHIFT)) {
  272. *offset -= (mm_node->size << PAGE_SHIFT);
  273. ++mm_node;
  274. }
  275. return mm_node;
  276. }
  277. /**
  278. * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
  279. *
  280. * The function copies @size bytes from {src->mem + src->offset} to
  281. * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
  282. * move and different for a BO to BO copy.
  283. *
  284. * @f: Returns the last fence if multiple jobs are submitted.
  285. */
  286. int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
  287. struct amdgpu_copy_mem *src,
  288. struct amdgpu_copy_mem *dst,
  289. uint64_t size,
  290. struct reservation_object *resv,
  291. struct dma_fence **f)
  292. {
  293. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  294. struct drm_mm_node *src_mm, *dst_mm;
  295. uint64_t src_node_start, dst_node_start, src_node_size,
  296. dst_node_size, src_page_offset, dst_page_offset;
  297. struct dma_fence *fence = NULL;
  298. int r = 0;
  299. const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
  300. AMDGPU_GPU_PAGE_SIZE);
  301. if (!ring->ready) {
  302. DRM_ERROR("Trying to move memory with ring turned off.\n");
  303. return -EINVAL;
  304. }
  305. src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
  306. src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
  307. src->offset;
  308. src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
  309. src_page_offset = src_node_start & (PAGE_SIZE - 1);
  310. dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
  311. dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
  312. dst->offset;
  313. dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
  314. dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
  315. mutex_lock(&adev->mman.gtt_window_lock);
  316. while (size) {
  317. unsigned long cur_size;
  318. uint64_t from = src_node_start, to = dst_node_start;
  319. struct dma_fence *next;
  320. /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
  321. * begins at an offset, then adjust the size accordingly
  322. */
  323. cur_size = min3(min(src_node_size, dst_node_size), size,
  324. GTT_MAX_BYTES);
  325. if (cur_size + src_page_offset > GTT_MAX_BYTES ||
  326. cur_size + dst_page_offset > GTT_MAX_BYTES)
  327. cur_size -= max(src_page_offset, dst_page_offset);
  328. /* Map only what needs to be accessed. Map src to window 0 and
  329. * dst to window 1
  330. */
  331. if (src->mem->mem_type == TTM_PL_TT &&
  332. !amdgpu_gtt_mgr_has_gart_addr(src->mem)) {
  333. r = amdgpu_map_buffer(src->bo, src->mem,
  334. PFN_UP(cur_size + src_page_offset),
  335. src_node_start, 0, ring,
  336. &from);
  337. if (r)
  338. goto error;
  339. /* Adjust the offset because amdgpu_map_buffer returns
  340. * start of mapped page
  341. */
  342. from += src_page_offset;
  343. }
  344. if (dst->mem->mem_type == TTM_PL_TT &&
  345. !amdgpu_gtt_mgr_has_gart_addr(dst->mem)) {
  346. r = amdgpu_map_buffer(dst->bo, dst->mem,
  347. PFN_UP(cur_size + dst_page_offset),
  348. dst_node_start, 1, ring,
  349. &to);
  350. if (r)
  351. goto error;
  352. to += dst_page_offset;
  353. }
  354. r = amdgpu_copy_buffer(ring, from, to, cur_size,
  355. resv, &next, false, true);
  356. if (r)
  357. goto error;
  358. dma_fence_put(fence);
  359. fence = next;
  360. size -= cur_size;
  361. if (!size)
  362. break;
  363. src_node_size -= cur_size;
  364. if (!src_node_size) {
  365. src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
  366. src->mem);
  367. src_node_size = (src_mm->size << PAGE_SHIFT);
  368. } else {
  369. src_node_start += cur_size;
  370. src_page_offset = src_node_start & (PAGE_SIZE - 1);
  371. }
  372. dst_node_size -= cur_size;
  373. if (!dst_node_size) {
  374. dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
  375. dst->mem);
  376. dst_node_size = (dst_mm->size << PAGE_SHIFT);
  377. } else {
  378. dst_node_start += cur_size;
  379. dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
  380. }
  381. }
  382. error:
  383. mutex_unlock(&adev->mman.gtt_window_lock);
  384. if (f)
  385. *f = dma_fence_get(fence);
  386. dma_fence_put(fence);
  387. return r;
  388. }
  389. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  390. bool evict, bool no_wait_gpu,
  391. struct ttm_mem_reg *new_mem,
  392. struct ttm_mem_reg *old_mem)
  393. {
  394. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  395. struct amdgpu_copy_mem src, dst;
  396. struct dma_fence *fence = NULL;
  397. int r;
  398. src.bo = bo;
  399. dst.bo = bo;
  400. src.mem = old_mem;
  401. dst.mem = new_mem;
  402. src.offset = 0;
  403. dst.offset = 0;
  404. r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
  405. new_mem->num_pages << PAGE_SHIFT,
  406. bo->resv, &fence);
  407. if (r)
  408. goto error;
  409. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  410. dma_fence_put(fence);
  411. return r;
  412. error:
  413. if (fence)
  414. dma_fence_wait(fence, false);
  415. dma_fence_put(fence);
  416. return r;
  417. }
  418. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
  419. struct ttm_operation_ctx *ctx,
  420. struct ttm_mem_reg *new_mem)
  421. {
  422. struct amdgpu_device *adev;
  423. struct ttm_mem_reg *old_mem = &bo->mem;
  424. struct ttm_mem_reg tmp_mem;
  425. struct ttm_place placements;
  426. struct ttm_placement placement;
  427. int r;
  428. adev = amdgpu_ttm_adev(bo->bdev);
  429. tmp_mem = *new_mem;
  430. tmp_mem.mm_node = NULL;
  431. placement.num_placement = 1;
  432. placement.placement = &placements;
  433. placement.num_busy_placement = 1;
  434. placement.busy_placement = &placements;
  435. placements.fpfn = 0;
  436. placements.lpfn = 0;
  437. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  438. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
  439. if (unlikely(r)) {
  440. return r;
  441. }
  442. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  443. if (unlikely(r)) {
  444. goto out_cleanup;
  445. }
  446. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  447. if (unlikely(r)) {
  448. goto out_cleanup;
  449. }
  450. r = amdgpu_move_blit(bo, true, ctx->no_wait_gpu, &tmp_mem, old_mem);
  451. if (unlikely(r)) {
  452. goto out_cleanup;
  453. }
  454. r = ttm_bo_move_ttm(bo, ctx->interruptible, ctx->no_wait_gpu, new_mem);
  455. out_cleanup:
  456. ttm_bo_mem_put(bo, &tmp_mem);
  457. return r;
  458. }
  459. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
  460. struct ttm_operation_ctx *ctx,
  461. struct ttm_mem_reg *new_mem)
  462. {
  463. struct amdgpu_device *adev;
  464. struct ttm_mem_reg *old_mem = &bo->mem;
  465. struct ttm_mem_reg tmp_mem;
  466. struct ttm_placement placement;
  467. struct ttm_place placements;
  468. int r;
  469. adev = amdgpu_ttm_adev(bo->bdev);
  470. tmp_mem = *new_mem;
  471. tmp_mem.mm_node = NULL;
  472. placement.num_placement = 1;
  473. placement.placement = &placements;
  474. placement.num_busy_placement = 1;
  475. placement.busy_placement = &placements;
  476. placements.fpfn = 0;
  477. placements.lpfn = 0;
  478. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  479. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
  480. if (unlikely(r)) {
  481. return r;
  482. }
  483. r = ttm_bo_move_ttm(bo, ctx->interruptible, ctx->no_wait_gpu, &tmp_mem);
  484. if (unlikely(r)) {
  485. goto out_cleanup;
  486. }
  487. r = amdgpu_move_blit(bo, true, ctx->no_wait_gpu, new_mem, old_mem);
  488. if (unlikely(r)) {
  489. goto out_cleanup;
  490. }
  491. out_cleanup:
  492. ttm_bo_mem_put(bo, &tmp_mem);
  493. return r;
  494. }
  495. static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
  496. struct ttm_operation_ctx *ctx,
  497. struct ttm_mem_reg *new_mem)
  498. {
  499. struct amdgpu_device *adev;
  500. struct amdgpu_bo *abo;
  501. struct ttm_mem_reg *old_mem = &bo->mem;
  502. int r;
  503. /* Can't move a pinned BO */
  504. abo = ttm_to_amdgpu_bo(bo);
  505. if (WARN_ON_ONCE(abo->pin_count > 0))
  506. return -EINVAL;
  507. adev = amdgpu_ttm_adev(bo->bdev);
  508. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  509. amdgpu_move_null(bo, new_mem);
  510. return 0;
  511. }
  512. if ((old_mem->mem_type == TTM_PL_TT &&
  513. new_mem->mem_type == TTM_PL_SYSTEM) ||
  514. (old_mem->mem_type == TTM_PL_SYSTEM &&
  515. new_mem->mem_type == TTM_PL_TT)) {
  516. /* bind is enough */
  517. amdgpu_move_null(bo, new_mem);
  518. return 0;
  519. }
  520. if (adev->mman.buffer_funcs == NULL ||
  521. adev->mman.buffer_funcs_ring == NULL ||
  522. !adev->mman.buffer_funcs_ring->ready) {
  523. /* use memcpy */
  524. goto memcpy;
  525. }
  526. if (old_mem->mem_type == TTM_PL_VRAM &&
  527. new_mem->mem_type == TTM_PL_SYSTEM) {
  528. r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
  529. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  530. new_mem->mem_type == TTM_PL_VRAM) {
  531. r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
  532. } else {
  533. r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu,
  534. new_mem, old_mem);
  535. }
  536. if (r) {
  537. memcpy:
  538. r = ttm_bo_move_memcpy(bo, ctx->interruptible,
  539. ctx->no_wait_gpu, new_mem);
  540. if (r) {
  541. return r;
  542. }
  543. }
  544. if (bo->type == ttm_bo_type_device &&
  545. new_mem->mem_type == TTM_PL_VRAM &&
  546. old_mem->mem_type != TTM_PL_VRAM) {
  547. /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
  548. * accesses the BO after it's moved.
  549. */
  550. abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  551. }
  552. /* update statistics */
  553. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  554. return 0;
  555. }
  556. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  557. {
  558. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  559. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  560. mem->bus.addr = NULL;
  561. mem->bus.offset = 0;
  562. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  563. mem->bus.base = 0;
  564. mem->bus.is_iomem = false;
  565. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  566. return -EINVAL;
  567. switch (mem->mem_type) {
  568. case TTM_PL_SYSTEM:
  569. /* system memory */
  570. return 0;
  571. case TTM_PL_TT:
  572. break;
  573. case TTM_PL_VRAM:
  574. mem->bus.offset = mem->start << PAGE_SHIFT;
  575. /* check if it's visible */
  576. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  577. return -EINVAL;
  578. mem->bus.base = adev->mc.aper_base;
  579. mem->bus.is_iomem = true;
  580. break;
  581. default:
  582. return -EINVAL;
  583. }
  584. return 0;
  585. }
  586. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  587. {
  588. }
  589. static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
  590. unsigned long page_offset)
  591. {
  592. struct drm_mm_node *mm;
  593. unsigned long offset = (page_offset << PAGE_SHIFT);
  594. mm = amdgpu_find_mm_node(&bo->mem, &offset);
  595. return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
  596. (offset >> PAGE_SHIFT);
  597. }
  598. /*
  599. * TTM backend functions.
  600. */
  601. struct amdgpu_ttm_gup_task_list {
  602. struct list_head list;
  603. struct task_struct *task;
  604. };
  605. struct amdgpu_ttm_tt {
  606. struct ttm_dma_tt ttm;
  607. struct amdgpu_device *adev;
  608. u64 offset;
  609. uint64_t userptr;
  610. struct mm_struct *usermm;
  611. uint32_t userflags;
  612. spinlock_t guptasklock;
  613. struct list_head guptasks;
  614. atomic_t mmu_invalidations;
  615. uint32_t last_set_pages;
  616. };
  617. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  618. {
  619. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  620. unsigned int flags = 0;
  621. unsigned pinned = 0;
  622. int r;
  623. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  624. flags |= FOLL_WRITE;
  625. down_read(&current->mm->mmap_sem);
  626. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  627. /* check that we only use anonymous memory
  628. to prevent problems with writeback */
  629. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  630. struct vm_area_struct *vma;
  631. vma = find_vma(gtt->usermm, gtt->userptr);
  632. if (!vma || vma->vm_file || vma->vm_end < end) {
  633. up_read(&current->mm->mmap_sem);
  634. return -EPERM;
  635. }
  636. }
  637. do {
  638. unsigned num_pages = ttm->num_pages - pinned;
  639. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  640. struct page **p = pages + pinned;
  641. struct amdgpu_ttm_gup_task_list guptask;
  642. guptask.task = current;
  643. spin_lock(&gtt->guptasklock);
  644. list_add(&guptask.list, &gtt->guptasks);
  645. spin_unlock(&gtt->guptasklock);
  646. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  647. spin_lock(&gtt->guptasklock);
  648. list_del(&guptask.list);
  649. spin_unlock(&gtt->guptasklock);
  650. if (r < 0)
  651. goto release_pages;
  652. pinned += r;
  653. } while (pinned < ttm->num_pages);
  654. up_read(&current->mm->mmap_sem);
  655. return 0;
  656. release_pages:
  657. release_pages(pages, pinned);
  658. up_read(&current->mm->mmap_sem);
  659. return r;
  660. }
  661. void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
  662. {
  663. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  664. unsigned i;
  665. gtt->last_set_pages = atomic_read(&gtt->mmu_invalidations);
  666. for (i = 0; i < ttm->num_pages; ++i) {
  667. if (ttm->pages[i])
  668. put_page(ttm->pages[i]);
  669. ttm->pages[i] = pages ? pages[i] : NULL;
  670. }
  671. }
  672. void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm)
  673. {
  674. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  675. unsigned i;
  676. for (i = 0; i < ttm->num_pages; ++i) {
  677. struct page *page = ttm->pages[i];
  678. if (!page)
  679. continue;
  680. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  681. set_page_dirty(page);
  682. mark_page_accessed(page);
  683. }
  684. }
  685. /* prepare the sg table with the user pages */
  686. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  687. {
  688. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  689. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  690. unsigned nents;
  691. int r;
  692. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  693. enum dma_data_direction direction = write ?
  694. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  695. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  696. ttm->num_pages << PAGE_SHIFT,
  697. GFP_KERNEL);
  698. if (r)
  699. goto release_sg;
  700. r = -ENOMEM;
  701. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  702. if (nents != ttm->sg->nents)
  703. goto release_sg;
  704. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  705. gtt->ttm.dma_address, ttm->num_pages);
  706. return 0;
  707. release_sg:
  708. kfree(ttm->sg);
  709. return r;
  710. }
  711. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  712. {
  713. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  714. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  715. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  716. enum dma_data_direction direction = write ?
  717. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  718. /* double check that we don't free the table twice */
  719. if (!ttm->sg->sgl)
  720. return;
  721. /* free the sg table and pages again */
  722. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  723. amdgpu_ttm_tt_mark_user_pages(ttm);
  724. sg_free_table(ttm->sg);
  725. }
  726. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  727. struct ttm_mem_reg *bo_mem)
  728. {
  729. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  730. uint64_t flags;
  731. int r = 0;
  732. if (gtt->userptr) {
  733. r = amdgpu_ttm_tt_pin_userptr(ttm);
  734. if (r) {
  735. DRM_ERROR("failed to pin userptr\n");
  736. return r;
  737. }
  738. }
  739. if (!ttm->num_pages) {
  740. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  741. ttm->num_pages, bo_mem, ttm);
  742. }
  743. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  744. bo_mem->mem_type == AMDGPU_PL_GWS ||
  745. bo_mem->mem_type == AMDGPU_PL_OA)
  746. return -EINVAL;
  747. if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
  748. gtt->offset = AMDGPU_BO_INVALID_OFFSET;
  749. return 0;
  750. }
  751. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  752. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  753. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  754. ttm->pages, gtt->ttm.dma_address, flags);
  755. if (r)
  756. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  757. ttm->num_pages, gtt->offset);
  758. return r;
  759. }
  760. int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
  761. {
  762. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  763. struct ttm_operation_ctx ctx = { false, false };
  764. struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
  765. struct ttm_mem_reg tmp;
  766. struct ttm_placement placement;
  767. struct ttm_place placements;
  768. uint64_t flags;
  769. int r;
  770. if (bo->mem.mem_type != TTM_PL_TT ||
  771. amdgpu_gtt_mgr_has_gart_addr(&bo->mem))
  772. return 0;
  773. tmp = bo->mem;
  774. tmp.mm_node = NULL;
  775. placement.num_placement = 1;
  776. placement.placement = &placements;
  777. placement.num_busy_placement = 1;
  778. placement.busy_placement = &placements;
  779. placements.fpfn = 0;
  780. placements.lpfn = adev->mc.gart_size >> PAGE_SHIFT;
  781. placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
  782. TTM_PL_FLAG_TT;
  783. r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
  784. if (unlikely(r))
  785. return r;
  786. flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
  787. gtt->offset = (u64)tmp.start << PAGE_SHIFT;
  788. r = amdgpu_gart_bind(adev, gtt->offset, bo->ttm->num_pages,
  789. bo->ttm->pages, gtt->ttm.dma_address, flags);
  790. if (unlikely(r)) {
  791. ttm_bo_mem_put(bo, &tmp);
  792. return r;
  793. }
  794. ttm_bo_mem_put(bo, &bo->mem);
  795. bo->mem = tmp;
  796. bo->offset = (bo->mem.start << PAGE_SHIFT) +
  797. bo->bdev->man[bo->mem.mem_type].gpu_offset;
  798. return 0;
  799. }
  800. int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
  801. {
  802. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  803. struct amdgpu_ttm_tt *gtt = (void *)tbo->ttm;
  804. uint64_t flags;
  805. int r;
  806. if (!gtt)
  807. return 0;
  808. flags = amdgpu_ttm_tt_pte_flags(adev, &gtt->ttm.ttm, &tbo->mem);
  809. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  810. gtt->ttm.ttm.pages, gtt->ttm.dma_address, flags);
  811. if (r)
  812. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  813. gtt->ttm.ttm.num_pages, gtt->offset);
  814. return r;
  815. }
  816. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  817. {
  818. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  819. int r;
  820. if (gtt->userptr)
  821. amdgpu_ttm_tt_unpin_userptr(ttm);
  822. if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
  823. return 0;
  824. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  825. r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  826. if (r)
  827. DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
  828. gtt->ttm.ttm.num_pages, gtt->offset);
  829. return r;
  830. }
  831. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  832. {
  833. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  834. ttm_dma_tt_fini(&gtt->ttm);
  835. kfree(gtt);
  836. }
  837. static struct ttm_backend_func amdgpu_backend_func = {
  838. .bind = &amdgpu_ttm_backend_bind,
  839. .unbind = &amdgpu_ttm_backend_unbind,
  840. .destroy = &amdgpu_ttm_backend_destroy,
  841. };
  842. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  843. unsigned long size, uint32_t page_flags,
  844. struct page *dummy_read_page)
  845. {
  846. struct amdgpu_device *adev;
  847. struct amdgpu_ttm_tt *gtt;
  848. adev = amdgpu_ttm_adev(bdev);
  849. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  850. if (gtt == NULL) {
  851. return NULL;
  852. }
  853. gtt->ttm.ttm.func = &amdgpu_backend_func;
  854. gtt->adev = adev;
  855. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  856. kfree(gtt);
  857. return NULL;
  858. }
  859. return &gtt->ttm.ttm;
  860. }
  861. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  862. {
  863. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  864. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  865. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  866. if (ttm->state != tt_unpopulated)
  867. return 0;
  868. if (gtt && gtt->userptr) {
  869. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  870. if (!ttm->sg)
  871. return -ENOMEM;
  872. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  873. ttm->state = tt_unbound;
  874. return 0;
  875. }
  876. if (slave && ttm->sg) {
  877. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  878. gtt->ttm.dma_address, ttm->num_pages);
  879. ttm->state = tt_unbound;
  880. return 0;
  881. }
  882. #ifdef CONFIG_SWIOTLB
  883. if (swiotlb_nr_tbl()) {
  884. return ttm_dma_populate(&gtt->ttm, adev->dev);
  885. }
  886. #endif
  887. return ttm_populate_and_map_pages(adev->dev, &gtt->ttm);
  888. }
  889. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  890. {
  891. struct amdgpu_device *adev;
  892. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  893. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  894. if (gtt && gtt->userptr) {
  895. amdgpu_ttm_tt_set_user_pages(ttm, NULL);
  896. kfree(ttm->sg);
  897. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  898. return;
  899. }
  900. if (slave)
  901. return;
  902. adev = amdgpu_ttm_adev(ttm->bdev);
  903. #ifdef CONFIG_SWIOTLB
  904. if (swiotlb_nr_tbl()) {
  905. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  906. return;
  907. }
  908. #endif
  909. ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
  910. }
  911. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  912. uint32_t flags)
  913. {
  914. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  915. if (gtt == NULL)
  916. return -EINVAL;
  917. gtt->userptr = addr;
  918. gtt->usermm = current->mm;
  919. gtt->userflags = flags;
  920. spin_lock_init(&gtt->guptasklock);
  921. INIT_LIST_HEAD(&gtt->guptasks);
  922. atomic_set(&gtt->mmu_invalidations, 0);
  923. gtt->last_set_pages = 0;
  924. return 0;
  925. }
  926. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  927. {
  928. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  929. if (gtt == NULL)
  930. return NULL;
  931. return gtt->usermm;
  932. }
  933. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  934. unsigned long end)
  935. {
  936. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  937. struct amdgpu_ttm_gup_task_list *entry;
  938. unsigned long size;
  939. if (gtt == NULL || !gtt->userptr)
  940. return false;
  941. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  942. if (gtt->userptr > end || gtt->userptr + size <= start)
  943. return false;
  944. spin_lock(&gtt->guptasklock);
  945. list_for_each_entry(entry, &gtt->guptasks, list) {
  946. if (entry->task == current) {
  947. spin_unlock(&gtt->guptasklock);
  948. return false;
  949. }
  950. }
  951. spin_unlock(&gtt->guptasklock);
  952. atomic_inc(&gtt->mmu_invalidations);
  953. return true;
  954. }
  955. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  956. int *last_invalidated)
  957. {
  958. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  959. int prev_invalidated = *last_invalidated;
  960. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  961. return prev_invalidated != *last_invalidated;
  962. }
  963. bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm)
  964. {
  965. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  966. if (gtt == NULL || !gtt->userptr)
  967. return false;
  968. return atomic_read(&gtt->mmu_invalidations) != gtt->last_set_pages;
  969. }
  970. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  971. {
  972. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  973. if (gtt == NULL)
  974. return false;
  975. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  976. }
  977. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  978. struct ttm_mem_reg *mem)
  979. {
  980. uint64_t flags = 0;
  981. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  982. flags |= AMDGPU_PTE_VALID;
  983. if (mem && mem->mem_type == TTM_PL_TT) {
  984. flags |= AMDGPU_PTE_SYSTEM;
  985. if (ttm->caching_state == tt_cached)
  986. flags |= AMDGPU_PTE_SNOOPED;
  987. }
  988. flags |= adev->gart.gart_pte_flags;
  989. flags |= AMDGPU_PTE_READABLE;
  990. if (!amdgpu_ttm_tt_is_readonly(ttm))
  991. flags |= AMDGPU_PTE_WRITEABLE;
  992. return flags;
  993. }
  994. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  995. const struct ttm_place *place)
  996. {
  997. unsigned long num_pages = bo->mem.num_pages;
  998. struct drm_mm_node *node = bo->mem.mm_node;
  999. switch (bo->mem.mem_type) {
  1000. case TTM_PL_TT:
  1001. return true;
  1002. case TTM_PL_VRAM:
  1003. /* Check each drm MM node individually */
  1004. while (num_pages) {
  1005. if (place->fpfn < (node->start + node->size) &&
  1006. !(place->lpfn && place->lpfn <= node->start))
  1007. return true;
  1008. num_pages -= node->size;
  1009. ++node;
  1010. }
  1011. return false;
  1012. default:
  1013. break;
  1014. }
  1015. return ttm_bo_eviction_valuable(bo, place);
  1016. }
  1017. static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
  1018. unsigned long offset,
  1019. void *buf, int len, int write)
  1020. {
  1021. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  1022. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  1023. struct drm_mm_node *nodes;
  1024. uint32_t value = 0;
  1025. int ret = 0;
  1026. uint64_t pos;
  1027. unsigned long flags;
  1028. if (bo->mem.mem_type != TTM_PL_VRAM)
  1029. return -EIO;
  1030. nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
  1031. pos = (nodes->start << PAGE_SHIFT) + offset;
  1032. while (len && pos < adev->mc.mc_vram_size) {
  1033. uint64_t aligned_pos = pos & ~(uint64_t)3;
  1034. uint32_t bytes = 4 - (pos & 3);
  1035. uint32_t shift = (pos & 3) * 8;
  1036. uint32_t mask = 0xffffffff << shift;
  1037. if (len < bytes) {
  1038. mask &= 0xffffffff >> (bytes - len) * 8;
  1039. bytes = len;
  1040. }
  1041. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1042. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
  1043. WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
  1044. if (!write || mask != 0xffffffff)
  1045. value = RREG32_NO_KIQ(mmMM_DATA);
  1046. if (write) {
  1047. value &= ~mask;
  1048. value |= (*(uint32_t *)buf << shift) & mask;
  1049. WREG32_NO_KIQ(mmMM_DATA, value);
  1050. }
  1051. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1052. if (!write) {
  1053. value = (value & mask) >> shift;
  1054. memcpy(buf, &value, bytes);
  1055. }
  1056. ret += bytes;
  1057. buf = (uint8_t *)buf + bytes;
  1058. pos += bytes;
  1059. len -= bytes;
  1060. if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
  1061. ++nodes;
  1062. pos = (nodes->start << PAGE_SHIFT);
  1063. }
  1064. }
  1065. return ret;
  1066. }
  1067. static struct ttm_bo_driver amdgpu_bo_driver = {
  1068. .ttm_tt_create = &amdgpu_ttm_tt_create,
  1069. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  1070. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  1071. .invalidate_caches = &amdgpu_invalidate_caches,
  1072. .init_mem_type = &amdgpu_init_mem_type,
  1073. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  1074. .evict_flags = &amdgpu_evict_flags,
  1075. .move = &amdgpu_bo_move,
  1076. .verify_access = &amdgpu_verify_access,
  1077. .move_notify = &amdgpu_bo_move_notify,
  1078. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  1079. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  1080. .io_mem_free = &amdgpu_ttm_io_mem_free,
  1081. .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
  1082. .access_memory = &amdgpu_ttm_access_memory
  1083. };
  1084. int amdgpu_ttm_init(struct amdgpu_device *adev)
  1085. {
  1086. uint64_t gtt_size;
  1087. int r;
  1088. u64 vis_vram_limit;
  1089. r = amdgpu_ttm_global_init(adev);
  1090. if (r) {
  1091. return r;
  1092. }
  1093. /* No others user of address space so set it to 0 */
  1094. r = ttm_bo_device_init(&adev->mman.bdev,
  1095. adev->mman.bo_global_ref.ref.object,
  1096. &amdgpu_bo_driver,
  1097. adev->ddev->anon_inode->i_mapping,
  1098. DRM_FILE_PAGE_OFFSET,
  1099. adev->need_dma32);
  1100. if (r) {
  1101. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  1102. return r;
  1103. }
  1104. adev->mman.initialized = true;
  1105. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  1106. adev->mc.real_vram_size >> PAGE_SHIFT);
  1107. if (r) {
  1108. DRM_ERROR("Failed initializing VRAM heap.\n");
  1109. return r;
  1110. }
  1111. /* Reduce size of CPU-visible VRAM if requested */
  1112. vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
  1113. if (amdgpu_vis_vram_limit > 0 &&
  1114. vis_vram_limit <= adev->mc.visible_vram_size)
  1115. adev->mc.visible_vram_size = vis_vram_limit;
  1116. /* Change the size here instead of the init above so only lpfn is affected */
  1117. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  1118. /*
  1119. *The reserved vram for firmware must be pinned to the specified
  1120. *place on the VRAM, so reserve it early.
  1121. */
  1122. r = amdgpu_fw_reserve_vram_init(adev);
  1123. if (r) {
  1124. return r;
  1125. }
  1126. r = amdgpu_bo_create_kernel(adev, adev->mc.stolen_size, PAGE_SIZE,
  1127. AMDGPU_GEM_DOMAIN_VRAM,
  1128. &adev->stolen_vga_memory,
  1129. NULL, NULL);
  1130. if (r)
  1131. return r;
  1132. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  1133. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  1134. if (amdgpu_gtt_size == -1) {
  1135. struct sysinfo si;
  1136. si_meminfo(&si);
  1137. gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  1138. adev->mc.mc_vram_size),
  1139. ((uint64_t)si.totalram * si.mem_unit * 3/4));
  1140. }
  1141. else
  1142. gtt_size = (uint64_t)amdgpu_gtt_size << 20;
  1143. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
  1144. if (r) {
  1145. DRM_ERROR("Failed initializing GTT heap.\n");
  1146. return r;
  1147. }
  1148. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  1149. (unsigned)(gtt_size / (1024 * 1024)));
  1150. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  1151. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  1152. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  1153. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  1154. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  1155. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  1156. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  1157. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  1158. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  1159. /* GDS Memory */
  1160. if (adev->gds.mem.total_size) {
  1161. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  1162. adev->gds.mem.total_size >> PAGE_SHIFT);
  1163. if (r) {
  1164. DRM_ERROR("Failed initializing GDS heap.\n");
  1165. return r;
  1166. }
  1167. }
  1168. /* GWS */
  1169. if (adev->gds.gws.total_size) {
  1170. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1171. adev->gds.gws.total_size >> PAGE_SHIFT);
  1172. if (r) {
  1173. DRM_ERROR("Failed initializing gws heap.\n");
  1174. return r;
  1175. }
  1176. }
  1177. /* OA */
  1178. if (adev->gds.oa.total_size) {
  1179. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1180. adev->gds.oa.total_size >> PAGE_SHIFT);
  1181. if (r) {
  1182. DRM_ERROR("Failed initializing oa heap.\n");
  1183. return r;
  1184. }
  1185. }
  1186. r = amdgpu_ttm_debugfs_init(adev);
  1187. if (r) {
  1188. DRM_ERROR("Failed to init debugfs\n");
  1189. return r;
  1190. }
  1191. return 0;
  1192. }
  1193. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1194. {
  1195. if (!adev->mman.initialized)
  1196. return;
  1197. amdgpu_ttm_debugfs_fini(adev);
  1198. amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL);
  1199. amdgpu_fw_reserve_vram_fini(adev);
  1200. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1201. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1202. if (adev->gds.mem.total_size)
  1203. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1204. if (adev->gds.gws.total_size)
  1205. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1206. if (adev->gds.oa.total_size)
  1207. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1208. ttm_bo_device_release(&adev->mman.bdev);
  1209. amdgpu_ttm_global_fini(adev);
  1210. adev->mman.initialized = false;
  1211. DRM_INFO("amdgpu: ttm finalized\n");
  1212. }
  1213. /* this should only be called at bootup or when userspace
  1214. * isn't running */
  1215. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  1216. {
  1217. struct ttm_mem_type_manager *man;
  1218. if (!adev->mman.initialized)
  1219. return;
  1220. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1221. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1222. man->size = size >> PAGE_SHIFT;
  1223. }
  1224. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1225. {
  1226. struct drm_file *file_priv;
  1227. struct amdgpu_device *adev;
  1228. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1229. return -EINVAL;
  1230. file_priv = filp->private_data;
  1231. adev = file_priv->minor->dev->dev_private;
  1232. if (adev == NULL)
  1233. return -EINVAL;
  1234. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1235. }
  1236. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  1237. struct ttm_mem_reg *mem, unsigned num_pages,
  1238. uint64_t offset, unsigned window,
  1239. struct amdgpu_ring *ring,
  1240. uint64_t *addr)
  1241. {
  1242. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  1243. struct amdgpu_device *adev = ring->adev;
  1244. struct ttm_tt *ttm = bo->ttm;
  1245. struct amdgpu_job *job;
  1246. unsigned num_dw, num_bytes;
  1247. dma_addr_t *dma_address;
  1248. struct dma_fence *fence;
  1249. uint64_t src_addr, dst_addr;
  1250. uint64_t flags;
  1251. int r;
  1252. BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
  1253. AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
  1254. *addr = adev->mc.gart_start;
  1255. *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
  1256. AMDGPU_GPU_PAGE_SIZE;
  1257. num_dw = adev->mman.buffer_funcs->copy_num_dw;
  1258. while (num_dw & 0x7)
  1259. num_dw++;
  1260. num_bytes = num_pages * 8;
  1261. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
  1262. if (r)
  1263. return r;
  1264. src_addr = num_dw * 4;
  1265. src_addr += job->ibs[0].gpu_addr;
  1266. dst_addr = adev->gart.table_addr;
  1267. dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
  1268. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
  1269. dst_addr, num_bytes);
  1270. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1271. WARN_ON(job->ibs[0].length_dw > num_dw);
  1272. dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
  1273. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
  1274. r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
  1275. &job->ibs[0].ptr[num_dw]);
  1276. if (r)
  1277. goto error_free;
  1278. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1279. AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
  1280. if (r)
  1281. goto error_free;
  1282. dma_fence_put(fence);
  1283. return r;
  1284. error_free:
  1285. amdgpu_job_free(job);
  1286. return r;
  1287. }
  1288. int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
  1289. uint64_t dst_offset, uint32_t byte_count,
  1290. struct reservation_object *resv,
  1291. struct dma_fence **fence, bool direct_submit,
  1292. bool vm_needs_flush)
  1293. {
  1294. struct amdgpu_device *adev = ring->adev;
  1295. struct amdgpu_job *job;
  1296. uint32_t max_bytes;
  1297. unsigned num_loops, num_dw;
  1298. unsigned i;
  1299. int r;
  1300. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1301. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1302. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1303. /* for IB padding */
  1304. while (num_dw & 0x7)
  1305. num_dw++;
  1306. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1307. if (r)
  1308. return r;
  1309. job->vm_needs_flush = vm_needs_flush;
  1310. if (resv) {
  1311. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1312. AMDGPU_FENCE_OWNER_UNDEFINED,
  1313. false);
  1314. if (r) {
  1315. DRM_ERROR("sync failed (%d).\n", r);
  1316. goto error_free;
  1317. }
  1318. }
  1319. for (i = 0; i < num_loops; i++) {
  1320. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1321. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1322. dst_offset, cur_size_in_bytes);
  1323. src_offset += cur_size_in_bytes;
  1324. dst_offset += cur_size_in_bytes;
  1325. byte_count -= cur_size_in_bytes;
  1326. }
  1327. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1328. WARN_ON(job->ibs[0].length_dw > num_dw);
  1329. if (direct_submit) {
  1330. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1331. NULL, fence);
  1332. job->fence = dma_fence_get(*fence);
  1333. if (r)
  1334. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1335. amdgpu_job_free(job);
  1336. } else {
  1337. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1338. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1339. if (r)
  1340. goto error_free;
  1341. }
  1342. return r;
  1343. error_free:
  1344. amdgpu_job_free(job);
  1345. return r;
  1346. }
  1347. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1348. uint64_t src_data,
  1349. struct reservation_object *resv,
  1350. struct dma_fence **fence)
  1351. {
  1352. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1353. uint32_t max_bytes = 8 *
  1354. adev->vm_manager.vm_pte_funcs->set_max_nums_pte_pde;
  1355. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1356. struct drm_mm_node *mm_node;
  1357. unsigned long num_pages;
  1358. unsigned int num_loops, num_dw;
  1359. struct amdgpu_job *job;
  1360. int r;
  1361. if (!ring->ready) {
  1362. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1363. return -EINVAL;
  1364. }
  1365. if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  1366. r = amdgpu_ttm_alloc_gart(&bo->tbo);
  1367. if (r)
  1368. return r;
  1369. }
  1370. num_pages = bo->tbo.num_pages;
  1371. mm_node = bo->tbo.mem.mm_node;
  1372. num_loops = 0;
  1373. while (num_pages) {
  1374. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1375. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1376. num_pages -= mm_node->size;
  1377. ++mm_node;
  1378. }
  1379. /* num of dwords for each SDMA_OP_PTEPDE cmd */
  1380. num_dw = num_loops * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw;
  1381. /* for IB padding */
  1382. num_dw += 64;
  1383. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1384. if (r)
  1385. return r;
  1386. if (resv) {
  1387. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1388. AMDGPU_FENCE_OWNER_UNDEFINED, false);
  1389. if (r) {
  1390. DRM_ERROR("sync failed (%d).\n", r);
  1391. goto error_free;
  1392. }
  1393. }
  1394. num_pages = bo->tbo.num_pages;
  1395. mm_node = bo->tbo.mem.mm_node;
  1396. while (num_pages) {
  1397. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1398. uint64_t dst_addr;
  1399. WARN_ONCE(byte_count & 0x7, "size should be a multiple of 8");
  1400. dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
  1401. while (byte_count) {
  1402. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1403. amdgpu_vm_set_pte_pde(adev, &job->ibs[0],
  1404. dst_addr, 0,
  1405. cur_size_in_bytes >> 3, 0,
  1406. src_data);
  1407. dst_addr += cur_size_in_bytes;
  1408. byte_count -= cur_size_in_bytes;
  1409. }
  1410. num_pages -= mm_node->size;
  1411. ++mm_node;
  1412. }
  1413. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1414. WARN_ON(job->ibs[0].length_dw > num_dw);
  1415. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1416. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1417. if (r)
  1418. goto error_free;
  1419. return 0;
  1420. error_free:
  1421. amdgpu_job_free(job);
  1422. return r;
  1423. }
  1424. #if defined(CONFIG_DEBUG_FS)
  1425. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1426. {
  1427. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1428. unsigned ttm_pl = *(int *)node->info_ent->data;
  1429. struct drm_device *dev = node->minor->dev;
  1430. struct amdgpu_device *adev = dev->dev_private;
  1431. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
  1432. struct drm_printer p = drm_seq_file_printer(m);
  1433. man->func->debug(man, &p);
  1434. return 0;
  1435. }
  1436. static int ttm_pl_vram = TTM_PL_VRAM;
  1437. static int ttm_pl_tt = TTM_PL_TT;
  1438. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1439. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1440. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1441. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1442. #ifdef CONFIG_SWIOTLB
  1443. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1444. #endif
  1445. };
  1446. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1447. size_t size, loff_t *pos)
  1448. {
  1449. struct amdgpu_device *adev = file_inode(f)->i_private;
  1450. ssize_t result = 0;
  1451. int r;
  1452. if (size & 0x3 || *pos & 0x3)
  1453. return -EINVAL;
  1454. if (*pos >= adev->mc.mc_vram_size)
  1455. return -ENXIO;
  1456. while (size) {
  1457. unsigned long flags;
  1458. uint32_t value;
  1459. if (*pos >= adev->mc.mc_vram_size)
  1460. return result;
  1461. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1462. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1463. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1464. value = RREG32_NO_KIQ(mmMM_DATA);
  1465. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1466. r = put_user(value, (uint32_t *)buf);
  1467. if (r)
  1468. return r;
  1469. result += 4;
  1470. buf += 4;
  1471. *pos += 4;
  1472. size -= 4;
  1473. }
  1474. return result;
  1475. }
  1476. static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
  1477. size_t size, loff_t *pos)
  1478. {
  1479. struct amdgpu_device *adev = file_inode(f)->i_private;
  1480. ssize_t result = 0;
  1481. int r;
  1482. if (size & 0x3 || *pos & 0x3)
  1483. return -EINVAL;
  1484. if (*pos >= adev->mc.mc_vram_size)
  1485. return -ENXIO;
  1486. while (size) {
  1487. unsigned long flags;
  1488. uint32_t value;
  1489. if (*pos >= adev->mc.mc_vram_size)
  1490. return result;
  1491. r = get_user(value, (uint32_t *)buf);
  1492. if (r)
  1493. return r;
  1494. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1495. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1496. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1497. WREG32_NO_KIQ(mmMM_DATA, value);
  1498. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1499. result += 4;
  1500. buf += 4;
  1501. *pos += 4;
  1502. size -= 4;
  1503. }
  1504. return result;
  1505. }
  1506. static const struct file_operations amdgpu_ttm_vram_fops = {
  1507. .owner = THIS_MODULE,
  1508. .read = amdgpu_ttm_vram_read,
  1509. .write = amdgpu_ttm_vram_write,
  1510. .llseek = default_llseek,
  1511. };
  1512. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1513. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1514. size_t size, loff_t *pos)
  1515. {
  1516. struct amdgpu_device *adev = file_inode(f)->i_private;
  1517. ssize_t result = 0;
  1518. int r;
  1519. while (size) {
  1520. loff_t p = *pos / PAGE_SIZE;
  1521. unsigned off = *pos & ~PAGE_MASK;
  1522. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1523. struct page *page;
  1524. void *ptr;
  1525. if (p >= adev->gart.num_cpu_pages)
  1526. return result;
  1527. page = adev->gart.pages[p];
  1528. if (page) {
  1529. ptr = kmap(page);
  1530. ptr += off;
  1531. r = copy_to_user(buf, ptr, cur_size);
  1532. kunmap(adev->gart.pages[p]);
  1533. } else
  1534. r = clear_user(buf, cur_size);
  1535. if (r)
  1536. return -EFAULT;
  1537. result += cur_size;
  1538. buf += cur_size;
  1539. *pos += cur_size;
  1540. size -= cur_size;
  1541. }
  1542. return result;
  1543. }
  1544. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1545. .owner = THIS_MODULE,
  1546. .read = amdgpu_ttm_gtt_read,
  1547. .llseek = default_llseek
  1548. };
  1549. #endif
  1550. static ssize_t amdgpu_iova_to_phys_read(struct file *f, char __user *buf,
  1551. size_t size, loff_t *pos)
  1552. {
  1553. struct amdgpu_device *adev = file_inode(f)->i_private;
  1554. int r;
  1555. uint64_t phys;
  1556. struct iommu_domain *dom;
  1557. // always return 8 bytes
  1558. if (size != 8)
  1559. return -EINVAL;
  1560. // only accept page addresses
  1561. if (*pos & 0xFFF)
  1562. return -EINVAL;
  1563. dom = iommu_get_domain_for_dev(adev->dev);
  1564. if (dom)
  1565. phys = iommu_iova_to_phys(dom, *pos);
  1566. else
  1567. phys = *pos;
  1568. r = copy_to_user(buf, &phys, 8);
  1569. if (r)
  1570. return -EFAULT;
  1571. return 8;
  1572. }
  1573. static const struct file_operations amdgpu_ttm_iova_fops = {
  1574. .owner = THIS_MODULE,
  1575. .read = amdgpu_iova_to_phys_read,
  1576. .llseek = default_llseek
  1577. };
  1578. static const struct {
  1579. char *name;
  1580. const struct file_operations *fops;
  1581. int domain;
  1582. } ttm_debugfs_entries[] = {
  1583. { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
  1584. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1585. { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
  1586. #endif
  1587. { "amdgpu_iova", &amdgpu_ttm_iova_fops, TTM_PL_SYSTEM },
  1588. };
  1589. #endif
  1590. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1591. {
  1592. #if defined(CONFIG_DEBUG_FS)
  1593. unsigned count;
  1594. struct drm_minor *minor = adev->ddev->primary;
  1595. struct dentry *ent, *root = minor->debugfs_root;
  1596. for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
  1597. ent = debugfs_create_file(
  1598. ttm_debugfs_entries[count].name,
  1599. S_IFREG | S_IRUGO, root,
  1600. adev,
  1601. ttm_debugfs_entries[count].fops);
  1602. if (IS_ERR(ent))
  1603. return PTR_ERR(ent);
  1604. if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
  1605. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1606. else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
  1607. i_size_write(ent->d_inode, adev->mc.gart_size);
  1608. adev->mman.debugfs_entries[count] = ent;
  1609. }
  1610. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1611. #ifdef CONFIG_SWIOTLB
  1612. if (!swiotlb_nr_tbl())
  1613. --count;
  1614. #endif
  1615. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1616. #else
  1617. return 0;
  1618. #endif
  1619. }
  1620. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1621. {
  1622. #if defined(CONFIG_DEBUG_FS)
  1623. unsigned i;
  1624. for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
  1625. debugfs_remove(adev->mman.debugfs_entries[i]);
  1626. #endif
  1627. }