musb_gadget.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146
  1. /*
  2. * MUSB OTG driver peripheral support
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  24. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  25. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  26. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  27. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  28. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  29. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  30. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  32. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. *
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/list.h>
  37. #include <linux/timer.h>
  38. #include <linux/module.h>
  39. #include <linux/smp.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/delay.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/slab.h>
  44. #include "musb_core.h"
  45. #include "musb_trace.h"
  46. /* ----------------------------------------------------------------------- */
  47. #define is_buffer_mapped(req) (is_dma_capable() && \
  48. (req->map_state != UN_MAPPED))
  49. /* Maps the buffer to dma */
  50. static inline void map_dma_buffer(struct musb_request *request,
  51. struct musb *musb, struct musb_ep *musb_ep)
  52. {
  53. int compatible = true;
  54. struct dma_controller *dma = musb->dma_controller;
  55. request->map_state = UN_MAPPED;
  56. if (!is_dma_capable() || !musb_ep->dma)
  57. return;
  58. /* Check if DMA engine can handle this request.
  59. * DMA code must reject the USB request explicitly.
  60. * Default behaviour is to map the request.
  61. */
  62. if (dma->is_compatible)
  63. compatible = dma->is_compatible(musb_ep->dma,
  64. musb_ep->packet_sz, request->request.buf,
  65. request->request.length);
  66. if (!compatible)
  67. return;
  68. if (request->request.dma == DMA_ADDR_INVALID) {
  69. dma_addr_t dma_addr;
  70. int ret;
  71. dma_addr = dma_map_single(
  72. musb->controller,
  73. request->request.buf,
  74. request->request.length,
  75. request->tx
  76. ? DMA_TO_DEVICE
  77. : DMA_FROM_DEVICE);
  78. ret = dma_mapping_error(musb->controller, dma_addr);
  79. if (ret)
  80. return;
  81. request->request.dma = dma_addr;
  82. request->map_state = MUSB_MAPPED;
  83. } else {
  84. dma_sync_single_for_device(musb->controller,
  85. request->request.dma,
  86. request->request.length,
  87. request->tx
  88. ? DMA_TO_DEVICE
  89. : DMA_FROM_DEVICE);
  90. request->map_state = PRE_MAPPED;
  91. }
  92. }
  93. /* Unmap the buffer from dma and maps it back to cpu */
  94. static inline void unmap_dma_buffer(struct musb_request *request,
  95. struct musb *musb)
  96. {
  97. struct musb_ep *musb_ep = request->ep;
  98. if (!is_buffer_mapped(request) || !musb_ep->dma)
  99. return;
  100. if (request->request.dma == DMA_ADDR_INVALID) {
  101. dev_vdbg(musb->controller,
  102. "not unmapping a never mapped buffer\n");
  103. return;
  104. }
  105. if (request->map_state == MUSB_MAPPED) {
  106. dma_unmap_single(musb->controller,
  107. request->request.dma,
  108. request->request.length,
  109. request->tx
  110. ? DMA_TO_DEVICE
  111. : DMA_FROM_DEVICE);
  112. request->request.dma = DMA_ADDR_INVALID;
  113. } else { /* PRE_MAPPED */
  114. dma_sync_single_for_cpu(musb->controller,
  115. request->request.dma,
  116. request->request.length,
  117. request->tx
  118. ? DMA_TO_DEVICE
  119. : DMA_FROM_DEVICE);
  120. }
  121. request->map_state = UN_MAPPED;
  122. }
  123. /*
  124. * Immediately complete a request.
  125. *
  126. * @param request the request to complete
  127. * @param status the status to complete the request with
  128. * Context: controller locked, IRQs blocked.
  129. */
  130. void musb_g_giveback(
  131. struct musb_ep *ep,
  132. struct usb_request *request,
  133. int status)
  134. __releases(ep->musb->lock)
  135. __acquires(ep->musb->lock)
  136. {
  137. struct musb_request *req;
  138. struct musb *musb;
  139. int busy = ep->busy;
  140. req = to_musb_request(request);
  141. list_del(&req->list);
  142. if (req->request.status == -EINPROGRESS)
  143. req->request.status = status;
  144. musb = req->musb;
  145. ep->busy = 1;
  146. spin_unlock(&musb->lock);
  147. if (!dma_mapping_error(&musb->g.dev, request->dma))
  148. unmap_dma_buffer(req, musb);
  149. trace_musb_req_gb(req);
  150. usb_gadget_giveback_request(&req->ep->end_point, &req->request);
  151. spin_lock(&musb->lock);
  152. ep->busy = busy;
  153. }
  154. /* ----------------------------------------------------------------------- */
  155. /*
  156. * Abort requests queued to an endpoint using the status. Synchronous.
  157. * caller locked controller and blocked irqs, and selected this ep.
  158. */
  159. static void nuke(struct musb_ep *ep, const int status)
  160. {
  161. struct musb *musb = ep->musb;
  162. struct musb_request *req = NULL;
  163. void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
  164. ep->busy = 1;
  165. if (is_dma_capable() && ep->dma) {
  166. struct dma_controller *c = ep->musb->dma_controller;
  167. int value;
  168. if (ep->is_in) {
  169. /*
  170. * The programming guide says that we must not clear
  171. * the DMAMODE bit before DMAENAB, so we only
  172. * clear it in the second write...
  173. */
  174. musb_writew(epio, MUSB_TXCSR,
  175. MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
  176. musb_writew(epio, MUSB_TXCSR,
  177. 0 | MUSB_TXCSR_FLUSHFIFO);
  178. } else {
  179. musb_writew(epio, MUSB_RXCSR,
  180. 0 | MUSB_RXCSR_FLUSHFIFO);
  181. musb_writew(epio, MUSB_RXCSR,
  182. 0 | MUSB_RXCSR_FLUSHFIFO);
  183. }
  184. value = c->channel_abort(ep->dma);
  185. musb_dbg(musb, "%s: abort DMA --> %d", ep->name, value);
  186. c->channel_release(ep->dma);
  187. ep->dma = NULL;
  188. }
  189. while (!list_empty(&ep->req_list)) {
  190. req = list_first_entry(&ep->req_list, struct musb_request, list);
  191. musb_g_giveback(ep, &req->request, status);
  192. }
  193. }
  194. /* ----------------------------------------------------------------------- */
  195. /* Data transfers - pure PIO, pure DMA, or mixed mode */
  196. /*
  197. * This assumes the separate CPPI engine is responding to DMA requests
  198. * from the usb core ... sequenced a bit differently from mentor dma.
  199. */
  200. static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
  201. {
  202. if (can_bulk_split(musb, ep->type))
  203. return ep->hw_ep->max_packet_sz_tx;
  204. else
  205. return ep->packet_sz;
  206. }
  207. /*
  208. * An endpoint is transmitting data. This can be called either from
  209. * the IRQ routine or from ep.queue() to kickstart a request on an
  210. * endpoint.
  211. *
  212. * Context: controller locked, IRQs blocked, endpoint selected
  213. */
  214. static void txstate(struct musb *musb, struct musb_request *req)
  215. {
  216. u8 epnum = req->epnum;
  217. struct musb_ep *musb_ep;
  218. void __iomem *epio = musb->endpoints[epnum].regs;
  219. struct usb_request *request;
  220. u16 fifo_count = 0, csr;
  221. int use_dma = 0;
  222. musb_ep = req->ep;
  223. /* Check if EP is disabled */
  224. if (!musb_ep->desc) {
  225. musb_dbg(musb, "ep:%s disabled - ignore request",
  226. musb_ep->end_point.name);
  227. return;
  228. }
  229. /* we shouldn't get here while DMA is active ... but we do ... */
  230. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  231. musb_dbg(musb, "dma pending...");
  232. return;
  233. }
  234. /* read TXCSR before */
  235. csr = musb_readw(epio, MUSB_TXCSR);
  236. request = &req->request;
  237. fifo_count = min(max_ep_writesize(musb, musb_ep),
  238. (int)(request->length - request->actual));
  239. if (csr & MUSB_TXCSR_TXPKTRDY) {
  240. musb_dbg(musb, "%s old packet still ready , txcsr %03x",
  241. musb_ep->end_point.name, csr);
  242. return;
  243. }
  244. if (csr & MUSB_TXCSR_P_SENDSTALL) {
  245. musb_dbg(musb, "%s stalling, txcsr %03x",
  246. musb_ep->end_point.name, csr);
  247. return;
  248. }
  249. musb_dbg(musb, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x",
  250. epnum, musb_ep->packet_sz, fifo_count,
  251. csr);
  252. #ifndef CONFIG_MUSB_PIO_ONLY
  253. if (is_buffer_mapped(req)) {
  254. struct dma_controller *c = musb->dma_controller;
  255. size_t request_size;
  256. /* setup DMA, then program endpoint CSR */
  257. request_size = min_t(size_t, request->length - request->actual,
  258. musb_ep->dma->max_len);
  259. use_dma = (request->dma != DMA_ADDR_INVALID && request_size);
  260. /* MUSB_TXCSR_P_ISO is still set correctly */
  261. if (musb_dma_inventra(musb) || musb_dma_ux500(musb)) {
  262. if (request_size < musb_ep->packet_sz)
  263. musb_ep->dma->desired_mode = 0;
  264. else
  265. musb_ep->dma->desired_mode = 1;
  266. use_dma = use_dma && c->channel_program(
  267. musb_ep->dma, musb_ep->packet_sz,
  268. musb_ep->dma->desired_mode,
  269. request->dma + request->actual, request_size);
  270. if (use_dma) {
  271. if (musb_ep->dma->desired_mode == 0) {
  272. /*
  273. * We must not clear the DMAMODE bit
  274. * before the DMAENAB bit -- and the
  275. * latter doesn't always get cleared
  276. * before we get here...
  277. */
  278. csr &= ~(MUSB_TXCSR_AUTOSET
  279. | MUSB_TXCSR_DMAENAB);
  280. musb_writew(epio, MUSB_TXCSR, csr
  281. | MUSB_TXCSR_P_WZC_BITS);
  282. csr &= ~MUSB_TXCSR_DMAMODE;
  283. csr |= (MUSB_TXCSR_DMAENAB |
  284. MUSB_TXCSR_MODE);
  285. /* against programming guide */
  286. } else {
  287. csr |= (MUSB_TXCSR_DMAENAB
  288. | MUSB_TXCSR_DMAMODE
  289. | MUSB_TXCSR_MODE);
  290. /*
  291. * Enable Autoset according to table
  292. * below
  293. * bulk_split hb_mult Autoset_Enable
  294. * 0 0 Yes(Normal)
  295. * 0 >0 No(High BW ISO)
  296. * 1 0 Yes(HS bulk)
  297. * 1 >0 Yes(FS bulk)
  298. */
  299. if (!musb_ep->hb_mult ||
  300. can_bulk_split(musb,
  301. musb_ep->type))
  302. csr |= MUSB_TXCSR_AUTOSET;
  303. }
  304. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  305. musb_writew(epio, MUSB_TXCSR, csr);
  306. }
  307. }
  308. if (is_cppi_enabled(musb)) {
  309. /* program endpoint CSR first, then setup DMA */
  310. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  311. csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
  312. MUSB_TXCSR_MODE;
  313. musb_writew(epio, MUSB_TXCSR, (MUSB_TXCSR_P_WZC_BITS &
  314. ~MUSB_TXCSR_P_UNDERRUN) | csr);
  315. /* ensure writebuffer is empty */
  316. csr = musb_readw(epio, MUSB_TXCSR);
  317. /*
  318. * NOTE host side sets DMAENAB later than this; both are
  319. * OK since the transfer dma glue (between CPPI and
  320. * Mentor fifos) just tells CPPI it could start. Data
  321. * only moves to the USB TX fifo when both fifos are
  322. * ready.
  323. */
  324. /*
  325. * "mode" is irrelevant here; handle terminating ZLPs
  326. * like PIO does, since the hardware RNDIS mode seems
  327. * unreliable except for the
  328. * last-packet-is-already-short case.
  329. */
  330. use_dma = use_dma && c->channel_program(
  331. musb_ep->dma, musb_ep->packet_sz,
  332. 0,
  333. request->dma + request->actual,
  334. request_size);
  335. if (!use_dma) {
  336. c->channel_release(musb_ep->dma);
  337. musb_ep->dma = NULL;
  338. csr &= ~MUSB_TXCSR_DMAENAB;
  339. musb_writew(epio, MUSB_TXCSR, csr);
  340. /* invariant: prequest->buf is non-null */
  341. }
  342. } else if (tusb_dma_omap(musb))
  343. use_dma = use_dma && c->channel_program(
  344. musb_ep->dma, musb_ep->packet_sz,
  345. request->zero,
  346. request->dma + request->actual,
  347. request_size);
  348. }
  349. #endif
  350. if (!use_dma) {
  351. /*
  352. * Unmap the dma buffer back to cpu if dma channel
  353. * programming fails
  354. */
  355. unmap_dma_buffer(req, musb);
  356. musb_write_fifo(musb_ep->hw_ep, fifo_count,
  357. (u8 *) (request->buf + request->actual));
  358. request->actual += fifo_count;
  359. csr |= MUSB_TXCSR_TXPKTRDY;
  360. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  361. musb_writew(epio, MUSB_TXCSR, csr);
  362. }
  363. /* host may already have the data when this message shows... */
  364. musb_dbg(musb, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d",
  365. musb_ep->end_point.name, use_dma ? "dma" : "pio",
  366. request->actual, request->length,
  367. musb_readw(epio, MUSB_TXCSR),
  368. fifo_count,
  369. musb_readw(epio, MUSB_TXMAXP));
  370. }
  371. /*
  372. * FIFO state update (e.g. data ready).
  373. * Called from IRQ, with controller locked.
  374. */
  375. void musb_g_tx(struct musb *musb, u8 epnum)
  376. {
  377. u16 csr;
  378. struct musb_request *req;
  379. struct usb_request *request;
  380. u8 __iomem *mbase = musb->mregs;
  381. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
  382. void __iomem *epio = musb->endpoints[epnum].regs;
  383. struct dma_channel *dma;
  384. musb_ep_select(mbase, epnum);
  385. req = next_request(musb_ep);
  386. request = &req->request;
  387. trace_musb_req_tx(req);
  388. csr = musb_readw(epio, MUSB_TXCSR);
  389. musb_dbg(musb, "<== %s, txcsr %04x", musb_ep->end_point.name, csr);
  390. dma = is_dma_capable() ? musb_ep->dma : NULL;
  391. /*
  392. * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
  393. * probably rates reporting as a host error.
  394. */
  395. if (csr & MUSB_TXCSR_P_SENTSTALL) {
  396. csr |= MUSB_TXCSR_P_WZC_BITS;
  397. csr &= ~MUSB_TXCSR_P_SENTSTALL;
  398. musb_writew(epio, MUSB_TXCSR, csr);
  399. return;
  400. }
  401. if (csr & MUSB_TXCSR_P_UNDERRUN) {
  402. /* We NAKed, no big deal... little reason to care. */
  403. csr |= MUSB_TXCSR_P_WZC_BITS;
  404. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  405. musb_writew(epio, MUSB_TXCSR, csr);
  406. dev_vdbg(musb->controller, "underrun on ep%d, req %p\n",
  407. epnum, request);
  408. }
  409. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  410. /*
  411. * SHOULD NOT HAPPEN... has with CPPI though, after
  412. * changing SENDSTALL (and other cases); harmless?
  413. */
  414. musb_dbg(musb, "%s dma still busy?", musb_ep->end_point.name);
  415. return;
  416. }
  417. if (request) {
  418. u8 is_dma = 0;
  419. bool short_packet = false;
  420. if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
  421. is_dma = 1;
  422. csr |= MUSB_TXCSR_P_WZC_BITS;
  423. csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
  424. MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_AUTOSET);
  425. musb_writew(epio, MUSB_TXCSR, csr);
  426. /* Ensure writebuffer is empty. */
  427. csr = musb_readw(epio, MUSB_TXCSR);
  428. request->actual += musb_ep->dma->actual_len;
  429. musb_dbg(musb, "TXCSR%d %04x, DMA off, len %zu, req %p",
  430. epnum, csr, musb_ep->dma->actual_len, request);
  431. }
  432. /*
  433. * First, maybe a terminating short packet. Some DMA
  434. * engines might handle this by themselves.
  435. */
  436. if ((request->zero && request->length)
  437. && (request->length % musb_ep->packet_sz == 0)
  438. && (request->actual == request->length))
  439. short_packet = true;
  440. if ((musb_dma_inventra(musb) || musb_dma_ux500(musb)) &&
  441. (is_dma && (!dma->desired_mode ||
  442. (request->actual &
  443. (musb_ep->packet_sz - 1)))))
  444. short_packet = true;
  445. if (short_packet) {
  446. /*
  447. * On DMA completion, FIFO may not be
  448. * available yet...
  449. */
  450. if (csr & MUSB_TXCSR_TXPKTRDY)
  451. return;
  452. musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
  453. | MUSB_TXCSR_TXPKTRDY);
  454. request->zero = 0;
  455. }
  456. if (request->actual == request->length) {
  457. musb_g_giveback(musb_ep, request, 0);
  458. /*
  459. * In the giveback function the MUSB lock is
  460. * released and acquired after sometime. During
  461. * this time period the INDEX register could get
  462. * changed by the gadget_queue function especially
  463. * on SMP systems. Reselect the INDEX to be sure
  464. * we are reading/modifying the right registers
  465. */
  466. musb_ep_select(mbase, epnum);
  467. req = musb_ep->desc ? next_request(musb_ep) : NULL;
  468. if (!req) {
  469. musb_dbg(musb, "%s idle now",
  470. musb_ep->end_point.name);
  471. return;
  472. }
  473. }
  474. txstate(musb, req);
  475. }
  476. }
  477. /* ------------------------------------------------------------ */
  478. /*
  479. * Context: controller locked, IRQs blocked, endpoint selected
  480. */
  481. static void rxstate(struct musb *musb, struct musb_request *req)
  482. {
  483. const u8 epnum = req->epnum;
  484. struct usb_request *request = &req->request;
  485. struct musb_ep *musb_ep;
  486. void __iomem *epio = musb->endpoints[epnum].regs;
  487. unsigned len = 0;
  488. u16 fifo_count;
  489. u16 csr = musb_readw(epio, MUSB_RXCSR);
  490. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  491. u8 use_mode_1;
  492. if (hw_ep->is_shared_fifo)
  493. musb_ep = &hw_ep->ep_in;
  494. else
  495. musb_ep = &hw_ep->ep_out;
  496. fifo_count = musb_ep->packet_sz;
  497. /* Check if EP is disabled */
  498. if (!musb_ep->desc) {
  499. musb_dbg(musb, "ep:%s disabled - ignore request",
  500. musb_ep->end_point.name);
  501. return;
  502. }
  503. /* We shouldn't get here while DMA is active, but we do... */
  504. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  505. musb_dbg(musb, "DMA pending...");
  506. return;
  507. }
  508. if (csr & MUSB_RXCSR_P_SENDSTALL) {
  509. musb_dbg(musb, "%s stalling, RXCSR %04x",
  510. musb_ep->end_point.name, csr);
  511. return;
  512. }
  513. if (is_cppi_enabled(musb) && is_buffer_mapped(req)) {
  514. struct dma_controller *c = musb->dma_controller;
  515. struct dma_channel *channel = musb_ep->dma;
  516. /* NOTE: CPPI won't actually stop advancing the DMA
  517. * queue after short packet transfers, so this is almost
  518. * always going to run as IRQ-per-packet DMA so that
  519. * faults will be handled correctly.
  520. */
  521. if (c->channel_program(channel,
  522. musb_ep->packet_sz,
  523. !request->short_not_ok,
  524. request->dma + request->actual,
  525. request->length - request->actual)) {
  526. /* make sure that if an rxpkt arrived after the irq,
  527. * the cppi engine will be ready to take it as soon
  528. * as DMA is enabled
  529. */
  530. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  531. | MUSB_RXCSR_DMAMODE);
  532. csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
  533. musb_writew(epio, MUSB_RXCSR, csr);
  534. return;
  535. }
  536. }
  537. if (csr & MUSB_RXCSR_RXPKTRDY) {
  538. fifo_count = musb_readw(epio, MUSB_RXCOUNT);
  539. /*
  540. * Enable Mode 1 on RX transfers only when short_not_ok flag
  541. * is set. Currently short_not_ok flag is set only from
  542. * file_storage and f_mass_storage drivers
  543. */
  544. if (request->short_not_ok && fifo_count == musb_ep->packet_sz)
  545. use_mode_1 = 1;
  546. else
  547. use_mode_1 = 0;
  548. if (request->actual < request->length) {
  549. if (!is_buffer_mapped(req))
  550. goto buffer_aint_mapped;
  551. if (musb_dma_inventra(musb)) {
  552. struct dma_controller *c;
  553. struct dma_channel *channel;
  554. int use_dma = 0;
  555. unsigned int transfer_size;
  556. c = musb->dma_controller;
  557. channel = musb_ep->dma;
  558. /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
  559. * mode 0 only. So we do not get endpoint interrupts due to DMA
  560. * completion. We only get interrupts from DMA controller.
  561. *
  562. * We could operate in DMA mode 1 if we knew the size of the tranfer
  563. * in advance. For mass storage class, request->length = what the host
  564. * sends, so that'd work. But for pretty much everything else,
  565. * request->length is routinely more than what the host sends. For
  566. * most these gadgets, end of is signified either by a short packet,
  567. * or filling the last byte of the buffer. (Sending extra data in
  568. * that last pckate should trigger an overflow fault.) But in mode 1,
  569. * we don't get DMA completion interrupt for short packets.
  570. *
  571. * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
  572. * to get endpoint interrupt on every DMA req, but that didn't seem
  573. * to work reliably.
  574. *
  575. * REVISIT an updated g_file_storage can set req->short_not_ok, which
  576. * then becomes usable as a runtime "use mode 1" hint...
  577. */
  578. /* Experimental: Mode1 works with mass storage use cases */
  579. if (use_mode_1) {
  580. csr |= MUSB_RXCSR_AUTOCLEAR;
  581. musb_writew(epio, MUSB_RXCSR, csr);
  582. csr |= MUSB_RXCSR_DMAENAB;
  583. musb_writew(epio, MUSB_RXCSR, csr);
  584. /*
  585. * this special sequence (enabling and then
  586. * disabling MUSB_RXCSR_DMAMODE) is required
  587. * to get DMAReq to activate
  588. */
  589. musb_writew(epio, MUSB_RXCSR,
  590. csr | MUSB_RXCSR_DMAMODE);
  591. musb_writew(epio, MUSB_RXCSR, csr);
  592. transfer_size = min_t(unsigned int,
  593. request->length -
  594. request->actual,
  595. channel->max_len);
  596. musb_ep->dma->desired_mode = 1;
  597. } else {
  598. if (!musb_ep->hb_mult &&
  599. musb_ep->hw_ep->rx_double_buffered)
  600. csr |= MUSB_RXCSR_AUTOCLEAR;
  601. csr |= MUSB_RXCSR_DMAENAB;
  602. musb_writew(epio, MUSB_RXCSR, csr);
  603. transfer_size = min(request->length - request->actual,
  604. (unsigned)fifo_count);
  605. musb_ep->dma->desired_mode = 0;
  606. }
  607. use_dma = c->channel_program(
  608. channel,
  609. musb_ep->packet_sz,
  610. channel->desired_mode,
  611. request->dma
  612. + request->actual,
  613. transfer_size);
  614. if (use_dma)
  615. return;
  616. }
  617. if ((musb_dma_ux500(musb)) &&
  618. (request->actual < request->length)) {
  619. struct dma_controller *c;
  620. struct dma_channel *channel;
  621. unsigned int transfer_size = 0;
  622. c = musb->dma_controller;
  623. channel = musb_ep->dma;
  624. /* In case first packet is short */
  625. if (fifo_count < musb_ep->packet_sz)
  626. transfer_size = fifo_count;
  627. else if (request->short_not_ok)
  628. transfer_size = min_t(unsigned int,
  629. request->length -
  630. request->actual,
  631. channel->max_len);
  632. else
  633. transfer_size = min_t(unsigned int,
  634. request->length -
  635. request->actual,
  636. (unsigned)fifo_count);
  637. csr &= ~MUSB_RXCSR_DMAMODE;
  638. csr |= (MUSB_RXCSR_DMAENAB |
  639. MUSB_RXCSR_AUTOCLEAR);
  640. musb_writew(epio, MUSB_RXCSR, csr);
  641. if (transfer_size <= musb_ep->packet_sz) {
  642. musb_ep->dma->desired_mode = 0;
  643. } else {
  644. musb_ep->dma->desired_mode = 1;
  645. /* Mode must be set after DMAENAB */
  646. csr |= MUSB_RXCSR_DMAMODE;
  647. musb_writew(epio, MUSB_RXCSR, csr);
  648. }
  649. if (c->channel_program(channel,
  650. musb_ep->packet_sz,
  651. channel->desired_mode,
  652. request->dma
  653. + request->actual,
  654. transfer_size))
  655. return;
  656. }
  657. len = request->length - request->actual;
  658. musb_dbg(musb, "%s OUT/RX pio fifo %d/%d, maxpacket %d",
  659. musb_ep->end_point.name,
  660. fifo_count, len,
  661. musb_ep->packet_sz);
  662. fifo_count = min_t(unsigned, len, fifo_count);
  663. if (tusb_dma_omap(musb)) {
  664. struct dma_controller *c = musb->dma_controller;
  665. struct dma_channel *channel = musb_ep->dma;
  666. u32 dma_addr = request->dma + request->actual;
  667. int ret;
  668. ret = c->channel_program(channel,
  669. musb_ep->packet_sz,
  670. channel->desired_mode,
  671. dma_addr,
  672. fifo_count);
  673. if (ret)
  674. return;
  675. }
  676. /*
  677. * Unmap the dma buffer back to cpu if dma channel
  678. * programming fails. This buffer is mapped if the
  679. * channel allocation is successful
  680. */
  681. unmap_dma_buffer(req, musb);
  682. /*
  683. * Clear DMAENAB and AUTOCLEAR for the
  684. * PIO mode transfer
  685. */
  686. csr &= ~(MUSB_RXCSR_DMAENAB | MUSB_RXCSR_AUTOCLEAR);
  687. musb_writew(epio, MUSB_RXCSR, csr);
  688. buffer_aint_mapped:
  689. musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
  690. (request->buf + request->actual));
  691. request->actual += fifo_count;
  692. /* REVISIT if we left anything in the fifo, flush
  693. * it and report -EOVERFLOW
  694. */
  695. /* ack the read! */
  696. csr |= MUSB_RXCSR_P_WZC_BITS;
  697. csr &= ~MUSB_RXCSR_RXPKTRDY;
  698. musb_writew(epio, MUSB_RXCSR, csr);
  699. }
  700. }
  701. /* reach the end or short packet detected */
  702. if (request->actual == request->length ||
  703. fifo_count < musb_ep->packet_sz)
  704. musb_g_giveback(musb_ep, request, 0);
  705. }
  706. /*
  707. * Data ready for a request; called from IRQ
  708. */
  709. void musb_g_rx(struct musb *musb, u8 epnum)
  710. {
  711. u16 csr;
  712. struct musb_request *req;
  713. struct usb_request *request;
  714. void __iomem *mbase = musb->mregs;
  715. struct musb_ep *musb_ep;
  716. void __iomem *epio = musb->endpoints[epnum].regs;
  717. struct dma_channel *dma;
  718. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  719. if (hw_ep->is_shared_fifo)
  720. musb_ep = &hw_ep->ep_in;
  721. else
  722. musb_ep = &hw_ep->ep_out;
  723. musb_ep_select(mbase, epnum);
  724. req = next_request(musb_ep);
  725. if (!req)
  726. return;
  727. trace_musb_req_rx(req);
  728. request = &req->request;
  729. csr = musb_readw(epio, MUSB_RXCSR);
  730. dma = is_dma_capable() ? musb_ep->dma : NULL;
  731. musb_dbg(musb, "<== %s, rxcsr %04x%s %p", musb_ep->end_point.name,
  732. csr, dma ? " (dma)" : "", request);
  733. if (csr & MUSB_RXCSR_P_SENTSTALL) {
  734. csr |= MUSB_RXCSR_P_WZC_BITS;
  735. csr &= ~MUSB_RXCSR_P_SENTSTALL;
  736. musb_writew(epio, MUSB_RXCSR, csr);
  737. return;
  738. }
  739. if (csr & MUSB_RXCSR_P_OVERRUN) {
  740. /* csr |= MUSB_RXCSR_P_WZC_BITS; */
  741. csr &= ~MUSB_RXCSR_P_OVERRUN;
  742. musb_writew(epio, MUSB_RXCSR, csr);
  743. musb_dbg(musb, "%s iso overrun on %p", musb_ep->name, request);
  744. if (request->status == -EINPROGRESS)
  745. request->status = -EOVERFLOW;
  746. }
  747. if (csr & MUSB_RXCSR_INCOMPRX) {
  748. /* REVISIT not necessarily an error */
  749. musb_dbg(musb, "%s, incomprx", musb_ep->end_point.name);
  750. }
  751. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  752. /* "should not happen"; likely RXPKTRDY pending for DMA */
  753. musb_dbg(musb, "%s busy, csr %04x",
  754. musb_ep->end_point.name, csr);
  755. return;
  756. }
  757. if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
  758. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  759. | MUSB_RXCSR_DMAENAB
  760. | MUSB_RXCSR_DMAMODE);
  761. musb_writew(epio, MUSB_RXCSR,
  762. MUSB_RXCSR_P_WZC_BITS | csr);
  763. request->actual += musb_ep->dma->actual_len;
  764. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  765. defined(CONFIG_USB_UX500_DMA)
  766. /* Autoclear doesn't clear RxPktRdy for short packets */
  767. if ((dma->desired_mode == 0 && !hw_ep->rx_double_buffered)
  768. || (dma->actual_len
  769. & (musb_ep->packet_sz - 1))) {
  770. /* ack the read! */
  771. csr &= ~MUSB_RXCSR_RXPKTRDY;
  772. musb_writew(epio, MUSB_RXCSR, csr);
  773. }
  774. /* incomplete, and not short? wait for next IN packet */
  775. if ((request->actual < request->length)
  776. && (musb_ep->dma->actual_len
  777. == musb_ep->packet_sz)) {
  778. /* In double buffer case, continue to unload fifo if
  779. * there is Rx packet in FIFO.
  780. **/
  781. csr = musb_readw(epio, MUSB_RXCSR);
  782. if ((csr & MUSB_RXCSR_RXPKTRDY) &&
  783. hw_ep->rx_double_buffered)
  784. goto exit;
  785. return;
  786. }
  787. #endif
  788. musb_g_giveback(musb_ep, request, 0);
  789. /*
  790. * In the giveback function the MUSB lock is
  791. * released and acquired after sometime. During
  792. * this time period the INDEX register could get
  793. * changed by the gadget_queue function especially
  794. * on SMP systems. Reselect the INDEX to be sure
  795. * we are reading/modifying the right registers
  796. */
  797. musb_ep_select(mbase, epnum);
  798. req = next_request(musb_ep);
  799. if (!req)
  800. return;
  801. }
  802. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  803. defined(CONFIG_USB_UX500_DMA)
  804. exit:
  805. #endif
  806. /* Analyze request */
  807. rxstate(musb, req);
  808. }
  809. /* ------------------------------------------------------------ */
  810. static int musb_gadget_enable(struct usb_ep *ep,
  811. const struct usb_endpoint_descriptor *desc)
  812. {
  813. unsigned long flags;
  814. struct musb_ep *musb_ep;
  815. struct musb_hw_ep *hw_ep;
  816. void __iomem *regs;
  817. struct musb *musb;
  818. void __iomem *mbase;
  819. u8 epnum;
  820. u16 csr;
  821. unsigned tmp;
  822. int status = -EINVAL;
  823. if (!ep || !desc)
  824. return -EINVAL;
  825. musb_ep = to_musb_ep(ep);
  826. hw_ep = musb_ep->hw_ep;
  827. regs = hw_ep->regs;
  828. musb = musb_ep->musb;
  829. mbase = musb->mregs;
  830. epnum = musb_ep->current_epnum;
  831. spin_lock_irqsave(&musb->lock, flags);
  832. if (musb_ep->desc) {
  833. status = -EBUSY;
  834. goto fail;
  835. }
  836. musb_ep->type = usb_endpoint_type(desc);
  837. /* check direction and (later) maxpacket size against endpoint */
  838. if (usb_endpoint_num(desc) != epnum)
  839. goto fail;
  840. /* REVISIT this rules out high bandwidth periodic transfers */
  841. tmp = usb_endpoint_maxp(desc);
  842. if (tmp & ~0x07ff) {
  843. int ok;
  844. if (usb_endpoint_dir_in(desc))
  845. ok = musb->hb_iso_tx;
  846. else
  847. ok = musb->hb_iso_rx;
  848. if (!ok) {
  849. musb_dbg(musb, "no support for high bandwidth ISO");
  850. goto fail;
  851. }
  852. musb_ep->hb_mult = (tmp >> 11) & 3;
  853. } else {
  854. musb_ep->hb_mult = 0;
  855. }
  856. musb_ep->packet_sz = tmp & 0x7ff;
  857. tmp = musb_ep->packet_sz * (musb_ep->hb_mult + 1);
  858. /* enable the interrupts for the endpoint, set the endpoint
  859. * packet size (or fail), set the mode, clear the fifo
  860. */
  861. musb_ep_select(mbase, epnum);
  862. if (usb_endpoint_dir_in(desc)) {
  863. if (hw_ep->is_shared_fifo)
  864. musb_ep->is_in = 1;
  865. if (!musb_ep->is_in)
  866. goto fail;
  867. if (tmp > hw_ep->max_packet_sz_tx) {
  868. musb_dbg(musb, "packet size beyond hardware FIFO size");
  869. goto fail;
  870. }
  871. musb->intrtxe |= (1 << epnum);
  872. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  873. /* REVISIT if can_bulk_split(), use by updating "tmp";
  874. * likewise high bandwidth periodic tx
  875. */
  876. /* Set TXMAXP with the FIFO size of the endpoint
  877. * to disable double buffering mode.
  878. */
  879. if (musb->double_buffer_not_ok) {
  880. musb_writew(regs, MUSB_TXMAXP, hw_ep->max_packet_sz_tx);
  881. } else {
  882. if (can_bulk_split(musb, musb_ep->type))
  883. musb_ep->hb_mult = (hw_ep->max_packet_sz_tx /
  884. musb_ep->packet_sz) - 1;
  885. musb_writew(regs, MUSB_TXMAXP, musb_ep->packet_sz
  886. | (musb_ep->hb_mult << 11));
  887. }
  888. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
  889. if (musb_readw(regs, MUSB_TXCSR)
  890. & MUSB_TXCSR_FIFONOTEMPTY)
  891. csr |= MUSB_TXCSR_FLUSHFIFO;
  892. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  893. csr |= MUSB_TXCSR_P_ISO;
  894. /* set twice in case of double buffering */
  895. musb_writew(regs, MUSB_TXCSR, csr);
  896. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  897. musb_writew(regs, MUSB_TXCSR, csr);
  898. } else {
  899. if (hw_ep->is_shared_fifo)
  900. musb_ep->is_in = 0;
  901. if (musb_ep->is_in)
  902. goto fail;
  903. if (tmp > hw_ep->max_packet_sz_rx) {
  904. musb_dbg(musb, "packet size beyond hardware FIFO size");
  905. goto fail;
  906. }
  907. musb->intrrxe |= (1 << epnum);
  908. musb_writew(mbase, MUSB_INTRRXE, musb->intrrxe);
  909. /* REVISIT if can_bulk_combine() use by updating "tmp"
  910. * likewise high bandwidth periodic rx
  911. */
  912. /* Set RXMAXP with the FIFO size of the endpoint
  913. * to disable double buffering mode.
  914. */
  915. if (musb->double_buffer_not_ok)
  916. musb_writew(regs, MUSB_RXMAXP, hw_ep->max_packet_sz_tx);
  917. else
  918. musb_writew(regs, MUSB_RXMAXP, musb_ep->packet_sz
  919. | (musb_ep->hb_mult << 11));
  920. /* force shared fifo to OUT-only mode */
  921. if (hw_ep->is_shared_fifo) {
  922. csr = musb_readw(regs, MUSB_TXCSR);
  923. csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
  924. musb_writew(regs, MUSB_TXCSR, csr);
  925. }
  926. csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
  927. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  928. csr |= MUSB_RXCSR_P_ISO;
  929. else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
  930. csr |= MUSB_RXCSR_DISNYET;
  931. /* set twice in case of double buffering */
  932. musb_writew(regs, MUSB_RXCSR, csr);
  933. musb_writew(regs, MUSB_RXCSR, csr);
  934. }
  935. /* NOTE: all the I/O code _should_ work fine without DMA, in case
  936. * for some reason you run out of channels here.
  937. */
  938. if (is_dma_capable() && musb->dma_controller) {
  939. struct dma_controller *c = musb->dma_controller;
  940. musb_ep->dma = c->channel_alloc(c, hw_ep,
  941. (desc->bEndpointAddress & USB_DIR_IN));
  942. } else
  943. musb_ep->dma = NULL;
  944. musb_ep->desc = desc;
  945. musb_ep->busy = 0;
  946. musb_ep->wedged = 0;
  947. status = 0;
  948. pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
  949. musb_driver_name, musb_ep->end_point.name,
  950. ({ char *s; switch (musb_ep->type) {
  951. case USB_ENDPOINT_XFER_BULK: s = "bulk"; break;
  952. case USB_ENDPOINT_XFER_INT: s = "int"; break;
  953. default: s = "iso"; break;
  954. } s; }),
  955. musb_ep->is_in ? "IN" : "OUT",
  956. musb_ep->dma ? "dma, " : "",
  957. musb_ep->packet_sz);
  958. schedule_work(&musb->irq_work);
  959. fail:
  960. spin_unlock_irqrestore(&musb->lock, flags);
  961. return status;
  962. }
  963. /*
  964. * Disable an endpoint flushing all requests queued.
  965. */
  966. static int musb_gadget_disable(struct usb_ep *ep)
  967. {
  968. unsigned long flags;
  969. struct musb *musb;
  970. u8 epnum;
  971. struct musb_ep *musb_ep;
  972. void __iomem *epio;
  973. int status = 0;
  974. musb_ep = to_musb_ep(ep);
  975. musb = musb_ep->musb;
  976. epnum = musb_ep->current_epnum;
  977. epio = musb->endpoints[epnum].regs;
  978. spin_lock_irqsave(&musb->lock, flags);
  979. musb_ep_select(musb->mregs, epnum);
  980. /* zero the endpoint sizes */
  981. if (musb_ep->is_in) {
  982. musb->intrtxe &= ~(1 << epnum);
  983. musb_writew(musb->mregs, MUSB_INTRTXE, musb->intrtxe);
  984. musb_writew(epio, MUSB_TXMAXP, 0);
  985. } else {
  986. musb->intrrxe &= ~(1 << epnum);
  987. musb_writew(musb->mregs, MUSB_INTRRXE, musb->intrrxe);
  988. musb_writew(epio, MUSB_RXMAXP, 0);
  989. }
  990. /* abort all pending DMA and requests */
  991. nuke(musb_ep, -ESHUTDOWN);
  992. musb_ep->desc = NULL;
  993. musb_ep->end_point.desc = NULL;
  994. schedule_work(&musb->irq_work);
  995. spin_unlock_irqrestore(&(musb->lock), flags);
  996. musb_dbg(musb, "%s", musb_ep->end_point.name);
  997. return status;
  998. }
  999. /*
  1000. * Allocate a request for an endpoint.
  1001. * Reused by ep0 code.
  1002. */
  1003. struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  1004. {
  1005. struct musb_ep *musb_ep = to_musb_ep(ep);
  1006. struct musb_request *request = NULL;
  1007. request = kzalloc(sizeof *request, gfp_flags);
  1008. if (!request)
  1009. return NULL;
  1010. request->request.dma = DMA_ADDR_INVALID;
  1011. request->epnum = musb_ep->current_epnum;
  1012. request->ep = musb_ep;
  1013. trace_musb_req_alloc(request);
  1014. return &request->request;
  1015. }
  1016. /*
  1017. * Free a request
  1018. * Reused by ep0 code.
  1019. */
  1020. void musb_free_request(struct usb_ep *ep, struct usb_request *req)
  1021. {
  1022. struct musb_request *request = to_musb_request(req);
  1023. trace_musb_req_free(request);
  1024. kfree(request);
  1025. }
  1026. static LIST_HEAD(buffers);
  1027. struct free_record {
  1028. struct list_head list;
  1029. struct device *dev;
  1030. unsigned bytes;
  1031. dma_addr_t dma;
  1032. };
  1033. /*
  1034. * Context: controller locked, IRQs blocked.
  1035. */
  1036. void musb_ep_restart(struct musb *musb, struct musb_request *req)
  1037. {
  1038. trace_musb_req_start(req);
  1039. musb_ep_select(musb->mregs, req->epnum);
  1040. if (req->tx)
  1041. txstate(musb, req);
  1042. else
  1043. rxstate(musb, req);
  1044. }
  1045. static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
  1046. gfp_t gfp_flags)
  1047. {
  1048. struct musb_ep *musb_ep;
  1049. struct musb_request *request;
  1050. struct musb *musb;
  1051. int status = 0;
  1052. unsigned long lockflags;
  1053. if (!ep || !req)
  1054. return -EINVAL;
  1055. if (!req->buf)
  1056. return -ENODATA;
  1057. musb_ep = to_musb_ep(ep);
  1058. musb = musb_ep->musb;
  1059. request = to_musb_request(req);
  1060. request->musb = musb;
  1061. if (request->ep != musb_ep)
  1062. return -EINVAL;
  1063. trace_musb_req_enq(request);
  1064. /* request is mine now... */
  1065. request->request.actual = 0;
  1066. request->request.status = -EINPROGRESS;
  1067. request->epnum = musb_ep->current_epnum;
  1068. request->tx = musb_ep->is_in;
  1069. map_dma_buffer(request, musb, musb_ep);
  1070. spin_lock_irqsave(&musb->lock, lockflags);
  1071. /* don't queue if the ep is down */
  1072. if (!musb_ep->desc) {
  1073. musb_dbg(musb, "req %p queued to %s while ep %s",
  1074. req, ep->name, "disabled");
  1075. status = -ESHUTDOWN;
  1076. unmap_dma_buffer(request, musb);
  1077. goto unlock;
  1078. }
  1079. /* add request to the list */
  1080. list_add_tail(&request->list, &musb_ep->req_list);
  1081. /* it this is the head of the queue, start i/o ... */
  1082. if (!musb_ep->busy && &request->list == musb_ep->req_list.next)
  1083. musb_ep_restart(musb, request);
  1084. unlock:
  1085. spin_unlock_irqrestore(&musb->lock, lockflags);
  1086. return status;
  1087. }
  1088. static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
  1089. {
  1090. struct musb_ep *musb_ep = to_musb_ep(ep);
  1091. struct musb_request *req = to_musb_request(request);
  1092. struct musb_request *r;
  1093. unsigned long flags;
  1094. int status = 0;
  1095. struct musb *musb = musb_ep->musb;
  1096. if (!ep || !request || req->ep != musb_ep)
  1097. return -EINVAL;
  1098. trace_musb_req_deq(req);
  1099. spin_lock_irqsave(&musb->lock, flags);
  1100. list_for_each_entry(r, &musb_ep->req_list, list) {
  1101. if (r == req)
  1102. break;
  1103. }
  1104. if (r != req) {
  1105. dev_err(musb->controller, "request %p not queued to %s\n",
  1106. request, ep->name);
  1107. status = -EINVAL;
  1108. goto done;
  1109. }
  1110. /* if the hardware doesn't have the request, easy ... */
  1111. if (musb_ep->req_list.next != &req->list || musb_ep->busy)
  1112. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1113. /* ... else abort the dma transfer ... */
  1114. else if (is_dma_capable() && musb_ep->dma) {
  1115. struct dma_controller *c = musb->dma_controller;
  1116. musb_ep_select(musb->mregs, musb_ep->current_epnum);
  1117. if (c->channel_abort)
  1118. status = c->channel_abort(musb_ep->dma);
  1119. else
  1120. status = -EBUSY;
  1121. if (status == 0)
  1122. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1123. } else {
  1124. /* NOTE: by sticking to easily tested hardware/driver states,
  1125. * we leave counting of in-flight packets imprecise.
  1126. */
  1127. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1128. }
  1129. done:
  1130. spin_unlock_irqrestore(&musb->lock, flags);
  1131. return status;
  1132. }
  1133. /*
  1134. * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
  1135. * data but will queue requests.
  1136. *
  1137. * exported to ep0 code
  1138. */
  1139. static int musb_gadget_set_halt(struct usb_ep *ep, int value)
  1140. {
  1141. struct musb_ep *musb_ep = to_musb_ep(ep);
  1142. u8 epnum = musb_ep->current_epnum;
  1143. struct musb *musb = musb_ep->musb;
  1144. void __iomem *epio = musb->endpoints[epnum].regs;
  1145. void __iomem *mbase;
  1146. unsigned long flags;
  1147. u16 csr;
  1148. struct musb_request *request;
  1149. int status = 0;
  1150. if (!ep)
  1151. return -EINVAL;
  1152. mbase = musb->mregs;
  1153. spin_lock_irqsave(&musb->lock, flags);
  1154. if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
  1155. status = -EINVAL;
  1156. goto done;
  1157. }
  1158. musb_ep_select(mbase, epnum);
  1159. request = next_request(musb_ep);
  1160. if (value) {
  1161. if (request) {
  1162. musb_dbg(musb, "request in progress, cannot halt %s",
  1163. ep->name);
  1164. status = -EAGAIN;
  1165. goto done;
  1166. }
  1167. /* Cannot portably stall with non-empty FIFO */
  1168. if (musb_ep->is_in) {
  1169. csr = musb_readw(epio, MUSB_TXCSR);
  1170. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1171. musb_dbg(musb, "FIFO busy, cannot halt %s",
  1172. ep->name);
  1173. status = -EAGAIN;
  1174. goto done;
  1175. }
  1176. }
  1177. } else
  1178. musb_ep->wedged = 0;
  1179. /* set/clear the stall and toggle bits */
  1180. musb_dbg(musb, "%s: %s stall", ep->name, value ? "set" : "clear");
  1181. if (musb_ep->is_in) {
  1182. csr = musb_readw(epio, MUSB_TXCSR);
  1183. csr |= MUSB_TXCSR_P_WZC_BITS
  1184. | MUSB_TXCSR_CLRDATATOG;
  1185. if (value)
  1186. csr |= MUSB_TXCSR_P_SENDSTALL;
  1187. else
  1188. csr &= ~(MUSB_TXCSR_P_SENDSTALL
  1189. | MUSB_TXCSR_P_SENTSTALL);
  1190. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1191. musb_writew(epio, MUSB_TXCSR, csr);
  1192. } else {
  1193. csr = musb_readw(epio, MUSB_RXCSR);
  1194. csr |= MUSB_RXCSR_P_WZC_BITS
  1195. | MUSB_RXCSR_FLUSHFIFO
  1196. | MUSB_RXCSR_CLRDATATOG;
  1197. if (value)
  1198. csr |= MUSB_RXCSR_P_SENDSTALL;
  1199. else
  1200. csr &= ~(MUSB_RXCSR_P_SENDSTALL
  1201. | MUSB_RXCSR_P_SENTSTALL);
  1202. musb_writew(epio, MUSB_RXCSR, csr);
  1203. }
  1204. /* maybe start the first request in the queue */
  1205. if (!musb_ep->busy && !value && request) {
  1206. musb_dbg(musb, "restarting the request");
  1207. musb_ep_restart(musb, request);
  1208. }
  1209. done:
  1210. spin_unlock_irqrestore(&musb->lock, flags);
  1211. return status;
  1212. }
  1213. /*
  1214. * Sets the halt feature with the clear requests ignored
  1215. */
  1216. static int musb_gadget_set_wedge(struct usb_ep *ep)
  1217. {
  1218. struct musb_ep *musb_ep = to_musb_ep(ep);
  1219. if (!ep)
  1220. return -EINVAL;
  1221. musb_ep->wedged = 1;
  1222. return usb_ep_set_halt(ep);
  1223. }
  1224. static int musb_gadget_fifo_status(struct usb_ep *ep)
  1225. {
  1226. struct musb_ep *musb_ep = to_musb_ep(ep);
  1227. void __iomem *epio = musb_ep->hw_ep->regs;
  1228. int retval = -EINVAL;
  1229. if (musb_ep->desc && !musb_ep->is_in) {
  1230. struct musb *musb = musb_ep->musb;
  1231. int epnum = musb_ep->current_epnum;
  1232. void __iomem *mbase = musb->mregs;
  1233. unsigned long flags;
  1234. spin_lock_irqsave(&musb->lock, flags);
  1235. musb_ep_select(mbase, epnum);
  1236. /* FIXME return zero unless RXPKTRDY is set */
  1237. retval = musb_readw(epio, MUSB_RXCOUNT);
  1238. spin_unlock_irqrestore(&musb->lock, flags);
  1239. }
  1240. return retval;
  1241. }
  1242. static void musb_gadget_fifo_flush(struct usb_ep *ep)
  1243. {
  1244. struct musb_ep *musb_ep = to_musb_ep(ep);
  1245. struct musb *musb = musb_ep->musb;
  1246. u8 epnum = musb_ep->current_epnum;
  1247. void __iomem *epio = musb->endpoints[epnum].regs;
  1248. void __iomem *mbase;
  1249. unsigned long flags;
  1250. u16 csr;
  1251. mbase = musb->mregs;
  1252. spin_lock_irqsave(&musb->lock, flags);
  1253. musb_ep_select(mbase, (u8) epnum);
  1254. /* disable interrupts */
  1255. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe & ~(1 << epnum));
  1256. if (musb_ep->is_in) {
  1257. csr = musb_readw(epio, MUSB_TXCSR);
  1258. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1259. csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
  1260. /*
  1261. * Setting both TXPKTRDY and FLUSHFIFO makes controller
  1262. * to interrupt current FIFO loading, but not flushing
  1263. * the already loaded ones.
  1264. */
  1265. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1266. musb_writew(epio, MUSB_TXCSR, csr);
  1267. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  1268. musb_writew(epio, MUSB_TXCSR, csr);
  1269. }
  1270. } else {
  1271. csr = musb_readw(epio, MUSB_RXCSR);
  1272. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  1273. musb_writew(epio, MUSB_RXCSR, csr);
  1274. musb_writew(epio, MUSB_RXCSR, csr);
  1275. }
  1276. /* re-enable interrupt */
  1277. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  1278. spin_unlock_irqrestore(&musb->lock, flags);
  1279. }
  1280. static const struct usb_ep_ops musb_ep_ops = {
  1281. .enable = musb_gadget_enable,
  1282. .disable = musb_gadget_disable,
  1283. .alloc_request = musb_alloc_request,
  1284. .free_request = musb_free_request,
  1285. .queue = musb_gadget_queue,
  1286. .dequeue = musb_gadget_dequeue,
  1287. .set_halt = musb_gadget_set_halt,
  1288. .set_wedge = musb_gadget_set_wedge,
  1289. .fifo_status = musb_gadget_fifo_status,
  1290. .fifo_flush = musb_gadget_fifo_flush
  1291. };
  1292. /* ----------------------------------------------------------------------- */
  1293. static int musb_gadget_get_frame(struct usb_gadget *gadget)
  1294. {
  1295. struct musb *musb = gadget_to_musb(gadget);
  1296. return (int)musb_readw(musb->mregs, MUSB_FRAME);
  1297. }
  1298. static int musb_gadget_wakeup(struct usb_gadget *gadget)
  1299. {
  1300. struct musb *musb = gadget_to_musb(gadget);
  1301. void __iomem *mregs = musb->mregs;
  1302. unsigned long flags;
  1303. int status = -EINVAL;
  1304. u8 power, devctl;
  1305. int retries;
  1306. spin_lock_irqsave(&musb->lock, flags);
  1307. switch (musb->xceiv->otg->state) {
  1308. case OTG_STATE_B_PERIPHERAL:
  1309. /* NOTE: OTG state machine doesn't include B_SUSPENDED;
  1310. * that's part of the standard usb 1.1 state machine, and
  1311. * doesn't affect OTG transitions.
  1312. */
  1313. if (musb->may_wakeup && musb->is_suspended)
  1314. break;
  1315. goto done;
  1316. case OTG_STATE_B_IDLE:
  1317. /* Start SRP ... OTG not required. */
  1318. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1319. musb_dbg(musb, "Sending SRP: devctl: %02x", devctl);
  1320. devctl |= MUSB_DEVCTL_SESSION;
  1321. musb_writeb(mregs, MUSB_DEVCTL, devctl);
  1322. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1323. retries = 100;
  1324. while (!(devctl & MUSB_DEVCTL_SESSION)) {
  1325. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1326. if (retries-- < 1)
  1327. break;
  1328. }
  1329. retries = 10000;
  1330. while (devctl & MUSB_DEVCTL_SESSION) {
  1331. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1332. if (retries-- < 1)
  1333. break;
  1334. }
  1335. spin_unlock_irqrestore(&musb->lock, flags);
  1336. otg_start_srp(musb->xceiv->otg);
  1337. spin_lock_irqsave(&musb->lock, flags);
  1338. /* Block idling for at least 1s */
  1339. musb_platform_try_idle(musb,
  1340. jiffies + msecs_to_jiffies(1 * HZ));
  1341. status = 0;
  1342. goto done;
  1343. default:
  1344. musb_dbg(musb, "Unhandled wake: %s",
  1345. usb_otg_state_string(musb->xceiv->otg->state));
  1346. goto done;
  1347. }
  1348. status = 0;
  1349. power = musb_readb(mregs, MUSB_POWER);
  1350. power |= MUSB_POWER_RESUME;
  1351. musb_writeb(mregs, MUSB_POWER, power);
  1352. musb_dbg(musb, "issue wakeup");
  1353. /* FIXME do this next chunk in a timer callback, no udelay */
  1354. mdelay(2);
  1355. power = musb_readb(mregs, MUSB_POWER);
  1356. power &= ~MUSB_POWER_RESUME;
  1357. musb_writeb(mregs, MUSB_POWER, power);
  1358. done:
  1359. spin_unlock_irqrestore(&musb->lock, flags);
  1360. return status;
  1361. }
  1362. static int
  1363. musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
  1364. {
  1365. gadget->is_selfpowered = !!is_selfpowered;
  1366. return 0;
  1367. }
  1368. static void musb_pullup(struct musb *musb, int is_on)
  1369. {
  1370. u8 power;
  1371. power = musb_readb(musb->mregs, MUSB_POWER);
  1372. if (is_on)
  1373. power |= MUSB_POWER_SOFTCONN;
  1374. else
  1375. power &= ~MUSB_POWER_SOFTCONN;
  1376. /* FIXME if on, HdrcStart; if off, HdrcStop */
  1377. musb_dbg(musb, "gadget D+ pullup %s",
  1378. is_on ? "on" : "off");
  1379. musb_writeb(musb->mregs, MUSB_POWER, power);
  1380. }
  1381. #if 0
  1382. static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
  1383. {
  1384. musb_dbg(musb, "<= %s =>\n", __func__);
  1385. /*
  1386. * FIXME iff driver's softconnect flag is set (as it is during probe,
  1387. * though that can clear it), just musb_pullup().
  1388. */
  1389. return -EINVAL;
  1390. }
  1391. #endif
  1392. static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1393. {
  1394. struct musb *musb = gadget_to_musb(gadget);
  1395. if (!musb->xceiv->set_power)
  1396. return -EOPNOTSUPP;
  1397. return usb_phy_set_power(musb->xceiv, mA);
  1398. }
  1399. static void musb_gadget_work(struct work_struct *work)
  1400. {
  1401. struct musb *musb;
  1402. unsigned long flags;
  1403. musb = container_of(work, struct musb, gadget_work.work);
  1404. pm_runtime_get_sync(musb->controller);
  1405. spin_lock_irqsave(&musb->lock, flags);
  1406. musb_pullup(musb, musb->softconnect);
  1407. spin_unlock_irqrestore(&musb->lock, flags);
  1408. pm_runtime_mark_last_busy(musb->controller);
  1409. pm_runtime_put_autosuspend(musb->controller);
  1410. }
  1411. static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
  1412. {
  1413. struct musb *musb = gadget_to_musb(gadget);
  1414. unsigned long flags;
  1415. is_on = !!is_on;
  1416. /* NOTE: this assumes we are sensing vbus; we'd rather
  1417. * not pullup unless the B-session is active.
  1418. */
  1419. spin_lock_irqsave(&musb->lock, flags);
  1420. if (is_on != musb->softconnect) {
  1421. musb->softconnect = is_on;
  1422. schedule_delayed_work(&musb->gadget_work, 0);
  1423. }
  1424. spin_unlock_irqrestore(&musb->lock, flags);
  1425. return 0;
  1426. }
  1427. #ifdef CONFIG_BLACKFIN
  1428. static struct usb_ep *musb_match_ep(struct usb_gadget *g,
  1429. struct usb_endpoint_descriptor *desc,
  1430. struct usb_ss_ep_comp_descriptor *ep_comp)
  1431. {
  1432. struct usb_ep *ep = NULL;
  1433. switch (usb_endpoint_type(desc)) {
  1434. case USB_ENDPOINT_XFER_ISOC:
  1435. case USB_ENDPOINT_XFER_BULK:
  1436. if (usb_endpoint_dir_in(desc))
  1437. ep = gadget_find_ep_by_name(g, "ep5in");
  1438. else
  1439. ep = gadget_find_ep_by_name(g, "ep6out");
  1440. break;
  1441. case USB_ENDPOINT_XFER_INT:
  1442. if (usb_endpoint_dir_in(desc))
  1443. ep = gadget_find_ep_by_name(g, "ep1in");
  1444. else
  1445. ep = gadget_find_ep_by_name(g, "ep2out");
  1446. break;
  1447. default:
  1448. break;
  1449. }
  1450. if (ep && usb_gadget_ep_match_desc(g, ep, desc, ep_comp))
  1451. return ep;
  1452. return NULL;
  1453. }
  1454. #else
  1455. #define musb_match_ep NULL
  1456. #endif
  1457. static int musb_gadget_start(struct usb_gadget *g,
  1458. struct usb_gadget_driver *driver);
  1459. static int musb_gadget_stop(struct usb_gadget *g);
  1460. static const struct usb_gadget_ops musb_gadget_operations = {
  1461. .get_frame = musb_gadget_get_frame,
  1462. .wakeup = musb_gadget_wakeup,
  1463. .set_selfpowered = musb_gadget_set_self_powered,
  1464. /* .vbus_session = musb_gadget_vbus_session, */
  1465. .vbus_draw = musb_gadget_vbus_draw,
  1466. .pullup = musb_gadget_pullup,
  1467. .udc_start = musb_gadget_start,
  1468. .udc_stop = musb_gadget_stop,
  1469. .match_ep = musb_match_ep,
  1470. };
  1471. /* ----------------------------------------------------------------------- */
  1472. /* Registration */
  1473. /* Only this registration code "knows" the rule (from USB standards)
  1474. * about there being only one external upstream port. It assumes
  1475. * all peripheral ports are external...
  1476. */
  1477. static void
  1478. init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
  1479. {
  1480. struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
  1481. memset(ep, 0, sizeof *ep);
  1482. ep->current_epnum = epnum;
  1483. ep->musb = musb;
  1484. ep->hw_ep = hw_ep;
  1485. ep->is_in = is_in;
  1486. INIT_LIST_HEAD(&ep->req_list);
  1487. sprintf(ep->name, "ep%d%s", epnum,
  1488. (!epnum || hw_ep->is_shared_fifo) ? "" : (
  1489. is_in ? "in" : "out"));
  1490. ep->end_point.name = ep->name;
  1491. INIT_LIST_HEAD(&ep->end_point.ep_list);
  1492. if (!epnum) {
  1493. usb_ep_set_maxpacket_limit(&ep->end_point, 64);
  1494. ep->end_point.caps.type_control = true;
  1495. ep->end_point.ops = &musb_g_ep0_ops;
  1496. musb->g.ep0 = &ep->end_point;
  1497. } else {
  1498. if (is_in)
  1499. usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_tx);
  1500. else
  1501. usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_rx);
  1502. ep->end_point.caps.type_iso = true;
  1503. ep->end_point.caps.type_bulk = true;
  1504. ep->end_point.caps.type_int = true;
  1505. ep->end_point.ops = &musb_ep_ops;
  1506. list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
  1507. }
  1508. if (!epnum || hw_ep->is_shared_fifo) {
  1509. ep->end_point.caps.dir_in = true;
  1510. ep->end_point.caps.dir_out = true;
  1511. } else if (is_in)
  1512. ep->end_point.caps.dir_in = true;
  1513. else
  1514. ep->end_point.caps.dir_out = true;
  1515. }
  1516. /*
  1517. * Initialize the endpoints exposed to peripheral drivers, with backlinks
  1518. * to the rest of the driver state.
  1519. */
  1520. static inline void musb_g_init_endpoints(struct musb *musb)
  1521. {
  1522. u8 epnum;
  1523. struct musb_hw_ep *hw_ep;
  1524. unsigned count = 0;
  1525. /* initialize endpoint list just once */
  1526. INIT_LIST_HEAD(&(musb->g.ep_list));
  1527. for (epnum = 0, hw_ep = musb->endpoints;
  1528. epnum < musb->nr_endpoints;
  1529. epnum++, hw_ep++) {
  1530. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1531. init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
  1532. count++;
  1533. } else {
  1534. if (hw_ep->max_packet_sz_tx) {
  1535. init_peripheral_ep(musb, &hw_ep->ep_in,
  1536. epnum, 1);
  1537. count++;
  1538. }
  1539. if (hw_ep->max_packet_sz_rx) {
  1540. init_peripheral_ep(musb, &hw_ep->ep_out,
  1541. epnum, 0);
  1542. count++;
  1543. }
  1544. }
  1545. }
  1546. }
  1547. /* called once during driver setup to initialize and link into
  1548. * the driver model; memory is zeroed.
  1549. */
  1550. int musb_gadget_setup(struct musb *musb)
  1551. {
  1552. int status;
  1553. /* REVISIT minor race: if (erroneously) setting up two
  1554. * musb peripherals at the same time, only the bus lock
  1555. * is probably held.
  1556. */
  1557. musb->g.ops = &musb_gadget_operations;
  1558. musb->g.max_speed = USB_SPEED_HIGH;
  1559. musb->g.speed = USB_SPEED_UNKNOWN;
  1560. MUSB_DEV_MODE(musb);
  1561. musb->xceiv->otg->default_a = 0;
  1562. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  1563. /* this "gadget" abstracts/virtualizes the controller */
  1564. musb->g.name = musb_driver_name;
  1565. #if IS_ENABLED(CONFIG_USB_MUSB_DUAL_ROLE)
  1566. musb->g.is_otg = 1;
  1567. #elif IS_ENABLED(CONFIG_USB_MUSB_GADGET)
  1568. musb->g.is_otg = 0;
  1569. #endif
  1570. INIT_DELAYED_WORK(&musb->gadget_work, musb_gadget_work);
  1571. musb_g_init_endpoints(musb);
  1572. musb->is_active = 0;
  1573. musb_platform_try_idle(musb, 0);
  1574. status = usb_add_gadget_udc(musb->controller, &musb->g);
  1575. if (status)
  1576. goto err;
  1577. return 0;
  1578. err:
  1579. musb->g.dev.parent = NULL;
  1580. device_unregister(&musb->g.dev);
  1581. return status;
  1582. }
  1583. void musb_gadget_cleanup(struct musb *musb)
  1584. {
  1585. if (musb->port_mode == MUSB_PORT_MODE_HOST)
  1586. return;
  1587. cancel_delayed_work_sync(&musb->gadget_work);
  1588. usb_del_gadget_udc(&musb->g);
  1589. }
  1590. /*
  1591. * Register the gadget driver. Used by gadget drivers when
  1592. * registering themselves with the controller.
  1593. *
  1594. * -EINVAL something went wrong (not driver)
  1595. * -EBUSY another gadget is already using the controller
  1596. * -ENOMEM no memory to perform the operation
  1597. *
  1598. * @param driver the gadget driver
  1599. * @return <0 if error, 0 if everything is fine
  1600. */
  1601. static int musb_gadget_start(struct usb_gadget *g,
  1602. struct usb_gadget_driver *driver)
  1603. {
  1604. struct musb *musb = gadget_to_musb(g);
  1605. struct usb_otg *otg = musb->xceiv->otg;
  1606. unsigned long flags;
  1607. int retval = 0;
  1608. if (driver->max_speed < USB_SPEED_HIGH) {
  1609. retval = -EINVAL;
  1610. goto err;
  1611. }
  1612. pm_runtime_get_sync(musb->controller);
  1613. musb->softconnect = 0;
  1614. musb->gadget_driver = driver;
  1615. spin_lock_irqsave(&musb->lock, flags);
  1616. musb->is_active = 1;
  1617. otg_set_peripheral(otg, &musb->g);
  1618. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  1619. spin_unlock_irqrestore(&musb->lock, flags);
  1620. musb_start(musb);
  1621. /* REVISIT: funcall to other code, which also
  1622. * handles power budgeting ... this way also
  1623. * ensures HdrcStart is indirectly called.
  1624. */
  1625. if (musb->xceiv->last_event == USB_EVENT_ID)
  1626. musb_platform_set_vbus(musb, 1);
  1627. pm_runtime_mark_last_busy(musb->controller);
  1628. pm_runtime_put_autosuspend(musb->controller);
  1629. return 0;
  1630. err:
  1631. return retval;
  1632. }
  1633. /*
  1634. * Unregister the gadget driver. Used by gadget drivers when
  1635. * unregistering themselves from the controller.
  1636. *
  1637. * @param driver the gadget driver to unregister
  1638. */
  1639. static int musb_gadget_stop(struct usb_gadget *g)
  1640. {
  1641. struct musb *musb = gadget_to_musb(g);
  1642. unsigned long flags;
  1643. pm_runtime_get_sync(musb->controller);
  1644. /*
  1645. * REVISIT always use otg_set_peripheral() here too;
  1646. * this needs to shut down the OTG engine.
  1647. */
  1648. spin_lock_irqsave(&musb->lock, flags);
  1649. musb_hnp_stop(musb);
  1650. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1651. musb->xceiv->otg->state = OTG_STATE_UNDEFINED;
  1652. musb_stop(musb);
  1653. otg_set_peripheral(musb->xceiv->otg, NULL);
  1654. musb->is_active = 0;
  1655. musb->gadget_driver = NULL;
  1656. musb_platform_try_idle(musb, 0);
  1657. spin_unlock_irqrestore(&musb->lock, flags);
  1658. /*
  1659. * FIXME we need to be able to register another
  1660. * gadget driver here and have everything work;
  1661. * that currently misbehaves.
  1662. */
  1663. pm_runtime_mark_last_busy(musb->controller);
  1664. pm_runtime_put_autosuspend(musb->controller);
  1665. return 0;
  1666. }
  1667. /* ----------------------------------------------------------------------- */
  1668. /* lifecycle operations called through plat_uds.c */
  1669. void musb_g_resume(struct musb *musb)
  1670. {
  1671. musb->is_suspended = 0;
  1672. switch (musb->xceiv->otg->state) {
  1673. case OTG_STATE_B_IDLE:
  1674. break;
  1675. case OTG_STATE_B_WAIT_ACON:
  1676. case OTG_STATE_B_PERIPHERAL:
  1677. musb->is_active = 1;
  1678. if (musb->gadget_driver && musb->gadget_driver->resume) {
  1679. spin_unlock(&musb->lock);
  1680. musb->gadget_driver->resume(&musb->g);
  1681. spin_lock(&musb->lock);
  1682. }
  1683. break;
  1684. default:
  1685. WARNING("unhandled RESUME transition (%s)\n",
  1686. usb_otg_state_string(musb->xceiv->otg->state));
  1687. }
  1688. }
  1689. /* called when SOF packets stop for 3+ msec */
  1690. void musb_g_suspend(struct musb *musb)
  1691. {
  1692. u8 devctl;
  1693. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1694. musb_dbg(musb, "musb_g_suspend: devctl %02x", devctl);
  1695. switch (musb->xceiv->otg->state) {
  1696. case OTG_STATE_B_IDLE:
  1697. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  1698. musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
  1699. break;
  1700. case OTG_STATE_B_PERIPHERAL:
  1701. musb->is_suspended = 1;
  1702. if (musb->gadget_driver && musb->gadget_driver->suspend) {
  1703. spin_unlock(&musb->lock);
  1704. musb->gadget_driver->suspend(&musb->g);
  1705. spin_lock(&musb->lock);
  1706. }
  1707. break;
  1708. default:
  1709. /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
  1710. * A_PERIPHERAL may need care too
  1711. */
  1712. WARNING("unhandled SUSPEND transition (%s)",
  1713. usb_otg_state_string(musb->xceiv->otg->state));
  1714. }
  1715. }
  1716. /* Called during SRP */
  1717. void musb_g_wakeup(struct musb *musb)
  1718. {
  1719. musb_gadget_wakeup(&musb->g);
  1720. }
  1721. /* called when VBUS drops below session threshold, and in other cases */
  1722. void musb_g_disconnect(struct musb *musb)
  1723. {
  1724. void __iomem *mregs = musb->mregs;
  1725. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  1726. musb_dbg(musb, "musb_g_disconnect: devctl %02x", devctl);
  1727. /* clear HR */
  1728. musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
  1729. /* don't draw vbus until new b-default session */
  1730. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1731. musb->g.speed = USB_SPEED_UNKNOWN;
  1732. if (musb->gadget_driver && musb->gadget_driver->disconnect) {
  1733. spin_unlock(&musb->lock);
  1734. musb->gadget_driver->disconnect(&musb->g);
  1735. spin_lock(&musb->lock);
  1736. }
  1737. switch (musb->xceiv->otg->state) {
  1738. default:
  1739. musb_dbg(musb, "Unhandled disconnect %s, setting a_idle",
  1740. usb_otg_state_string(musb->xceiv->otg->state));
  1741. musb->xceiv->otg->state = OTG_STATE_A_IDLE;
  1742. MUSB_HST_MODE(musb);
  1743. break;
  1744. case OTG_STATE_A_PERIPHERAL:
  1745. musb->xceiv->otg->state = OTG_STATE_A_WAIT_BCON;
  1746. MUSB_HST_MODE(musb);
  1747. break;
  1748. case OTG_STATE_B_WAIT_ACON:
  1749. case OTG_STATE_B_HOST:
  1750. case OTG_STATE_B_PERIPHERAL:
  1751. case OTG_STATE_B_IDLE:
  1752. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  1753. break;
  1754. case OTG_STATE_B_SRP_INIT:
  1755. break;
  1756. }
  1757. musb->is_active = 0;
  1758. }
  1759. void musb_g_reset(struct musb *musb)
  1760. __releases(musb->lock)
  1761. __acquires(musb->lock)
  1762. {
  1763. void __iomem *mbase = musb->mregs;
  1764. u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
  1765. u8 power;
  1766. musb_dbg(musb, "<== %s driver '%s'",
  1767. (devctl & MUSB_DEVCTL_BDEVICE)
  1768. ? "B-Device" : "A-Device",
  1769. musb->gadget_driver
  1770. ? musb->gadget_driver->driver.name
  1771. : NULL
  1772. );
  1773. /* report reset, if we didn't already (flushing EP state) */
  1774. if (musb->gadget_driver && musb->g.speed != USB_SPEED_UNKNOWN) {
  1775. spin_unlock(&musb->lock);
  1776. usb_gadget_udc_reset(&musb->g, musb->gadget_driver);
  1777. spin_lock(&musb->lock);
  1778. }
  1779. /* clear HR */
  1780. else if (devctl & MUSB_DEVCTL_HR)
  1781. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  1782. /* what speed did we negotiate? */
  1783. power = musb_readb(mbase, MUSB_POWER);
  1784. musb->g.speed = (power & MUSB_POWER_HSMODE)
  1785. ? USB_SPEED_HIGH : USB_SPEED_FULL;
  1786. /* start in USB_STATE_DEFAULT */
  1787. musb->is_active = 1;
  1788. musb->is_suspended = 0;
  1789. MUSB_DEV_MODE(musb);
  1790. musb->address = 0;
  1791. musb->ep0_state = MUSB_EP0_STAGE_SETUP;
  1792. musb->may_wakeup = 0;
  1793. musb->g.b_hnp_enable = 0;
  1794. musb->g.a_alt_hnp_support = 0;
  1795. musb->g.a_hnp_support = 0;
  1796. musb->g.quirk_zlp_not_supp = 1;
  1797. /* Normal reset, as B-Device;
  1798. * or else after HNP, as A-Device
  1799. */
  1800. if (!musb->g.is_otg) {
  1801. /* USB device controllers that are not OTG compatible
  1802. * may not have DEVCTL register in silicon.
  1803. * In that case, do not rely on devctl for setting
  1804. * peripheral mode.
  1805. */
  1806. musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
  1807. musb->g.is_a_peripheral = 0;
  1808. } else if (devctl & MUSB_DEVCTL_BDEVICE) {
  1809. musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
  1810. musb->g.is_a_peripheral = 0;
  1811. } else {
  1812. musb->xceiv->otg->state = OTG_STATE_A_PERIPHERAL;
  1813. musb->g.is_a_peripheral = 1;
  1814. }
  1815. /* start with default limits on VBUS power draw */
  1816. (void) musb_gadget_vbus_draw(&musb->g, 8);
  1817. }