core.h 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180
  1. /**
  2. * core.h - DesignWare USB3 DRD Core Header
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * This program is free software: you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 of
  11. * the License as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #ifndef __DRIVERS_USB_DWC3_CORE_H
  19. #define __DRIVERS_USB_DWC3_CORE_H
  20. #include <linux/device.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/ioport.h>
  23. #include <linux/list.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/mm.h>
  26. #include <linux/debugfs.h>
  27. #include <linux/usb/ch9.h>
  28. #include <linux/usb/gadget.h>
  29. #include <linux/usb/otg.h>
  30. #include <linux/ulpi/interface.h>
  31. #include <linux/phy/phy.h>
  32. #define DWC3_MSG_MAX 500
  33. /* Global constants */
  34. #define DWC3_ZLP_BUF_SIZE 1024 /* size of a superspeed bulk */
  35. #define DWC3_EP0_BOUNCE_SIZE 512
  36. #define DWC3_ENDPOINTS_NUM 32
  37. #define DWC3_XHCI_RESOURCES_NUM 2
  38. #define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
  39. #define DWC3_EVENT_SIZE 4 /* bytes */
  40. #define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */
  41. #define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
  42. #define DWC3_EVENT_TYPE_MASK 0xfe
  43. #define DWC3_EVENT_TYPE_DEV 0
  44. #define DWC3_EVENT_TYPE_CARKIT 3
  45. #define DWC3_EVENT_TYPE_I2C 4
  46. #define DWC3_DEVICE_EVENT_DISCONNECT 0
  47. #define DWC3_DEVICE_EVENT_RESET 1
  48. #define DWC3_DEVICE_EVENT_CONNECT_DONE 2
  49. #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
  50. #define DWC3_DEVICE_EVENT_WAKEUP 4
  51. #define DWC3_DEVICE_EVENT_HIBER_REQ 5
  52. #define DWC3_DEVICE_EVENT_EOPF 6
  53. #define DWC3_DEVICE_EVENT_SOF 7
  54. #define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
  55. #define DWC3_DEVICE_EVENT_CMD_CMPL 10
  56. #define DWC3_DEVICE_EVENT_OVERFLOW 11
  57. #define DWC3_GEVNTCOUNT_MASK 0xfffc
  58. #define DWC3_GSNPSID_MASK 0xffff0000
  59. #define DWC3_GSNPSREV_MASK 0xffff
  60. /* DWC3 registers memory space boundries */
  61. #define DWC3_XHCI_REGS_START 0x0
  62. #define DWC3_XHCI_REGS_END 0x7fff
  63. #define DWC3_GLOBALS_REGS_START 0xc100
  64. #define DWC3_GLOBALS_REGS_END 0xc6ff
  65. #define DWC3_DEVICE_REGS_START 0xc700
  66. #define DWC3_DEVICE_REGS_END 0xcbff
  67. #define DWC3_OTG_REGS_START 0xcc00
  68. #define DWC3_OTG_REGS_END 0xccff
  69. /* Global Registers */
  70. #define DWC3_GSBUSCFG0 0xc100
  71. #define DWC3_GSBUSCFG1 0xc104
  72. #define DWC3_GTXTHRCFG 0xc108
  73. #define DWC3_GRXTHRCFG 0xc10c
  74. #define DWC3_GCTL 0xc110
  75. #define DWC3_GEVTEN 0xc114
  76. #define DWC3_GSTS 0xc118
  77. #define DWC3_GUCTL1 0xc11c
  78. #define DWC3_GSNPSID 0xc120
  79. #define DWC3_GGPIO 0xc124
  80. #define DWC3_GUID 0xc128
  81. #define DWC3_GUCTL 0xc12c
  82. #define DWC3_GBUSERRADDR0 0xc130
  83. #define DWC3_GBUSERRADDR1 0xc134
  84. #define DWC3_GPRTBIMAP0 0xc138
  85. #define DWC3_GPRTBIMAP1 0xc13c
  86. #define DWC3_GHWPARAMS0 0xc140
  87. #define DWC3_GHWPARAMS1 0xc144
  88. #define DWC3_GHWPARAMS2 0xc148
  89. #define DWC3_GHWPARAMS3 0xc14c
  90. #define DWC3_GHWPARAMS4 0xc150
  91. #define DWC3_GHWPARAMS5 0xc154
  92. #define DWC3_GHWPARAMS6 0xc158
  93. #define DWC3_GHWPARAMS7 0xc15c
  94. #define DWC3_GDBGFIFOSPACE 0xc160
  95. #define DWC3_GDBGLTSSM 0xc164
  96. #define DWC3_GPRTBIMAP_HS0 0xc180
  97. #define DWC3_GPRTBIMAP_HS1 0xc184
  98. #define DWC3_GPRTBIMAP_FS0 0xc188
  99. #define DWC3_GPRTBIMAP_FS1 0xc18c
  100. #define DWC3_VER_NUMBER 0xc1a0
  101. #define DWC3_VER_TYPE 0xc1a4
  102. #define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
  103. #define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
  104. #define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
  105. #define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
  106. #define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
  107. #define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
  108. #define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
  109. #define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
  110. #define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
  111. #define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
  112. #define DWC3_GHWPARAMS8 0xc600
  113. #define DWC3_GFLADJ 0xc630
  114. /* Device Registers */
  115. #define DWC3_DCFG 0xc700
  116. #define DWC3_DCTL 0xc704
  117. #define DWC3_DEVTEN 0xc708
  118. #define DWC3_DSTS 0xc70c
  119. #define DWC3_DGCMDPAR 0xc710
  120. #define DWC3_DGCMD 0xc714
  121. #define DWC3_DALEPENA 0xc720
  122. #define DWC3_DEP_BASE(n) (0xc800 + (n * 0x10))
  123. #define DWC3_DEPCMDPAR2 0x00
  124. #define DWC3_DEPCMDPAR1 0x04
  125. #define DWC3_DEPCMDPAR0 0x08
  126. #define DWC3_DEPCMD 0x0c
  127. /* OTG Registers */
  128. #define DWC3_OCFG 0xcc00
  129. #define DWC3_OCTL 0xcc04
  130. #define DWC3_OEVT 0xcc08
  131. #define DWC3_OEVTEN 0xcc0C
  132. #define DWC3_OSTS 0xcc10
  133. /* Bit fields */
  134. /* Global Debug Queue/FIFO Space Available Register */
  135. #define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
  136. #define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
  137. #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
  138. #define DWC3_TXFIFOQ 1
  139. #define DWC3_RXFIFOQ 3
  140. #define DWC3_TXREQQ 5
  141. #define DWC3_RXREQQ 7
  142. #define DWC3_RXINFOQ 9
  143. #define DWC3_DESCFETCHQ 13
  144. #define DWC3_EVENTQ 15
  145. /* Global RX Threshold Configuration Register */
  146. #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
  147. #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
  148. #define DWC3_GRXTHRCFG_PKTCNTSEL (1 << 29)
  149. /* Global Configuration Register */
  150. #define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
  151. #define DWC3_GCTL_U2RSTECN (1 << 16)
  152. #define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
  153. #define DWC3_GCTL_CLK_BUS (0)
  154. #define DWC3_GCTL_CLK_PIPE (1)
  155. #define DWC3_GCTL_CLK_PIPEHALF (2)
  156. #define DWC3_GCTL_CLK_MASK (3)
  157. #define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
  158. #define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
  159. #define DWC3_GCTL_PRTCAP_HOST 1
  160. #define DWC3_GCTL_PRTCAP_DEVICE 2
  161. #define DWC3_GCTL_PRTCAP_OTG 3
  162. #define DWC3_GCTL_CORESOFTRESET (1 << 11)
  163. #define DWC3_GCTL_SOFITPSYNC (1 << 10)
  164. #define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
  165. #define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
  166. #define DWC3_GCTL_DISSCRAMBLE (1 << 3)
  167. #define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
  168. #define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
  169. #define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
  170. /* Global USB2 PHY Configuration Register */
  171. #define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
  172. #define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
  173. #define DWC3_GUSB2PHYCFG_ULPI_UTMI (1 << 4)
  174. #define DWC3_GUSB2PHYCFG_ENBLSLPM (1 << 8)
  175. /* Global USB2 PHY Vendor Control Register */
  176. #define DWC3_GUSB2PHYACC_NEWREGREQ (1 << 25)
  177. #define DWC3_GUSB2PHYACC_BUSY (1 << 23)
  178. #define DWC3_GUSB2PHYACC_WRITE (1 << 22)
  179. #define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
  180. #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
  181. #define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
  182. /* Global USB3 PIPE Control Register */
  183. #define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
  184. #define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29)
  185. #define DWC3_GUSB3PIPECTL_DISRXDETINP3 (1 << 28)
  186. #define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24)
  187. #define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
  188. #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
  189. #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
  190. #define DWC3_GUSB3PIPECTL_DEPOCHANGE (1 << 18)
  191. #define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
  192. #define DWC3_GUSB3PIPECTL_LFPSFILT (1 << 9)
  193. #define DWC3_GUSB3PIPECTL_RX_DETOPOLL (1 << 8)
  194. #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
  195. #define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
  196. /* Global TX Fifo Size Register */
  197. #define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
  198. #define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
  199. /* Global Event Size Registers */
  200. #define DWC3_GEVNTSIZ_INTMASK (1 << 31)
  201. #define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
  202. /* Global HWPARAMS0 Register */
  203. #define DWC3_GHWPARAMS0_USB3_MODE(n) ((n) & 0x3)
  204. #define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
  205. #define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
  206. #define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
  207. #define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
  208. #define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
  209. /* Global HWPARAMS1 Register */
  210. #define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
  211. #define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
  212. #define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
  213. #define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
  214. #define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
  215. #define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
  216. /* Global HWPARAMS3 Register */
  217. #define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
  218. #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
  219. #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
  220. #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
  221. #define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
  222. #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
  223. #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
  224. #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
  225. #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
  226. #define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
  227. #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
  228. #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
  229. /* Global HWPARAMS4 Register */
  230. #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
  231. #define DWC3_MAX_HIBER_SCRATCHBUFS 15
  232. /* Global HWPARAMS6 Register */
  233. #define DWC3_GHWPARAMS6_EN_FPGA (1 << 7)
  234. /* Global HWPARAMS7 Register */
  235. #define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
  236. #define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
  237. /* Global Frame Length Adjustment Register */
  238. #define DWC3_GFLADJ_30MHZ_SDBND_SEL (1 << 7)
  239. #define DWC3_GFLADJ_30MHZ_MASK 0x3f
  240. /* Device Configuration Register */
  241. #define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
  242. #define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
  243. #define DWC3_DCFG_SPEED_MASK (7 << 0)
  244. #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
  245. #define DWC3_DCFG_SUPERSPEED (4 << 0)
  246. #define DWC3_DCFG_HIGHSPEED (0 << 0)
  247. #define DWC3_DCFG_FULLSPEED2 (1 << 0)
  248. #define DWC3_DCFG_LOWSPEED (2 << 0)
  249. #define DWC3_DCFG_FULLSPEED1 (3 << 0)
  250. #define DWC3_DCFG_NUMP_SHIFT 17
  251. #define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
  252. #define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
  253. #define DWC3_DCFG_LPM_CAP (1 << 22)
  254. /* Device Control Register */
  255. #define DWC3_DCTL_RUN_STOP (1 << 31)
  256. #define DWC3_DCTL_CSFTRST (1 << 30)
  257. #define DWC3_DCTL_LSFTRST (1 << 29)
  258. #define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
  259. #define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
  260. #define DWC3_DCTL_APPL1RES (1 << 23)
  261. /* These apply for core versions 1.87a and earlier */
  262. #define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
  263. #define DWC3_DCTL_TRGTULST(n) ((n) << 17)
  264. #define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
  265. #define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
  266. #define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
  267. #define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
  268. #define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
  269. /* These apply for core versions 1.94a and later */
  270. #define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
  271. #define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
  272. #define DWC3_DCTL_KEEP_CONNECT (1 << 19)
  273. #define DWC3_DCTL_L1_HIBER_EN (1 << 18)
  274. #define DWC3_DCTL_CRS (1 << 17)
  275. #define DWC3_DCTL_CSS (1 << 16)
  276. #define DWC3_DCTL_INITU2ENA (1 << 12)
  277. #define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
  278. #define DWC3_DCTL_INITU1ENA (1 << 10)
  279. #define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
  280. #define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
  281. #define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
  282. #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
  283. #define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
  284. #define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
  285. #define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
  286. #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
  287. #define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
  288. #define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
  289. #define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
  290. /* Device Event Enable Register */
  291. #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
  292. #define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
  293. #define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
  294. #define DWC3_DEVTEN_ERRTICERREN (1 << 9)
  295. #define DWC3_DEVTEN_SOFEN (1 << 7)
  296. #define DWC3_DEVTEN_EOPFEN (1 << 6)
  297. #define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
  298. #define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
  299. #define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
  300. #define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
  301. #define DWC3_DEVTEN_USBRSTEN (1 << 1)
  302. #define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
  303. /* Device Status Register */
  304. #define DWC3_DSTS_DCNRD (1 << 29)
  305. /* This applies for core versions 1.87a and earlier */
  306. #define DWC3_DSTS_PWRUPREQ (1 << 24)
  307. /* These apply for core versions 1.94a and later */
  308. #define DWC3_DSTS_RSS (1 << 25)
  309. #define DWC3_DSTS_SSS (1 << 24)
  310. #define DWC3_DSTS_COREIDLE (1 << 23)
  311. #define DWC3_DSTS_DEVCTRLHLT (1 << 22)
  312. #define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
  313. #define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
  314. #define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
  315. #define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
  316. #define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
  317. #define DWC3_DSTS_CONNECTSPD (7 << 0)
  318. #define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
  319. #define DWC3_DSTS_SUPERSPEED (4 << 0)
  320. #define DWC3_DSTS_HIGHSPEED (0 << 0)
  321. #define DWC3_DSTS_FULLSPEED2 (1 << 0)
  322. #define DWC3_DSTS_LOWSPEED (2 << 0)
  323. #define DWC3_DSTS_FULLSPEED1 (3 << 0)
  324. /* Device Generic Command Register */
  325. #define DWC3_DGCMD_SET_LMP 0x01
  326. #define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
  327. #define DWC3_DGCMD_XMIT_FUNCTION 0x03
  328. /* These apply for core versions 1.94a and later */
  329. #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
  330. #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
  331. #define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
  332. #define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
  333. #define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
  334. #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
  335. #define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
  336. #define DWC3_DGCMD_CMDACT (1 << 10)
  337. #define DWC3_DGCMD_CMDIOC (1 << 8)
  338. /* Device Generic Command Parameter Register */
  339. #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
  340. #define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
  341. #define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
  342. #define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
  343. #define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
  344. #define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
  345. /* Device Endpoint Command Register */
  346. #define DWC3_DEPCMD_PARAM_SHIFT 16
  347. #define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
  348. #define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
  349. #define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
  350. #define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
  351. #define DWC3_DEPCMD_CLEARPENDIN (1 << 11)
  352. #define DWC3_DEPCMD_CMDACT (1 << 10)
  353. #define DWC3_DEPCMD_CMDIOC (1 << 8)
  354. #define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
  355. #define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
  356. #define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
  357. #define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
  358. #define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
  359. #define DWC3_DEPCMD_SETSTALL (0x04 << 0)
  360. /* This applies for core versions 1.90a and earlier */
  361. #define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
  362. /* This applies for core versions 1.94a and later */
  363. #define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
  364. #define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
  365. #define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
  366. /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
  367. #define DWC3_DALEPENA_EP(n) (1 << n)
  368. #define DWC3_DEPCMD_TYPE_CONTROL 0
  369. #define DWC3_DEPCMD_TYPE_ISOC 1
  370. #define DWC3_DEPCMD_TYPE_BULK 2
  371. #define DWC3_DEPCMD_TYPE_INTR 3
  372. /* Structures */
  373. struct dwc3_trb;
  374. /**
  375. * struct dwc3_event_buffer - Software event buffer representation
  376. * @buf: _THE_ buffer
  377. * @length: size of this buffer
  378. * @lpos: event offset
  379. * @count: cache of last read event count register
  380. * @flags: flags related to this event buffer
  381. * @dma: dma_addr_t
  382. * @dwc: pointer to DWC controller
  383. */
  384. struct dwc3_event_buffer {
  385. void *buf;
  386. unsigned length;
  387. unsigned int lpos;
  388. unsigned int count;
  389. unsigned int flags;
  390. #define DWC3_EVENT_PENDING BIT(0)
  391. dma_addr_t dma;
  392. struct dwc3 *dwc;
  393. };
  394. #define DWC3_EP_FLAG_STALLED (1 << 0)
  395. #define DWC3_EP_FLAG_WEDGED (1 << 1)
  396. #define DWC3_EP_DIRECTION_TX true
  397. #define DWC3_EP_DIRECTION_RX false
  398. #define DWC3_TRB_NUM 256
  399. /**
  400. * struct dwc3_ep - device side endpoint representation
  401. * @endpoint: usb endpoint
  402. * @pending_list: list of pending requests for this endpoint
  403. * @started_list: list of started requests on this endpoint
  404. * @lock: spinlock for endpoint request queue traversal
  405. * @regs: pointer to first endpoint register
  406. * @trb_pool: array of transaction buffers
  407. * @trb_pool_dma: dma address of @trb_pool
  408. * @trb_enqueue: enqueue 'pointer' into TRB array
  409. * @trb_dequeue: dequeue 'pointer' into TRB array
  410. * @desc: usb_endpoint_descriptor pointer
  411. * @dwc: pointer to DWC controller
  412. * @saved_state: ep state saved during hibernation
  413. * @flags: endpoint flags (wedged, stalled, ...)
  414. * @number: endpoint number (1 - 15)
  415. * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
  416. * @resource_index: Resource transfer index
  417. * @interval: the interval on which the ISOC transfer is started
  418. * @allocated_requests: number of requests allocated
  419. * @queued_requests: number of requests queued for transfer
  420. * @name: a human readable name e.g. ep1out-bulk
  421. * @direction: true for TX, false for RX
  422. * @stream_capable: true when streams are enabled
  423. */
  424. struct dwc3_ep {
  425. struct usb_ep endpoint;
  426. struct list_head pending_list;
  427. struct list_head started_list;
  428. spinlock_t lock;
  429. void __iomem *regs;
  430. struct dwc3_trb *trb_pool;
  431. dma_addr_t trb_pool_dma;
  432. const struct usb_ss_ep_comp_descriptor *comp_desc;
  433. struct dwc3 *dwc;
  434. u32 saved_state;
  435. unsigned flags;
  436. #define DWC3_EP_ENABLED (1 << 0)
  437. #define DWC3_EP_STALL (1 << 1)
  438. #define DWC3_EP_WEDGE (1 << 2)
  439. #define DWC3_EP_BUSY (1 << 4)
  440. #define DWC3_EP_PENDING_REQUEST (1 << 5)
  441. #define DWC3_EP_MISSED_ISOC (1 << 6)
  442. /* This last one is specific to EP0 */
  443. #define DWC3_EP0_DIR_IN (1 << 31)
  444. /*
  445. * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
  446. * use a u8 type here. If anybody decides to increase number of TRBs to
  447. * anything larger than 256 - I can't see why people would want to do
  448. * this though - then this type needs to be changed.
  449. *
  450. * By using u8 types we ensure that our % operator when incrementing
  451. * enqueue and dequeue get optimized away by the compiler.
  452. */
  453. u8 trb_enqueue;
  454. u8 trb_dequeue;
  455. u8 number;
  456. u8 type;
  457. u8 resource_index;
  458. u32 allocated_requests;
  459. u32 queued_requests;
  460. u32 interval;
  461. char name[20];
  462. unsigned direction:1;
  463. unsigned stream_capable:1;
  464. };
  465. enum dwc3_phy {
  466. DWC3_PHY_UNKNOWN = 0,
  467. DWC3_PHY_USB3,
  468. DWC3_PHY_USB2,
  469. };
  470. enum dwc3_ep0_next {
  471. DWC3_EP0_UNKNOWN = 0,
  472. DWC3_EP0_COMPLETE,
  473. DWC3_EP0_NRDY_DATA,
  474. DWC3_EP0_NRDY_STATUS,
  475. };
  476. enum dwc3_ep0_state {
  477. EP0_UNCONNECTED = 0,
  478. EP0_SETUP_PHASE,
  479. EP0_DATA_PHASE,
  480. EP0_STATUS_PHASE,
  481. };
  482. enum dwc3_link_state {
  483. /* In SuperSpeed */
  484. DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
  485. DWC3_LINK_STATE_U1 = 0x01,
  486. DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
  487. DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
  488. DWC3_LINK_STATE_SS_DIS = 0x04,
  489. DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
  490. DWC3_LINK_STATE_SS_INACT = 0x06,
  491. DWC3_LINK_STATE_POLL = 0x07,
  492. DWC3_LINK_STATE_RECOV = 0x08,
  493. DWC3_LINK_STATE_HRESET = 0x09,
  494. DWC3_LINK_STATE_CMPLY = 0x0a,
  495. DWC3_LINK_STATE_LPBK = 0x0b,
  496. DWC3_LINK_STATE_RESET = 0x0e,
  497. DWC3_LINK_STATE_RESUME = 0x0f,
  498. DWC3_LINK_STATE_MASK = 0x0f,
  499. };
  500. /* TRB Length, PCM and Status */
  501. #define DWC3_TRB_SIZE_MASK (0x00ffffff)
  502. #define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
  503. #define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
  504. #define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
  505. #define DWC3_TRBSTS_OK 0
  506. #define DWC3_TRBSTS_MISSED_ISOC 1
  507. #define DWC3_TRBSTS_SETUP_PENDING 2
  508. #define DWC3_TRB_STS_XFER_IN_PROG 4
  509. /* TRB Control */
  510. #define DWC3_TRB_CTRL_HWO (1 << 0)
  511. #define DWC3_TRB_CTRL_LST (1 << 1)
  512. #define DWC3_TRB_CTRL_CHN (1 << 2)
  513. #define DWC3_TRB_CTRL_CSP (1 << 3)
  514. #define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
  515. #define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
  516. #define DWC3_TRB_CTRL_IOC (1 << 11)
  517. #define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
  518. #define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
  519. #define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
  520. #define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
  521. #define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
  522. #define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
  523. #define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
  524. #define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
  525. #define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
  526. #define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
  527. /**
  528. * struct dwc3_trb - transfer request block (hw format)
  529. * @bpl: DW0-3
  530. * @bph: DW4-7
  531. * @size: DW8-B
  532. * @trl: DWC-F
  533. */
  534. struct dwc3_trb {
  535. u32 bpl;
  536. u32 bph;
  537. u32 size;
  538. u32 ctrl;
  539. } __packed;
  540. /**
  541. * dwc3_hwparams - copy of HWPARAMS registers
  542. * @hwparams0 - GHWPARAMS0
  543. * @hwparams1 - GHWPARAMS1
  544. * @hwparams2 - GHWPARAMS2
  545. * @hwparams3 - GHWPARAMS3
  546. * @hwparams4 - GHWPARAMS4
  547. * @hwparams5 - GHWPARAMS5
  548. * @hwparams6 - GHWPARAMS6
  549. * @hwparams7 - GHWPARAMS7
  550. * @hwparams8 - GHWPARAMS8
  551. */
  552. struct dwc3_hwparams {
  553. u32 hwparams0;
  554. u32 hwparams1;
  555. u32 hwparams2;
  556. u32 hwparams3;
  557. u32 hwparams4;
  558. u32 hwparams5;
  559. u32 hwparams6;
  560. u32 hwparams7;
  561. u32 hwparams8;
  562. };
  563. /* HWPARAMS0 */
  564. #define DWC3_MODE(n) ((n) & 0x7)
  565. #define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
  566. /* HWPARAMS1 */
  567. #define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
  568. /* HWPARAMS3 */
  569. #define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
  570. #define DWC3_NUM_EPS_MASK (0x3f << 12)
  571. #define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
  572. (DWC3_NUM_EPS_MASK)) >> 12)
  573. #define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
  574. (DWC3_NUM_IN_EPS_MASK)) >> 18)
  575. /* HWPARAMS7 */
  576. #define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
  577. /**
  578. * struct dwc3_request - representation of a transfer request
  579. * @request: struct usb_request to be transferred
  580. * @list: a list_head used for request queueing
  581. * @dep: struct dwc3_ep owning this request
  582. * @first_trb_index: index to first trb used by this request
  583. * @epnum: endpoint number to which this request refers
  584. * @trb: pointer to struct dwc3_trb
  585. * @trb_dma: DMA address of @trb
  586. * @direction: IN or OUT direction flag
  587. * @mapped: true when request has been dma-mapped
  588. * @queued: true when request has been queued to HW
  589. */
  590. struct dwc3_request {
  591. struct usb_request request;
  592. struct list_head list;
  593. struct dwc3_ep *dep;
  594. u8 first_trb_index;
  595. u8 epnum;
  596. struct dwc3_trb *trb;
  597. dma_addr_t trb_dma;
  598. unsigned direction:1;
  599. unsigned mapped:1;
  600. unsigned started:1;
  601. };
  602. /*
  603. * struct dwc3_scratchpad_array - hibernation scratchpad array
  604. * (format defined by hw)
  605. */
  606. struct dwc3_scratchpad_array {
  607. __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
  608. };
  609. /**
  610. * struct dwc3 - representation of our controller
  611. * @ctrl_req: usb control request which is used for ep0
  612. * @ep0_trb: trb which is used for the ctrl_req
  613. * @ep0_bounce: bounce buffer for ep0
  614. * @zlp_buf: used when request->zero is set
  615. * @setup_buf: used while precessing STD USB requests
  616. * @ctrl_req_addr: dma address of ctrl_req
  617. * @ep0_trb: dma address of ep0_trb
  618. * @ep0_usb_req: dummy req used while handling STD USB requests
  619. * @ep0_bounce_addr: dma address of ep0_bounce
  620. * @scratch_addr: dma address of scratchbuf
  621. * @lock: for synchronizing
  622. * @dev: pointer to our struct device
  623. * @xhci: pointer to our xHCI child
  624. * @event_buffer_list: a list of event buffers
  625. * @gadget: device side representation of the peripheral controller
  626. * @gadget_driver: pointer to the gadget driver
  627. * @regs: base address for our registers
  628. * @regs_size: address space size
  629. * @fladj: frame length adjustment
  630. * @irq_gadget: peripheral controller's IRQ number
  631. * @nr_scratch: number of scratch buffers
  632. * @u1u2: only used on revisions <1.83a for workaround
  633. * @maximum_speed: maximum speed requested (mainly for testing purposes)
  634. * @revision: revision register contents
  635. * @dr_mode: requested mode of operation
  636. * @usb2_phy: pointer to USB2 PHY
  637. * @usb3_phy: pointer to USB3 PHY
  638. * @usb2_generic_phy: pointer to USB2 PHY
  639. * @usb3_generic_phy: pointer to USB3 PHY
  640. * @ulpi: pointer to ulpi interface
  641. * @dcfg: saved contents of DCFG register
  642. * @gctl: saved contents of GCTL register
  643. * @isoch_delay: wValue from Set Isochronous Delay request;
  644. * @u2sel: parameter from Set SEL request.
  645. * @u2pel: parameter from Set SEL request.
  646. * @u1sel: parameter from Set SEL request.
  647. * @u1pel: parameter from Set SEL request.
  648. * @num_out_eps: number of out endpoints
  649. * @num_in_eps: number of in endpoints
  650. * @ep0_next_event: hold the next expected event
  651. * @ep0state: state of endpoint zero
  652. * @link_state: link state
  653. * @speed: device speed (super, high, full, low)
  654. * @mem: points to start of memory which is used for this struct.
  655. * @hwparams: copy of hwparams registers
  656. * @root: debugfs root folder pointer
  657. * @regset: debugfs pointer to regdump file
  658. * @test_mode: true when we're entering a USB test mode
  659. * @test_mode_nr: test feature selector
  660. * @lpm_nyet_threshold: LPM NYET response threshold
  661. * @hird_threshold: HIRD threshold
  662. * @hsphy_interface: "utmi" or "ulpi"
  663. * @connected: true when we're connected to a host, false otherwise
  664. * @delayed_status: true when gadget driver asks for delayed status
  665. * @ep0_bounced: true when we used bounce buffer
  666. * @ep0_expect_in: true when we expect a DATA IN transfer
  667. * @has_hibernation: true when dwc3 was configured with Hibernation
  668. * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
  669. * there's now way for software to detect this in runtime.
  670. * @is_utmi_l1_suspend: the core asserts output signal
  671. * 0 - utmi_sleep_n
  672. * 1 - utmi_l1_suspend_n
  673. * @is_fpga: true when we are using the FPGA board
  674. * @pending_events: true when we have pending IRQs to be handled
  675. * @pullups_connected: true when Run/Stop bit is set
  676. * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
  677. * @start_config_issued: true when StartConfig command has been issued
  678. * @three_stage_setup: set if we perform a three phase setup
  679. * @usb3_lpm_capable: set if hadrware supports Link Power Management
  680. * @disable_scramble_quirk: set if we enable the disable scramble quirk
  681. * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
  682. * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
  683. * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
  684. * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
  685. * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
  686. * @lfps_filter_quirk: set if we enable LFPS filter quirk
  687. * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
  688. * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
  689. * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
  690. * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
  691. * disabling the suspend signal to the PHY.
  692. * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
  693. * @tx_de_emphasis: Tx de-emphasis value
  694. * 0 - -6dB de-emphasis
  695. * 1 - -3.5dB de-emphasis
  696. * 2 - No de-emphasis
  697. * 3 - Reserved
  698. */
  699. struct dwc3 {
  700. struct usb_ctrlrequest *ctrl_req;
  701. struct dwc3_trb *ep0_trb;
  702. void *ep0_bounce;
  703. void *zlp_buf;
  704. void *scratchbuf;
  705. u8 *setup_buf;
  706. dma_addr_t ctrl_req_addr;
  707. dma_addr_t ep0_trb_addr;
  708. dma_addr_t ep0_bounce_addr;
  709. dma_addr_t scratch_addr;
  710. struct dwc3_request ep0_usb_req;
  711. /* device lock */
  712. spinlock_t lock;
  713. struct device *dev;
  714. struct platform_device *xhci;
  715. struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
  716. struct dwc3_event_buffer *ev_buf;
  717. struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
  718. struct usb_gadget gadget;
  719. struct usb_gadget_driver *gadget_driver;
  720. struct usb_phy *usb2_phy;
  721. struct usb_phy *usb3_phy;
  722. struct phy *usb2_generic_phy;
  723. struct phy *usb3_generic_phy;
  724. struct ulpi *ulpi;
  725. void __iomem *regs;
  726. size_t regs_size;
  727. enum usb_dr_mode dr_mode;
  728. u32 fladj;
  729. u32 irq_gadget;
  730. u32 nr_scratch;
  731. u32 u1u2;
  732. u32 maximum_speed;
  733. /*
  734. * All 3.1 IP version constants are greater than the 3.0 IP
  735. * version constants. This works for most version checks in
  736. * dwc3. However, in the future, this may not apply as
  737. * features may be developed on newer versions of the 3.0 IP
  738. * that are not in the 3.1 IP.
  739. */
  740. u32 revision;
  741. #define DWC3_REVISION_173A 0x5533173a
  742. #define DWC3_REVISION_175A 0x5533175a
  743. #define DWC3_REVISION_180A 0x5533180a
  744. #define DWC3_REVISION_183A 0x5533183a
  745. #define DWC3_REVISION_185A 0x5533185a
  746. #define DWC3_REVISION_187A 0x5533187a
  747. #define DWC3_REVISION_188A 0x5533188a
  748. #define DWC3_REVISION_190A 0x5533190a
  749. #define DWC3_REVISION_194A 0x5533194a
  750. #define DWC3_REVISION_200A 0x5533200a
  751. #define DWC3_REVISION_202A 0x5533202a
  752. #define DWC3_REVISION_210A 0x5533210a
  753. #define DWC3_REVISION_220A 0x5533220a
  754. #define DWC3_REVISION_230A 0x5533230a
  755. #define DWC3_REVISION_240A 0x5533240a
  756. #define DWC3_REVISION_250A 0x5533250a
  757. #define DWC3_REVISION_260A 0x5533260a
  758. #define DWC3_REVISION_270A 0x5533270a
  759. #define DWC3_REVISION_280A 0x5533280a
  760. /*
  761. * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
  762. * just so dwc31 revisions are always larger than dwc3.
  763. */
  764. #define DWC3_REVISION_IS_DWC31 0x80000000
  765. #define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_DWC31)
  766. enum dwc3_ep0_next ep0_next_event;
  767. enum dwc3_ep0_state ep0state;
  768. enum dwc3_link_state link_state;
  769. u16 isoch_delay;
  770. u16 u2sel;
  771. u16 u2pel;
  772. u8 u1sel;
  773. u8 u1pel;
  774. u8 speed;
  775. u8 num_out_eps;
  776. u8 num_in_eps;
  777. void *mem;
  778. struct dwc3_hwparams hwparams;
  779. struct dentry *root;
  780. struct debugfs_regset32 *regset;
  781. u8 test_mode;
  782. u8 test_mode_nr;
  783. u8 lpm_nyet_threshold;
  784. u8 hird_threshold;
  785. const char *hsphy_interface;
  786. unsigned connected:1;
  787. unsigned delayed_status:1;
  788. unsigned ep0_bounced:1;
  789. unsigned ep0_expect_in:1;
  790. unsigned has_hibernation:1;
  791. unsigned has_lpm_erratum:1;
  792. unsigned is_utmi_l1_suspend:1;
  793. unsigned is_fpga:1;
  794. unsigned pending_events:1;
  795. unsigned pullups_connected:1;
  796. unsigned setup_packet_pending:1;
  797. unsigned three_stage_setup:1;
  798. unsigned usb3_lpm_capable:1;
  799. unsigned disable_scramble_quirk:1;
  800. unsigned u2exit_lfps_quirk:1;
  801. unsigned u2ss_inp3_quirk:1;
  802. unsigned req_p1p2p3_quirk:1;
  803. unsigned del_p1p2p3_quirk:1;
  804. unsigned del_phy_power_chg_quirk:1;
  805. unsigned lfps_filter_quirk:1;
  806. unsigned rx_detect_poll_quirk:1;
  807. unsigned dis_u3_susphy_quirk:1;
  808. unsigned dis_u2_susphy_quirk:1;
  809. unsigned dis_enblslpm_quirk:1;
  810. unsigned dis_rxdet_inp3_quirk:1;
  811. unsigned tx_de_emphasis_quirk:1;
  812. unsigned tx_de_emphasis:2;
  813. };
  814. /* -------------------------------------------------------------------------- */
  815. /* -------------------------------------------------------------------------- */
  816. struct dwc3_event_type {
  817. u32 is_devspec:1;
  818. u32 type:7;
  819. u32 reserved8_31:24;
  820. } __packed;
  821. #define DWC3_DEPEVT_XFERCOMPLETE 0x01
  822. #define DWC3_DEPEVT_XFERINPROGRESS 0x02
  823. #define DWC3_DEPEVT_XFERNOTREADY 0x03
  824. #define DWC3_DEPEVT_RXTXFIFOEVT 0x04
  825. #define DWC3_DEPEVT_STREAMEVT 0x06
  826. #define DWC3_DEPEVT_EPCMDCMPLT 0x07
  827. /**
  828. * struct dwc3_event_depvt - Device Endpoint Events
  829. * @one_bit: indicates this is an endpoint event (not used)
  830. * @endpoint_number: number of the endpoint
  831. * @endpoint_event: The event we have:
  832. * 0x00 - Reserved
  833. * 0x01 - XferComplete
  834. * 0x02 - XferInProgress
  835. * 0x03 - XferNotReady
  836. * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
  837. * 0x05 - Reserved
  838. * 0x06 - StreamEvt
  839. * 0x07 - EPCmdCmplt
  840. * @reserved11_10: Reserved, don't use.
  841. * @status: Indicates the status of the event. Refer to databook for
  842. * more information.
  843. * @parameters: Parameters of the current event. Refer to databook for
  844. * more information.
  845. */
  846. struct dwc3_event_depevt {
  847. u32 one_bit:1;
  848. u32 endpoint_number:5;
  849. u32 endpoint_event:4;
  850. u32 reserved11_10:2;
  851. u32 status:4;
  852. /* Within XferNotReady */
  853. #define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
  854. /* Within XferComplete */
  855. #define DEPEVT_STATUS_BUSERR (1 << 0)
  856. #define DEPEVT_STATUS_SHORT (1 << 1)
  857. #define DEPEVT_STATUS_IOC (1 << 2)
  858. #define DEPEVT_STATUS_LST (1 << 3)
  859. /* Stream event only */
  860. #define DEPEVT_STREAMEVT_FOUND 1
  861. #define DEPEVT_STREAMEVT_NOTFOUND 2
  862. /* Control-only Status */
  863. #define DEPEVT_STATUS_CONTROL_DATA 1
  864. #define DEPEVT_STATUS_CONTROL_STATUS 2
  865. /* In response to Start Transfer */
  866. #define DEPEVT_TRANSFER_NO_RESOURCE 1
  867. #define DEPEVT_TRANSFER_BUS_EXPIRY 2
  868. u32 parameters:16;
  869. } __packed;
  870. /**
  871. * struct dwc3_event_devt - Device Events
  872. * @one_bit: indicates this is a non-endpoint event (not used)
  873. * @device_event: indicates it's a device event. Should read as 0x00
  874. * @type: indicates the type of device event.
  875. * 0 - DisconnEvt
  876. * 1 - USBRst
  877. * 2 - ConnectDone
  878. * 3 - ULStChng
  879. * 4 - WkUpEvt
  880. * 5 - Reserved
  881. * 6 - EOPF
  882. * 7 - SOF
  883. * 8 - Reserved
  884. * 9 - ErrticErr
  885. * 10 - CmdCmplt
  886. * 11 - EvntOverflow
  887. * 12 - VndrDevTstRcved
  888. * @reserved15_12: Reserved, not used
  889. * @event_info: Information about this event
  890. * @reserved31_25: Reserved, not used
  891. */
  892. struct dwc3_event_devt {
  893. u32 one_bit:1;
  894. u32 device_event:7;
  895. u32 type:4;
  896. u32 reserved15_12:4;
  897. u32 event_info:9;
  898. u32 reserved31_25:7;
  899. } __packed;
  900. /**
  901. * struct dwc3_event_gevt - Other Core Events
  902. * @one_bit: indicates this is a non-endpoint event (not used)
  903. * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
  904. * @phy_port_number: self-explanatory
  905. * @reserved31_12: Reserved, not used.
  906. */
  907. struct dwc3_event_gevt {
  908. u32 one_bit:1;
  909. u32 device_event:7;
  910. u32 phy_port_number:4;
  911. u32 reserved31_12:20;
  912. } __packed;
  913. /**
  914. * union dwc3_event - representation of Event Buffer contents
  915. * @raw: raw 32-bit event
  916. * @type: the type of the event
  917. * @depevt: Device Endpoint Event
  918. * @devt: Device Event
  919. * @gevt: Global Event
  920. */
  921. union dwc3_event {
  922. u32 raw;
  923. struct dwc3_event_type type;
  924. struct dwc3_event_depevt depevt;
  925. struct dwc3_event_devt devt;
  926. struct dwc3_event_gevt gevt;
  927. };
  928. /**
  929. * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
  930. * parameters
  931. * @param2: third parameter
  932. * @param1: second parameter
  933. * @param0: first parameter
  934. */
  935. struct dwc3_gadget_ep_cmd_params {
  936. u32 param2;
  937. u32 param1;
  938. u32 param0;
  939. };
  940. /*
  941. * DWC3 Features to be used as Driver Data
  942. */
  943. #define DWC3_HAS_PERIPHERAL BIT(0)
  944. #define DWC3_HAS_XHCI BIT(1)
  945. #define DWC3_HAS_OTG BIT(3)
  946. /* prototypes */
  947. void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
  948. u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
  949. /* check whether we are on the DWC_usb31 core */
  950. static inline bool dwc3_is_usb31(struct dwc3 *dwc)
  951. {
  952. return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
  953. }
  954. #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
  955. int dwc3_host_init(struct dwc3 *dwc);
  956. void dwc3_host_exit(struct dwc3 *dwc);
  957. #else
  958. static inline int dwc3_host_init(struct dwc3 *dwc)
  959. { return 0; }
  960. static inline void dwc3_host_exit(struct dwc3 *dwc)
  961. { }
  962. #endif
  963. #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
  964. int dwc3_gadget_init(struct dwc3 *dwc);
  965. void dwc3_gadget_exit(struct dwc3 *dwc);
  966. int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
  967. int dwc3_gadget_get_link_state(struct dwc3 *dwc);
  968. int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
  969. int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
  970. struct dwc3_gadget_ep_cmd_params *params);
  971. int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
  972. #else
  973. static inline int dwc3_gadget_init(struct dwc3 *dwc)
  974. { return 0; }
  975. static inline void dwc3_gadget_exit(struct dwc3 *dwc)
  976. { }
  977. static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
  978. { return 0; }
  979. static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
  980. { return 0; }
  981. static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
  982. enum dwc3_link_state state)
  983. { return 0; }
  984. static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
  985. struct dwc3_gadget_ep_cmd_params *params)
  986. { return 0; }
  987. static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
  988. int cmd, u32 param)
  989. { return 0; }
  990. #endif
  991. /* power management interface */
  992. #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
  993. int dwc3_gadget_suspend(struct dwc3 *dwc);
  994. int dwc3_gadget_resume(struct dwc3 *dwc);
  995. void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
  996. #else
  997. static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
  998. {
  999. return 0;
  1000. }
  1001. static inline int dwc3_gadget_resume(struct dwc3 *dwc)
  1002. {
  1003. return 0;
  1004. }
  1005. static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
  1006. {
  1007. }
  1008. #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
  1009. #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
  1010. int dwc3_ulpi_init(struct dwc3 *dwc);
  1011. void dwc3_ulpi_exit(struct dwc3 *dwc);
  1012. #else
  1013. static inline int dwc3_ulpi_init(struct dwc3 *dwc)
  1014. { return 0; }
  1015. static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
  1016. { }
  1017. #endif
  1018. #endif /* __DRIVERS_USB_DWC3_CORE_H */