spi-sh-msiof.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289
  1. /*
  2. * SuperH MSIOF SPI Master Interface
  3. *
  4. * Copyright (c) 2009 Magnus Damm
  5. * Copyright (C) 2014 Glider bvba
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. */
  12. #include <linux/bitmap.h>
  13. #include <linux/clk.h>
  14. #include <linux/completion.h>
  15. #include <linux/delay.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/dmaengine.h>
  18. #include <linux/err.h>
  19. #include <linux/gpio.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/io.h>
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/sh_dma.h>
  29. #include <linux/spi/sh_msiof.h>
  30. #include <linux/spi/spi.h>
  31. #include <asm/unaligned.h>
  32. struct sh_msiof_chipdata {
  33. u16 tx_fifo_size;
  34. u16 rx_fifo_size;
  35. u16 master_flags;
  36. };
  37. struct sh_msiof_spi_priv {
  38. struct spi_master *master;
  39. void __iomem *mapbase;
  40. struct clk *clk;
  41. struct platform_device *pdev;
  42. struct sh_msiof_spi_info *info;
  43. struct completion done;
  44. unsigned int tx_fifo_size;
  45. unsigned int rx_fifo_size;
  46. void *tx_dma_page;
  47. void *rx_dma_page;
  48. dma_addr_t tx_dma_addr;
  49. dma_addr_t rx_dma_addr;
  50. };
  51. #define TMDR1 0x00 /* Transmit Mode Register 1 */
  52. #define TMDR2 0x04 /* Transmit Mode Register 2 */
  53. #define TMDR3 0x08 /* Transmit Mode Register 3 */
  54. #define RMDR1 0x10 /* Receive Mode Register 1 */
  55. #define RMDR2 0x14 /* Receive Mode Register 2 */
  56. #define RMDR3 0x18 /* Receive Mode Register 3 */
  57. #define TSCR 0x20 /* Transmit Clock Select Register */
  58. #define RSCR 0x22 /* Receive Clock Select Register (SH, A1, APE6) */
  59. #define CTR 0x28 /* Control Register */
  60. #define FCTR 0x30 /* FIFO Control Register */
  61. #define STR 0x40 /* Status Register */
  62. #define IER 0x44 /* Interrupt Enable Register */
  63. #define TDR1 0x48 /* Transmit Control Data Register 1 (SH, A1) */
  64. #define TDR2 0x4c /* Transmit Control Data Register 2 (SH, A1) */
  65. #define TFDR 0x50 /* Transmit FIFO Data Register */
  66. #define RDR1 0x58 /* Receive Control Data Register 1 (SH, A1) */
  67. #define RDR2 0x5c /* Receive Control Data Register 2 (SH, A1) */
  68. #define RFDR 0x60 /* Receive FIFO Data Register */
  69. /* TMDR1 and RMDR1 */
  70. #define MDR1_TRMD 0x80000000 /* Transfer Mode (1 = Master mode) */
  71. #define MDR1_SYNCMD_MASK 0x30000000 /* SYNC Mode */
  72. #define MDR1_SYNCMD_SPI 0x20000000 /* Level mode/SPI */
  73. #define MDR1_SYNCMD_LR 0x30000000 /* L/R mode */
  74. #define MDR1_SYNCAC_SHIFT 25 /* Sync Polarity (1 = Active-low) */
  75. #define MDR1_BITLSB_SHIFT 24 /* MSB/LSB First (1 = LSB first) */
  76. #define MDR1_DTDL_SHIFT 20 /* Data Pin Bit Delay for MSIOF_SYNC */
  77. #define MDR1_SYNCDL_SHIFT 16 /* Frame Sync Signal Timing Delay */
  78. #define MDR1_FLD_MASK 0x0000000c /* Frame Sync Signal Interval (0-3) */
  79. #define MDR1_FLD_SHIFT 2
  80. #define MDR1_XXSTP 0x00000001 /* Transmission/Reception Stop on FIFO */
  81. /* TMDR1 */
  82. #define TMDR1_PCON 0x40000000 /* Transfer Signal Connection */
  83. /* TMDR2 and RMDR2 */
  84. #define MDR2_BITLEN1(i) (((i) - 1) << 24) /* Data Size (8-32 bits) */
  85. #define MDR2_WDLEN1(i) (((i) - 1) << 16) /* Word Count (1-64/256 (SH, A1))) */
  86. #define MDR2_GRPMASK1 0x00000001 /* Group Output Mask 1 (SH, A1) */
  87. /* TSCR and RSCR */
  88. #define SCR_BRPS_MASK 0x1f00 /* Prescaler Setting (1-32) */
  89. #define SCR_BRPS(i) (((i) - 1) << 8)
  90. #define SCR_BRDV_MASK 0x0007 /* Baud Rate Generator's Division Ratio */
  91. #define SCR_BRDV_DIV_2 0x0000
  92. #define SCR_BRDV_DIV_4 0x0001
  93. #define SCR_BRDV_DIV_8 0x0002
  94. #define SCR_BRDV_DIV_16 0x0003
  95. #define SCR_BRDV_DIV_32 0x0004
  96. #define SCR_BRDV_DIV_1 0x0007
  97. /* CTR */
  98. #define CTR_TSCKIZ_MASK 0xc0000000 /* Transmit Clock I/O Polarity Select */
  99. #define CTR_TSCKIZ_SCK 0x80000000 /* Disable SCK when TX disabled */
  100. #define CTR_TSCKIZ_POL_SHIFT 30 /* Transmit Clock Polarity */
  101. #define CTR_RSCKIZ_MASK 0x30000000 /* Receive Clock Polarity Select */
  102. #define CTR_RSCKIZ_SCK 0x20000000 /* Must match CTR_TSCKIZ_SCK */
  103. #define CTR_RSCKIZ_POL_SHIFT 28 /* Receive Clock Polarity */
  104. #define CTR_TEDG_SHIFT 27 /* Transmit Timing (1 = falling edge) */
  105. #define CTR_REDG_SHIFT 26 /* Receive Timing (1 = falling edge) */
  106. #define CTR_TXDIZ_MASK 0x00c00000 /* Pin Output When TX is Disabled */
  107. #define CTR_TXDIZ_LOW 0x00000000 /* 0 */
  108. #define CTR_TXDIZ_HIGH 0x00400000 /* 1 */
  109. #define CTR_TXDIZ_HIZ 0x00800000 /* High-impedance */
  110. #define CTR_TSCKE 0x00008000 /* Transmit Serial Clock Output Enable */
  111. #define CTR_TFSE 0x00004000 /* Transmit Frame Sync Signal Output Enable */
  112. #define CTR_TXE 0x00000200 /* Transmit Enable */
  113. #define CTR_RXE 0x00000100 /* Receive Enable */
  114. /* FCTR */
  115. #define FCTR_TFWM_MASK 0xe0000000 /* Transmit FIFO Watermark */
  116. #define FCTR_TFWM_64 0x00000000 /* Transfer Request when 64 empty stages */
  117. #define FCTR_TFWM_32 0x20000000 /* Transfer Request when 32 empty stages */
  118. #define FCTR_TFWM_24 0x40000000 /* Transfer Request when 24 empty stages */
  119. #define FCTR_TFWM_16 0x60000000 /* Transfer Request when 16 empty stages */
  120. #define FCTR_TFWM_12 0x80000000 /* Transfer Request when 12 empty stages */
  121. #define FCTR_TFWM_8 0xa0000000 /* Transfer Request when 8 empty stages */
  122. #define FCTR_TFWM_4 0xc0000000 /* Transfer Request when 4 empty stages */
  123. #define FCTR_TFWM_1 0xe0000000 /* Transfer Request when 1 empty stage */
  124. #define FCTR_TFUA_MASK 0x07f00000 /* Transmit FIFO Usable Area */
  125. #define FCTR_TFUA_SHIFT 20
  126. #define FCTR_TFUA(i) ((i) << FCTR_TFUA_SHIFT)
  127. #define FCTR_RFWM_MASK 0x0000e000 /* Receive FIFO Watermark */
  128. #define FCTR_RFWM_1 0x00000000 /* Transfer Request when 1 valid stages */
  129. #define FCTR_RFWM_4 0x00002000 /* Transfer Request when 4 valid stages */
  130. #define FCTR_RFWM_8 0x00004000 /* Transfer Request when 8 valid stages */
  131. #define FCTR_RFWM_16 0x00006000 /* Transfer Request when 16 valid stages */
  132. #define FCTR_RFWM_32 0x00008000 /* Transfer Request when 32 valid stages */
  133. #define FCTR_RFWM_64 0x0000a000 /* Transfer Request when 64 valid stages */
  134. #define FCTR_RFWM_128 0x0000c000 /* Transfer Request when 128 valid stages */
  135. #define FCTR_RFWM_256 0x0000e000 /* Transfer Request when 256 valid stages */
  136. #define FCTR_RFUA_MASK 0x00001ff0 /* Receive FIFO Usable Area (0x40 = full) */
  137. #define FCTR_RFUA_SHIFT 4
  138. #define FCTR_RFUA(i) ((i) << FCTR_RFUA_SHIFT)
  139. /* STR */
  140. #define STR_TFEMP 0x20000000 /* Transmit FIFO Empty */
  141. #define STR_TDREQ 0x10000000 /* Transmit Data Transfer Request */
  142. #define STR_TEOF 0x00800000 /* Frame Transmission End */
  143. #define STR_TFSERR 0x00200000 /* Transmit Frame Synchronization Error */
  144. #define STR_TFOVF 0x00100000 /* Transmit FIFO Overflow */
  145. #define STR_TFUDF 0x00080000 /* Transmit FIFO Underflow */
  146. #define STR_RFFUL 0x00002000 /* Receive FIFO Full */
  147. #define STR_RDREQ 0x00001000 /* Receive Data Transfer Request */
  148. #define STR_REOF 0x00000080 /* Frame Reception End */
  149. #define STR_RFSERR 0x00000020 /* Receive Frame Synchronization Error */
  150. #define STR_RFUDF 0x00000010 /* Receive FIFO Underflow */
  151. #define STR_RFOVF 0x00000008 /* Receive FIFO Overflow */
  152. /* IER */
  153. #define IER_TDMAE 0x80000000 /* Transmit Data DMA Transfer Req. Enable */
  154. #define IER_TFEMPE 0x20000000 /* Transmit FIFO Empty Enable */
  155. #define IER_TDREQE 0x10000000 /* Transmit Data Transfer Request Enable */
  156. #define IER_TEOFE 0x00800000 /* Frame Transmission End Enable */
  157. #define IER_TFSERRE 0x00200000 /* Transmit Frame Sync Error Enable */
  158. #define IER_TFOVFE 0x00100000 /* Transmit FIFO Overflow Enable */
  159. #define IER_TFUDFE 0x00080000 /* Transmit FIFO Underflow Enable */
  160. #define IER_RDMAE 0x00008000 /* Receive Data DMA Transfer Req. Enable */
  161. #define IER_RFFULE 0x00002000 /* Receive FIFO Full Enable */
  162. #define IER_RDREQE 0x00001000 /* Receive Data Transfer Request Enable */
  163. #define IER_REOFE 0x00000080 /* Frame Reception End Enable */
  164. #define IER_RFSERRE 0x00000020 /* Receive Frame Sync Error Enable */
  165. #define IER_RFUDFE 0x00000010 /* Receive FIFO Underflow Enable */
  166. #define IER_RFOVFE 0x00000008 /* Receive FIFO Overflow Enable */
  167. static u32 sh_msiof_read(struct sh_msiof_spi_priv *p, int reg_offs)
  168. {
  169. switch (reg_offs) {
  170. case TSCR:
  171. case RSCR:
  172. return ioread16(p->mapbase + reg_offs);
  173. default:
  174. return ioread32(p->mapbase + reg_offs);
  175. }
  176. }
  177. static void sh_msiof_write(struct sh_msiof_spi_priv *p, int reg_offs,
  178. u32 value)
  179. {
  180. switch (reg_offs) {
  181. case TSCR:
  182. case RSCR:
  183. iowrite16(value, p->mapbase + reg_offs);
  184. break;
  185. default:
  186. iowrite32(value, p->mapbase + reg_offs);
  187. break;
  188. }
  189. }
  190. static int sh_msiof_modify_ctr_wait(struct sh_msiof_spi_priv *p,
  191. u32 clr, u32 set)
  192. {
  193. u32 mask = clr | set;
  194. u32 data;
  195. int k;
  196. data = sh_msiof_read(p, CTR);
  197. data &= ~clr;
  198. data |= set;
  199. sh_msiof_write(p, CTR, data);
  200. for (k = 100; k > 0; k--) {
  201. if ((sh_msiof_read(p, CTR) & mask) == set)
  202. break;
  203. udelay(10);
  204. }
  205. return k > 0 ? 0 : -ETIMEDOUT;
  206. }
  207. static irqreturn_t sh_msiof_spi_irq(int irq, void *data)
  208. {
  209. struct sh_msiof_spi_priv *p = data;
  210. /* just disable the interrupt and wake up */
  211. sh_msiof_write(p, IER, 0);
  212. complete(&p->done);
  213. return IRQ_HANDLED;
  214. }
  215. static struct {
  216. unsigned short div;
  217. unsigned short brdv;
  218. } const sh_msiof_spi_div_table[] = {
  219. { 1, SCR_BRDV_DIV_1 },
  220. { 2, SCR_BRDV_DIV_2 },
  221. { 4, SCR_BRDV_DIV_4 },
  222. { 8, SCR_BRDV_DIV_8 },
  223. { 16, SCR_BRDV_DIV_16 },
  224. { 32, SCR_BRDV_DIV_32 },
  225. };
  226. static void sh_msiof_spi_set_clk_regs(struct sh_msiof_spi_priv *p,
  227. unsigned long parent_rate, u32 spi_hz)
  228. {
  229. unsigned long div = 1024;
  230. u32 brps, scr;
  231. size_t k;
  232. if (!WARN_ON(!spi_hz || !parent_rate))
  233. div = DIV_ROUND_UP(parent_rate, spi_hz);
  234. for (k = 0; k < ARRAY_SIZE(sh_msiof_spi_div_table); k++) {
  235. brps = DIV_ROUND_UP(div, sh_msiof_spi_div_table[k].div);
  236. if (brps <= 32) /* max of brdv is 32 */
  237. break;
  238. }
  239. k = min_t(int, k, ARRAY_SIZE(sh_msiof_spi_div_table) - 1);
  240. scr = sh_msiof_spi_div_table[k].brdv | SCR_BRPS(brps);
  241. sh_msiof_write(p, TSCR, scr);
  242. if (!(p->master->flags & SPI_MASTER_MUST_TX))
  243. sh_msiof_write(p, RSCR, scr);
  244. }
  245. static u32 sh_msiof_get_delay_bit(u32 dtdl_or_syncdl)
  246. {
  247. /*
  248. * DTDL/SYNCDL bit : p->info->dtdl or p->info->syncdl
  249. * b'000 : 0
  250. * b'001 : 100
  251. * b'010 : 200
  252. * b'011 (SYNCDL only) : 300
  253. * b'101 : 50
  254. * b'110 : 150
  255. */
  256. if (dtdl_or_syncdl % 100)
  257. return dtdl_or_syncdl / 100 + 5;
  258. else
  259. return dtdl_or_syncdl / 100;
  260. }
  261. static u32 sh_msiof_spi_get_dtdl_and_syncdl(struct sh_msiof_spi_priv *p)
  262. {
  263. u32 val;
  264. if (!p->info)
  265. return 0;
  266. /* check if DTDL and SYNCDL is allowed value */
  267. if (p->info->dtdl > 200 || p->info->syncdl > 300) {
  268. dev_warn(&p->pdev->dev, "DTDL or SYNCDL is too large\n");
  269. return 0;
  270. }
  271. /* check if the sum of DTDL and SYNCDL becomes an integer value */
  272. if ((p->info->dtdl + p->info->syncdl) % 100) {
  273. dev_warn(&p->pdev->dev, "the sum of DTDL/SYNCDL is not good\n");
  274. return 0;
  275. }
  276. val = sh_msiof_get_delay_bit(p->info->dtdl) << MDR1_DTDL_SHIFT;
  277. val |= sh_msiof_get_delay_bit(p->info->syncdl) << MDR1_SYNCDL_SHIFT;
  278. return val;
  279. }
  280. static void sh_msiof_spi_set_pin_regs(struct sh_msiof_spi_priv *p,
  281. u32 cpol, u32 cpha,
  282. u32 tx_hi_z, u32 lsb_first, u32 cs_high)
  283. {
  284. u32 tmp;
  285. int edge;
  286. /*
  287. * CPOL CPHA TSCKIZ RSCKIZ TEDG REDG
  288. * 0 0 10 10 1 1
  289. * 0 1 10 10 0 0
  290. * 1 0 11 11 0 0
  291. * 1 1 11 11 1 1
  292. */
  293. tmp = MDR1_SYNCMD_SPI | 1 << MDR1_FLD_SHIFT | MDR1_XXSTP;
  294. tmp |= !cs_high << MDR1_SYNCAC_SHIFT;
  295. tmp |= lsb_first << MDR1_BITLSB_SHIFT;
  296. tmp |= sh_msiof_spi_get_dtdl_and_syncdl(p);
  297. sh_msiof_write(p, TMDR1, tmp | MDR1_TRMD | TMDR1_PCON);
  298. if (p->master->flags & SPI_MASTER_MUST_TX) {
  299. /* These bits are reserved if RX needs TX */
  300. tmp &= ~0x0000ffff;
  301. }
  302. sh_msiof_write(p, RMDR1, tmp);
  303. tmp = 0;
  304. tmp |= CTR_TSCKIZ_SCK | cpol << CTR_TSCKIZ_POL_SHIFT;
  305. tmp |= CTR_RSCKIZ_SCK | cpol << CTR_RSCKIZ_POL_SHIFT;
  306. edge = cpol ^ !cpha;
  307. tmp |= edge << CTR_TEDG_SHIFT;
  308. tmp |= edge << CTR_REDG_SHIFT;
  309. tmp |= tx_hi_z ? CTR_TXDIZ_HIZ : CTR_TXDIZ_LOW;
  310. sh_msiof_write(p, CTR, tmp);
  311. }
  312. static void sh_msiof_spi_set_mode_regs(struct sh_msiof_spi_priv *p,
  313. const void *tx_buf, void *rx_buf,
  314. u32 bits, u32 words)
  315. {
  316. u32 dr2 = MDR2_BITLEN1(bits) | MDR2_WDLEN1(words);
  317. if (tx_buf || (p->master->flags & SPI_MASTER_MUST_TX))
  318. sh_msiof_write(p, TMDR2, dr2);
  319. else
  320. sh_msiof_write(p, TMDR2, dr2 | MDR2_GRPMASK1);
  321. if (rx_buf)
  322. sh_msiof_write(p, RMDR2, dr2);
  323. }
  324. static void sh_msiof_reset_str(struct sh_msiof_spi_priv *p)
  325. {
  326. sh_msiof_write(p, STR, sh_msiof_read(p, STR));
  327. }
  328. static void sh_msiof_spi_write_fifo_8(struct sh_msiof_spi_priv *p,
  329. const void *tx_buf, int words, int fs)
  330. {
  331. const u8 *buf_8 = tx_buf;
  332. int k;
  333. for (k = 0; k < words; k++)
  334. sh_msiof_write(p, TFDR, buf_8[k] << fs);
  335. }
  336. static void sh_msiof_spi_write_fifo_16(struct sh_msiof_spi_priv *p,
  337. const void *tx_buf, int words, int fs)
  338. {
  339. const u16 *buf_16 = tx_buf;
  340. int k;
  341. for (k = 0; k < words; k++)
  342. sh_msiof_write(p, TFDR, buf_16[k] << fs);
  343. }
  344. static void sh_msiof_spi_write_fifo_16u(struct sh_msiof_spi_priv *p,
  345. const void *tx_buf, int words, int fs)
  346. {
  347. const u16 *buf_16 = tx_buf;
  348. int k;
  349. for (k = 0; k < words; k++)
  350. sh_msiof_write(p, TFDR, get_unaligned(&buf_16[k]) << fs);
  351. }
  352. static void sh_msiof_spi_write_fifo_32(struct sh_msiof_spi_priv *p,
  353. const void *tx_buf, int words, int fs)
  354. {
  355. const u32 *buf_32 = tx_buf;
  356. int k;
  357. for (k = 0; k < words; k++)
  358. sh_msiof_write(p, TFDR, buf_32[k] << fs);
  359. }
  360. static void sh_msiof_spi_write_fifo_32u(struct sh_msiof_spi_priv *p,
  361. const void *tx_buf, int words, int fs)
  362. {
  363. const u32 *buf_32 = tx_buf;
  364. int k;
  365. for (k = 0; k < words; k++)
  366. sh_msiof_write(p, TFDR, get_unaligned(&buf_32[k]) << fs);
  367. }
  368. static void sh_msiof_spi_write_fifo_s32(struct sh_msiof_spi_priv *p,
  369. const void *tx_buf, int words, int fs)
  370. {
  371. const u32 *buf_32 = tx_buf;
  372. int k;
  373. for (k = 0; k < words; k++)
  374. sh_msiof_write(p, TFDR, swab32(buf_32[k] << fs));
  375. }
  376. static void sh_msiof_spi_write_fifo_s32u(struct sh_msiof_spi_priv *p,
  377. const void *tx_buf, int words, int fs)
  378. {
  379. const u32 *buf_32 = tx_buf;
  380. int k;
  381. for (k = 0; k < words; k++)
  382. sh_msiof_write(p, TFDR, swab32(get_unaligned(&buf_32[k]) << fs));
  383. }
  384. static void sh_msiof_spi_read_fifo_8(struct sh_msiof_spi_priv *p,
  385. void *rx_buf, int words, int fs)
  386. {
  387. u8 *buf_8 = rx_buf;
  388. int k;
  389. for (k = 0; k < words; k++)
  390. buf_8[k] = sh_msiof_read(p, RFDR) >> fs;
  391. }
  392. static void sh_msiof_spi_read_fifo_16(struct sh_msiof_spi_priv *p,
  393. void *rx_buf, int words, int fs)
  394. {
  395. u16 *buf_16 = rx_buf;
  396. int k;
  397. for (k = 0; k < words; k++)
  398. buf_16[k] = sh_msiof_read(p, RFDR) >> fs;
  399. }
  400. static void sh_msiof_spi_read_fifo_16u(struct sh_msiof_spi_priv *p,
  401. void *rx_buf, int words, int fs)
  402. {
  403. u16 *buf_16 = rx_buf;
  404. int k;
  405. for (k = 0; k < words; k++)
  406. put_unaligned(sh_msiof_read(p, RFDR) >> fs, &buf_16[k]);
  407. }
  408. static void sh_msiof_spi_read_fifo_32(struct sh_msiof_spi_priv *p,
  409. void *rx_buf, int words, int fs)
  410. {
  411. u32 *buf_32 = rx_buf;
  412. int k;
  413. for (k = 0; k < words; k++)
  414. buf_32[k] = sh_msiof_read(p, RFDR) >> fs;
  415. }
  416. static void sh_msiof_spi_read_fifo_32u(struct sh_msiof_spi_priv *p,
  417. void *rx_buf, int words, int fs)
  418. {
  419. u32 *buf_32 = rx_buf;
  420. int k;
  421. for (k = 0; k < words; k++)
  422. put_unaligned(sh_msiof_read(p, RFDR) >> fs, &buf_32[k]);
  423. }
  424. static void sh_msiof_spi_read_fifo_s32(struct sh_msiof_spi_priv *p,
  425. void *rx_buf, int words, int fs)
  426. {
  427. u32 *buf_32 = rx_buf;
  428. int k;
  429. for (k = 0; k < words; k++)
  430. buf_32[k] = swab32(sh_msiof_read(p, RFDR) >> fs);
  431. }
  432. static void sh_msiof_spi_read_fifo_s32u(struct sh_msiof_spi_priv *p,
  433. void *rx_buf, int words, int fs)
  434. {
  435. u32 *buf_32 = rx_buf;
  436. int k;
  437. for (k = 0; k < words; k++)
  438. put_unaligned(swab32(sh_msiof_read(p, RFDR) >> fs), &buf_32[k]);
  439. }
  440. static int sh_msiof_spi_setup(struct spi_device *spi)
  441. {
  442. struct device_node *np = spi->master->dev.of_node;
  443. struct sh_msiof_spi_priv *p = spi_master_get_devdata(spi->master);
  444. pm_runtime_get_sync(&p->pdev->dev);
  445. if (!np) {
  446. /*
  447. * Use spi->controller_data for CS (same strategy as spi_gpio),
  448. * if any. otherwise let HW control CS
  449. */
  450. spi->cs_gpio = (uintptr_t)spi->controller_data;
  451. }
  452. /* Configure pins before deasserting CS */
  453. sh_msiof_spi_set_pin_regs(p, !!(spi->mode & SPI_CPOL),
  454. !!(spi->mode & SPI_CPHA),
  455. !!(spi->mode & SPI_3WIRE),
  456. !!(spi->mode & SPI_LSB_FIRST),
  457. !!(spi->mode & SPI_CS_HIGH));
  458. if (spi->cs_gpio >= 0)
  459. gpio_set_value(spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
  460. pm_runtime_put(&p->pdev->dev);
  461. return 0;
  462. }
  463. static int sh_msiof_prepare_message(struct spi_master *master,
  464. struct spi_message *msg)
  465. {
  466. struct sh_msiof_spi_priv *p = spi_master_get_devdata(master);
  467. const struct spi_device *spi = msg->spi;
  468. /* Configure pins before asserting CS */
  469. sh_msiof_spi_set_pin_regs(p, !!(spi->mode & SPI_CPOL),
  470. !!(spi->mode & SPI_CPHA),
  471. !!(spi->mode & SPI_3WIRE),
  472. !!(spi->mode & SPI_LSB_FIRST),
  473. !!(spi->mode & SPI_CS_HIGH));
  474. return 0;
  475. }
  476. static int sh_msiof_spi_start(struct sh_msiof_spi_priv *p, void *rx_buf)
  477. {
  478. int ret;
  479. /* setup clock and rx/tx signals */
  480. ret = sh_msiof_modify_ctr_wait(p, 0, CTR_TSCKE);
  481. if (rx_buf && !ret)
  482. ret = sh_msiof_modify_ctr_wait(p, 0, CTR_RXE);
  483. if (!ret)
  484. ret = sh_msiof_modify_ctr_wait(p, 0, CTR_TXE);
  485. /* start by setting frame bit */
  486. if (!ret)
  487. ret = sh_msiof_modify_ctr_wait(p, 0, CTR_TFSE);
  488. return ret;
  489. }
  490. static int sh_msiof_spi_stop(struct sh_msiof_spi_priv *p, void *rx_buf)
  491. {
  492. int ret;
  493. /* shut down frame, rx/tx and clock signals */
  494. ret = sh_msiof_modify_ctr_wait(p, CTR_TFSE, 0);
  495. if (!ret)
  496. ret = sh_msiof_modify_ctr_wait(p, CTR_TXE, 0);
  497. if (rx_buf && !ret)
  498. ret = sh_msiof_modify_ctr_wait(p, CTR_RXE, 0);
  499. if (!ret)
  500. ret = sh_msiof_modify_ctr_wait(p, CTR_TSCKE, 0);
  501. return ret;
  502. }
  503. static int sh_msiof_spi_txrx_once(struct sh_msiof_spi_priv *p,
  504. void (*tx_fifo)(struct sh_msiof_spi_priv *,
  505. const void *, int, int),
  506. void (*rx_fifo)(struct sh_msiof_spi_priv *,
  507. void *, int, int),
  508. const void *tx_buf, void *rx_buf,
  509. int words, int bits)
  510. {
  511. int fifo_shift;
  512. int ret;
  513. /* limit maximum word transfer to rx/tx fifo size */
  514. if (tx_buf)
  515. words = min_t(int, words, p->tx_fifo_size);
  516. if (rx_buf)
  517. words = min_t(int, words, p->rx_fifo_size);
  518. /* the fifo contents need shifting */
  519. fifo_shift = 32 - bits;
  520. /* default FIFO watermarks for PIO */
  521. sh_msiof_write(p, FCTR, 0);
  522. /* setup msiof transfer mode registers */
  523. sh_msiof_spi_set_mode_regs(p, tx_buf, rx_buf, bits, words);
  524. sh_msiof_write(p, IER, IER_TEOFE | IER_REOFE);
  525. /* write tx fifo */
  526. if (tx_buf)
  527. tx_fifo(p, tx_buf, words, fifo_shift);
  528. reinit_completion(&p->done);
  529. ret = sh_msiof_spi_start(p, rx_buf);
  530. if (ret) {
  531. dev_err(&p->pdev->dev, "failed to start hardware\n");
  532. goto stop_ier;
  533. }
  534. /* wait for tx fifo to be emptied / rx fifo to be filled */
  535. if (!wait_for_completion_timeout(&p->done, HZ)) {
  536. dev_err(&p->pdev->dev, "PIO timeout\n");
  537. ret = -ETIMEDOUT;
  538. goto stop_reset;
  539. }
  540. /* read rx fifo */
  541. if (rx_buf)
  542. rx_fifo(p, rx_buf, words, fifo_shift);
  543. /* clear status bits */
  544. sh_msiof_reset_str(p);
  545. ret = sh_msiof_spi_stop(p, rx_buf);
  546. if (ret) {
  547. dev_err(&p->pdev->dev, "failed to shut down hardware\n");
  548. return ret;
  549. }
  550. return words;
  551. stop_reset:
  552. sh_msiof_reset_str(p);
  553. sh_msiof_spi_stop(p, rx_buf);
  554. stop_ier:
  555. sh_msiof_write(p, IER, 0);
  556. return ret;
  557. }
  558. static void sh_msiof_dma_complete(void *arg)
  559. {
  560. struct sh_msiof_spi_priv *p = arg;
  561. sh_msiof_write(p, IER, 0);
  562. complete(&p->done);
  563. }
  564. static int sh_msiof_dma_once(struct sh_msiof_spi_priv *p, const void *tx,
  565. void *rx, unsigned int len)
  566. {
  567. u32 ier_bits = 0;
  568. struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
  569. dma_cookie_t cookie;
  570. int ret;
  571. /* First prepare and submit the DMA request(s), as this may fail */
  572. if (rx) {
  573. ier_bits |= IER_RDREQE | IER_RDMAE;
  574. desc_rx = dmaengine_prep_slave_single(p->master->dma_rx,
  575. p->rx_dma_addr, len, DMA_FROM_DEVICE,
  576. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  577. if (!desc_rx)
  578. return -EAGAIN;
  579. desc_rx->callback = sh_msiof_dma_complete;
  580. desc_rx->callback_param = p;
  581. cookie = dmaengine_submit(desc_rx);
  582. if (dma_submit_error(cookie))
  583. return cookie;
  584. }
  585. if (tx) {
  586. ier_bits |= IER_TDREQE | IER_TDMAE;
  587. dma_sync_single_for_device(p->master->dma_tx->device->dev,
  588. p->tx_dma_addr, len, DMA_TO_DEVICE);
  589. desc_tx = dmaengine_prep_slave_single(p->master->dma_tx,
  590. p->tx_dma_addr, len, DMA_TO_DEVICE,
  591. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  592. if (!desc_tx) {
  593. ret = -EAGAIN;
  594. goto no_dma_tx;
  595. }
  596. if (rx) {
  597. /* No callback */
  598. desc_tx->callback = NULL;
  599. } else {
  600. desc_tx->callback = sh_msiof_dma_complete;
  601. desc_tx->callback_param = p;
  602. }
  603. cookie = dmaengine_submit(desc_tx);
  604. if (dma_submit_error(cookie)) {
  605. ret = cookie;
  606. goto no_dma_tx;
  607. }
  608. }
  609. /* 1 stage FIFO watermarks for DMA */
  610. sh_msiof_write(p, FCTR, FCTR_TFWM_1 | FCTR_RFWM_1);
  611. /* setup msiof transfer mode registers (32-bit words) */
  612. sh_msiof_spi_set_mode_regs(p, tx, rx, 32, len / 4);
  613. sh_msiof_write(p, IER, ier_bits);
  614. reinit_completion(&p->done);
  615. /* Now start DMA */
  616. if (rx)
  617. dma_async_issue_pending(p->master->dma_rx);
  618. if (tx)
  619. dma_async_issue_pending(p->master->dma_tx);
  620. ret = sh_msiof_spi_start(p, rx);
  621. if (ret) {
  622. dev_err(&p->pdev->dev, "failed to start hardware\n");
  623. goto stop_dma;
  624. }
  625. /* wait for tx fifo to be emptied / rx fifo to be filled */
  626. if (!wait_for_completion_timeout(&p->done, HZ)) {
  627. dev_err(&p->pdev->dev, "DMA timeout\n");
  628. ret = -ETIMEDOUT;
  629. goto stop_reset;
  630. }
  631. /* clear status bits */
  632. sh_msiof_reset_str(p);
  633. ret = sh_msiof_spi_stop(p, rx);
  634. if (ret) {
  635. dev_err(&p->pdev->dev, "failed to shut down hardware\n");
  636. return ret;
  637. }
  638. if (rx)
  639. dma_sync_single_for_cpu(p->master->dma_rx->device->dev,
  640. p->rx_dma_addr, len,
  641. DMA_FROM_DEVICE);
  642. return 0;
  643. stop_reset:
  644. sh_msiof_reset_str(p);
  645. sh_msiof_spi_stop(p, rx);
  646. stop_dma:
  647. if (tx)
  648. dmaengine_terminate_all(p->master->dma_tx);
  649. no_dma_tx:
  650. if (rx)
  651. dmaengine_terminate_all(p->master->dma_rx);
  652. sh_msiof_write(p, IER, 0);
  653. return ret;
  654. }
  655. static void copy_bswap32(u32 *dst, const u32 *src, unsigned int words)
  656. {
  657. /* src or dst can be unaligned, but not both */
  658. if ((unsigned long)src & 3) {
  659. while (words--) {
  660. *dst++ = swab32(get_unaligned(src));
  661. src++;
  662. }
  663. } else if ((unsigned long)dst & 3) {
  664. while (words--) {
  665. put_unaligned(swab32(*src++), dst);
  666. dst++;
  667. }
  668. } else {
  669. while (words--)
  670. *dst++ = swab32(*src++);
  671. }
  672. }
  673. static void copy_wswap32(u32 *dst, const u32 *src, unsigned int words)
  674. {
  675. /* src or dst can be unaligned, but not both */
  676. if ((unsigned long)src & 3) {
  677. while (words--) {
  678. *dst++ = swahw32(get_unaligned(src));
  679. src++;
  680. }
  681. } else if ((unsigned long)dst & 3) {
  682. while (words--) {
  683. put_unaligned(swahw32(*src++), dst);
  684. dst++;
  685. }
  686. } else {
  687. while (words--)
  688. *dst++ = swahw32(*src++);
  689. }
  690. }
  691. static void copy_plain32(u32 *dst, const u32 *src, unsigned int words)
  692. {
  693. memcpy(dst, src, words * 4);
  694. }
  695. static int sh_msiof_transfer_one(struct spi_master *master,
  696. struct spi_device *spi,
  697. struct spi_transfer *t)
  698. {
  699. struct sh_msiof_spi_priv *p = spi_master_get_devdata(master);
  700. void (*copy32)(u32 *, const u32 *, unsigned int);
  701. void (*tx_fifo)(struct sh_msiof_spi_priv *, const void *, int, int);
  702. void (*rx_fifo)(struct sh_msiof_spi_priv *, void *, int, int);
  703. const void *tx_buf = t->tx_buf;
  704. void *rx_buf = t->rx_buf;
  705. unsigned int len = t->len;
  706. unsigned int bits = t->bits_per_word;
  707. unsigned int bytes_per_word;
  708. unsigned int words;
  709. int n;
  710. bool swab;
  711. int ret;
  712. /* setup clocks (clock already enabled in chipselect()) */
  713. sh_msiof_spi_set_clk_regs(p, clk_get_rate(p->clk), t->speed_hz);
  714. while (master->dma_tx && len > 15) {
  715. /*
  716. * DMA supports 32-bit words only, hence pack 8-bit and 16-bit
  717. * words, with byte resp. word swapping.
  718. */
  719. unsigned int l = 0;
  720. if (tx_buf)
  721. l = min(len, p->tx_fifo_size * 4);
  722. if (rx_buf)
  723. l = min(len, p->rx_fifo_size * 4);
  724. if (bits <= 8) {
  725. if (l & 3)
  726. break;
  727. copy32 = copy_bswap32;
  728. } else if (bits <= 16) {
  729. if (l & 1)
  730. break;
  731. copy32 = copy_wswap32;
  732. } else {
  733. copy32 = copy_plain32;
  734. }
  735. if (tx_buf)
  736. copy32(p->tx_dma_page, tx_buf, l / 4);
  737. ret = sh_msiof_dma_once(p, tx_buf, rx_buf, l);
  738. if (ret == -EAGAIN) {
  739. pr_warn_once("%s %s: DMA not available, falling back to PIO\n",
  740. dev_driver_string(&p->pdev->dev),
  741. dev_name(&p->pdev->dev));
  742. break;
  743. }
  744. if (ret)
  745. return ret;
  746. if (rx_buf) {
  747. copy32(rx_buf, p->rx_dma_page, l / 4);
  748. rx_buf += l;
  749. }
  750. if (tx_buf)
  751. tx_buf += l;
  752. len -= l;
  753. if (!len)
  754. return 0;
  755. }
  756. if (bits <= 8 && len > 15 && !(len & 3)) {
  757. bits = 32;
  758. swab = true;
  759. } else {
  760. swab = false;
  761. }
  762. /* setup bytes per word and fifo read/write functions */
  763. if (bits <= 8) {
  764. bytes_per_word = 1;
  765. tx_fifo = sh_msiof_spi_write_fifo_8;
  766. rx_fifo = sh_msiof_spi_read_fifo_8;
  767. } else if (bits <= 16) {
  768. bytes_per_word = 2;
  769. if ((unsigned long)tx_buf & 0x01)
  770. tx_fifo = sh_msiof_spi_write_fifo_16u;
  771. else
  772. tx_fifo = sh_msiof_spi_write_fifo_16;
  773. if ((unsigned long)rx_buf & 0x01)
  774. rx_fifo = sh_msiof_spi_read_fifo_16u;
  775. else
  776. rx_fifo = sh_msiof_spi_read_fifo_16;
  777. } else if (swab) {
  778. bytes_per_word = 4;
  779. if ((unsigned long)tx_buf & 0x03)
  780. tx_fifo = sh_msiof_spi_write_fifo_s32u;
  781. else
  782. tx_fifo = sh_msiof_spi_write_fifo_s32;
  783. if ((unsigned long)rx_buf & 0x03)
  784. rx_fifo = sh_msiof_spi_read_fifo_s32u;
  785. else
  786. rx_fifo = sh_msiof_spi_read_fifo_s32;
  787. } else {
  788. bytes_per_word = 4;
  789. if ((unsigned long)tx_buf & 0x03)
  790. tx_fifo = sh_msiof_spi_write_fifo_32u;
  791. else
  792. tx_fifo = sh_msiof_spi_write_fifo_32;
  793. if ((unsigned long)rx_buf & 0x03)
  794. rx_fifo = sh_msiof_spi_read_fifo_32u;
  795. else
  796. rx_fifo = sh_msiof_spi_read_fifo_32;
  797. }
  798. /* transfer in fifo sized chunks */
  799. words = len / bytes_per_word;
  800. while (words > 0) {
  801. n = sh_msiof_spi_txrx_once(p, tx_fifo, rx_fifo, tx_buf, rx_buf,
  802. words, bits);
  803. if (n < 0)
  804. return n;
  805. if (tx_buf)
  806. tx_buf += n * bytes_per_word;
  807. if (rx_buf)
  808. rx_buf += n * bytes_per_word;
  809. words -= n;
  810. }
  811. return 0;
  812. }
  813. static const struct sh_msiof_chipdata sh_data = {
  814. .tx_fifo_size = 64,
  815. .rx_fifo_size = 64,
  816. .master_flags = 0,
  817. };
  818. static const struct sh_msiof_chipdata r8a779x_data = {
  819. .tx_fifo_size = 64,
  820. .rx_fifo_size = 64,
  821. .master_flags = SPI_MASTER_MUST_TX,
  822. };
  823. static const struct of_device_id sh_msiof_match[] = {
  824. { .compatible = "renesas,sh-msiof", .data = &sh_data },
  825. { .compatible = "renesas,sh-mobile-msiof", .data = &sh_data },
  826. { .compatible = "renesas,msiof-r8a7790", .data = &r8a779x_data },
  827. { .compatible = "renesas,msiof-r8a7791", .data = &r8a779x_data },
  828. { .compatible = "renesas,msiof-r8a7792", .data = &r8a779x_data },
  829. { .compatible = "renesas,msiof-r8a7793", .data = &r8a779x_data },
  830. { .compatible = "renesas,msiof-r8a7794", .data = &r8a779x_data },
  831. {},
  832. };
  833. MODULE_DEVICE_TABLE(of, sh_msiof_match);
  834. #ifdef CONFIG_OF
  835. static struct sh_msiof_spi_info *sh_msiof_spi_parse_dt(struct device *dev)
  836. {
  837. struct sh_msiof_spi_info *info;
  838. struct device_node *np = dev->of_node;
  839. u32 num_cs = 1;
  840. info = devm_kzalloc(dev, sizeof(struct sh_msiof_spi_info), GFP_KERNEL);
  841. if (!info)
  842. return NULL;
  843. /* Parse the MSIOF properties */
  844. of_property_read_u32(np, "num-cs", &num_cs);
  845. of_property_read_u32(np, "renesas,tx-fifo-size",
  846. &info->tx_fifo_override);
  847. of_property_read_u32(np, "renesas,rx-fifo-size",
  848. &info->rx_fifo_override);
  849. of_property_read_u32(np, "renesas,dtdl", &info->dtdl);
  850. of_property_read_u32(np, "renesas,syncdl", &info->syncdl);
  851. info->num_chipselect = num_cs;
  852. return info;
  853. }
  854. #else
  855. static struct sh_msiof_spi_info *sh_msiof_spi_parse_dt(struct device *dev)
  856. {
  857. return NULL;
  858. }
  859. #endif
  860. static struct dma_chan *sh_msiof_request_dma_chan(struct device *dev,
  861. enum dma_transfer_direction dir, unsigned int id, dma_addr_t port_addr)
  862. {
  863. dma_cap_mask_t mask;
  864. struct dma_chan *chan;
  865. struct dma_slave_config cfg;
  866. int ret;
  867. dma_cap_zero(mask);
  868. dma_cap_set(DMA_SLAVE, mask);
  869. chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
  870. (void *)(unsigned long)id, dev,
  871. dir == DMA_MEM_TO_DEV ? "tx" : "rx");
  872. if (!chan) {
  873. dev_warn(dev, "dma_request_slave_channel_compat failed\n");
  874. return NULL;
  875. }
  876. memset(&cfg, 0, sizeof(cfg));
  877. cfg.direction = dir;
  878. if (dir == DMA_MEM_TO_DEV) {
  879. cfg.dst_addr = port_addr;
  880. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  881. } else {
  882. cfg.src_addr = port_addr;
  883. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  884. }
  885. ret = dmaengine_slave_config(chan, &cfg);
  886. if (ret) {
  887. dev_warn(dev, "dmaengine_slave_config failed %d\n", ret);
  888. dma_release_channel(chan);
  889. return NULL;
  890. }
  891. return chan;
  892. }
  893. static int sh_msiof_request_dma(struct sh_msiof_spi_priv *p)
  894. {
  895. struct platform_device *pdev = p->pdev;
  896. struct device *dev = &pdev->dev;
  897. const struct sh_msiof_spi_info *info = dev_get_platdata(dev);
  898. unsigned int dma_tx_id, dma_rx_id;
  899. const struct resource *res;
  900. struct spi_master *master;
  901. struct device *tx_dev, *rx_dev;
  902. if (dev->of_node) {
  903. /* In the OF case we will get the slave IDs from the DT */
  904. dma_tx_id = 0;
  905. dma_rx_id = 0;
  906. } else if (info && info->dma_tx_id && info->dma_rx_id) {
  907. dma_tx_id = info->dma_tx_id;
  908. dma_rx_id = info->dma_rx_id;
  909. } else {
  910. /* The driver assumes no error */
  911. return 0;
  912. }
  913. /* The DMA engine uses the second register set, if present */
  914. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  915. if (!res)
  916. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  917. master = p->master;
  918. master->dma_tx = sh_msiof_request_dma_chan(dev, DMA_MEM_TO_DEV,
  919. dma_tx_id,
  920. res->start + TFDR);
  921. if (!master->dma_tx)
  922. return -ENODEV;
  923. master->dma_rx = sh_msiof_request_dma_chan(dev, DMA_DEV_TO_MEM,
  924. dma_rx_id,
  925. res->start + RFDR);
  926. if (!master->dma_rx)
  927. goto free_tx_chan;
  928. p->tx_dma_page = (void *)__get_free_page(GFP_KERNEL | GFP_DMA);
  929. if (!p->tx_dma_page)
  930. goto free_rx_chan;
  931. p->rx_dma_page = (void *)__get_free_page(GFP_KERNEL | GFP_DMA);
  932. if (!p->rx_dma_page)
  933. goto free_tx_page;
  934. tx_dev = master->dma_tx->device->dev;
  935. p->tx_dma_addr = dma_map_single(tx_dev, p->tx_dma_page, PAGE_SIZE,
  936. DMA_TO_DEVICE);
  937. if (dma_mapping_error(tx_dev, p->tx_dma_addr))
  938. goto free_rx_page;
  939. rx_dev = master->dma_rx->device->dev;
  940. p->rx_dma_addr = dma_map_single(rx_dev, p->rx_dma_page, PAGE_SIZE,
  941. DMA_FROM_DEVICE);
  942. if (dma_mapping_error(rx_dev, p->rx_dma_addr))
  943. goto unmap_tx_page;
  944. dev_info(dev, "DMA available");
  945. return 0;
  946. unmap_tx_page:
  947. dma_unmap_single(tx_dev, p->tx_dma_addr, PAGE_SIZE, DMA_TO_DEVICE);
  948. free_rx_page:
  949. free_page((unsigned long)p->rx_dma_page);
  950. free_tx_page:
  951. free_page((unsigned long)p->tx_dma_page);
  952. free_rx_chan:
  953. dma_release_channel(master->dma_rx);
  954. free_tx_chan:
  955. dma_release_channel(master->dma_tx);
  956. master->dma_tx = NULL;
  957. return -ENODEV;
  958. }
  959. static void sh_msiof_release_dma(struct sh_msiof_spi_priv *p)
  960. {
  961. struct spi_master *master = p->master;
  962. struct device *dev;
  963. if (!master->dma_tx)
  964. return;
  965. dev = &p->pdev->dev;
  966. dma_unmap_single(master->dma_rx->device->dev, p->rx_dma_addr,
  967. PAGE_SIZE, DMA_FROM_DEVICE);
  968. dma_unmap_single(master->dma_tx->device->dev, p->tx_dma_addr,
  969. PAGE_SIZE, DMA_TO_DEVICE);
  970. free_page((unsigned long)p->rx_dma_page);
  971. free_page((unsigned long)p->tx_dma_page);
  972. dma_release_channel(master->dma_rx);
  973. dma_release_channel(master->dma_tx);
  974. }
  975. static int sh_msiof_spi_probe(struct platform_device *pdev)
  976. {
  977. struct resource *r;
  978. struct spi_master *master;
  979. const struct sh_msiof_chipdata *chipdata;
  980. const struct of_device_id *of_id;
  981. struct sh_msiof_spi_priv *p;
  982. int i;
  983. int ret;
  984. master = spi_alloc_master(&pdev->dev, sizeof(struct sh_msiof_spi_priv));
  985. if (master == NULL) {
  986. dev_err(&pdev->dev, "failed to allocate spi master\n");
  987. return -ENOMEM;
  988. }
  989. p = spi_master_get_devdata(master);
  990. platform_set_drvdata(pdev, p);
  991. p->master = master;
  992. of_id = of_match_device(sh_msiof_match, &pdev->dev);
  993. if (of_id) {
  994. chipdata = of_id->data;
  995. p->info = sh_msiof_spi_parse_dt(&pdev->dev);
  996. } else {
  997. chipdata = (const void *)pdev->id_entry->driver_data;
  998. p->info = dev_get_platdata(&pdev->dev);
  999. }
  1000. if (!p->info) {
  1001. dev_err(&pdev->dev, "failed to obtain device info\n");
  1002. ret = -ENXIO;
  1003. goto err1;
  1004. }
  1005. init_completion(&p->done);
  1006. p->clk = devm_clk_get(&pdev->dev, NULL);
  1007. if (IS_ERR(p->clk)) {
  1008. dev_err(&pdev->dev, "cannot get clock\n");
  1009. ret = PTR_ERR(p->clk);
  1010. goto err1;
  1011. }
  1012. i = platform_get_irq(pdev, 0);
  1013. if (i < 0) {
  1014. dev_err(&pdev->dev, "cannot get platform IRQ\n");
  1015. ret = -ENOENT;
  1016. goto err1;
  1017. }
  1018. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1019. p->mapbase = devm_ioremap_resource(&pdev->dev, r);
  1020. if (IS_ERR(p->mapbase)) {
  1021. ret = PTR_ERR(p->mapbase);
  1022. goto err1;
  1023. }
  1024. ret = devm_request_irq(&pdev->dev, i, sh_msiof_spi_irq, 0,
  1025. dev_name(&pdev->dev), p);
  1026. if (ret) {
  1027. dev_err(&pdev->dev, "unable to request irq\n");
  1028. goto err1;
  1029. }
  1030. p->pdev = pdev;
  1031. pm_runtime_enable(&pdev->dev);
  1032. /* Platform data may override FIFO sizes */
  1033. p->tx_fifo_size = chipdata->tx_fifo_size;
  1034. p->rx_fifo_size = chipdata->rx_fifo_size;
  1035. if (p->info->tx_fifo_override)
  1036. p->tx_fifo_size = p->info->tx_fifo_override;
  1037. if (p->info->rx_fifo_override)
  1038. p->rx_fifo_size = p->info->rx_fifo_override;
  1039. /* init master code */
  1040. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  1041. master->mode_bits |= SPI_LSB_FIRST | SPI_3WIRE;
  1042. master->flags = chipdata->master_flags;
  1043. master->bus_num = pdev->id;
  1044. master->dev.of_node = pdev->dev.of_node;
  1045. master->num_chipselect = p->info->num_chipselect;
  1046. master->setup = sh_msiof_spi_setup;
  1047. master->prepare_message = sh_msiof_prepare_message;
  1048. master->bits_per_word_mask = SPI_BPW_RANGE_MASK(8, 32);
  1049. master->auto_runtime_pm = true;
  1050. master->transfer_one = sh_msiof_transfer_one;
  1051. ret = sh_msiof_request_dma(p);
  1052. if (ret < 0)
  1053. dev_warn(&pdev->dev, "DMA not available, using PIO\n");
  1054. ret = devm_spi_register_master(&pdev->dev, master);
  1055. if (ret < 0) {
  1056. dev_err(&pdev->dev, "spi_register_master error.\n");
  1057. goto err2;
  1058. }
  1059. return 0;
  1060. err2:
  1061. sh_msiof_release_dma(p);
  1062. pm_runtime_disable(&pdev->dev);
  1063. err1:
  1064. spi_master_put(master);
  1065. return ret;
  1066. }
  1067. static int sh_msiof_spi_remove(struct platform_device *pdev)
  1068. {
  1069. struct sh_msiof_spi_priv *p = platform_get_drvdata(pdev);
  1070. sh_msiof_release_dma(p);
  1071. pm_runtime_disable(&pdev->dev);
  1072. return 0;
  1073. }
  1074. static const struct platform_device_id spi_driver_ids[] = {
  1075. { "spi_sh_msiof", (kernel_ulong_t)&sh_data },
  1076. {},
  1077. };
  1078. MODULE_DEVICE_TABLE(platform, spi_driver_ids);
  1079. static struct platform_driver sh_msiof_spi_drv = {
  1080. .probe = sh_msiof_spi_probe,
  1081. .remove = sh_msiof_spi_remove,
  1082. .id_table = spi_driver_ids,
  1083. .driver = {
  1084. .name = "spi_sh_msiof",
  1085. .of_match_table = of_match_ptr(sh_msiof_match),
  1086. },
  1087. };
  1088. module_platform_driver(sh_msiof_spi_drv);
  1089. MODULE_DESCRIPTION("SuperH MSIOF SPI Master Interface Driver");
  1090. MODULE_AUTHOR("Magnus Damm");
  1091. MODULE_LICENSE("GPL v2");
  1092. MODULE_ALIAS("platform:spi_sh_msiof");