spi-pic32-sqi.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728
  1. /*
  2. * PIC32 Quad SPI controller driver.
  3. *
  4. * Purna Chandra Mandal <purna.mandal@microchip.com>
  5. * Copyright (c) 2016, Microchip Technology Inc.
  6. *
  7. * This program is free software; you can distribute it and/or modify it
  8. * under the terms of the GNU General Public License (Version 2) as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  14. * for more details.
  15. */
  16. #include <linux/clk.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/io.h>
  20. #include <linux/iopoll.h>
  21. #include <linux/module.h>
  22. #include <linux/of.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/slab.h>
  25. #include <linux/spi/spi.h>
  26. /* SQI registers */
  27. #define PESQI_XIP_CONF1_REG 0x00
  28. #define PESQI_XIP_CONF2_REG 0x04
  29. #define PESQI_CONF_REG 0x08
  30. #define PESQI_CTRL_REG 0x0C
  31. #define PESQI_CLK_CTRL_REG 0x10
  32. #define PESQI_CMD_THRES_REG 0x14
  33. #define PESQI_INT_THRES_REG 0x18
  34. #define PESQI_INT_ENABLE_REG 0x1C
  35. #define PESQI_INT_STAT_REG 0x20
  36. #define PESQI_TX_DATA_REG 0x24
  37. #define PESQI_RX_DATA_REG 0x28
  38. #define PESQI_STAT1_REG 0x2C
  39. #define PESQI_STAT2_REG 0x30
  40. #define PESQI_BD_CTRL_REG 0x34
  41. #define PESQI_BD_CUR_ADDR_REG 0x38
  42. #define PESQI_BD_BASE_ADDR_REG 0x40
  43. #define PESQI_BD_STAT_REG 0x44
  44. #define PESQI_BD_POLL_CTRL_REG 0x48
  45. #define PESQI_BD_TX_DMA_STAT_REG 0x4C
  46. #define PESQI_BD_RX_DMA_STAT_REG 0x50
  47. #define PESQI_THRES_REG 0x54
  48. #define PESQI_INT_SIGEN_REG 0x58
  49. /* PESQI_CONF_REG fields */
  50. #define PESQI_MODE 0x7
  51. #define PESQI_MODE_BOOT 0
  52. #define PESQI_MODE_PIO 1
  53. #define PESQI_MODE_DMA 2
  54. #define PESQI_MODE_XIP 3
  55. #define PESQI_MODE_SHIFT 0
  56. #define PESQI_CPHA BIT(3)
  57. #define PESQI_CPOL BIT(4)
  58. #define PESQI_LSBF BIT(5)
  59. #define PESQI_RXLATCH BIT(7)
  60. #define PESQI_SERMODE BIT(8)
  61. #define PESQI_WP_EN BIT(9)
  62. #define PESQI_HOLD_EN BIT(10)
  63. #define PESQI_BURST_EN BIT(12)
  64. #define PESQI_CS_CTRL_HW BIT(15)
  65. #define PESQI_SOFT_RESET BIT(16)
  66. #define PESQI_LANES_SHIFT 20
  67. #define PESQI_SINGLE_LANE 0
  68. #define PESQI_DUAL_LANE 1
  69. #define PESQI_QUAD_LANE 2
  70. #define PESQI_CSEN_SHIFT 24
  71. #define PESQI_EN BIT(23)
  72. /* PESQI_CLK_CTRL_REG fields */
  73. #define PESQI_CLK_EN BIT(0)
  74. #define PESQI_CLK_STABLE BIT(1)
  75. #define PESQI_CLKDIV_SHIFT 8
  76. #define PESQI_CLKDIV 0xff
  77. /* PESQI_INT_THR/CMD_THR_REG */
  78. #define PESQI_TXTHR_MASK 0x1f
  79. #define PESQI_TXTHR_SHIFT 8
  80. #define PESQI_RXTHR_MASK 0x1f
  81. #define PESQI_RXTHR_SHIFT 0
  82. /* PESQI_INT_EN/INT_STAT/INT_SIG_EN_REG */
  83. #define PESQI_TXEMPTY BIT(0)
  84. #define PESQI_TXFULL BIT(1)
  85. #define PESQI_TXTHR BIT(2)
  86. #define PESQI_RXEMPTY BIT(3)
  87. #define PESQI_RXFULL BIT(4)
  88. #define PESQI_RXTHR BIT(5)
  89. #define PESQI_BDDONE BIT(9) /* BD processing complete */
  90. #define PESQI_PKTCOMP BIT(10) /* packet processing complete */
  91. #define PESQI_DMAERR BIT(11) /* error */
  92. /* PESQI_BD_CTRL_REG */
  93. #define PESQI_DMA_EN BIT(0) /* enable DMA engine */
  94. #define PESQI_POLL_EN BIT(1) /* enable polling */
  95. #define PESQI_BDP_START BIT(2) /* start BD processor */
  96. /* PESQI controller buffer descriptor */
  97. struct buf_desc {
  98. u32 bd_ctrl; /* control */
  99. u32 bd_status; /* reserved */
  100. u32 bd_addr; /* DMA buffer addr */
  101. u32 bd_nextp; /* next item in chain */
  102. };
  103. /* bd_ctrl */
  104. #define BD_BUFLEN 0x1ff
  105. #define BD_CBD_INT_EN BIT(16) /* Current BD is processed */
  106. #define BD_PKT_INT_EN BIT(17) /* All BDs of PKT processed */
  107. #define BD_LIFM BIT(18) /* last data of pkt */
  108. #define BD_LAST BIT(19) /* end of list */
  109. #define BD_DATA_RECV BIT(20) /* receive data */
  110. #define BD_DDR BIT(21) /* DDR mode */
  111. #define BD_DUAL BIT(22) /* Dual SPI */
  112. #define BD_QUAD BIT(23) /* Quad SPI */
  113. #define BD_LSBF BIT(25) /* LSB First */
  114. #define BD_STAT_CHECK BIT(27) /* Status poll */
  115. #define BD_DEVSEL_SHIFT 28 /* CS */
  116. #define BD_CS_DEASSERT BIT(30) /* de-assert CS after current BD */
  117. #define BD_EN BIT(31) /* BD owned by H/W */
  118. /**
  119. * struct ring_desc - Representation of SQI ring descriptor
  120. * @list: list element to add to free or used list.
  121. * @bd: PESQI controller buffer descriptor
  122. * @bd_dma: DMA address of PESQI controller buffer descriptor
  123. * @xfer_len: transfer length
  124. */
  125. struct ring_desc {
  126. struct list_head list;
  127. struct buf_desc *bd;
  128. dma_addr_t bd_dma;
  129. u32 xfer_len;
  130. };
  131. /* Global constants */
  132. #define PESQI_BD_BUF_LEN_MAX 256
  133. #define PESQI_BD_COUNT 256 /* max 64KB data per spi message */
  134. struct pic32_sqi {
  135. void __iomem *regs;
  136. struct clk *sys_clk;
  137. struct clk *base_clk; /* drives spi clock */
  138. struct spi_master *master;
  139. int irq;
  140. struct completion xfer_done;
  141. struct ring_desc *ring;
  142. void *bd;
  143. dma_addr_t bd_dma;
  144. struct list_head bd_list_free; /* free */
  145. struct list_head bd_list_used; /* allocated */
  146. struct spi_device *cur_spi;
  147. u32 cur_speed;
  148. u8 cur_mode;
  149. };
  150. static inline void pic32_setbits(void __iomem *reg, u32 set)
  151. {
  152. writel(readl(reg) | set, reg);
  153. }
  154. static inline void pic32_clrbits(void __iomem *reg, u32 clr)
  155. {
  156. writel(readl(reg) & ~clr, reg);
  157. }
  158. static int pic32_sqi_set_clk_rate(struct pic32_sqi *sqi, u32 sck)
  159. {
  160. u32 val, div;
  161. /* div = base_clk / (2 * spi_clk) */
  162. div = clk_get_rate(sqi->base_clk) / (2 * sck);
  163. div &= PESQI_CLKDIV;
  164. val = readl(sqi->regs + PESQI_CLK_CTRL_REG);
  165. /* apply new divider */
  166. val &= ~(PESQI_CLK_STABLE | (PESQI_CLKDIV << PESQI_CLKDIV_SHIFT));
  167. val |= div << PESQI_CLKDIV_SHIFT;
  168. writel(val, sqi->regs + PESQI_CLK_CTRL_REG);
  169. /* wait for stability */
  170. return readl_poll_timeout(sqi->regs + PESQI_CLK_CTRL_REG, val,
  171. val & PESQI_CLK_STABLE, 1, 5000);
  172. }
  173. static inline void pic32_sqi_enable_int(struct pic32_sqi *sqi)
  174. {
  175. u32 mask = PESQI_DMAERR | PESQI_BDDONE | PESQI_PKTCOMP;
  176. writel(mask, sqi->regs + PESQI_INT_ENABLE_REG);
  177. /* INT_SIGEN works as interrupt-gate to INTR line */
  178. writel(mask, sqi->regs + PESQI_INT_SIGEN_REG);
  179. }
  180. static inline void pic32_sqi_disable_int(struct pic32_sqi *sqi)
  181. {
  182. writel(0, sqi->regs + PESQI_INT_ENABLE_REG);
  183. writel(0, sqi->regs + PESQI_INT_SIGEN_REG);
  184. }
  185. static irqreturn_t pic32_sqi_isr(int irq, void *dev_id)
  186. {
  187. struct pic32_sqi *sqi = dev_id;
  188. u32 enable, status;
  189. enable = readl(sqi->regs + PESQI_INT_ENABLE_REG);
  190. status = readl(sqi->regs + PESQI_INT_STAT_REG);
  191. /* check spurious interrupt */
  192. if (!status)
  193. return IRQ_NONE;
  194. if (status & PESQI_DMAERR) {
  195. enable = 0;
  196. goto irq_done;
  197. }
  198. if (status & PESQI_TXTHR)
  199. enable &= ~(PESQI_TXTHR | PESQI_TXFULL | PESQI_TXEMPTY);
  200. if (status & PESQI_RXTHR)
  201. enable &= ~(PESQI_RXTHR | PESQI_RXFULL | PESQI_RXEMPTY);
  202. if (status & PESQI_BDDONE)
  203. enable &= ~PESQI_BDDONE;
  204. /* packet processing completed */
  205. if (status & PESQI_PKTCOMP) {
  206. /* mask all interrupts */
  207. enable = 0;
  208. /* complete trasaction */
  209. complete(&sqi->xfer_done);
  210. }
  211. irq_done:
  212. /* interrupts are sticky, so mask when handled */
  213. writel(enable, sqi->regs + PESQI_INT_ENABLE_REG);
  214. return IRQ_HANDLED;
  215. }
  216. static struct ring_desc *ring_desc_get(struct pic32_sqi *sqi)
  217. {
  218. struct ring_desc *rdesc;
  219. if (list_empty(&sqi->bd_list_free))
  220. return NULL;
  221. rdesc = list_first_entry(&sqi->bd_list_free, struct ring_desc, list);
  222. list_del(&rdesc->list);
  223. list_add_tail(&rdesc->list, &sqi->bd_list_used);
  224. return rdesc;
  225. }
  226. static void ring_desc_put(struct pic32_sqi *sqi, struct ring_desc *rdesc)
  227. {
  228. list_del(&rdesc->list);
  229. list_add(&rdesc->list, &sqi->bd_list_free);
  230. }
  231. static int pic32_sqi_one_transfer(struct pic32_sqi *sqi,
  232. struct spi_message *mesg,
  233. struct spi_transfer *xfer)
  234. {
  235. struct spi_device *spi = mesg->spi;
  236. struct scatterlist *sg, *sgl;
  237. struct ring_desc *rdesc;
  238. struct buf_desc *bd;
  239. int nents, i;
  240. u32 bd_ctrl;
  241. u32 nbits;
  242. /* Device selection */
  243. bd_ctrl = spi->chip_select << BD_DEVSEL_SHIFT;
  244. /* half-duplex: select transfer buffer, direction and lane */
  245. if (xfer->rx_buf) {
  246. bd_ctrl |= BD_DATA_RECV;
  247. nbits = xfer->rx_nbits;
  248. sgl = xfer->rx_sg.sgl;
  249. nents = xfer->rx_sg.nents;
  250. } else {
  251. nbits = xfer->tx_nbits;
  252. sgl = xfer->tx_sg.sgl;
  253. nents = xfer->tx_sg.nents;
  254. }
  255. if (nbits & SPI_NBITS_QUAD)
  256. bd_ctrl |= BD_QUAD;
  257. else if (nbits & SPI_NBITS_DUAL)
  258. bd_ctrl |= BD_DUAL;
  259. /* LSB first */
  260. if (spi->mode & SPI_LSB_FIRST)
  261. bd_ctrl |= BD_LSBF;
  262. /* ownership to hardware */
  263. bd_ctrl |= BD_EN;
  264. for_each_sg(sgl, sg, nents, i) {
  265. /* get ring descriptor */
  266. rdesc = ring_desc_get(sqi);
  267. if (!rdesc)
  268. break;
  269. bd = rdesc->bd;
  270. /* BD CTRL: length */
  271. rdesc->xfer_len = sg_dma_len(sg);
  272. bd->bd_ctrl = bd_ctrl;
  273. bd->bd_ctrl |= rdesc->xfer_len;
  274. /* BD STAT */
  275. bd->bd_status = 0;
  276. /* BD BUFFER ADDRESS */
  277. bd->bd_addr = sg->dma_address;
  278. }
  279. return 0;
  280. }
  281. static int pic32_sqi_prepare_hardware(struct spi_master *master)
  282. {
  283. struct pic32_sqi *sqi = spi_master_get_devdata(master);
  284. /* enable spi interface */
  285. pic32_setbits(sqi->regs + PESQI_CONF_REG, PESQI_EN);
  286. /* enable spi clk */
  287. pic32_setbits(sqi->regs + PESQI_CLK_CTRL_REG, PESQI_CLK_EN);
  288. return 0;
  289. }
  290. static bool pic32_sqi_can_dma(struct spi_master *master,
  291. struct spi_device *spi,
  292. struct spi_transfer *x)
  293. {
  294. /* Do DMA irrespective of transfer size */
  295. return true;
  296. }
  297. static int pic32_sqi_one_message(struct spi_master *master,
  298. struct spi_message *msg)
  299. {
  300. struct spi_device *spi = msg->spi;
  301. struct ring_desc *rdesc, *next;
  302. struct spi_transfer *xfer;
  303. struct pic32_sqi *sqi;
  304. int ret = 0, mode;
  305. unsigned long timeout;
  306. u32 val;
  307. sqi = spi_master_get_devdata(master);
  308. reinit_completion(&sqi->xfer_done);
  309. msg->actual_length = 0;
  310. /* We can't handle spi_transfer specific "speed_hz", "bits_per_word"
  311. * and "delay_usecs". But spi_device specific speed and mode change
  312. * can be handled at best during spi chip-select switch.
  313. */
  314. if (sqi->cur_spi != spi) {
  315. /* set spi speed */
  316. if (sqi->cur_speed != spi->max_speed_hz) {
  317. sqi->cur_speed = spi->max_speed_hz;
  318. ret = pic32_sqi_set_clk_rate(sqi, spi->max_speed_hz);
  319. if (ret)
  320. dev_warn(&spi->dev, "set_clk, %d\n", ret);
  321. }
  322. /* set spi mode */
  323. mode = spi->mode & (SPI_MODE_3 | SPI_LSB_FIRST);
  324. if (sqi->cur_mode != mode) {
  325. val = readl(sqi->regs + PESQI_CONF_REG);
  326. val &= ~(PESQI_CPOL | PESQI_CPHA | PESQI_LSBF);
  327. if (mode & SPI_CPOL)
  328. val |= PESQI_CPOL;
  329. if (mode & SPI_LSB_FIRST)
  330. val |= PESQI_LSBF;
  331. val |= PESQI_CPHA;
  332. writel(val, sqi->regs + PESQI_CONF_REG);
  333. sqi->cur_mode = mode;
  334. }
  335. sqi->cur_spi = spi;
  336. }
  337. /* prepare hardware desc-list(BD) for transfer(s) */
  338. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  339. ret = pic32_sqi_one_transfer(sqi, msg, xfer);
  340. if (ret) {
  341. dev_err(&spi->dev, "xfer %p err\n", xfer);
  342. goto xfer_out;
  343. }
  344. }
  345. /* BDs are prepared and chained. Now mark LAST_BD, CS_DEASSERT at last
  346. * element of the list.
  347. */
  348. rdesc = list_last_entry(&sqi->bd_list_used, struct ring_desc, list);
  349. rdesc->bd->bd_ctrl |= BD_LAST | BD_CS_DEASSERT |
  350. BD_LIFM | BD_PKT_INT_EN;
  351. /* set base address BD list for DMA engine */
  352. rdesc = list_first_entry(&sqi->bd_list_used, struct ring_desc, list);
  353. writel(rdesc->bd_dma, sqi->regs + PESQI_BD_BASE_ADDR_REG);
  354. /* enable interrupt */
  355. pic32_sqi_enable_int(sqi);
  356. /* enable DMA engine */
  357. val = PESQI_DMA_EN | PESQI_POLL_EN | PESQI_BDP_START;
  358. writel(val, sqi->regs + PESQI_BD_CTRL_REG);
  359. /* wait for xfer completion */
  360. timeout = wait_for_completion_timeout(&sqi->xfer_done, 5 * HZ);
  361. if (timeout == 0) {
  362. dev_err(&sqi->master->dev, "wait timedout/interrupted\n");
  363. ret = -ETIMEDOUT;
  364. msg->status = ret;
  365. } else {
  366. /* success */
  367. msg->status = 0;
  368. ret = 0;
  369. }
  370. /* disable DMA */
  371. writel(0, sqi->regs + PESQI_BD_CTRL_REG);
  372. pic32_sqi_disable_int(sqi);
  373. xfer_out:
  374. list_for_each_entry_safe_reverse(rdesc, next,
  375. &sqi->bd_list_used, list) {
  376. /* Update total byte transferred */
  377. msg->actual_length += rdesc->xfer_len;
  378. /* release ring descr */
  379. ring_desc_put(sqi, rdesc);
  380. }
  381. spi_finalize_current_message(spi->master);
  382. return ret;
  383. }
  384. static int pic32_sqi_unprepare_hardware(struct spi_master *master)
  385. {
  386. struct pic32_sqi *sqi = spi_master_get_devdata(master);
  387. /* disable clk */
  388. pic32_clrbits(sqi->regs + PESQI_CLK_CTRL_REG, PESQI_CLK_EN);
  389. /* disable spi */
  390. pic32_clrbits(sqi->regs + PESQI_CONF_REG, PESQI_EN);
  391. return 0;
  392. }
  393. static int ring_desc_ring_alloc(struct pic32_sqi *sqi)
  394. {
  395. struct ring_desc *rdesc;
  396. struct buf_desc *bd;
  397. int i;
  398. /* allocate coherent DMAable memory for hardware buffer descriptors. */
  399. sqi->bd = dma_zalloc_coherent(&sqi->master->dev,
  400. sizeof(*bd) * PESQI_BD_COUNT,
  401. &sqi->bd_dma, GFP_DMA32);
  402. if (!sqi->bd) {
  403. dev_err(&sqi->master->dev, "failed allocating dma buffer\n");
  404. return -ENOMEM;
  405. }
  406. /* allocate software ring descriptors */
  407. sqi->ring = kcalloc(PESQI_BD_COUNT, sizeof(*rdesc), GFP_KERNEL);
  408. if (!sqi->ring) {
  409. dma_free_coherent(&sqi->master->dev,
  410. sizeof(*bd) * PESQI_BD_COUNT,
  411. sqi->bd, sqi->bd_dma);
  412. return -ENOMEM;
  413. }
  414. bd = (struct buf_desc *)sqi->bd;
  415. INIT_LIST_HEAD(&sqi->bd_list_free);
  416. INIT_LIST_HEAD(&sqi->bd_list_used);
  417. /* initialize ring-desc */
  418. for (i = 0, rdesc = sqi->ring; i < PESQI_BD_COUNT; i++, rdesc++) {
  419. INIT_LIST_HEAD(&rdesc->list);
  420. rdesc->bd = &bd[i];
  421. rdesc->bd_dma = sqi->bd_dma + (void *)&bd[i] - (void *)bd;
  422. list_add_tail(&rdesc->list, &sqi->bd_list_free);
  423. }
  424. /* Prepare BD: chain to next BD(s) */
  425. for (i = 0, rdesc = sqi->ring; i < PESQI_BD_COUNT - 1; i++)
  426. bd[i].bd_nextp = rdesc[i + 1].bd_dma;
  427. bd[PESQI_BD_COUNT - 1].bd_nextp = 0;
  428. return 0;
  429. }
  430. static void ring_desc_ring_free(struct pic32_sqi *sqi)
  431. {
  432. dma_free_coherent(&sqi->master->dev,
  433. sizeof(struct buf_desc) * PESQI_BD_COUNT,
  434. sqi->bd, sqi->bd_dma);
  435. kfree(sqi->ring);
  436. }
  437. static void pic32_sqi_hw_init(struct pic32_sqi *sqi)
  438. {
  439. unsigned long flags;
  440. u32 val;
  441. /* Soft-reset of PESQI controller triggers interrupt.
  442. * We are not yet ready to handle them so disable CPU
  443. * interrupt for the time being.
  444. */
  445. local_irq_save(flags);
  446. /* assert soft-reset */
  447. writel(PESQI_SOFT_RESET, sqi->regs + PESQI_CONF_REG);
  448. /* wait until clear */
  449. readl_poll_timeout_atomic(sqi->regs + PESQI_CONF_REG, val,
  450. !(val & PESQI_SOFT_RESET), 1, 5000);
  451. /* disable all interrupts */
  452. pic32_sqi_disable_int(sqi);
  453. /* Now it is safe to enable back CPU interrupt */
  454. local_irq_restore(flags);
  455. /* tx and rx fifo interrupt threshold */
  456. val = readl(sqi->regs + PESQI_CMD_THRES_REG);
  457. val &= ~(PESQI_TXTHR_MASK << PESQI_TXTHR_SHIFT);
  458. val &= ~(PESQI_RXTHR_MASK << PESQI_RXTHR_SHIFT);
  459. val |= (1U << PESQI_TXTHR_SHIFT) | (1U << PESQI_RXTHR_SHIFT);
  460. writel(val, sqi->regs + PESQI_CMD_THRES_REG);
  461. val = readl(sqi->regs + PESQI_INT_THRES_REG);
  462. val &= ~(PESQI_TXTHR_MASK << PESQI_TXTHR_SHIFT);
  463. val &= ~(PESQI_RXTHR_MASK << PESQI_RXTHR_SHIFT);
  464. val |= (1U << PESQI_TXTHR_SHIFT) | (1U << PESQI_RXTHR_SHIFT);
  465. writel(val, sqi->regs + PESQI_INT_THRES_REG);
  466. /* default configuration */
  467. val = readl(sqi->regs + PESQI_CONF_REG);
  468. /* set mode: DMA */
  469. val &= ~PESQI_MODE;
  470. val |= PESQI_MODE_DMA << PESQI_MODE_SHIFT;
  471. writel(val, sqi->regs + PESQI_CONF_REG);
  472. /* DATAEN - SQIID0-ID3 */
  473. val |= PESQI_QUAD_LANE << PESQI_LANES_SHIFT;
  474. /* burst/INCR4 enable */
  475. val |= PESQI_BURST_EN;
  476. /* CSEN - all CS */
  477. val |= 3U << PESQI_CSEN_SHIFT;
  478. writel(val, sqi->regs + PESQI_CONF_REG);
  479. /* write poll count */
  480. writel(0, sqi->regs + PESQI_BD_POLL_CTRL_REG);
  481. sqi->cur_speed = 0;
  482. sqi->cur_mode = -1;
  483. }
  484. static int pic32_sqi_probe(struct platform_device *pdev)
  485. {
  486. struct spi_master *master;
  487. struct pic32_sqi *sqi;
  488. struct resource *reg;
  489. int ret;
  490. master = spi_alloc_master(&pdev->dev, sizeof(*sqi));
  491. if (!master)
  492. return -ENOMEM;
  493. sqi = spi_master_get_devdata(master);
  494. sqi->master = master;
  495. reg = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  496. sqi->regs = devm_ioremap_resource(&pdev->dev, reg);
  497. if (IS_ERR(sqi->regs)) {
  498. ret = PTR_ERR(sqi->regs);
  499. goto err_free_master;
  500. }
  501. /* irq */
  502. sqi->irq = platform_get_irq(pdev, 0);
  503. if (sqi->irq < 0) {
  504. dev_err(&pdev->dev, "no irq found\n");
  505. ret = sqi->irq;
  506. goto err_free_master;
  507. }
  508. /* clocks */
  509. sqi->sys_clk = devm_clk_get(&pdev->dev, "reg_ck");
  510. if (IS_ERR(sqi->sys_clk)) {
  511. ret = PTR_ERR(sqi->sys_clk);
  512. dev_err(&pdev->dev, "no sys_clk ?\n");
  513. goto err_free_master;
  514. }
  515. sqi->base_clk = devm_clk_get(&pdev->dev, "spi_ck");
  516. if (IS_ERR(sqi->base_clk)) {
  517. ret = PTR_ERR(sqi->base_clk);
  518. dev_err(&pdev->dev, "no base clk ?\n");
  519. goto err_free_master;
  520. }
  521. ret = clk_prepare_enable(sqi->sys_clk);
  522. if (ret) {
  523. dev_err(&pdev->dev, "sys clk enable failed\n");
  524. goto err_free_master;
  525. }
  526. ret = clk_prepare_enable(sqi->base_clk);
  527. if (ret) {
  528. dev_err(&pdev->dev, "base clk enable failed\n");
  529. clk_disable_unprepare(sqi->sys_clk);
  530. goto err_free_master;
  531. }
  532. init_completion(&sqi->xfer_done);
  533. /* initialize hardware */
  534. pic32_sqi_hw_init(sqi);
  535. /* allocate buffers & descriptors */
  536. ret = ring_desc_ring_alloc(sqi);
  537. if (ret) {
  538. dev_err(&pdev->dev, "ring alloc failed\n");
  539. goto err_disable_clk;
  540. }
  541. /* install irq handlers */
  542. ret = request_irq(sqi->irq, pic32_sqi_isr, 0,
  543. dev_name(&pdev->dev), sqi);
  544. if (ret < 0) {
  545. dev_err(&pdev->dev, "request_irq(%d), failed\n", sqi->irq);
  546. goto err_free_ring;
  547. }
  548. /* register master */
  549. master->num_chipselect = 2;
  550. master->max_speed_hz = clk_get_rate(sqi->base_clk);
  551. master->dma_alignment = 32;
  552. master->max_dma_len = PESQI_BD_BUF_LEN_MAX;
  553. master->dev.of_node = of_node_get(pdev->dev.of_node);
  554. master->mode_bits = SPI_MODE_3 | SPI_MODE_0 | SPI_TX_DUAL |
  555. SPI_RX_DUAL | SPI_TX_QUAD | SPI_RX_QUAD;
  556. master->flags = SPI_MASTER_HALF_DUPLEX;
  557. master->can_dma = pic32_sqi_can_dma;
  558. master->bits_per_word_mask = SPI_BPW_RANGE_MASK(8, 32);
  559. master->transfer_one_message = pic32_sqi_one_message;
  560. master->prepare_transfer_hardware = pic32_sqi_prepare_hardware;
  561. master->unprepare_transfer_hardware = pic32_sqi_unprepare_hardware;
  562. ret = devm_spi_register_master(&pdev->dev, master);
  563. if (ret) {
  564. dev_err(&master->dev, "failed registering spi master\n");
  565. free_irq(sqi->irq, sqi);
  566. goto err_free_ring;
  567. }
  568. platform_set_drvdata(pdev, sqi);
  569. return 0;
  570. err_free_ring:
  571. ring_desc_ring_free(sqi);
  572. err_disable_clk:
  573. clk_disable_unprepare(sqi->base_clk);
  574. clk_disable_unprepare(sqi->sys_clk);
  575. err_free_master:
  576. spi_master_put(master);
  577. return ret;
  578. }
  579. static int pic32_sqi_remove(struct platform_device *pdev)
  580. {
  581. struct pic32_sqi *sqi = platform_get_drvdata(pdev);
  582. /* release resources */
  583. free_irq(sqi->irq, sqi);
  584. ring_desc_ring_free(sqi);
  585. /* disable clk */
  586. clk_disable_unprepare(sqi->base_clk);
  587. clk_disable_unprepare(sqi->sys_clk);
  588. return 0;
  589. }
  590. static const struct of_device_id pic32_sqi_of_ids[] = {
  591. {.compatible = "microchip,pic32mzda-sqi",},
  592. {},
  593. };
  594. MODULE_DEVICE_TABLE(of, pic32_sqi_of_ids);
  595. static struct platform_driver pic32_sqi_driver = {
  596. .driver = {
  597. .name = "sqi-pic32",
  598. .of_match_table = of_match_ptr(pic32_sqi_of_ids),
  599. },
  600. .probe = pic32_sqi_probe,
  601. .remove = pic32_sqi_remove,
  602. };
  603. module_platform_driver(pic32_sqi_driver);
  604. MODULE_AUTHOR("Purna Chandra Mandal <purna.mandal@microchip.com>");
  605. MODULE_DESCRIPTION("Microchip SPI driver for PIC32 SQI controller.");
  606. MODULE_LICENSE("GPL v2");