spi-cavium.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329
  1. #ifndef __SPI_CAVIUM_H
  2. #define __SPI_CAVIUM_H
  3. #define OCTEON_SPI_MAX_BYTES 9
  4. #define OCTEON_SPI_MAX_CLOCK_HZ 16000000
  5. struct octeon_spi_regs {
  6. int config;
  7. int status;
  8. int tx;
  9. int data;
  10. };
  11. struct octeon_spi {
  12. void __iomem *register_base;
  13. u64 last_cfg;
  14. u64 cs_enax;
  15. int sys_freq;
  16. struct octeon_spi_regs regs;
  17. };
  18. #define OCTEON_SPI_CFG(x) (x->regs.config)
  19. #define OCTEON_SPI_STS(x) (x->regs.status)
  20. #define OCTEON_SPI_TX(x) (x->regs.tx)
  21. #define OCTEON_SPI_DAT0(x) (x->regs.data)
  22. int octeon_spi_transfer_one_message(struct spi_master *master,
  23. struct spi_message *msg);
  24. /* MPI register descriptions */
  25. #define CVMX_MPI_CFG (CVMX_ADD_IO_SEG(0x0001070000001000ull))
  26. #define CVMX_MPI_DATX(offset) (CVMX_ADD_IO_SEG(0x0001070000001080ull) + ((offset) & 15) * 8)
  27. #define CVMX_MPI_STS (CVMX_ADD_IO_SEG(0x0001070000001008ull))
  28. #define CVMX_MPI_TX (CVMX_ADD_IO_SEG(0x0001070000001010ull))
  29. union cvmx_mpi_cfg {
  30. uint64_t u64;
  31. struct cvmx_mpi_cfg_s {
  32. #ifdef __BIG_ENDIAN_BITFIELD
  33. uint64_t reserved_29_63:35;
  34. uint64_t clkdiv:13;
  35. uint64_t csena3:1;
  36. uint64_t csena2:1;
  37. uint64_t csena1:1;
  38. uint64_t csena0:1;
  39. uint64_t cslate:1;
  40. uint64_t tritx:1;
  41. uint64_t idleclks:2;
  42. uint64_t cshi:1;
  43. uint64_t csena:1;
  44. uint64_t int_ena:1;
  45. uint64_t lsbfirst:1;
  46. uint64_t wireor:1;
  47. uint64_t clk_cont:1;
  48. uint64_t idlelo:1;
  49. uint64_t enable:1;
  50. #else
  51. uint64_t enable:1;
  52. uint64_t idlelo:1;
  53. uint64_t clk_cont:1;
  54. uint64_t wireor:1;
  55. uint64_t lsbfirst:1;
  56. uint64_t int_ena:1;
  57. uint64_t csena:1;
  58. uint64_t cshi:1;
  59. uint64_t idleclks:2;
  60. uint64_t tritx:1;
  61. uint64_t cslate:1;
  62. uint64_t csena0:1;
  63. uint64_t csena1:1;
  64. uint64_t csena2:1;
  65. uint64_t csena3:1;
  66. uint64_t clkdiv:13;
  67. uint64_t reserved_29_63:35;
  68. #endif
  69. } s;
  70. struct cvmx_mpi_cfg_cn30xx {
  71. #ifdef __BIG_ENDIAN_BITFIELD
  72. uint64_t reserved_29_63:35;
  73. uint64_t clkdiv:13;
  74. uint64_t reserved_12_15:4;
  75. uint64_t cslate:1;
  76. uint64_t tritx:1;
  77. uint64_t idleclks:2;
  78. uint64_t cshi:1;
  79. uint64_t csena:1;
  80. uint64_t int_ena:1;
  81. uint64_t lsbfirst:1;
  82. uint64_t wireor:1;
  83. uint64_t clk_cont:1;
  84. uint64_t idlelo:1;
  85. uint64_t enable:1;
  86. #else
  87. uint64_t enable:1;
  88. uint64_t idlelo:1;
  89. uint64_t clk_cont:1;
  90. uint64_t wireor:1;
  91. uint64_t lsbfirst:1;
  92. uint64_t int_ena:1;
  93. uint64_t csena:1;
  94. uint64_t cshi:1;
  95. uint64_t idleclks:2;
  96. uint64_t tritx:1;
  97. uint64_t cslate:1;
  98. uint64_t reserved_12_15:4;
  99. uint64_t clkdiv:13;
  100. uint64_t reserved_29_63:35;
  101. #endif
  102. } cn30xx;
  103. struct cvmx_mpi_cfg_cn31xx {
  104. #ifdef __BIG_ENDIAN_BITFIELD
  105. uint64_t reserved_29_63:35;
  106. uint64_t clkdiv:13;
  107. uint64_t reserved_11_15:5;
  108. uint64_t tritx:1;
  109. uint64_t idleclks:2;
  110. uint64_t cshi:1;
  111. uint64_t csena:1;
  112. uint64_t int_ena:1;
  113. uint64_t lsbfirst:1;
  114. uint64_t wireor:1;
  115. uint64_t clk_cont:1;
  116. uint64_t idlelo:1;
  117. uint64_t enable:1;
  118. #else
  119. uint64_t enable:1;
  120. uint64_t idlelo:1;
  121. uint64_t clk_cont:1;
  122. uint64_t wireor:1;
  123. uint64_t lsbfirst:1;
  124. uint64_t int_ena:1;
  125. uint64_t csena:1;
  126. uint64_t cshi:1;
  127. uint64_t idleclks:2;
  128. uint64_t tritx:1;
  129. uint64_t reserved_11_15:5;
  130. uint64_t clkdiv:13;
  131. uint64_t reserved_29_63:35;
  132. #endif
  133. } cn31xx;
  134. struct cvmx_mpi_cfg_cn30xx cn50xx;
  135. struct cvmx_mpi_cfg_cn61xx {
  136. #ifdef __BIG_ENDIAN_BITFIELD
  137. uint64_t reserved_29_63:35;
  138. uint64_t clkdiv:13;
  139. uint64_t reserved_14_15:2;
  140. uint64_t csena1:1;
  141. uint64_t csena0:1;
  142. uint64_t cslate:1;
  143. uint64_t tritx:1;
  144. uint64_t idleclks:2;
  145. uint64_t cshi:1;
  146. uint64_t reserved_6_6:1;
  147. uint64_t int_ena:1;
  148. uint64_t lsbfirst:1;
  149. uint64_t wireor:1;
  150. uint64_t clk_cont:1;
  151. uint64_t idlelo:1;
  152. uint64_t enable:1;
  153. #else
  154. uint64_t enable:1;
  155. uint64_t idlelo:1;
  156. uint64_t clk_cont:1;
  157. uint64_t wireor:1;
  158. uint64_t lsbfirst:1;
  159. uint64_t int_ena:1;
  160. uint64_t reserved_6_6:1;
  161. uint64_t cshi:1;
  162. uint64_t idleclks:2;
  163. uint64_t tritx:1;
  164. uint64_t cslate:1;
  165. uint64_t csena0:1;
  166. uint64_t csena1:1;
  167. uint64_t reserved_14_15:2;
  168. uint64_t clkdiv:13;
  169. uint64_t reserved_29_63:35;
  170. #endif
  171. } cn61xx;
  172. struct cvmx_mpi_cfg_cn66xx {
  173. #ifdef __BIG_ENDIAN_BITFIELD
  174. uint64_t reserved_29_63:35;
  175. uint64_t clkdiv:13;
  176. uint64_t csena3:1;
  177. uint64_t csena2:1;
  178. uint64_t reserved_12_13:2;
  179. uint64_t cslate:1;
  180. uint64_t tritx:1;
  181. uint64_t idleclks:2;
  182. uint64_t cshi:1;
  183. uint64_t reserved_6_6:1;
  184. uint64_t int_ena:1;
  185. uint64_t lsbfirst:1;
  186. uint64_t wireor:1;
  187. uint64_t clk_cont:1;
  188. uint64_t idlelo:1;
  189. uint64_t enable:1;
  190. #else
  191. uint64_t enable:1;
  192. uint64_t idlelo:1;
  193. uint64_t clk_cont:1;
  194. uint64_t wireor:1;
  195. uint64_t lsbfirst:1;
  196. uint64_t int_ena:1;
  197. uint64_t reserved_6_6:1;
  198. uint64_t cshi:1;
  199. uint64_t idleclks:2;
  200. uint64_t tritx:1;
  201. uint64_t cslate:1;
  202. uint64_t reserved_12_13:2;
  203. uint64_t csena2:1;
  204. uint64_t csena3:1;
  205. uint64_t clkdiv:13;
  206. uint64_t reserved_29_63:35;
  207. #endif
  208. } cn66xx;
  209. struct cvmx_mpi_cfg_cn61xx cnf71xx;
  210. };
  211. union cvmx_mpi_datx {
  212. uint64_t u64;
  213. struct cvmx_mpi_datx_s {
  214. #ifdef __BIG_ENDIAN_BITFIELD
  215. uint64_t reserved_8_63:56;
  216. uint64_t data:8;
  217. #else
  218. uint64_t data:8;
  219. uint64_t reserved_8_63:56;
  220. #endif
  221. } s;
  222. struct cvmx_mpi_datx_s cn30xx;
  223. struct cvmx_mpi_datx_s cn31xx;
  224. struct cvmx_mpi_datx_s cn50xx;
  225. struct cvmx_mpi_datx_s cn61xx;
  226. struct cvmx_mpi_datx_s cn66xx;
  227. struct cvmx_mpi_datx_s cnf71xx;
  228. };
  229. union cvmx_mpi_sts {
  230. uint64_t u64;
  231. struct cvmx_mpi_sts_s {
  232. #ifdef __BIG_ENDIAN_BITFIELD
  233. uint64_t reserved_13_63:51;
  234. uint64_t rxnum:5;
  235. uint64_t reserved_1_7:7;
  236. uint64_t busy:1;
  237. #else
  238. uint64_t busy:1;
  239. uint64_t reserved_1_7:7;
  240. uint64_t rxnum:5;
  241. uint64_t reserved_13_63:51;
  242. #endif
  243. } s;
  244. struct cvmx_mpi_sts_s cn30xx;
  245. struct cvmx_mpi_sts_s cn31xx;
  246. struct cvmx_mpi_sts_s cn50xx;
  247. struct cvmx_mpi_sts_s cn61xx;
  248. struct cvmx_mpi_sts_s cn66xx;
  249. struct cvmx_mpi_sts_s cnf71xx;
  250. };
  251. union cvmx_mpi_tx {
  252. uint64_t u64;
  253. struct cvmx_mpi_tx_s {
  254. #ifdef __BIG_ENDIAN_BITFIELD
  255. uint64_t reserved_22_63:42;
  256. uint64_t csid:2;
  257. uint64_t reserved_17_19:3;
  258. uint64_t leavecs:1;
  259. uint64_t reserved_13_15:3;
  260. uint64_t txnum:5;
  261. uint64_t reserved_5_7:3;
  262. uint64_t totnum:5;
  263. #else
  264. uint64_t totnum:5;
  265. uint64_t reserved_5_7:3;
  266. uint64_t txnum:5;
  267. uint64_t reserved_13_15:3;
  268. uint64_t leavecs:1;
  269. uint64_t reserved_17_19:3;
  270. uint64_t csid:2;
  271. uint64_t reserved_22_63:42;
  272. #endif
  273. } s;
  274. struct cvmx_mpi_tx_cn30xx {
  275. #ifdef __BIG_ENDIAN_BITFIELD
  276. uint64_t reserved_17_63:47;
  277. uint64_t leavecs:1;
  278. uint64_t reserved_13_15:3;
  279. uint64_t txnum:5;
  280. uint64_t reserved_5_7:3;
  281. uint64_t totnum:5;
  282. #else
  283. uint64_t totnum:5;
  284. uint64_t reserved_5_7:3;
  285. uint64_t txnum:5;
  286. uint64_t reserved_13_15:3;
  287. uint64_t leavecs:1;
  288. uint64_t reserved_17_63:47;
  289. #endif
  290. } cn30xx;
  291. struct cvmx_mpi_tx_cn30xx cn31xx;
  292. struct cvmx_mpi_tx_cn30xx cn50xx;
  293. struct cvmx_mpi_tx_cn61xx {
  294. #ifdef __BIG_ENDIAN_BITFIELD
  295. uint64_t reserved_21_63:43;
  296. uint64_t csid:1;
  297. uint64_t reserved_17_19:3;
  298. uint64_t leavecs:1;
  299. uint64_t reserved_13_15:3;
  300. uint64_t txnum:5;
  301. uint64_t reserved_5_7:3;
  302. uint64_t totnum:5;
  303. #else
  304. uint64_t totnum:5;
  305. uint64_t reserved_5_7:3;
  306. uint64_t txnum:5;
  307. uint64_t reserved_13_15:3;
  308. uint64_t leavecs:1;
  309. uint64_t reserved_17_19:3;
  310. uint64_t csid:1;
  311. uint64_t reserved_21_63:43;
  312. #endif
  313. } cn61xx;
  314. struct cvmx_mpi_tx_s cn66xx;
  315. struct cvmx_mpi_tx_cn61xx cnf71xx;
  316. };
  317. #endif /* __SPI_CAVIUM_H */