pm_domains.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755
  1. /*
  2. * Rockchip Generic power domain support.
  3. *
  4. * Copyright (c) 2015 ROCKCHIP, Co. Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/io.h>
  11. #include <linux/err.h>
  12. #include <linux/pm_clock.h>
  13. #include <linux/pm_domain.h>
  14. #include <linux/of_address.h>
  15. #include <linux/of_platform.h>
  16. #include <linux/clk.h>
  17. #include <linux/regmap.h>
  18. #include <linux/mfd/syscon.h>
  19. #include <dt-bindings/power/rk3288-power.h>
  20. #include <dt-bindings/power/rk3368-power.h>
  21. #include <dt-bindings/power/rk3399-power.h>
  22. struct rockchip_domain_info {
  23. int pwr_mask;
  24. int status_mask;
  25. int req_mask;
  26. int idle_mask;
  27. int ack_mask;
  28. };
  29. struct rockchip_pmu_info {
  30. u32 pwr_offset;
  31. u32 status_offset;
  32. u32 req_offset;
  33. u32 idle_offset;
  34. u32 ack_offset;
  35. u32 core_pwrcnt_offset;
  36. u32 gpu_pwrcnt_offset;
  37. unsigned int core_power_transition_time;
  38. unsigned int gpu_power_transition_time;
  39. int num_domains;
  40. const struct rockchip_domain_info *domain_info;
  41. };
  42. #define MAX_QOS_REGS_NUM 5
  43. #define QOS_PRIORITY 0x08
  44. #define QOS_MODE 0x0c
  45. #define QOS_BANDWIDTH 0x10
  46. #define QOS_SATURATION 0x14
  47. #define QOS_EXTCONTROL 0x18
  48. struct rockchip_pm_domain {
  49. struct generic_pm_domain genpd;
  50. const struct rockchip_domain_info *info;
  51. struct rockchip_pmu *pmu;
  52. int num_qos;
  53. struct regmap **qos_regmap;
  54. u32 *qos_save_regs[MAX_QOS_REGS_NUM];
  55. int num_clks;
  56. struct clk *clks[];
  57. };
  58. struct rockchip_pmu {
  59. struct device *dev;
  60. struct regmap *regmap;
  61. const struct rockchip_pmu_info *info;
  62. struct mutex mutex; /* mutex lock for pmu */
  63. struct genpd_onecell_data genpd_data;
  64. struct generic_pm_domain *domains[];
  65. };
  66. #define to_rockchip_pd(gpd) container_of(gpd, struct rockchip_pm_domain, genpd)
  67. #define DOMAIN(pwr, status, req, idle, ack) \
  68. { \
  69. .pwr_mask = (pwr >= 0) ? BIT(pwr) : 0, \
  70. .status_mask = (status >= 0) ? BIT(status) : 0, \
  71. .req_mask = (req >= 0) ? BIT(req) : 0, \
  72. .idle_mask = (idle >= 0) ? BIT(idle) : 0, \
  73. .ack_mask = (ack >= 0) ? BIT(ack) : 0, \
  74. }
  75. #define DOMAIN_RK3288(pwr, status, req) \
  76. DOMAIN(pwr, status, req, req, (req) + 16)
  77. #define DOMAIN_RK3368(pwr, status, req) \
  78. DOMAIN(pwr, status, req, (req) + 16, req)
  79. #define DOMAIN_RK3399(pwr, status, req) \
  80. DOMAIN(pwr, status, req, req, req)
  81. static bool rockchip_pmu_domain_is_idle(struct rockchip_pm_domain *pd)
  82. {
  83. struct rockchip_pmu *pmu = pd->pmu;
  84. const struct rockchip_domain_info *pd_info = pd->info;
  85. unsigned int val;
  86. regmap_read(pmu->regmap, pmu->info->idle_offset, &val);
  87. return (val & pd_info->idle_mask) == pd_info->idle_mask;
  88. }
  89. static int rockchip_pmu_set_idle_request(struct rockchip_pm_domain *pd,
  90. bool idle)
  91. {
  92. const struct rockchip_domain_info *pd_info = pd->info;
  93. struct rockchip_pmu *pmu = pd->pmu;
  94. unsigned int val;
  95. if (pd_info->req_mask == 0)
  96. return 0;
  97. regmap_update_bits(pmu->regmap, pmu->info->req_offset,
  98. pd_info->req_mask, idle ? -1U : 0);
  99. dsb(sy);
  100. do {
  101. regmap_read(pmu->regmap, pmu->info->ack_offset, &val);
  102. } while ((val & pd_info->ack_mask) != (idle ? pd_info->ack_mask : 0));
  103. while (rockchip_pmu_domain_is_idle(pd) != idle)
  104. cpu_relax();
  105. return 0;
  106. }
  107. static int rockchip_pmu_save_qos(struct rockchip_pm_domain *pd)
  108. {
  109. int i;
  110. for (i = 0; i < pd->num_qos; i++) {
  111. regmap_read(pd->qos_regmap[i],
  112. QOS_PRIORITY,
  113. &pd->qos_save_regs[0][i]);
  114. regmap_read(pd->qos_regmap[i],
  115. QOS_MODE,
  116. &pd->qos_save_regs[1][i]);
  117. regmap_read(pd->qos_regmap[i],
  118. QOS_BANDWIDTH,
  119. &pd->qos_save_regs[2][i]);
  120. regmap_read(pd->qos_regmap[i],
  121. QOS_SATURATION,
  122. &pd->qos_save_regs[3][i]);
  123. regmap_read(pd->qos_regmap[i],
  124. QOS_EXTCONTROL,
  125. &pd->qos_save_regs[4][i]);
  126. }
  127. return 0;
  128. }
  129. static int rockchip_pmu_restore_qos(struct rockchip_pm_domain *pd)
  130. {
  131. int i;
  132. for (i = 0; i < pd->num_qos; i++) {
  133. regmap_write(pd->qos_regmap[i],
  134. QOS_PRIORITY,
  135. pd->qos_save_regs[0][i]);
  136. regmap_write(pd->qos_regmap[i],
  137. QOS_MODE,
  138. pd->qos_save_regs[1][i]);
  139. regmap_write(pd->qos_regmap[i],
  140. QOS_BANDWIDTH,
  141. pd->qos_save_regs[2][i]);
  142. regmap_write(pd->qos_regmap[i],
  143. QOS_SATURATION,
  144. pd->qos_save_regs[3][i]);
  145. regmap_write(pd->qos_regmap[i],
  146. QOS_EXTCONTROL,
  147. pd->qos_save_regs[4][i]);
  148. }
  149. return 0;
  150. }
  151. static bool rockchip_pmu_domain_is_on(struct rockchip_pm_domain *pd)
  152. {
  153. struct rockchip_pmu *pmu = pd->pmu;
  154. unsigned int val;
  155. /* check idle status for idle-only domains */
  156. if (pd->info->status_mask == 0)
  157. return !rockchip_pmu_domain_is_idle(pd);
  158. regmap_read(pmu->regmap, pmu->info->status_offset, &val);
  159. /* 1'b0: power on, 1'b1: power off */
  160. return !(val & pd->info->status_mask);
  161. }
  162. static void rockchip_do_pmu_set_power_domain(struct rockchip_pm_domain *pd,
  163. bool on)
  164. {
  165. struct rockchip_pmu *pmu = pd->pmu;
  166. if (pd->info->pwr_mask == 0)
  167. return;
  168. regmap_update_bits(pmu->regmap, pmu->info->pwr_offset,
  169. pd->info->pwr_mask, on ? 0 : -1U);
  170. dsb(sy);
  171. while (rockchip_pmu_domain_is_on(pd) != on)
  172. cpu_relax();
  173. }
  174. static int rockchip_pd_power(struct rockchip_pm_domain *pd, bool power_on)
  175. {
  176. int i;
  177. mutex_lock(&pd->pmu->mutex);
  178. if (rockchip_pmu_domain_is_on(pd) != power_on) {
  179. for (i = 0; i < pd->num_clks; i++)
  180. clk_enable(pd->clks[i]);
  181. if (!power_on) {
  182. rockchip_pmu_save_qos(pd);
  183. /* if powering down, idle request to NIU first */
  184. rockchip_pmu_set_idle_request(pd, true);
  185. }
  186. rockchip_do_pmu_set_power_domain(pd, power_on);
  187. if (power_on) {
  188. /* if powering up, leave idle mode */
  189. rockchip_pmu_set_idle_request(pd, false);
  190. rockchip_pmu_restore_qos(pd);
  191. }
  192. for (i = pd->num_clks - 1; i >= 0; i--)
  193. clk_disable(pd->clks[i]);
  194. }
  195. mutex_unlock(&pd->pmu->mutex);
  196. return 0;
  197. }
  198. static int rockchip_pd_power_on(struct generic_pm_domain *domain)
  199. {
  200. struct rockchip_pm_domain *pd = to_rockchip_pd(domain);
  201. return rockchip_pd_power(pd, true);
  202. }
  203. static int rockchip_pd_power_off(struct generic_pm_domain *domain)
  204. {
  205. struct rockchip_pm_domain *pd = to_rockchip_pd(domain);
  206. return rockchip_pd_power(pd, false);
  207. }
  208. static int rockchip_pd_attach_dev(struct generic_pm_domain *genpd,
  209. struct device *dev)
  210. {
  211. struct clk *clk;
  212. int i;
  213. int error;
  214. dev_dbg(dev, "attaching to power domain '%s'\n", genpd->name);
  215. error = pm_clk_create(dev);
  216. if (error) {
  217. dev_err(dev, "pm_clk_create failed %d\n", error);
  218. return error;
  219. }
  220. i = 0;
  221. while ((clk = of_clk_get(dev->of_node, i++)) && !IS_ERR(clk)) {
  222. dev_dbg(dev, "adding clock '%pC' to list of PM clocks\n", clk);
  223. error = pm_clk_add_clk(dev, clk);
  224. if (error) {
  225. dev_err(dev, "pm_clk_add_clk failed %d\n", error);
  226. clk_put(clk);
  227. pm_clk_destroy(dev);
  228. return error;
  229. }
  230. }
  231. return 0;
  232. }
  233. static void rockchip_pd_detach_dev(struct generic_pm_domain *genpd,
  234. struct device *dev)
  235. {
  236. dev_dbg(dev, "detaching from power domain '%s'\n", genpd->name);
  237. pm_clk_destroy(dev);
  238. }
  239. static int rockchip_pm_add_one_domain(struct rockchip_pmu *pmu,
  240. struct device_node *node)
  241. {
  242. const struct rockchip_domain_info *pd_info;
  243. struct rockchip_pm_domain *pd;
  244. struct device_node *qos_node;
  245. struct clk *clk;
  246. int clk_cnt;
  247. int i, j;
  248. u32 id;
  249. int error;
  250. error = of_property_read_u32(node, "reg", &id);
  251. if (error) {
  252. dev_err(pmu->dev,
  253. "%s: failed to retrieve domain id (reg): %d\n",
  254. node->name, error);
  255. return -EINVAL;
  256. }
  257. if (id >= pmu->info->num_domains) {
  258. dev_err(pmu->dev, "%s: invalid domain id %d\n",
  259. node->name, id);
  260. return -EINVAL;
  261. }
  262. pd_info = &pmu->info->domain_info[id];
  263. if (!pd_info) {
  264. dev_err(pmu->dev, "%s: undefined domain id %d\n",
  265. node->name, id);
  266. return -EINVAL;
  267. }
  268. clk_cnt = of_count_phandle_with_args(node, "clocks", "#clock-cells");
  269. pd = devm_kzalloc(pmu->dev,
  270. sizeof(*pd) + clk_cnt * sizeof(pd->clks[0]),
  271. GFP_KERNEL);
  272. if (!pd)
  273. return -ENOMEM;
  274. pd->info = pd_info;
  275. pd->pmu = pmu;
  276. for (i = 0; i < clk_cnt; i++) {
  277. clk = of_clk_get(node, i);
  278. if (IS_ERR(clk)) {
  279. error = PTR_ERR(clk);
  280. dev_err(pmu->dev,
  281. "%s: failed to get clk at index %d: %d\n",
  282. node->name, i, error);
  283. goto err_out;
  284. }
  285. error = clk_prepare(clk);
  286. if (error) {
  287. dev_err(pmu->dev,
  288. "%s: failed to prepare clk %pC (index %d): %d\n",
  289. node->name, clk, i, error);
  290. clk_put(clk);
  291. goto err_out;
  292. }
  293. pd->clks[pd->num_clks++] = clk;
  294. dev_dbg(pmu->dev, "added clock '%pC' to domain '%s'\n",
  295. clk, node->name);
  296. }
  297. pd->num_qos = of_count_phandle_with_args(node, "pm_qos",
  298. NULL);
  299. if (pd->num_qos > 0) {
  300. pd->qos_regmap = devm_kcalloc(pmu->dev, pd->num_qos,
  301. sizeof(*pd->qos_regmap),
  302. GFP_KERNEL);
  303. if (!pd->qos_regmap) {
  304. error = -ENOMEM;
  305. goto err_out;
  306. }
  307. for (j = 0; j < MAX_QOS_REGS_NUM; j++) {
  308. pd->qos_save_regs[j] = devm_kcalloc(pmu->dev,
  309. pd->num_qos,
  310. sizeof(u32),
  311. GFP_KERNEL);
  312. if (!pd->qos_save_regs[j]) {
  313. error = -ENOMEM;
  314. goto err_out;
  315. }
  316. }
  317. for (j = 0; j < pd->num_qos; j++) {
  318. qos_node = of_parse_phandle(node, "pm_qos", j);
  319. if (!qos_node) {
  320. error = -ENODEV;
  321. goto err_out;
  322. }
  323. pd->qos_regmap[j] = syscon_node_to_regmap(qos_node);
  324. if (IS_ERR(pd->qos_regmap[j])) {
  325. error = -ENODEV;
  326. of_node_put(qos_node);
  327. goto err_out;
  328. }
  329. of_node_put(qos_node);
  330. }
  331. }
  332. error = rockchip_pd_power(pd, true);
  333. if (error) {
  334. dev_err(pmu->dev,
  335. "failed to power on domain '%s': %d\n",
  336. node->name, error);
  337. goto err_out;
  338. }
  339. pd->genpd.name = node->name;
  340. pd->genpd.power_off = rockchip_pd_power_off;
  341. pd->genpd.power_on = rockchip_pd_power_on;
  342. pd->genpd.attach_dev = rockchip_pd_attach_dev;
  343. pd->genpd.detach_dev = rockchip_pd_detach_dev;
  344. pd->genpd.flags = GENPD_FLAG_PM_CLK;
  345. pm_genpd_init(&pd->genpd, NULL, false);
  346. pmu->genpd_data.domains[id] = &pd->genpd;
  347. return 0;
  348. err_out:
  349. while (--i >= 0) {
  350. clk_unprepare(pd->clks[i]);
  351. clk_put(pd->clks[i]);
  352. }
  353. return error;
  354. }
  355. static void rockchip_pm_remove_one_domain(struct rockchip_pm_domain *pd)
  356. {
  357. int i;
  358. for (i = 0; i < pd->num_clks; i++) {
  359. clk_unprepare(pd->clks[i]);
  360. clk_put(pd->clks[i]);
  361. }
  362. /* protect the zeroing of pm->num_clks */
  363. mutex_lock(&pd->pmu->mutex);
  364. pd->num_clks = 0;
  365. mutex_unlock(&pd->pmu->mutex);
  366. /* devm will free our memory */
  367. }
  368. static void rockchip_pm_domain_cleanup(struct rockchip_pmu *pmu)
  369. {
  370. struct generic_pm_domain *genpd;
  371. struct rockchip_pm_domain *pd;
  372. int i;
  373. for (i = 0; i < pmu->genpd_data.num_domains; i++) {
  374. genpd = pmu->genpd_data.domains[i];
  375. if (genpd) {
  376. pd = to_rockchip_pd(genpd);
  377. rockchip_pm_remove_one_domain(pd);
  378. }
  379. }
  380. /* devm will free our memory */
  381. }
  382. static void rockchip_configure_pd_cnt(struct rockchip_pmu *pmu,
  383. u32 domain_reg_offset,
  384. unsigned int count)
  385. {
  386. /* First configure domain power down transition count ... */
  387. regmap_write(pmu->regmap, domain_reg_offset, count);
  388. /* ... and then power up count. */
  389. regmap_write(pmu->regmap, domain_reg_offset + 4, count);
  390. }
  391. static int rockchip_pm_add_subdomain(struct rockchip_pmu *pmu,
  392. struct device_node *parent)
  393. {
  394. struct device_node *np;
  395. struct generic_pm_domain *child_domain, *parent_domain;
  396. int error;
  397. for_each_child_of_node(parent, np) {
  398. u32 idx;
  399. error = of_property_read_u32(parent, "reg", &idx);
  400. if (error) {
  401. dev_err(pmu->dev,
  402. "%s: failed to retrieve domain id (reg): %d\n",
  403. parent->name, error);
  404. goto err_out;
  405. }
  406. parent_domain = pmu->genpd_data.domains[idx];
  407. error = rockchip_pm_add_one_domain(pmu, np);
  408. if (error) {
  409. dev_err(pmu->dev, "failed to handle node %s: %d\n",
  410. np->name, error);
  411. goto err_out;
  412. }
  413. error = of_property_read_u32(np, "reg", &idx);
  414. if (error) {
  415. dev_err(pmu->dev,
  416. "%s: failed to retrieve domain id (reg): %d\n",
  417. np->name, error);
  418. goto err_out;
  419. }
  420. child_domain = pmu->genpd_data.domains[idx];
  421. error = pm_genpd_add_subdomain(parent_domain, child_domain);
  422. if (error) {
  423. dev_err(pmu->dev, "%s failed to add subdomain %s: %d\n",
  424. parent_domain->name, child_domain->name, error);
  425. goto err_out;
  426. } else {
  427. dev_dbg(pmu->dev, "%s add subdomain: %s\n",
  428. parent_domain->name, child_domain->name);
  429. }
  430. rockchip_pm_add_subdomain(pmu, np);
  431. }
  432. return 0;
  433. err_out:
  434. of_node_put(np);
  435. return error;
  436. }
  437. static int rockchip_pm_domain_probe(struct platform_device *pdev)
  438. {
  439. struct device *dev = &pdev->dev;
  440. struct device_node *np = dev->of_node;
  441. struct device_node *node;
  442. struct device *parent;
  443. struct rockchip_pmu *pmu;
  444. const struct of_device_id *match;
  445. const struct rockchip_pmu_info *pmu_info;
  446. int error;
  447. if (!np) {
  448. dev_err(dev, "device tree node not found\n");
  449. return -ENODEV;
  450. }
  451. match = of_match_device(dev->driver->of_match_table, dev);
  452. if (!match || !match->data) {
  453. dev_err(dev, "missing pmu data\n");
  454. return -EINVAL;
  455. }
  456. pmu_info = match->data;
  457. pmu = devm_kzalloc(dev,
  458. sizeof(*pmu) +
  459. pmu_info->num_domains * sizeof(pmu->domains[0]),
  460. GFP_KERNEL);
  461. if (!pmu)
  462. return -ENOMEM;
  463. pmu->dev = &pdev->dev;
  464. mutex_init(&pmu->mutex);
  465. pmu->info = pmu_info;
  466. pmu->genpd_data.domains = pmu->domains;
  467. pmu->genpd_data.num_domains = pmu_info->num_domains;
  468. parent = dev->parent;
  469. if (!parent) {
  470. dev_err(dev, "no parent for syscon devices\n");
  471. return -ENODEV;
  472. }
  473. pmu->regmap = syscon_node_to_regmap(parent->of_node);
  474. if (IS_ERR(pmu->regmap)) {
  475. dev_err(dev, "no regmap available\n");
  476. return PTR_ERR(pmu->regmap);
  477. }
  478. /*
  479. * Configure power up and down transition delays for CORE
  480. * and GPU domains.
  481. */
  482. rockchip_configure_pd_cnt(pmu, pmu_info->core_pwrcnt_offset,
  483. pmu_info->core_power_transition_time);
  484. rockchip_configure_pd_cnt(pmu, pmu_info->gpu_pwrcnt_offset,
  485. pmu_info->gpu_power_transition_time);
  486. error = -ENODEV;
  487. for_each_available_child_of_node(np, node) {
  488. error = rockchip_pm_add_one_domain(pmu, node);
  489. if (error) {
  490. dev_err(dev, "failed to handle node %s: %d\n",
  491. node->name, error);
  492. of_node_put(node);
  493. goto err_out;
  494. }
  495. error = rockchip_pm_add_subdomain(pmu, node);
  496. if (error < 0) {
  497. dev_err(dev, "failed to handle subdomain node %s: %d\n",
  498. node->name, error);
  499. of_node_put(node);
  500. goto err_out;
  501. }
  502. }
  503. if (error) {
  504. dev_dbg(dev, "no power domains defined\n");
  505. goto err_out;
  506. }
  507. of_genpd_add_provider_onecell(np, &pmu->genpd_data);
  508. return 0;
  509. err_out:
  510. rockchip_pm_domain_cleanup(pmu);
  511. return error;
  512. }
  513. static const struct rockchip_domain_info rk3288_pm_domains[] = {
  514. [RK3288_PD_VIO] = DOMAIN_RK3288(7, 7, 4),
  515. [RK3288_PD_HEVC] = DOMAIN_RK3288(14, 10, 9),
  516. [RK3288_PD_VIDEO] = DOMAIN_RK3288(8, 8, 3),
  517. [RK3288_PD_GPU] = DOMAIN_RK3288(9, 9, 2),
  518. };
  519. static const struct rockchip_domain_info rk3368_pm_domains[] = {
  520. [RK3368_PD_PERI] = DOMAIN_RK3368(13, 12, 6),
  521. [RK3368_PD_VIO] = DOMAIN_RK3368(15, 14, 8),
  522. [RK3368_PD_VIDEO] = DOMAIN_RK3368(14, 13, 7),
  523. [RK3368_PD_GPU_0] = DOMAIN_RK3368(16, 15, 2),
  524. [RK3368_PD_GPU_1] = DOMAIN_RK3368(17, 16, 2),
  525. };
  526. static const struct rockchip_domain_info rk3399_pm_domains[] = {
  527. [RK3399_PD_TCPD0] = DOMAIN_RK3399(8, 8, -1),
  528. [RK3399_PD_TCPD1] = DOMAIN_RK3399(9, 9, -1),
  529. [RK3399_PD_CCI] = DOMAIN_RK3399(10, 10, -1),
  530. [RK3399_PD_CCI0] = DOMAIN_RK3399(-1, -1, 15),
  531. [RK3399_PD_CCI1] = DOMAIN_RK3399(-1, -1, 16),
  532. [RK3399_PD_PERILP] = DOMAIN_RK3399(11, 11, 1),
  533. [RK3399_PD_PERIHP] = DOMAIN_RK3399(12, 12, 2),
  534. [RK3399_PD_CENTER] = DOMAIN_RK3399(13, 13, 14),
  535. [RK3399_PD_VIO] = DOMAIN_RK3399(14, 14, 17),
  536. [RK3399_PD_GPU] = DOMAIN_RK3399(15, 15, 0),
  537. [RK3399_PD_VCODEC] = DOMAIN_RK3399(16, 16, 3),
  538. [RK3399_PD_VDU] = DOMAIN_RK3399(17, 17, 4),
  539. [RK3399_PD_RGA] = DOMAIN_RK3399(18, 18, 5),
  540. [RK3399_PD_IEP] = DOMAIN_RK3399(19, 19, 6),
  541. [RK3399_PD_VO] = DOMAIN_RK3399(20, 20, -1),
  542. [RK3399_PD_VOPB] = DOMAIN_RK3399(-1, -1, 7),
  543. [RK3399_PD_VOPL] = DOMAIN_RK3399(-1, -1, 8),
  544. [RK3399_PD_ISP0] = DOMAIN_RK3399(22, 22, 9),
  545. [RK3399_PD_ISP1] = DOMAIN_RK3399(23, 23, 10),
  546. [RK3399_PD_HDCP] = DOMAIN_RK3399(24, 24, 11),
  547. [RK3399_PD_GMAC] = DOMAIN_RK3399(25, 25, 23),
  548. [RK3399_PD_EMMC] = DOMAIN_RK3399(26, 26, 24),
  549. [RK3399_PD_USB3] = DOMAIN_RK3399(27, 27, 12),
  550. [RK3399_PD_EDP] = DOMAIN_RK3399(28, 28, 22),
  551. [RK3399_PD_GIC] = DOMAIN_RK3399(29, 29, 27),
  552. [RK3399_PD_SD] = DOMAIN_RK3399(30, 30, 28),
  553. [RK3399_PD_SDIOAUDIO] = DOMAIN_RK3399(31, 31, 29),
  554. };
  555. static const struct rockchip_pmu_info rk3288_pmu = {
  556. .pwr_offset = 0x08,
  557. .status_offset = 0x0c,
  558. .req_offset = 0x10,
  559. .idle_offset = 0x14,
  560. .ack_offset = 0x14,
  561. .core_pwrcnt_offset = 0x34,
  562. .gpu_pwrcnt_offset = 0x3c,
  563. .core_power_transition_time = 24, /* 1us */
  564. .gpu_power_transition_time = 24, /* 1us */
  565. .num_domains = ARRAY_SIZE(rk3288_pm_domains),
  566. .domain_info = rk3288_pm_domains,
  567. };
  568. static const struct rockchip_pmu_info rk3368_pmu = {
  569. .pwr_offset = 0x0c,
  570. .status_offset = 0x10,
  571. .req_offset = 0x3c,
  572. .idle_offset = 0x40,
  573. .ack_offset = 0x40,
  574. .core_pwrcnt_offset = 0x48,
  575. .gpu_pwrcnt_offset = 0x50,
  576. .core_power_transition_time = 24,
  577. .gpu_power_transition_time = 24,
  578. .num_domains = ARRAY_SIZE(rk3368_pm_domains),
  579. .domain_info = rk3368_pm_domains,
  580. };
  581. static const struct rockchip_pmu_info rk3399_pmu = {
  582. .pwr_offset = 0x14,
  583. .status_offset = 0x18,
  584. .req_offset = 0x60,
  585. .idle_offset = 0x64,
  586. .ack_offset = 0x68,
  587. .core_pwrcnt_offset = 0x9c,
  588. .gpu_pwrcnt_offset = 0xa4,
  589. .core_power_transition_time = 24,
  590. .gpu_power_transition_time = 24,
  591. .num_domains = ARRAY_SIZE(rk3399_pm_domains),
  592. .domain_info = rk3399_pm_domains,
  593. };
  594. static const struct of_device_id rockchip_pm_domain_dt_match[] = {
  595. {
  596. .compatible = "rockchip,rk3288-power-controller",
  597. .data = (void *)&rk3288_pmu,
  598. },
  599. {
  600. .compatible = "rockchip,rk3368-power-controller",
  601. .data = (void *)&rk3368_pmu,
  602. },
  603. {
  604. .compatible = "rockchip,rk3399-power-controller",
  605. .data = (void *)&rk3399_pmu,
  606. },
  607. { /* sentinel */ },
  608. };
  609. static struct platform_driver rockchip_pm_domain_driver = {
  610. .probe = rockchip_pm_domain_probe,
  611. .driver = {
  612. .name = "rockchip-pm-domain",
  613. .of_match_table = rockchip_pm_domain_dt_match,
  614. /*
  615. * We can't forcibly eject devices form power domain,
  616. * so we can't really remove power domains once they
  617. * were added.
  618. */
  619. .suppress_bind_attrs = true,
  620. },
  621. };
  622. static int __init rockchip_pm_domain_drv_register(void)
  623. {
  624. return platform_driver_register(&rockchip_pm_domain_driver);
  625. }
  626. postcore_initcall(rockchip_pm_domain_drv_register);