intel_rapl.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709
  1. /*
  2. * Intel Running Average Power Limit (RAPL) Driver
  3. * Copyright (c) 2013, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.
  16. *
  17. */
  18. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/list.h>
  22. #include <linux/types.h>
  23. #include <linux/device.h>
  24. #include <linux/slab.h>
  25. #include <linux/log2.h>
  26. #include <linux/bitmap.h>
  27. #include <linux/delay.h>
  28. #include <linux/sysfs.h>
  29. #include <linux/cpu.h>
  30. #include <linux/powercap.h>
  31. #include <asm/iosf_mbi.h>
  32. #include <asm/processor.h>
  33. #include <asm/cpu_device_id.h>
  34. #include <asm/intel-family.h>
  35. /* Local defines */
  36. #define MSR_PLATFORM_POWER_LIMIT 0x0000065C
  37. /* bitmasks for RAPL MSRs, used by primitive access functions */
  38. #define ENERGY_STATUS_MASK 0xffffffff
  39. #define POWER_LIMIT1_MASK 0x7FFF
  40. #define POWER_LIMIT1_ENABLE BIT(15)
  41. #define POWER_LIMIT1_CLAMP BIT(16)
  42. #define POWER_LIMIT2_MASK (0x7FFFULL<<32)
  43. #define POWER_LIMIT2_ENABLE BIT_ULL(47)
  44. #define POWER_LIMIT2_CLAMP BIT_ULL(48)
  45. #define POWER_PACKAGE_LOCK BIT_ULL(63)
  46. #define POWER_PP_LOCK BIT(31)
  47. #define TIME_WINDOW1_MASK (0x7FULL<<17)
  48. #define TIME_WINDOW2_MASK (0x7FULL<<49)
  49. #define POWER_UNIT_OFFSET 0
  50. #define POWER_UNIT_MASK 0x0F
  51. #define ENERGY_UNIT_OFFSET 0x08
  52. #define ENERGY_UNIT_MASK 0x1F00
  53. #define TIME_UNIT_OFFSET 0x10
  54. #define TIME_UNIT_MASK 0xF0000
  55. #define POWER_INFO_MAX_MASK (0x7fffULL<<32)
  56. #define POWER_INFO_MIN_MASK (0x7fffULL<<16)
  57. #define POWER_INFO_MAX_TIME_WIN_MASK (0x3fULL<<48)
  58. #define POWER_INFO_THERMAL_SPEC_MASK 0x7fff
  59. #define PERF_STATUS_THROTTLE_TIME_MASK 0xffffffff
  60. #define PP_POLICY_MASK 0x1F
  61. /* Non HW constants */
  62. #define RAPL_PRIMITIVE_DERIVED BIT(1) /* not from raw data */
  63. #define RAPL_PRIMITIVE_DUMMY BIT(2)
  64. #define TIME_WINDOW_MAX_MSEC 40000
  65. #define TIME_WINDOW_MIN_MSEC 250
  66. #define ENERGY_UNIT_SCALE 1000 /* scale from driver unit to powercap unit */
  67. enum unit_type {
  68. ARBITRARY_UNIT, /* no translation */
  69. POWER_UNIT,
  70. ENERGY_UNIT,
  71. TIME_UNIT,
  72. };
  73. enum rapl_domain_type {
  74. RAPL_DOMAIN_PACKAGE, /* entire package/socket */
  75. RAPL_DOMAIN_PP0, /* core power plane */
  76. RAPL_DOMAIN_PP1, /* graphics uncore */
  77. RAPL_DOMAIN_DRAM,/* DRAM control_type */
  78. RAPL_DOMAIN_PLATFORM, /* PSys control_type */
  79. RAPL_DOMAIN_MAX,
  80. };
  81. enum rapl_domain_msr_id {
  82. RAPL_DOMAIN_MSR_LIMIT,
  83. RAPL_DOMAIN_MSR_STATUS,
  84. RAPL_DOMAIN_MSR_PERF,
  85. RAPL_DOMAIN_MSR_POLICY,
  86. RAPL_DOMAIN_MSR_INFO,
  87. RAPL_DOMAIN_MSR_MAX,
  88. };
  89. /* per domain data, some are optional */
  90. enum rapl_primitives {
  91. ENERGY_COUNTER,
  92. POWER_LIMIT1,
  93. POWER_LIMIT2,
  94. FW_LOCK,
  95. PL1_ENABLE, /* power limit 1, aka long term */
  96. PL1_CLAMP, /* allow frequency to go below OS request */
  97. PL2_ENABLE, /* power limit 2, aka short term, instantaneous */
  98. PL2_CLAMP,
  99. TIME_WINDOW1, /* long term */
  100. TIME_WINDOW2, /* short term */
  101. THERMAL_SPEC_POWER,
  102. MAX_POWER,
  103. MIN_POWER,
  104. MAX_TIME_WINDOW,
  105. THROTTLED_TIME,
  106. PRIORITY_LEVEL,
  107. /* below are not raw primitive data */
  108. AVERAGE_POWER,
  109. NR_RAPL_PRIMITIVES,
  110. };
  111. #define NR_RAW_PRIMITIVES (NR_RAPL_PRIMITIVES - 2)
  112. /* Can be expanded to include events, etc.*/
  113. struct rapl_domain_data {
  114. u64 primitives[NR_RAPL_PRIMITIVES];
  115. unsigned long timestamp;
  116. };
  117. struct msrl_action {
  118. u32 msr_no;
  119. u64 clear_mask;
  120. u64 set_mask;
  121. int err;
  122. };
  123. #define DOMAIN_STATE_INACTIVE BIT(0)
  124. #define DOMAIN_STATE_POWER_LIMIT_SET BIT(1)
  125. #define DOMAIN_STATE_BIOS_LOCKED BIT(2)
  126. #define NR_POWER_LIMITS (2)
  127. struct rapl_power_limit {
  128. struct powercap_zone_constraint *constraint;
  129. int prim_id; /* primitive ID used to enable */
  130. struct rapl_domain *domain;
  131. const char *name;
  132. };
  133. static const char pl1_name[] = "long_term";
  134. static const char pl2_name[] = "short_term";
  135. struct rapl_package;
  136. struct rapl_domain {
  137. const char *name;
  138. enum rapl_domain_type id;
  139. int msrs[RAPL_DOMAIN_MSR_MAX];
  140. struct powercap_zone power_zone;
  141. struct rapl_domain_data rdd;
  142. struct rapl_power_limit rpl[NR_POWER_LIMITS];
  143. u64 attr_map; /* track capabilities */
  144. unsigned int state;
  145. unsigned int domain_energy_unit;
  146. struct rapl_package *rp;
  147. };
  148. #define power_zone_to_rapl_domain(_zone) \
  149. container_of(_zone, struct rapl_domain, power_zone)
  150. /* Each physical package contains multiple domains, these are the common
  151. * data across RAPL domains within a package.
  152. */
  153. struct rapl_package {
  154. unsigned int id; /* physical package/socket id */
  155. unsigned int nr_domains;
  156. unsigned long domain_map; /* bit map of active domains */
  157. unsigned int power_unit;
  158. unsigned int energy_unit;
  159. unsigned int time_unit;
  160. struct rapl_domain *domains; /* array of domains, sized at runtime */
  161. struct powercap_zone *power_zone; /* keep track of parent zone */
  162. int nr_cpus; /* active cpus on the package, topology info is lost during
  163. * cpu hotplug. so we have to track ourselves.
  164. */
  165. unsigned long power_limit_irq; /* keep track of package power limit
  166. * notify interrupt enable status.
  167. */
  168. struct list_head plist;
  169. int lead_cpu; /* one active cpu per package for access */
  170. };
  171. struct rapl_defaults {
  172. u8 floor_freq_reg_addr;
  173. int (*check_unit)(struct rapl_package *rp, int cpu);
  174. void (*set_floor_freq)(struct rapl_domain *rd, bool mode);
  175. u64 (*compute_time_window)(struct rapl_package *rp, u64 val,
  176. bool to_raw);
  177. unsigned int dram_domain_energy_unit;
  178. };
  179. static struct rapl_defaults *rapl_defaults;
  180. /* Sideband MBI registers */
  181. #define IOSF_CPU_POWER_BUDGET_CTL_BYT (0x2)
  182. #define IOSF_CPU_POWER_BUDGET_CTL_TNG (0xdf)
  183. #define PACKAGE_PLN_INT_SAVED BIT(0)
  184. #define MAX_PRIM_NAME (32)
  185. /* per domain data. used to describe individual knobs such that access function
  186. * can be consolidated into one instead of many inline functions.
  187. */
  188. struct rapl_primitive_info {
  189. const char *name;
  190. u64 mask;
  191. int shift;
  192. enum rapl_domain_msr_id id;
  193. enum unit_type unit;
  194. u32 flag;
  195. };
  196. #define PRIMITIVE_INFO_INIT(p, m, s, i, u, f) { \
  197. .name = #p, \
  198. .mask = m, \
  199. .shift = s, \
  200. .id = i, \
  201. .unit = u, \
  202. .flag = f \
  203. }
  204. static void rapl_init_domains(struct rapl_package *rp);
  205. static int rapl_read_data_raw(struct rapl_domain *rd,
  206. enum rapl_primitives prim,
  207. bool xlate, u64 *data);
  208. static int rapl_write_data_raw(struct rapl_domain *rd,
  209. enum rapl_primitives prim,
  210. unsigned long long value);
  211. static u64 rapl_unit_xlate(struct rapl_domain *rd,
  212. enum unit_type type, u64 value,
  213. int to_raw);
  214. static void package_power_limit_irq_save(struct rapl_package *rp);
  215. static LIST_HEAD(rapl_packages); /* guarded by CPU hotplug lock */
  216. static const char * const rapl_domain_names[] = {
  217. "package",
  218. "core",
  219. "uncore",
  220. "dram",
  221. "psys",
  222. };
  223. static struct powercap_control_type *control_type; /* PowerCap Controller */
  224. static struct rapl_domain *platform_rapl_domain; /* Platform (PSys) domain */
  225. /* caller to ensure CPU hotplug lock is held */
  226. static struct rapl_package *find_package_by_id(int id)
  227. {
  228. struct rapl_package *rp;
  229. list_for_each_entry(rp, &rapl_packages, plist) {
  230. if (rp->id == id)
  231. return rp;
  232. }
  233. return NULL;
  234. }
  235. /* caller must hold cpu hotplug lock */
  236. static void rapl_cleanup_data(void)
  237. {
  238. struct rapl_package *p, *tmp;
  239. list_for_each_entry_safe(p, tmp, &rapl_packages, plist) {
  240. kfree(p->domains);
  241. list_del(&p->plist);
  242. kfree(p);
  243. }
  244. }
  245. static int get_energy_counter(struct powercap_zone *power_zone, u64 *energy_raw)
  246. {
  247. struct rapl_domain *rd;
  248. u64 energy_now;
  249. /* prevent CPU hotplug, make sure the RAPL domain does not go
  250. * away while reading the counter.
  251. */
  252. get_online_cpus();
  253. rd = power_zone_to_rapl_domain(power_zone);
  254. if (!rapl_read_data_raw(rd, ENERGY_COUNTER, true, &energy_now)) {
  255. *energy_raw = energy_now;
  256. put_online_cpus();
  257. return 0;
  258. }
  259. put_online_cpus();
  260. return -EIO;
  261. }
  262. static int get_max_energy_counter(struct powercap_zone *pcd_dev, u64 *energy)
  263. {
  264. struct rapl_domain *rd = power_zone_to_rapl_domain(pcd_dev);
  265. *energy = rapl_unit_xlate(rd, ENERGY_UNIT, ENERGY_STATUS_MASK, 0);
  266. return 0;
  267. }
  268. static int release_zone(struct powercap_zone *power_zone)
  269. {
  270. struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
  271. struct rapl_package *rp = rd->rp;
  272. /* package zone is the last zone of a package, we can free
  273. * memory here since all children has been unregistered.
  274. */
  275. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  276. kfree(rd);
  277. rp->domains = NULL;
  278. }
  279. return 0;
  280. }
  281. static int find_nr_power_limit(struct rapl_domain *rd)
  282. {
  283. int i, nr_pl = 0;
  284. for (i = 0; i < NR_POWER_LIMITS; i++) {
  285. if (rd->rpl[i].name)
  286. nr_pl++;
  287. }
  288. return nr_pl;
  289. }
  290. static int set_domain_enable(struct powercap_zone *power_zone, bool mode)
  291. {
  292. struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
  293. if (rd->state & DOMAIN_STATE_BIOS_LOCKED)
  294. return -EACCES;
  295. get_online_cpus();
  296. rapl_write_data_raw(rd, PL1_ENABLE, mode);
  297. if (rapl_defaults->set_floor_freq)
  298. rapl_defaults->set_floor_freq(rd, mode);
  299. put_online_cpus();
  300. return 0;
  301. }
  302. static int get_domain_enable(struct powercap_zone *power_zone, bool *mode)
  303. {
  304. struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
  305. u64 val;
  306. if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
  307. *mode = false;
  308. return 0;
  309. }
  310. get_online_cpus();
  311. if (rapl_read_data_raw(rd, PL1_ENABLE, true, &val)) {
  312. put_online_cpus();
  313. return -EIO;
  314. }
  315. *mode = val;
  316. put_online_cpus();
  317. return 0;
  318. }
  319. /* per RAPL domain ops, in the order of rapl_domain_type */
  320. static const struct powercap_zone_ops zone_ops[] = {
  321. /* RAPL_DOMAIN_PACKAGE */
  322. {
  323. .get_energy_uj = get_energy_counter,
  324. .get_max_energy_range_uj = get_max_energy_counter,
  325. .release = release_zone,
  326. .set_enable = set_domain_enable,
  327. .get_enable = get_domain_enable,
  328. },
  329. /* RAPL_DOMAIN_PP0 */
  330. {
  331. .get_energy_uj = get_energy_counter,
  332. .get_max_energy_range_uj = get_max_energy_counter,
  333. .release = release_zone,
  334. .set_enable = set_domain_enable,
  335. .get_enable = get_domain_enable,
  336. },
  337. /* RAPL_DOMAIN_PP1 */
  338. {
  339. .get_energy_uj = get_energy_counter,
  340. .get_max_energy_range_uj = get_max_energy_counter,
  341. .release = release_zone,
  342. .set_enable = set_domain_enable,
  343. .get_enable = get_domain_enable,
  344. },
  345. /* RAPL_DOMAIN_DRAM */
  346. {
  347. .get_energy_uj = get_energy_counter,
  348. .get_max_energy_range_uj = get_max_energy_counter,
  349. .release = release_zone,
  350. .set_enable = set_domain_enable,
  351. .get_enable = get_domain_enable,
  352. },
  353. /* RAPL_DOMAIN_PLATFORM */
  354. {
  355. .get_energy_uj = get_energy_counter,
  356. .get_max_energy_range_uj = get_max_energy_counter,
  357. .release = release_zone,
  358. .set_enable = set_domain_enable,
  359. .get_enable = get_domain_enable,
  360. },
  361. };
  362. /*
  363. * Constraint index used by powercap can be different than power limit (PL)
  364. * index in that some PLs maybe missing due to non-existant MSRs. So we
  365. * need to convert here by finding the valid PLs only (name populated).
  366. */
  367. static int contraint_to_pl(struct rapl_domain *rd, int cid)
  368. {
  369. int i, j;
  370. for (i = 0, j = 0; i < NR_POWER_LIMITS; i++) {
  371. if ((rd->rpl[i].name) && j++ == cid) {
  372. pr_debug("%s: index %d\n", __func__, i);
  373. return i;
  374. }
  375. }
  376. return -EINVAL;
  377. }
  378. static int set_power_limit(struct powercap_zone *power_zone, int cid,
  379. u64 power_limit)
  380. {
  381. struct rapl_domain *rd;
  382. struct rapl_package *rp;
  383. int ret = 0;
  384. int id;
  385. get_online_cpus();
  386. rd = power_zone_to_rapl_domain(power_zone);
  387. id = contraint_to_pl(rd, cid);
  388. rp = rd->rp;
  389. if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
  390. dev_warn(&power_zone->dev, "%s locked by BIOS, monitoring only\n",
  391. rd->name);
  392. ret = -EACCES;
  393. goto set_exit;
  394. }
  395. switch (rd->rpl[id].prim_id) {
  396. case PL1_ENABLE:
  397. rapl_write_data_raw(rd, POWER_LIMIT1, power_limit);
  398. break;
  399. case PL2_ENABLE:
  400. rapl_write_data_raw(rd, POWER_LIMIT2, power_limit);
  401. break;
  402. default:
  403. ret = -EINVAL;
  404. }
  405. if (!ret)
  406. package_power_limit_irq_save(rp);
  407. set_exit:
  408. put_online_cpus();
  409. return ret;
  410. }
  411. static int get_current_power_limit(struct powercap_zone *power_zone, int cid,
  412. u64 *data)
  413. {
  414. struct rapl_domain *rd;
  415. u64 val;
  416. int prim;
  417. int ret = 0;
  418. int id;
  419. get_online_cpus();
  420. rd = power_zone_to_rapl_domain(power_zone);
  421. id = contraint_to_pl(rd, cid);
  422. switch (rd->rpl[id].prim_id) {
  423. case PL1_ENABLE:
  424. prim = POWER_LIMIT1;
  425. break;
  426. case PL2_ENABLE:
  427. prim = POWER_LIMIT2;
  428. break;
  429. default:
  430. put_online_cpus();
  431. return -EINVAL;
  432. }
  433. if (rapl_read_data_raw(rd, prim, true, &val))
  434. ret = -EIO;
  435. else
  436. *data = val;
  437. put_online_cpus();
  438. return ret;
  439. }
  440. static int set_time_window(struct powercap_zone *power_zone, int cid,
  441. u64 window)
  442. {
  443. struct rapl_domain *rd;
  444. int ret = 0;
  445. int id;
  446. get_online_cpus();
  447. rd = power_zone_to_rapl_domain(power_zone);
  448. id = contraint_to_pl(rd, cid);
  449. switch (rd->rpl[id].prim_id) {
  450. case PL1_ENABLE:
  451. rapl_write_data_raw(rd, TIME_WINDOW1, window);
  452. break;
  453. case PL2_ENABLE:
  454. rapl_write_data_raw(rd, TIME_WINDOW2, window);
  455. break;
  456. default:
  457. ret = -EINVAL;
  458. }
  459. put_online_cpus();
  460. return ret;
  461. }
  462. static int get_time_window(struct powercap_zone *power_zone, int cid, u64 *data)
  463. {
  464. struct rapl_domain *rd;
  465. u64 val;
  466. int ret = 0;
  467. int id;
  468. get_online_cpus();
  469. rd = power_zone_to_rapl_domain(power_zone);
  470. id = contraint_to_pl(rd, cid);
  471. switch (rd->rpl[id].prim_id) {
  472. case PL1_ENABLE:
  473. ret = rapl_read_data_raw(rd, TIME_WINDOW1, true, &val);
  474. break;
  475. case PL2_ENABLE:
  476. ret = rapl_read_data_raw(rd, TIME_WINDOW2, true, &val);
  477. break;
  478. default:
  479. put_online_cpus();
  480. return -EINVAL;
  481. }
  482. if (!ret)
  483. *data = val;
  484. put_online_cpus();
  485. return ret;
  486. }
  487. static const char *get_constraint_name(struct powercap_zone *power_zone, int cid)
  488. {
  489. struct rapl_domain *rd;
  490. int id;
  491. rd = power_zone_to_rapl_domain(power_zone);
  492. id = contraint_to_pl(rd, cid);
  493. if (id >= 0)
  494. return rd->rpl[id].name;
  495. return NULL;
  496. }
  497. static int get_max_power(struct powercap_zone *power_zone, int id,
  498. u64 *data)
  499. {
  500. struct rapl_domain *rd;
  501. u64 val;
  502. int prim;
  503. int ret = 0;
  504. get_online_cpus();
  505. rd = power_zone_to_rapl_domain(power_zone);
  506. switch (rd->rpl[id].prim_id) {
  507. case PL1_ENABLE:
  508. prim = THERMAL_SPEC_POWER;
  509. break;
  510. case PL2_ENABLE:
  511. prim = MAX_POWER;
  512. break;
  513. default:
  514. put_online_cpus();
  515. return -EINVAL;
  516. }
  517. if (rapl_read_data_raw(rd, prim, true, &val))
  518. ret = -EIO;
  519. else
  520. *data = val;
  521. put_online_cpus();
  522. return ret;
  523. }
  524. static const struct powercap_zone_constraint_ops constraint_ops = {
  525. .set_power_limit_uw = set_power_limit,
  526. .get_power_limit_uw = get_current_power_limit,
  527. .set_time_window_us = set_time_window,
  528. .get_time_window_us = get_time_window,
  529. .get_max_power_uw = get_max_power,
  530. .get_name = get_constraint_name,
  531. };
  532. /* called after domain detection and package level data are set */
  533. static void rapl_init_domains(struct rapl_package *rp)
  534. {
  535. int i;
  536. struct rapl_domain *rd = rp->domains;
  537. for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
  538. unsigned int mask = rp->domain_map & (1 << i);
  539. switch (mask) {
  540. case BIT(RAPL_DOMAIN_PACKAGE):
  541. rd->name = rapl_domain_names[RAPL_DOMAIN_PACKAGE];
  542. rd->id = RAPL_DOMAIN_PACKAGE;
  543. rd->msrs[0] = MSR_PKG_POWER_LIMIT;
  544. rd->msrs[1] = MSR_PKG_ENERGY_STATUS;
  545. rd->msrs[2] = MSR_PKG_PERF_STATUS;
  546. rd->msrs[3] = 0;
  547. rd->msrs[4] = MSR_PKG_POWER_INFO;
  548. rd->rpl[0].prim_id = PL1_ENABLE;
  549. rd->rpl[0].name = pl1_name;
  550. rd->rpl[1].prim_id = PL2_ENABLE;
  551. rd->rpl[1].name = pl2_name;
  552. break;
  553. case BIT(RAPL_DOMAIN_PP0):
  554. rd->name = rapl_domain_names[RAPL_DOMAIN_PP0];
  555. rd->id = RAPL_DOMAIN_PP0;
  556. rd->msrs[0] = MSR_PP0_POWER_LIMIT;
  557. rd->msrs[1] = MSR_PP0_ENERGY_STATUS;
  558. rd->msrs[2] = 0;
  559. rd->msrs[3] = MSR_PP0_POLICY;
  560. rd->msrs[4] = 0;
  561. rd->rpl[0].prim_id = PL1_ENABLE;
  562. rd->rpl[0].name = pl1_name;
  563. break;
  564. case BIT(RAPL_DOMAIN_PP1):
  565. rd->name = rapl_domain_names[RAPL_DOMAIN_PP1];
  566. rd->id = RAPL_DOMAIN_PP1;
  567. rd->msrs[0] = MSR_PP1_POWER_LIMIT;
  568. rd->msrs[1] = MSR_PP1_ENERGY_STATUS;
  569. rd->msrs[2] = 0;
  570. rd->msrs[3] = MSR_PP1_POLICY;
  571. rd->msrs[4] = 0;
  572. rd->rpl[0].prim_id = PL1_ENABLE;
  573. rd->rpl[0].name = pl1_name;
  574. break;
  575. case BIT(RAPL_DOMAIN_DRAM):
  576. rd->name = rapl_domain_names[RAPL_DOMAIN_DRAM];
  577. rd->id = RAPL_DOMAIN_DRAM;
  578. rd->msrs[0] = MSR_DRAM_POWER_LIMIT;
  579. rd->msrs[1] = MSR_DRAM_ENERGY_STATUS;
  580. rd->msrs[2] = MSR_DRAM_PERF_STATUS;
  581. rd->msrs[3] = 0;
  582. rd->msrs[4] = MSR_DRAM_POWER_INFO;
  583. rd->rpl[0].prim_id = PL1_ENABLE;
  584. rd->rpl[0].name = pl1_name;
  585. rd->domain_energy_unit =
  586. rapl_defaults->dram_domain_energy_unit;
  587. if (rd->domain_energy_unit)
  588. pr_info("DRAM domain energy unit %dpj\n",
  589. rd->domain_energy_unit);
  590. break;
  591. }
  592. if (mask) {
  593. rd->rp = rp;
  594. rd++;
  595. }
  596. }
  597. }
  598. static u64 rapl_unit_xlate(struct rapl_domain *rd, enum unit_type type,
  599. u64 value, int to_raw)
  600. {
  601. u64 units = 1;
  602. struct rapl_package *rp = rd->rp;
  603. u64 scale = 1;
  604. switch (type) {
  605. case POWER_UNIT:
  606. units = rp->power_unit;
  607. break;
  608. case ENERGY_UNIT:
  609. scale = ENERGY_UNIT_SCALE;
  610. /* per domain unit takes precedence */
  611. if (rd && rd->domain_energy_unit)
  612. units = rd->domain_energy_unit;
  613. else
  614. units = rp->energy_unit;
  615. break;
  616. case TIME_UNIT:
  617. return rapl_defaults->compute_time_window(rp, value, to_raw);
  618. case ARBITRARY_UNIT:
  619. default:
  620. return value;
  621. };
  622. if (to_raw)
  623. return div64_u64(value, units) * scale;
  624. value *= units;
  625. return div64_u64(value, scale);
  626. }
  627. /* in the order of enum rapl_primitives */
  628. static struct rapl_primitive_info rpi[] = {
  629. /* name, mask, shift, msr index, unit divisor */
  630. PRIMITIVE_INFO_INIT(ENERGY_COUNTER, ENERGY_STATUS_MASK, 0,
  631. RAPL_DOMAIN_MSR_STATUS, ENERGY_UNIT, 0),
  632. PRIMITIVE_INFO_INIT(POWER_LIMIT1, POWER_LIMIT1_MASK, 0,
  633. RAPL_DOMAIN_MSR_LIMIT, POWER_UNIT, 0),
  634. PRIMITIVE_INFO_INIT(POWER_LIMIT2, POWER_LIMIT2_MASK, 32,
  635. RAPL_DOMAIN_MSR_LIMIT, POWER_UNIT, 0),
  636. PRIMITIVE_INFO_INIT(FW_LOCK, POWER_PP_LOCK, 31,
  637. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  638. PRIMITIVE_INFO_INIT(PL1_ENABLE, POWER_LIMIT1_ENABLE, 15,
  639. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  640. PRIMITIVE_INFO_INIT(PL1_CLAMP, POWER_LIMIT1_CLAMP, 16,
  641. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  642. PRIMITIVE_INFO_INIT(PL2_ENABLE, POWER_LIMIT2_ENABLE, 47,
  643. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  644. PRIMITIVE_INFO_INIT(PL2_CLAMP, POWER_LIMIT2_CLAMP, 48,
  645. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  646. PRIMITIVE_INFO_INIT(TIME_WINDOW1, TIME_WINDOW1_MASK, 17,
  647. RAPL_DOMAIN_MSR_LIMIT, TIME_UNIT, 0),
  648. PRIMITIVE_INFO_INIT(TIME_WINDOW2, TIME_WINDOW2_MASK, 49,
  649. RAPL_DOMAIN_MSR_LIMIT, TIME_UNIT, 0),
  650. PRIMITIVE_INFO_INIT(THERMAL_SPEC_POWER, POWER_INFO_THERMAL_SPEC_MASK,
  651. 0, RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
  652. PRIMITIVE_INFO_INIT(MAX_POWER, POWER_INFO_MAX_MASK, 32,
  653. RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
  654. PRIMITIVE_INFO_INIT(MIN_POWER, POWER_INFO_MIN_MASK, 16,
  655. RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
  656. PRIMITIVE_INFO_INIT(MAX_TIME_WINDOW, POWER_INFO_MAX_TIME_WIN_MASK, 48,
  657. RAPL_DOMAIN_MSR_INFO, TIME_UNIT, 0),
  658. PRIMITIVE_INFO_INIT(THROTTLED_TIME, PERF_STATUS_THROTTLE_TIME_MASK, 0,
  659. RAPL_DOMAIN_MSR_PERF, TIME_UNIT, 0),
  660. PRIMITIVE_INFO_INIT(PRIORITY_LEVEL, PP_POLICY_MASK, 0,
  661. RAPL_DOMAIN_MSR_POLICY, ARBITRARY_UNIT, 0),
  662. /* non-hardware */
  663. PRIMITIVE_INFO_INIT(AVERAGE_POWER, 0, 0, 0, POWER_UNIT,
  664. RAPL_PRIMITIVE_DERIVED),
  665. {NULL, 0, 0, 0},
  666. };
  667. /* Read primitive data based on its related struct rapl_primitive_info.
  668. * if xlate flag is set, return translated data based on data units, i.e.
  669. * time, energy, and power.
  670. * RAPL MSRs are non-architectual and are laid out not consistently across
  671. * domains. Here we use primitive info to allow writing consolidated access
  672. * functions.
  673. * For a given primitive, it is processed by MSR mask and shift. Unit conversion
  674. * is pre-assigned based on RAPL unit MSRs read at init time.
  675. * 63-------------------------- 31--------------------------- 0
  676. * | xxxxx (mask) |
  677. * | |<- shift ----------------|
  678. * 63-------------------------- 31--------------------------- 0
  679. */
  680. static int rapl_read_data_raw(struct rapl_domain *rd,
  681. enum rapl_primitives prim,
  682. bool xlate, u64 *data)
  683. {
  684. u64 value, final;
  685. u32 msr;
  686. struct rapl_primitive_info *rp = &rpi[prim];
  687. int cpu;
  688. if (!rp->name || rp->flag & RAPL_PRIMITIVE_DUMMY)
  689. return -EINVAL;
  690. msr = rd->msrs[rp->id];
  691. if (!msr)
  692. return -EINVAL;
  693. cpu = rd->rp->lead_cpu;
  694. /* special-case package domain, which uses a different bit*/
  695. if (prim == FW_LOCK && rd->id == RAPL_DOMAIN_PACKAGE) {
  696. rp->mask = POWER_PACKAGE_LOCK;
  697. rp->shift = 63;
  698. }
  699. /* non-hardware data are collected by the polling thread */
  700. if (rp->flag & RAPL_PRIMITIVE_DERIVED) {
  701. *data = rd->rdd.primitives[prim];
  702. return 0;
  703. }
  704. if (rdmsrl_safe_on_cpu(cpu, msr, &value)) {
  705. pr_debug("failed to read msr 0x%x on cpu %d\n", msr, cpu);
  706. return -EIO;
  707. }
  708. final = value & rp->mask;
  709. final = final >> rp->shift;
  710. if (xlate)
  711. *data = rapl_unit_xlate(rd, rp->unit, final, 0);
  712. else
  713. *data = final;
  714. return 0;
  715. }
  716. static int msrl_update_safe(u32 msr_no, u64 clear_mask, u64 set_mask)
  717. {
  718. int err;
  719. u64 val;
  720. err = rdmsrl_safe(msr_no, &val);
  721. if (err)
  722. goto out;
  723. val &= ~clear_mask;
  724. val |= set_mask;
  725. err = wrmsrl_safe(msr_no, val);
  726. out:
  727. return err;
  728. }
  729. static void msrl_update_func(void *info)
  730. {
  731. struct msrl_action *ma = info;
  732. ma->err = msrl_update_safe(ma->msr_no, ma->clear_mask, ma->set_mask);
  733. }
  734. /* Similar use of primitive info in the read counterpart */
  735. static int rapl_write_data_raw(struct rapl_domain *rd,
  736. enum rapl_primitives prim,
  737. unsigned long long value)
  738. {
  739. struct rapl_primitive_info *rp = &rpi[prim];
  740. int cpu;
  741. u64 bits;
  742. struct msrl_action ma;
  743. int ret;
  744. cpu = rd->rp->lead_cpu;
  745. bits = rapl_unit_xlate(rd, rp->unit, value, 1);
  746. bits |= bits << rp->shift;
  747. memset(&ma, 0, sizeof(ma));
  748. ma.msr_no = rd->msrs[rp->id];
  749. ma.clear_mask = rp->mask;
  750. ma.set_mask = bits;
  751. ret = smp_call_function_single(cpu, msrl_update_func, &ma, 1);
  752. if (ret)
  753. WARN_ON_ONCE(ret);
  754. else
  755. ret = ma.err;
  756. return ret;
  757. }
  758. /*
  759. * Raw RAPL data stored in MSRs are in certain scales. We need to
  760. * convert them into standard units based on the units reported in
  761. * the RAPL unit MSRs. This is specific to CPUs as the method to
  762. * calculate units differ on different CPUs.
  763. * We convert the units to below format based on CPUs.
  764. * i.e.
  765. * energy unit: picoJoules : Represented in picoJoules by default
  766. * power unit : microWatts : Represented in milliWatts by default
  767. * time unit : microseconds: Represented in seconds by default
  768. */
  769. static int rapl_check_unit_core(struct rapl_package *rp, int cpu)
  770. {
  771. u64 msr_val;
  772. u32 value;
  773. if (rdmsrl_safe_on_cpu(cpu, MSR_RAPL_POWER_UNIT, &msr_val)) {
  774. pr_err("Failed to read power unit MSR 0x%x on CPU %d, exit.\n",
  775. MSR_RAPL_POWER_UNIT, cpu);
  776. return -ENODEV;
  777. }
  778. value = (msr_val & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
  779. rp->energy_unit = ENERGY_UNIT_SCALE * 1000000 / (1 << value);
  780. value = (msr_val & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
  781. rp->power_unit = 1000000 / (1 << value);
  782. value = (msr_val & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
  783. rp->time_unit = 1000000 / (1 << value);
  784. pr_debug("Core CPU package %d energy=%dpJ, time=%dus, power=%duW\n",
  785. rp->id, rp->energy_unit, rp->time_unit, rp->power_unit);
  786. return 0;
  787. }
  788. static int rapl_check_unit_atom(struct rapl_package *rp, int cpu)
  789. {
  790. u64 msr_val;
  791. u32 value;
  792. if (rdmsrl_safe_on_cpu(cpu, MSR_RAPL_POWER_UNIT, &msr_val)) {
  793. pr_err("Failed to read power unit MSR 0x%x on CPU %d, exit.\n",
  794. MSR_RAPL_POWER_UNIT, cpu);
  795. return -ENODEV;
  796. }
  797. value = (msr_val & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
  798. rp->energy_unit = ENERGY_UNIT_SCALE * 1 << value;
  799. value = (msr_val & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
  800. rp->power_unit = (1 << value) * 1000;
  801. value = (msr_val & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
  802. rp->time_unit = 1000000 / (1 << value);
  803. pr_debug("Atom package %d energy=%dpJ, time=%dus, power=%duW\n",
  804. rp->id, rp->energy_unit, rp->time_unit, rp->power_unit);
  805. return 0;
  806. }
  807. static void power_limit_irq_save_cpu(void *info)
  808. {
  809. u32 l, h = 0;
  810. struct rapl_package *rp = (struct rapl_package *)info;
  811. /* save the state of PLN irq mask bit before disabling it */
  812. rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
  813. if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED)) {
  814. rp->power_limit_irq = l & PACKAGE_THERM_INT_PLN_ENABLE;
  815. rp->power_limit_irq |= PACKAGE_PLN_INT_SAVED;
  816. }
  817. l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
  818. wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
  819. }
  820. /* REVISIT:
  821. * When package power limit is set artificially low by RAPL, LVT
  822. * thermal interrupt for package power limit should be ignored
  823. * since we are not really exceeding the real limit. The intention
  824. * is to avoid excessive interrupts while we are trying to save power.
  825. * A useful feature might be routing the package_power_limit interrupt
  826. * to userspace via eventfd. once we have a usecase, this is simple
  827. * to do by adding an atomic notifier.
  828. */
  829. static void package_power_limit_irq_save(struct rapl_package *rp)
  830. {
  831. if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
  832. return;
  833. smp_call_function_single(rp->lead_cpu, power_limit_irq_save_cpu, rp, 1);
  834. }
  835. static void power_limit_irq_restore_cpu(void *info)
  836. {
  837. u32 l, h = 0;
  838. struct rapl_package *rp = (struct rapl_package *)info;
  839. rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
  840. if (rp->power_limit_irq & PACKAGE_THERM_INT_PLN_ENABLE)
  841. l |= PACKAGE_THERM_INT_PLN_ENABLE;
  842. else
  843. l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
  844. wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
  845. }
  846. /* restore per package power limit interrupt enable state */
  847. static void package_power_limit_irq_restore(struct rapl_package *rp)
  848. {
  849. if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
  850. return;
  851. /* irq enable state not saved, nothing to restore */
  852. if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED))
  853. return;
  854. smp_call_function_single(rp->lead_cpu, power_limit_irq_restore_cpu, rp, 1);
  855. }
  856. static void set_floor_freq_default(struct rapl_domain *rd, bool mode)
  857. {
  858. int nr_powerlimit = find_nr_power_limit(rd);
  859. /* always enable clamp such that p-state can go below OS requested
  860. * range. power capping priority over guranteed frequency.
  861. */
  862. rapl_write_data_raw(rd, PL1_CLAMP, mode);
  863. /* some domains have pl2 */
  864. if (nr_powerlimit > 1) {
  865. rapl_write_data_raw(rd, PL2_ENABLE, mode);
  866. rapl_write_data_raw(rd, PL2_CLAMP, mode);
  867. }
  868. }
  869. static void set_floor_freq_atom(struct rapl_domain *rd, bool enable)
  870. {
  871. static u32 power_ctrl_orig_val;
  872. u32 mdata;
  873. if (!rapl_defaults->floor_freq_reg_addr) {
  874. pr_err("Invalid floor frequency config register\n");
  875. return;
  876. }
  877. if (!power_ctrl_orig_val)
  878. iosf_mbi_read(BT_MBI_UNIT_PMC, MBI_CR_READ,
  879. rapl_defaults->floor_freq_reg_addr,
  880. &power_ctrl_orig_val);
  881. mdata = power_ctrl_orig_val;
  882. if (enable) {
  883. mdata &= ~(0x7f << 8);
  884. mdata |= 1 << 8;
  885. }
  886. iosf_mbi_write(BT_MBI_UNIT_PMC, MBI_CR_WRITE,
  887. rapl_defaults->floor_freq_reg_addr, mdata);
  888. }
  889. static u64 rapl_compute_time_window_core(struct rapl_package *rp, u64 value,
  890. bool to_raw)
  891. {
  892. u64 f, y; /* fraction and exp. used for time unit */
  893. /*
  894. * Special processing based on 2^Y*(1+F/4), refer
  895. * to Intel Software Developer's manual Vol.3B: CH 14.9.3.
  896. */
  897. if (!to_raw) {
  898. f = (value & 0x60) >> 5;
  899. y = value & 0x1f;
  900. value = (1 << y) * (4 + f) * rp->time_unit / 4;
  901. } else {
  902. do_div(value, rp->time_unit);
  903. y = ilog2(value);
  904. f = div64_u64(4 * (value - (1 << y)), 1 << y);
  905. value = (y & 0x1f) | ((f & 0x3) << 5);
  906. }
  907. return value;
  908. }
  909. static u64 rapl_compute_time_window_atom(struct rapl_package *rp, u64 value,
  910. bool to_raw)
  911. {
  912. /*
  913. * Atom time unit encoding is straight forward val * time_unit,
  914. * where time_unit is default to 1 sec. Never 0.
  915. */
  916. if (!to_raw)
  917. return (value) ? value *= rp->time_unit : rp->time_unit;
  918. else
  919. value = div64_u64(value, rp->time_unit);
  920. return value;
  921. }
  922. static const struct rapl_defaults rapl_defaults_core = {
  923. .floor_freq_reg_addr = 0,
  924. .check_unit = rapl_check_unit_core,
  925. .set_floor_freq = set_floor_freq_default,
  926. .compute_time_window = rapl_compute_time_window_core,
  927. };
  928. static const struct rapl_defaults rapl_defaults_hsw_server = {
  929. .check_unit = rapl_check_unit_core,
  930. .set_floor_freq = set_floor_freq_default,
  931. .compute_time_window = rapl_compute_time_window_core,
  932. .dram_domain_energy_unit = 15300,
  933. };
  934. static const struct rapl_defaults rapl_defaults_byt = {
  935. .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_BYT,
  936. .check_unit = rapl_check_unit_atom,
  937. .set_floor_freq = set_floor_freq_atom,
  938. .compute_time_window = rapl_compute_time_window_atom,
  939. };
  940. static const struct rapl_defaults rapl_defaults_tng = {
  941. .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_TNG,
  942. .check_unit = rapl_check_unit_atom,
  943. .set_floor_freq = set_floor_freq_atom,
  944. .compute_time_window = rapl_compute_time_window_atom,
  945. };
  946. static const struct rapl_defaults rapl_defaults_ann = {
  947. .floor_freq_reg_addr = 0,
  948. .check_unit = rapl_check_unit_atom,
  949. .set_floor_freq = NULL,
  950. .compute_time_window = rapl_compute_time_window_atom,
  951. };
  952. static const struct rapl_defaults rapl_defaults_cht = {
  953. .floor_freq_reg_addr = 0,
  954. .check_unit = rapl_check_unit_atom,
  955. .set_floor_freq = NULL,
  956. .compute_time_window = rapl_compute_time_window_atom,
  957. };
  958. #define RAPL_CPU(_model, _ops) { \
  959. .vendor = X86_VENDOR_INTEL, \
  960. .family = 6, \
  961. .model = _model, \
  962. .driver_data = (kernel_ulong_t)&_ops, \
  963. }
  964. static const struct x86_cpu_id rapl_ids[] __initconst = {
  965. RAPL_CPU(INTEL_FAM6_SANDYBRIDGE, rapl_defaults_core),
  966. RAPL_CPU(INTEL_FAM6_SANDYBRIDGE_X, rapl_defaults_core),
  967. RAPL_CPU(INTEL_FAM6_IVYBRIDGE, rapl_defaults_core),
  968. RAPL_CPU(INTEL_FAM6_IVYBRIDGE_X, rapl_defaults_core),
  969. RAPL_CPU(INTEL_FAM6_HASWELL_CORE, rapl_defaults_core),
  970. RAPL_CPU(INTEL_FAM6_HASWELL_ULT, rapl_defaults_core),
  971. RAPL_CPU(INTEL_FAM6_HASWELL_GT3E, rapl_defaults_core),
  972. RAPL_CPU(INTEL_FAM6_HASWELL_X, rapl_defaults_hsw_server),
  973. RAPL_CPU(INTEL_FAM6_BROADWELL_CORE, rapl_defaults_core),
  974. RAPL_CPU(INTEL_FAM6_BROADWELL_GT3E, rapl_defaults_core),
  975. RAPL_CPU(INTEL_FAM6_BROADWELL_XEON_D, rapl_defaults_core),
  976. RAPL_CPU(INTEL_FAM6_BROADWELL_X, rapl_defaults_hsw_server),
  977. RAPL_CPU(INTEL_FAM6_SKYLAKE_DESKTOP, rapl_defaults_core),
  978. RAPL_CPU(INTEL_FAM6_SKYLAKE_MOBILE, rapl_defaults_core),
  979. RAPL_CPU(INTEL_FAM6_SKYLAKE_X, rapl_defaults_hsw_server),
  980. RAPL_CPU(INTEL_FAM6_KABYLAKE_MOBILE, rapl_defaults_core),
  981. RAPL_CPU(INTEL_FAM6_KABYLAKE_DESKTOP, rapl_defaults_core),
  982. RAPL_CPU(INTEL_FAM6_ATOM_SILVERMONT1, rapl_defaults_byt),
  983. RAPL_CPU(INTEL_FAM6_ATOM_AIRMONT, rapl_defaults_cht),
  984. RAPL_CPU(INTEL_FAM6_ATOM_MERRIFIELD1, rapl_defaults_tng),
  985. RAPL_CPU(INTEL_FAM6_ATOM_MERRIFIELD2, rapl_defaults_ann),
  986. RAPL_CPU(INTEL_FAM6_ATOM_GOLDMONT, rapl_defaults_core),
  987. RAPL_CPU(INTEL_FAM6_ATOM_DENVERTON, rapl_defaults_core),
  988. RAPL_CPU(INTEL_FAM6_XEON_PHI_KNL, rapl_defaults_hsw_server),
  989. {}
  990. };
  991. MODULE_DEVICE_TABLE(x86cpu, rapl_ids);
  992. /* read once for all raw primitive data for all packages, domains */
  993. static void rapl_update_domain_data(void)
  994. {
  995. int dmn, prim;
  996. u64 val;
  997. struct rapl_package *rp;
  998. list_for_each_entry(rp, &rapl_packages, plist) {
  999. for (dmn = 0; dmn < rp->nr_domains; dmn++) {
  1000. pr_debug("update package %d domain %s data\n", rp->id,
  1001. rp->domains[dmn].name);
  1002. /* exclude non-raw primitives */
  1003. for (prim = 0; prim < NR_RAW_PRIMITIVES; prim++)
  1004. if (!rapl_read_data_raw(&rp->domains[dmn], prim,
  1005. rpi[prim].unit,
  1006. &val))
  1007. rp->domains[dmn].rdd.primitives[prim] =
  1008. val;
  1009. }
  1010. }
  1011. }
  1012. static int rapl_unregister_powercap(void)
  1013. {
  1014. struct rapl_package *rp;
  1015. struct rapl_domain *rd, *rd_package = NULL;
  1016. /* unregister all active rapl packages from the powercap layer,
  1017. * hotplug lock held
  1018. */
  1019. list_for_each_entry(rp, &rapl_packages, plist) {
  1020. package_power_limit_irq_restore(rp);
  1021. for (rd = rp->domains; rd < rp->domains + rp->nr_domains;
  1022. rd++) {
  1023. pr_debug("remove package, undo power limit on %d: %s\n",
  1024. rp->id, rd->name);
  1025. rapl_write_data_raw(rd, PL1_ENABLE, 0);
  1026. rapl_write_data_raw(rd, PL1_CLAMP, 0);
  1027. if (find_nr_power_limit(rd) > 1) {
  1028. rapl_write_data_raw(rd, PL2_ENABLE, 0);
  1029. rapl_write_data_raw(rd, PL2_CLAMP, 0);
  1030. }
  1031. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  1032. rd_package = rd;
  1033. continue;
  1034. }
  1035. powercap_unregister_zone(control_type, &rd->power_zone);
  1036. }
  1037. /* do the package zone last */
  1038. if (rd_package)
  1039. powercap_unregister_zone(control_type,
  1040. &rd_package->power_zone);
  1041. }
  1042. if (platform_rapl_domain) {
  1043. powercap_unregister_zone(control_type,
  1044. &platform_rapl_domain->power_zone);
  1045. kfree(platform_rapl_domain);
  1046. }
  1047. powercap_unregister_control_type(control_type);
  1048. return 0;
  1049. }
  1050. static int rapl_package_register_powercap(struct rapl_package *rp)
  1051. {
  1052. struct rapl_domain *rd;
  1053. int ret = 0;
  1054. char dev_name[17]; /* max domain name = 7 + 1 + 8 for int + 1 for null*/
  1055. struct powercap_zone *power_zone = NULL;
  1056. int nr_pl;
  1057. /* first we register package domain as the parent zone*/
  1058. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1059. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  1060. nr_pl = find_nr_power_limit(rd);
  1061. pr_debug("register socket %d package domain %s\n",
  1062. rp->id, rd->name);
  1063. memset(dev_name, 0, sizeof(dev_name));
  1064. snprintf(dev_name, sizeof(dev_name), "%s-%d",
  1065. rd->name, rp->id);
  1066. power_zone = powercap_register_zone(&rd->power_zone,
  1067. control_type,
  1068. dev_name, NULL,
  1069. &zone_ops[rd->id],
  1070. nr_pl,
  1071. &constraint_ops);
  1072. if (IS_ERR(power_zone)) {
  1073. pr_debug("failed to register package, %d\n",
  1074. rp->id);
  1075. ret = PTR_ERR(power_zone);
  1076. goto exit_package;
  1077. }
  1078. /* track parent zone in per package/socket data */
  1079. rp->power_zone = power_zone;
  1080. /* done, only one package domain per socket */
  1081. break;
  1082. }
  1083. }
  1084. if (!power_zone) {
  1085. pr_err("no package domain found, unknown topology!\n");
  1086. ret = -ENODEV;
  1087. goto exit_package;
  1088. }
  1089. /* now register domains as children of the socket/package*/
  1090. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1091. if (rd->id == RAPL_DOMAIN_PACKAGE)
  1092. continue;
  1093. /* number of power limits per domain varies */
  1094. nr_pl = find_nr_power_limit(rd);
  1095. power_zone = powercap_register_zone(&rd->power_zone,
  1096. control_type, rd->name,
  1097. rp->power_zone,
  1098. &zone_ops[rd->id], nr_pl,
  1099. &constraint_ops);
  1100. if (IS_ERR(power_zone)) {
  1101. pr_debug("failed to register power_zone, %d:%s:%s\n",
  1102. rp->id, rd->name, dev_name);
  1103. ret = PTR_ERR(power_zone);
  1104. goto err_cleanup;
  1105. }
  1106. }
  1107. exit_package:
  1108. return ret;
  1109. err_cleanup:
  1110. /* clean up previously initialized domains within the package if we
  1111. * failed after the first domain setup.
  1112. */
  1113. while (--rd >= rp->domains) {
  1114. pr_debug("unregister package %d domain %s\n", rp->id, rd->name);
  1115. powercap_unregister_zone(control_type, &rd->power_zone);
  1116. }
  1117. return ret;
  1118. }
  1119. static int rapl_register_psys(void)
  1120. {
  1121. struct rapl_domain *rd;
  1122. struct powercap_zone *power_zone;
  1123. u64 val;
  1124. if (rdmsrl_safe_on_cpu(0, MSR_PLATFORM_ENERGY_STATUS, &val) || !val)
  1125. return -ENODEV;
  1126. if (rdmsrl_safe_on_cpu(0, MSR_PLATFORM_POWER_LIMIT, &val) || !val)
  1127. return -ENODEV;
  1128. rd = kzalloc(sizeof(*rd), GFP_KERNEL);
  1129. if (!rd)
  1130. return -ENOMEM;
  1131. rd->name = rapl_domain_names[RAPL_DOMAIN_PLATFORM];
  1132. rd->id = RAPL_DOMAIN_PLATFORM;
  1133. rd->msrs[0] = MSR_PLATFORM_POWER_LIMIT;
  1134. rd->msrs[1] = MSR_PLATFORM_ENERGY_STATUS;
  1135. rd->rpl[0].prim_id = PL1_ENABLE;
  1136. rd->rpl[0].name = pl1_name;
  1137. rd->rpl[1].prim_id = PL2_ENABLE;
  1138. rd->rpl[1].name = pl2_name;
  1139. rd->rp = find_package_by_id(0);
  1140. power_zone = powercap_register_zone(&rd->power_zone, control_type,
  1141. "psys", NULL,
  1142. &zone_ops[RAPL_DOMAIN_PLATFORM],
  1143. 2, &constraint_ops);
  1144. if (IS_ERR(power_zone)) {
  1145. kfree(rd);
  1146. return PTR_ERR(power_zone);
  1147. }
  1148. platform_rapl_domain = rd;
  1149. return 0;
  1150. }
  1151. static int rapl_register_powercap(void)
  1152. {
  1153. struct rapl_domain *rd;
  1154. struct rapl_package *rp;
  1155. int ret = 0;
  1156. control_type = powercap_register_control_type(NULL, "intel-rapl", NULL);
  1157. if (IS_ERR(control_type)) {
  1158. pr_debug("failed to register powercap control_type.\n");
  1159. return PTR_ERR(control_type);
  1160. }
  1161. /* read the initial data */
  1162. rapl_update_domain_data();
  1163. list_for_each_entry(rp, &rapl_packages, plist)
  1164. if (rapl_package_register_powercap(rp))
  1165. goto err_cleanup_package;
  1166. /* Don't bail out if PSys is not supported */
  1167. rapl_register_psys();
  1168. return ret;
  1169. err_cleanup_package:
  1170. /* clean up previously initialized packages */
  1171. list_for_each_entry_continue_reverse(rp, &rapl_packages, plist) {
  1172. for (rd = rp->domains; rd < rp->domains + rp->nr_domains;
  1173. rd++) {
  1174. pr_debug("unregister zone/package %d, %s domain\n",
  1175. rp->id, rd->name);
  1176. powercap_unregister_zone(control_type, &rd->power_zone);
  1177. }
  1178. }
  1179. return ret;
  1180. }
  1181. static int rapl_check_domain(int cpu, int domain)
  1182. {
  1183. unsigned msr;
  1184. u64 val = 0;
  1185. switch (domain) {
  1186. case RAPL_DOMAIN_PACKAGE:
  1187. msr = MSR_PKG_ENERGY_STATUS;
  1188. break;
  1189. case RAPL_DOMAIN_PP0:
  1190. msr = MSR_PP0_ENERGY_STATUS;
  1191. break;
  1192. case RAPL_DOMAIN_PP1:
  1193. msr = MSR_PP1_ENERGY_STATUS;
  1194. break;
  1195. case RAPL_DOMAIN_DRAM:
  1196. msr = MSR_DRAM_ENERGY_STATUS;
  1197. break;
  1198. case RAPL_DOMAIN_PLATFORM:
  1199. /* PSYS(PLATFORM) is not a CPU domain, so avoid printng error */
  1200. return -EINVAL;
  1201. default:
  1202. pr_err("invalid domain id %d\n", domain);
  1203. return -EINVAL;
  1204. }
  1205. /* make sure domain counters are available and contains non-zero
  1206. * values, otherwise skip it.
  1207. */
  1208. if (rdmsrl_safe_on_cpu(cpu, msr, &val) || !val)
  1209. return -ENODEV;
  1210. return 0;
  1211. }
  1212. /*
  1213. * Check if power limits are available. Two cases when they are not available:
  1214. * 1. Locked by BIOS, in this case we still provide read-only access so that
  1215. * users can see what limit is set by the BIOS.
  1216. * 2. Some CPUs make some domains monitoring only which means PLx MSRs may not
  1217. * exist at all. In this case, we do not show the contraints in powercap.
  1218. *
  1219. * Called after domains are detected and initialized.
  1220. */
  1221. static void rapl_detect_powerlimit(struct rapl_domain *rd)
  1222. {
  1223. u64 val64;
  1224. int i;
  1225. /* check if the domain is locked by BIOS, ignore if MSR doesn't exist */
  1226. if (!rapl_read_data_raw(rd, FW_LOCK, false, &val64)) {
  1227. if (val64) {
  1228. pr_info("RAPL package %d domain %s locked by BIOS\n",
  1229. rd->rp->id, rd->name);
  1230. rd->state |= DOMAIN_STATE_BIOS_LOCKED;
  1231. }
  1232. }
  1233. /* check if power limit MSRs exists, otherwise domain is monitoring only */
  1234. for (i = 0; i < NR_POWER_LIMITS; i++) {
  1235. int prim = rd->rpl[i].prim_id;
  1236. if (rapl_read_data_raw(rd, prim, false, &val64))
  1237. rd->rpl[i].name = NULL;
  1238. }
  1239. }
  1240. /* Detect active and valid domains for the given CPU, caller must
  1241. * ensure the CPU belongs to the targeted package and CPU hotlug is disabled.
  1242. */
  1243. static int rapl_detect_domains(struct rapl_package *rp, int cpu)
  1244. {
  1245. int i;
  1246. int ret = 0;
  1247. struct rapl_domain *rd;
  1248. for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
  1249. /* use physical package id to read counters */
  1250. if (!rapl_check_domain(cpu, i)) {
  1251. rp->domain_map |= 1 << i;
  1252. pr_info("Found RAPL domain %s\n", rapl_domain_names[i]);
  1253. }
  1254. }
  1255. rp->nr_domains = bitmap_weight(&rp->domain_map, RAPL_DOMAIN_MAX);
  1256. if (!rp->nr_domains) {
  1257. pr_debug("no valid rapl domains found in package %d\n", rp->id);
  1258. ret = -ENODEV;
  1259. goto done;
  1260. }
  1261. pr_debug("found %d domains on package %d\n", rp->nr_domains, rp->id);
  1262. rp->domains = kcalloc(rp->nr_domains + 1, sizeof(struct rapl_domain),
  1263. GFP_KERNEL);
  1264. if (!rp->domains) {
  1265. ret = -ENOMEM;
  1266. goto done;
  1267. }
  1268. rapl_init_domains(rp);
  1269. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++)
  1270. rapl_detect_powerlimit(rd);
  1271. done:
  1272. return ret;
  1273. }
  1274. static bool is_package_new(int package)
  1275. {
  1276. struct rapl_package *rp;
  1277. /* caller prevents cpu hotplug, there will be no new packages added
  1278. * or deleted while traversing the package list, no need for locking.
  1279. */
  1280. list_for_each_entry(rp, &rapl_packages, plist)
  1281. if (package == rp->id)
  1282. return false;
  1283. return true;
  1284. }
  1285. /* RAPL interface can be made of a two-level hierarchy: package level and domain
  1286. * level. We first detect the number of packages then domains of each package.
  1287. * We have to consider the possiblity of CPU online/offline due to hotplug and
  1288. * other scenarios.
  1289. */
  1290. static int rapl_detect_topology(void)
  1291. {
  1292. int i;
  1293. int phy_package_id;
  1294. struct rapl_package *new_package, *rp;
  1295. for_each_online_cpu(i) {
  1296. phy_package_id = topology_physical_package_id(i);
  1297. if (is_package_new(phy_package_id)) {
  1298. new_package = kzalloc(sizeof(*rp), GFP_KERNEL);
  1299. if (!new_package) {
  1300. rapl_cleanup_data();
  1301. return -ENOMEM;
  1302. }
  1303. /* add the new package to the list */
  1304. new_package->id = phy_package_id;
  1305. new_package->nr_cpus = 1;
  1306. /* use the first active cpu of the package to access */
  1307. new_package->lead_cpu = i;
  1308. /* check if the package contains valid domains */
  1309. if (rapl_detect_domains(new_package, i) ||
  1310. rapl_defaults->check_unit(new_package, i)) {
  1311. kfree(new_package->domains);
  1312. kfree(new_package);
  1313. /* free up the packages already initialized */
  1314. rapl_cleanup_data();
  1315. return -ENODEV;
  1316. }
  1317. INIT_LIST_HEAD(&new_package->plist);
  1318. list_add(&new_package->plist, &rapl_packages);
  1319. } else {
  1320. rp = find_package_by_id(phy_package_id);
  1321. if (rp)
  1322. ++rp->nr_cpus;
  1323. }
  1324. }
  1325. return 0;
  1326. }
  1327. /* called from CPU hotplug notifier, hotplug lock held */
  1328. static void rapl_remove_package(struct rapl_package *rp)
  1329. {
  1330. struct rapl_domain *rd, *rd_package = NULL;
  1331. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1332. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  1333. rd_package = rd;
  1334. continue;
  1335. }
  1336. pr_debug("remove package %d, %s domain\n", rp->id, rd->name);
  1337. powercap_unregister_zone(control_type, &rd->power_zone);
  1338. }
  1339. /* do parent zone last */
  1340. powercap_unregister_zone(control_type, &rd_package->power_zone);
  1341. list_del(&rp->plist);
  1342. kfree(rp);
  1343. }
  1344. /* called from CPU hotplug notifier, hotplug lock held */
  1345. static int rapl_add_package(int cpu)
  1346. {
  1347. int ret = 0;
  1348. int phy_package_id;
  1349. struct rapl_package *rp;
  1350. phy_package_id = topology_physical_package_id(cpu);
  1351. rp = kzalloc(sizeof(struct rapl_package), GFP_KERNEL);
  1352. if (!rp)
  1353. return -ENOMEM;
  1354. /* add the new package to the list */
  1355. rp->id = phy_package_id;
  1356. rp->nr_cpus = 1;
  1357. rp->lead_cpu = cpu;
  1358. /* check if the package contains valid domains */
  1359. if (rapl_detect_domains(rp, cpu) ||
  1360. rapl_defaults->check_unit(rp, cpu)) {
  1361. ret = -ENODEV;
  1362. goto err_free_package;
  1363. }
  1364. if (!rapl_package_register_powercap(rp)) {
  1365. INIT_LIST_HEAD(&rp->plist);
  1366. list_add(&rp->plist, &rapl_packages);
  1367. return ret;
  1368. }
  1369. err_free_package:
  1370. kfree(rp->domains);
  1371. kfree(rp);
  1372. return ret;
  1373. }
  1374. /* Handles CPU hotplug on multi-socket systems.
  1375. * If a CPU goes online as the first CPU of the physical package
  1376. * we add the RAPL package to the system. Similarly, when the last
  1377. * CPU of the package is removed, we remove the RAPL package and its
  1378. * associated domains. Cooling devices are handled accordingly at
  1379. * per-domain level.
  1380. */
  1381. static int rapl_cpu_callback(struct notifier_block *nfb,
  1382. unsigned long action, void *hcpu)
  1383. {
  1384. unsigned long cpu = (unsigned long)hcpu;
  1385. int phy_package_id;
  1386. struct rapl_package *rp;
  1387. int lead_cpu;
  1388. phy_package_id = topology_physical_package_id(cpu);
  1389. switch (action) {
  1390. case CPU_ONLINE:
  1391. case CPU_ONLINE_FROZEN:
  1392. case CPU_DOWN_FAILED:
  1393. case CPU_DOWN_FAILED_FROZEN:
  1394. rp = find_package_by_id(phy_package_id);
  1395. if (rp)
  1396. ++rp->nr_cpus;
  1397. else
  1398. rapl_add_package(cpu);
  1399. break;
  1400. case CPU_DOWN_PREPARE:
  1401. case CPU_DOWN_PREPARE_FROZEN:
  1402. rp = find_package_by_id(phy_package_id);
  1403. if (!rp)
  1404. break;
  1405. if (--rp->nr_cpus == 0)
  1406. rapl_remove_package(rp);
  1407. else if (cpu == rp->lead_cpu) {
  1408. /* choose another active cpu in the package */
  1409. lead_cpu = cpumask_any_but(topology_core_cpumask(cpu), cpu);
  1410. if (lead_cpu < nr_cpu_ids)
  1411. rp->lead_cpu = lead_cpu;
  1412. else /* should never go here */
  1413. pr_err("no active cpu available for package %d\n",
  1414. phy_package_id);
  1415. }
  1416. }
  1417. return NOTIFY_OK;
  1418. }
  1419. static struct notifier_block rapl_cpu_notifier = {
  1420. .notifier_call = rapl_cpu_callback,
  1421. };
  1422. static int __init rapl_init(void)
  1423. {
  1424. int ret = 0;
  1425. const struct x86_cpu_id *id;
  1426. id = x86_match_cpu(rapl_ids);
  1427. if (!id) {
  1428. pr_err("driver does not support CPU family %d model %d\n",
  1429. boot_cpu_data.x86, boot_cpu_data.x86_model);
  1430. return -ENODEV;
  1431. }
  1432. rapl_defaults = (struct rapl_defaults *)id->driver_data;
  1433. cpu_notifier_register_begin();
  1434. /* prevent CPU hotplug during detection */
  1435. get_online_cpus();
  1436. ret = rapl_detect_topology();
  1437. if (ret)
  1438. goto done;
  1439. if (rapl_register_powercap()) {
  1440. rapl_cleanup_data();
  1441. ret = -ENODEV;
  1442. goto done;
  1443. }
  1444. __register_hotcpu_notifier(&rapl_cpu_notifier);
  1445. done:
  1446. put_online_cpus();
  1447. cpu_notifier_register_done();
  1448. return ret;
  1449. }
  1450. static void __exit rapl_exit(void)
  1451. {
  1452. cpu_notifier_register_begin();
  1453. get_online_cpus();
  1454. __unregister_hotcpu_notifier(&rapl_cpu_notifier);
  1455. rapl_unregister_powercap();
  1456. rapl_cleanup_data();
  1457. put_online_cpus();
  1458. cpu_notifier_register_done();
  1459. }
  1460. module_init(rapl_init);
  1461. module_exit(rapl_exit);
  1462. MODULE_DESCRIPTION("Driver for Intel RAPL (Running Average Power Limit)");
  1463. MODULE_AUTHOR("Jacob Pan <jacob.jun.pan@intel.com>");
  1464. MODULE_LICENSE("GPL v2");