pinctrl-amd.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842
  1. /*
  2. * GPIO driver for AMD
  3. *
  4. * Copyright (c) 2014,2015 AMD Corporation.
  5. * Authors: Ken Xue <Ken.Xue@amd.com>
  6. * Wu, Jeff <Jeff.Wu@amd.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. */
  12. #include <linux/err.h>
  13. #include <linux/bug.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/compiler.h>
  18. #include <linux/types.h>
  19. #include <linux/errno.h>
  20. #include <linux/log2.h>
  21. #include <linux/io.h>
  22. #include <linux/gpio.h>
  23. #include <linux/slab.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/mutex.h>
  26. #include <linux/acpi.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/list.h>
  30. #include <linux/bitops.h>
  31. #include <linux/pinctrl/pinconf.h>
  32. #include <linux/pinctrl/pinconf-generic.h>
  33. #include "pinctrl-utils.h"
  34. #include "pinctrl-amd.h"
  35. static int amd_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
  36. {
  37. unsigned long flags;
  38. u32 pin_reg;
  39. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  40. spin_lock_irqsave(&gpio_dev->lock, flags);
  41. pin_reg = readl(gpio_dev->base + offset * 4);
  42. pin_reg &= ~BIT(OUTPUT_ENABLE_OFF);
  43. writel(pin_reg, gpio_dev->base + offset * 4);
  44. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  45. return 0;
  46. }
  47. static int amd_gpio_direction_output(struct gpio_chip *gc, unsigned offset,
  48. int value)
  49. {
  50. u32 pin_reg;
  51. unsigned long flags;
  52. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  53. spin_lock_irqsave(&gpio_dev->lock, flags);
  54. pin_reg = readl(gpio_dev->base + offset * 4);
  55. pin_reg |= BIT(OUTPUT_ENABLE_OFF);
  56. if (value)
  57. pin_reg |= BIT(OUTPUT_VALUE_OFF);
  58. else
  59. pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
  60. writel(pin_reg, gpio_dev->base + offset * 4);
  61. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  62. return 0;
  63. }
  64. static int amd_gpio_get_value(struct gpio_chip *gc, unsigned offset)
  65. {
  66. u32 pin_reg;
  67. unsigned long flags;
  68. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  69. spin_lock_irqsave(&gpio_dev->lock, flags);
  70. pin_reg = readl(gpio_dev->base + offset * 4);
  71. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  72. return !!(pin_reg & BIT(PIN_STS_OFF));
  73. }
  74. static void amd_gpio_set_value(struct gpio_chip *gc, unsigned offset, int value)
  75. {
  76. u32 pin_reg;
  77. unsigned long flags;
  78. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  79. spin_lock_irqsave(&gpio_dev->lock, flags);
  80. pin_reg = readl(gpio_dev->base + offset * 4);
  81. if (value)
  82. pin_reg |= BIT(OUTPUT_VALUE_OFF);
  83. else
  84. pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
  85. writel(pin_reg, gpio_dev->base + offset * 4);
  86. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  87. }
  88. static int amd_gpio_set_debounce(struct gpio_chip *gc, unsigned offset,
  89. unsigned debounce)
  90. {
  91. u32 time;
  92. u32 pin_reg;
  93. int ret = 0;
  94. unsigned long flags;
  95. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  96. spin_lock_irqsave(&gpio_dev->lock, flags);
  97. pin_reg = readl(gpio_dev->base + offset * 4);
  98. if (debounce) {
  99. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  100. pin_reg &= ~DB_TMR_OUT_MASK;
  101. /*
  102. Debounce Debounce Timer Max
  103. TmrLarge TmrOutUnit Unit Debounce
  104. Time
  105. 0 0 61 usec (2 RtcClk) 976 usec
  106. 0 1 244 usec (8 RtcClk) 3.9 msec
  107. 1 0 15.6 msec (512 RtcClk) 250 msec
  108. 1 1 62.5 msec (2048 RtcClk) 1 sec
  109. */
  110. if (debounce < 61) {
  111. pin_reg |= 1;
  112. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  113. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  114. } else if (debounce < 976) {
  115. time = debounce / 61;
  116. pin_reg |= time & DB_TMR_OUT_MASK;
  117. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  118. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  119. } else if (debounce < 3900) {
  120. time = debounce / 244;
  121. pin_reg |= time & DB_TMR_OUT_MASK;
  122. pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
  123. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  124. } else if (debounce < 250000) {
  125. time = debounce / 15600;
  126. pin_reg |= time & DB_TMR_OUT_MASK;
  127. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  128. pin_reg |= BIT(DB_TMR_LARGE_OFF);
  129. } else if (debounce < 1000000) {
  130. time = debounce / 62500;
  131. pin_reg |= time & DB_TMR_OUT_MASK;
  132. pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
  133. pin_reg |= BIT(DB_TMR_LARGE_OFF);
  134. } else {
  135. pin_reg &= ~DB_CNTRl_MASK;
  136. ret = -EINVAL;
  137. }
  138. } else {
  139. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  140. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  141. pin_reg &= ~DB_TMR_OUT_MASK;
  142. pin_reg &= ~DB_CNTRl_MASK;
  143. }
  144. writel(pin_reg, gpio_dev->base + offset * 4);
  145. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  146. return ret;
  147. }
  148. #ifdef CONFIG_DEBUG_FS
  149. static void amd_gpio_dbg_show(struct seq_file *s, struct gpio_chip *gc)
  150. {
  151. u32 pin_reg;
  152. unsigned long flags;
  153. unsigned int bank, i, pin_num;
  154. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  155. char *level_trig;
  156. char *active_level;
  157. char *interrupt_enable;
  158. char *interrupt_mask;
  159. char *wake_cntrl0;
  160. char *wake_cntrl1;
  161. char *wake_cntrl2;
  162. char *pin_sts;
  163. char *pull_up_sel;
  164. char *pull_up_enable;
  165. char *pull_down_enable;
  166. char *output_value;
  167. char *output_enable;
  168. for (bank = 0; bank < AMD_GPIO_TOTAL_BANKS; bank++) {
  169. seq_printf(s, "GPIO bank%d\t", bank);
  170. switch (bank) {
  171. case 0:
  172. i = 0;
  173. pin_num = AMD_GPIO_PINS_BANK0;
  174. break;
  175. case 1:
  176. i = 64;
  177. pin_num = AMD_GPIO_PINS_BANK1 + i;
  178. break;
  179. case 2:
  180. i = 128;
  181. pin_num = AMD_GPIO_PINS_BANK2 + i;
  182. break;
  183. }
  184. for (; i < pin_num; i++) {
  185. seq_printf(s, "pin%d\t", i);
  186. spin_lock_irqsave(&gpio_dev->lock, flags);
  187. pin_reg = readl(gpio_dev->base + i * 4);
  188. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  189. if (pin_reg & BIT(INTERRUPT_ENABLE_OFF)) {
  190. interrupt_enable = "interrupt is enabled|";
  191. if (!(pin_reg & BIT(ACTIVE_LEVEL_OFF))
  192. && !(pin_reg & BIT(ACTIVE_LEVEL_OFF+1)))
  193. active_level = "Active low|";
  194. else if (pin_reg & BIT(ACTIVE_LEVEL_OFF)
  195. && !(pin_reg & BIT(ACTIVE_LEVEL_OFF+1)))
  196. active_level = "Active high|";
  197. else if (!(pin_reg & BIT(ACTIVE_LEVEL_OFF))
  198. && pin_reg & BIT(ACTIVE_LEVEL_OFF+1))
  199. active_level = "Active on both|";
  200. else
  201. active_level = "Unknow Active level|";
  202. if (pin_reg & BIT(LEVEL_TRIG_OFF))
  203. level_trig = "Level trigger|";
  204. else
  205. level_trig = "Edge trigger|";
  206. } else {
  207. interrupt_enable =
  208. "interrupt is disabled|";
  209. active_level = " ";
  210. level_trig = " ";
  211. }
  212. if (pin_reg & BIT(INTERRUPT_MASK_OFF))
  213. interrupt_mask =
  214. "interrupt is unmasked|";
  215. else
  216. interrupt_mask =
  217. "interrupt is masked|";
  218. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  219. wake_cntrl0 = "enable wakeup in S0i3 state|";
  220. else
  221. wake_cntrl0 = "disable wakeup in S0i3 state|";
  222. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  223. wake_cntrl1 = "enable wakeup in S3 state|";
  224. else
  225. wake_cntrl1 = "disable wakeup in S3 state|";
  226. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  227. wake_cntrl2 = "enable wakeup in S4/S5 state|";
  228. else
  229. wake_cntrl2 = "disable wakeup in S4/S5 state|";
  230. if (pin_reg & BIT(PULL_UP_ENABLE_OFF)) {
  231. pull_up_enable = "pull-up is enabled|";
  232. if (pin_reg & BIT(PULL_UP_SEL_OFF))
  233. pull_up_sel = "8k pull-up|";
  234. else
  235. pull_up_sel = "4k pull-up|";
  236. } else {
  237. pull_up_enable = "pull-up is disabled|";
  238. pull_up_sel = " ";
  239. }
  240. if (pin_reg & BIT(PULL_DOWN_ENABLE_OFF))
  241. pull_down_enable = "pull-down is enabled|";
  242. else
  243. pull_down_enable = "Pull-down is disabled|";
  244. if (pin_reg & BIT(OUTPUT_ENABLE_OFF)) {
  245. pin_sts = " ";
  246. output_enable = "output is enabled|";
  247. if (pin_reg & BIT(OUTPUT_VALUE_OFF))
  248. output_value = "output is high|";
  249. else
  250. output_value = "output is low|";
  251. } else {
  252. output_enable = "output is disabled|";
  253. output_value = " ";
  254. if (pin_reg & BIT(PIN_STS_OFF))
  255. pin_sts = "input is high|";
  256. else
  257. pin_sts = "input is low|";
  258. }
  259. seq_printf(s, "%s %s %s %s %s %s\n"
  260. " %s %s %s %s %s %s %s 0x%x\n",
  261. level_trig, active_level, interrupt_enable,
  262. interrupt_mask, wake_cntrl0, wake_cntrl1,
  263. wake_cntrl2, pin_sts, pull_up_sel,
  264. pull_up_enable, pull_down_enable,
  265. output_value, output_enable, pin_reg);
  266. }
  267. }
  268. }
  269. #else
  270. #define amd_gpio_dbg_show NULL
  271. #endif
  272. static void amd_gpio_irq_enable(struct irq_data *d)
  273. {
  274. u32 pin_reg;
  275. unsigned long flags;
  276. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  277. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  278. spin_lock_irqsave(&gpio_dev->lock, flags);
  279. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  280. pin_reg |= BIT(INTERRUPT_ENABLE_OFF);
  281. pin_reg |= BIT(INTERRUPT_MASK_OFF);
  282. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  283. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  284. }
  285. static void amd_gpio_irq_disable(struct irq_data *d)
  286. {
  287. u32 pin_reg;
  288. unsigned long flags;
  289. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  290. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  291. spin_lock_irqsave(&gpio_dev->lock, flags);
  292. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  293. pin_reg &= ~BIT(INTERRUPT_ENABLE_OFF);
  294. pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
  295. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  296. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  297. }
  298. static void amd_gpio_irq_mask(struct irq_data *d)
  299. {
  300. u32 pin_reg;
  301. unsigned long flags;
  302. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  303. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  304. spin_lock_irqsave(&gpio_dev->lock, flags);
  305. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  306. pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
  307. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  308. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  309. }
  310. static void amd_gpio_irq_unmask(struct irq_data *d)
  311. {
  312. u32 pin_reg;
  313. unsigned long flags;
  314. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  315. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  316. spin_lock_irqsave(&gpio_dev->lock, flags);
  317. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  318. pin_reg |= BIT(INTERRUPT_MASK_OFF);
  319. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  320. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  321. }
  322. static void amd_gpio_irq_eoi(struct irq_data *d)
  323. {
  324. u32 reg;
  325. unsigned long flags;
  326. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  327. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  328. spin_lock_irqsave(&gpio_dev->lock, flags);
  329. reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
  330. reg |= EOI_MASK;
  331. writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
  332. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  333. }
  334. static int amd_gpio_irq_set_type(struct irq_data *d, unsigned int type)
  335. {
  336. int ret = 0;
  337. u32 pin_reg;
  338. unsigned long flags;
  339. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  340. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  341. spin_lock_irqsave(&gpio_dev->lock, flags);
  342. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  343. switch (type & IRQ_TYPE_SENSE_MASK) {
  344. case IRQ_TYPE_EDGE_RISING:
  345. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  346. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  347. pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
  348. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  349. irq_set_handler_locked(d, handle_edge_irq);
  350. break;
  351. case IRQ_TYPE_EDGE_FALLING:
  352. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  353. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  354. pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
  355. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  356. irq_set_handler_locked(d, handle_edge_irq);
  357. break;
  358. case IRQ_TYPE_EDGE_BOTH:
  359. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  360. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  361. pin_reg |= BOTH_EADGE << ACTIVE_LEVEL_OFF;
  362. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  363. irq_set_handler_locked(d, handle_edge_irq);
  364. break;
  365. case IRQ_TYPE_LEVEL_HIGH:
  366. pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
  367. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  368. pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
  369. pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
  370. pin_reg |= DB_TYPE_PRESERVE_LOW_GLITCH << DB_CNTRL_OFF;
  371. irq_set_handler_locked(d, handle_level_irq);
  372. break;
  373. case IRQ_TYPE_LEVEL_LOW:
  374. pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
  375. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  376. pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
  377. pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
  378. pin_reg |= DB_TYPE_PRESERVE_HIGH_GLITCH << DB_CNTRL_OFF;
  379. irq_set_handler_locked(d, handle_level_irq);
  380. break;
  381. case IRQ_TYPE_NONE:
  382. break;
  383. default:
  384. dev_err(&gpio_dev->pdev->dev, "Invalid type value\n");
  385. ret = -EINVAL;
  386. }
  387. pin_reg |= CLR_INTR_STAT << INTERRUPT_STS_OFF;
  388. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  389. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  390. return ret;
  391. }
  392. static void amd_irq_ack(struct irq_data *d)
  393. {
  394. /*
  395. * based on HW design,there is no need to ack HW
  396. * before handle current irq. But this routine is
  397. * necessary for handle_edge_irq
  398. */
  399. }
  400. static struct irq_chip amd_gpio_irqchip = {
  401. .name = "amd_gpio",
  402. .irq_ack = amd_irq_ack,
  403. .irq_enable = amd_gpio_irq_enable,
  404. .irq_disable = amd_gpio_irq_disable,
  405. .irq_mask = amd_gpio_irq_mask,
  406. .irq_unmask = amd_gpio_irq_unmask,
  407. .irq_eoi = amd_gpio_irq_eoi,
  408. .irq_set_type = amd_gpio_irq_set_type,
  409. };
  410. static void amd_gpio_irq_handler(struct irq_desc *desc)
  411. {
  412. u32 i;
  413. u32 off;
  414. u32 reg;
  415. u32 pin_reg;
  416. u64 reg64;
  417. int handled = 0;
  418. unsigned int irq;
  419. unsigned long flags;
  420. struct irq_chip *chip = irq_desc_get_chip(desc);
  421. struct gpio_chip *gc = irq_desc_get_handler_data(desc);
  422. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  423. chained_irq_enter(chip, desc);
  424. /*enable GPIO interrupt again*/
  425. spin_lock_irqsave(&gpio_dev->lock, flags);
  426. reg = readl(gpio_dev->base + WAKE_INT_STATUS_REG1);
  427. reg64 = reg;
  428. reg64 = reg64 << 32;
  429. reg = readl(gpio_dev->base + WAKE_INT_STATUS_REG0);
  430. reg64 |= reg;
  431. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  432. /*
  433. * first 46 bits indicates interrupt status.
  434. * one bit represents four interrupt sources.
  435. */
  436. for (off = 0; off < 46 ; off++) {
  437. if (reg64 & BIT(off)) {
  438. for (i = 0; i < 4; i++) {
  439. pin_reg = readl(gpio_dev->base +
  440. (off * 4 + i) * 4);
  441. if ((pin_reg & BIT(INTERRUPT_STS_OFF)) ||
  442. (pin_reg & BIT(WAKE_STS_OFF))) {
  443. irq = irq_find_mapping(gc->irqdomain,
  444. off * 4 + i);
  445. generic_handle_irq(irq);
  446. writel(pin_reg,
  447. gpio_dev->base
  448. + (off * 4 + i) * 4);
  449. handled++;
  450. }
  451. }
  452. }
  453. }
  454. if (handled == 0)
  455. handle_bad_irq(desc);
  456. spin_lock_irqsave(&gpio_dev->lock, flags);
  457. reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
  458. reg |= EOI_MASK;
  459. writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
  460. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  461. chained_irq_exit(chip, desc);
  462. }
  463. static int amd_get_groups_count(struct pinctrl_dev *pctldev)
  464. {
  465. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  466. return gpio_dev->ngroups;
  467. }
  468. static const char *amd_get_group_name(struct pinctrl_dev *pctldev,
  469. unsigned group)
  470. {
  471. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  472. return gpio_dev->groups[group].name;
  473. }
  474. static int amd_get_group_pins(struct pinctrl_dev *pctldev,
  475. unsigned group,
  476. const unsigned **pins,
  477. unsigned *num_pins)
  478. {
  479. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  480. *pins = gpio_dev->groups[group].pins;
  481. *num_pins = gpio_dev->groups[group].npins;
  482. return 0;
  483. }
  484. static const struct pinctrl_ops amd_pinctrl_ops = {
  485. .get_groups_count = amd_get_groups_count,
  486. .get_group_name = amd_get_group_name,
  487. .get_group_pins = amd_get_group_pins,
  488. #ifdef CONFIG_OF
  489. .dt_node_to_map = pinconf_generic_dt_node_to_map_group,
  490. .dt_free_map = pinctrl_utils_free_map,
  491. #endif
  492. };
  493. static int amd_pinconf_get(struct pinctrl_dev *pctldev,
  494. unsigned int pin,
  495. unsigned long *config)
  496. {
  497. u32 pin_reg;
  498. unsigned arg;
  499. unsigned long flags;
  500. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  501. enum pin_config_param param = pinconf_to_config_param(*config);
  502. spin_lock_irqsave(&gpio_dev->lock, flags);
  503. pin_reg = readl(gpio_dev->base + pin*4);
  504. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  505. switch (param) {
  506. case PIN_CONFIG_INPUT_DEBOUNCE:
  507. arg = pin_reg & DB_TMR_OUT_MASK;
  508. break;
  509. case PIN_CONFIG_BIAS_PULL_DOWN:
  510. arg = (pin_reg >> PULL_DOWN_ENABLE_OFF) & BIT(0);
  511. break;
  512. case PIN_CONFIG_BIAS_PULL_UP:
  513. arg = (pin_reg >> PULL_UP_SEL_OFF) & (BIT(0) | BIT(1));
  514. break;
  515. case PIN_CONFIG_DRIVE_STRENGTH:
  516. arg = (pin_reg >> DRV_STRENGTH_SEL_OFF) & DRV_STRENGTH_SEL_MASK;
  517. break;
  518. default:
  519. dev_err(&gpio_dev->pdev->dev, "Invalid config param %04x\n",
  520. param);
  521. return -ENOTSUPP;
  522. }
  523. *config = pinconf_to_config_packed(param, arg);
  524. return 0;
  525. }
  526. static int amd_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
  527. unsigned long *configs, unsigned num_configs)
  528. {
  529. int i;
  530. u32 arg;
  531. int ret = 0;
  532. u32 pin_reg;
  533. unsigned long flags;
  534. enum pin_config_param param;
  535. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  536. spin_lock_irqsave(&gpio_dev->lock, flags);
  537. for (i = 0; i < num_configs; i++) {
  538. param = pinconf_to_config_param(configs[i]);
  539. arg = pinconf_to_config_argument(configs[i]);
  540. pin_reg = readl(gpio_dev->base + pin*4);
  541. switch (param) {
  542. case PIN_CONFIG_INPUT_DEBOUNCE:
  543. pin_reg &= ~DB_TMR_OUT_MASK;
  544. pin_reg |= arg & DB_TMR_OUT_MASK;
  545. break;
  546. case PIN_CONFIG_BIAS_PULL_DOWN:
  547. pin_reg &= ~BIT(PULL_DOWN_ENABLE_OFF);
  548. pin_reg |= (arg & BIT(0)) << PULL_DOWN_ENABLE_OFF;
  549. break;
  550. case PIN_CONFIG_BIAS_PULL_UP:
  551. pin_reg &= ~BIT(PULL_UP_SEL_OFF);
  552. pin_reg |= (arg & BIT(0)) << PULL_UP_SEL_OFF;
  553. pin_reg &= ~BIT(PULL_UP_ENABLE_OFF);
  554. pin_reg |= ((arg>>1) & BIT(0)) << PULL_UP_ENABLE_OFF;
  555. break;
  556. case PIN_CONFIG_DRIVE_STRENGTH:
  557. pin_reg &= ~(DRV_STRENGTH_SEL_MASK
  558. << DRV_STRENGTH_SEL_OFF);
  559. pin_reg |= (arg & DRV_STRENGTH_SEL_MASK)
  560. << DRV_STRENGTH_SEL_OFF;
  561. break;
  562. default:
  563. dev_err(&gpio_dev->pdev->dev,
  564. "Invalid config param %04x\n", param);
  565. ret = -ENOTSUPP;
  566. }
  567. writel(pin_reg, gpio_dev->base + pin*4);
  568. }
  569. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  570. return ret;
  571. }
  572. static int amd_pinconf_group_get(struct pinctrl_dev *pctldev,
  573. unsigned int group,
  574. unsigned long *config)
  575. {
  576. const unsigned *pins;
  577. unsigned npins;
  578. int ret;
  579. ret = amd_get_group_pins(pctldev, group, &pins, &npins);
  580. if (ret)
  581. return ret;
  582. if (amd_pinconf_get(pctldev, pins[0], config))
  583. return -ENOTSUPP;
  584. return 0;
  585. }
  586. static int amd_pinconf_group_set(struct pinctrl_dev *pctldev,
  587. unsigned group, unsigned long *configs,
  588. unsigned num_configs)
  589. {
  590. const unsigned *pins;
  591. unsigned npins;
  592. int i, ret;
  593. ret = amd_get_group_pins(pctldev, group, &pins, &npins);
  594. if (ret)
  595. return ret;
  596. for (i = 0; i < npins; i++) {
  597. if (amd_pinconf_set(pctldev, pins[i], configs, num_configs))
  598. return -ENOTSUPP;
  599. }
  600. return 0;
  601. }
  602. static const struct pinconf_ops amd_pinconf_ops = {
  603. .pin_config_get = amd_pinconf_get,
  604. .pin_config_set = amd_pinconf_set,
  605. .pin_config_group_get = amd_pinconf_group_get,
  606. .pin_config_group_set = amd_pinconf_group_set,
  607. };
  608. static struct pinctrl_desc amd_pinctrl_desc = {
  609. .pins = kerncz_pins,
  610. .npins = ARRAY_SIZE(kerncz_pins),
  611. .pctlops = &amd_pinctrl_ops,
  612. .confops = &amd_pinconf_ops,
  613. .owner = THIS_MODULE,
  614. };
  615. static int amd_gpio_probe(struct platform_device *pdev)
  616. {
  617. int ret = 0;
  618. int irq_base;
  619. struct resource *res;
  620. struct amd_gpio *gpio_dev;
  621. gpio_dev = devm_kzalloc(&pdev->dev,
  622. sizeof(struct amd_gpio), GFP_KERNEL);
  623. if (!gpio_dev)
  624. return -ENOMEM;
  625. spin_lock_init(&gpio_dev->lock);
  626. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  627. if (!res) {
  628. dev_err(&pdev->dev, "Failed to get gpio io resource.\n");
  629. return -EINVAL;
  630. }
  631. gpio_dev->base = devm_ioremap_nocache(&pdev->dev, res->start,
  632. resource_size(res));
  633. if (!gpio_dev->base)
  634. return -ENOMEM;
  635. irq_base = platform_get_irq(pdev, 0);
  636. if (irq_base < 0) {
  637. dev_err(&pdev->dev, "Failed to get gpio IRQ.\n");
  638. return -EINVAL;
  639. }
  640. gpio_dev->pdev = pdev;
  641. gpio_dev->gc.direction_input = amd_gpio_direction_input;
  642. gpio_dev->gc.direction_output = amd_gpio_direction_output;
  643. gpio_dev->gc.get = amd_gpio_get_value;
  644. gpio_dev->gc.set = amd_gpio_set_value;
  645. gpio_dev->gc.set_debounce = amd_gpio_set_debounce;
  646. gpio_dev->gc.dbg_show = amd_gpio_dbg_show;
  647. gpio_dev->gc.base = 0;
  648. gpio_dev->gc.label = pdev->name;
  649. gpio_dev->gc.owner = THIS_MODULE;
  650. gpio_dev->gc.parent = &pdev->dev;
  651. gpio_dev->gc.ngpio = TOTAL_NUMBER_OF_PINS;
  652. #if defined(CONFIG_OF_GPIO)
  653. gpio_dev->gc.of_node = pdev->dev.of_node;
  654. #endif
  655. gpio_dev->groups = kerncz_groups;
  656. gpio_dev->ngroups = ARRAY_SIZE(kerncz_groups);
  657. amd_pinctrl_desc.name = dev_name(&pdev->dev);
  658. gpio_dev->pctrl = devm_pinctrl_register(&pdev->dev, &amd_pinctrl_desc,
  659. gpio_dev);
  660. if (IS_ERR(gpio_dev->pctrl)) {
  661. dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
  662. return PTR_ERR(gpio_dev->pctrl);
  663. }
  664. ret = gpiochip_add_data(&gpio_dev->gc, gpio_dev);
  665. if (ret)
  666. return ret;
  667. ret = gpiochip_add_pin_range(&gpio_dev->gc, dev_name(&pdev->dev),
  668. 0, 0, TOTAL_NUMBER_OF_PINS);
  669. if (ret) {
  670. dev_err(&pdev->dev, "Failed to add pin range\n");
  671. goto out2;
  672. }
  673. ret = gpiochip_irqchip_add(&gpio_dev->gc,
  674. &amd_gpio_irqchip,
  675. 0,
  676. handle_simple_irq,
  677. IRQ_TYPE_NONE);
  678. if (ret) {
  679. dev_err(&pdev->dev, "could not add irqchip\n");
  680. ret = -ENODEV;
  681. goto out2;
  682. }
  683. gpiochip_set_chained_irqchip(&gpio_dev->gc,
  684. &amd_gpio_irqchip,
  685. irq_base,
  686. amd_gpio_irq_handler);
  687. platform_set_drvdata(pdev, gpio_dev);
  688. dev_dbg(&pdev->dev, "amd gpio driver loaded\n");
  689. return ret;
  690. out2:
  691. gpiochip_remove(&gpio_dev->gc);
  692. return ret;
  693. }
  694. static int amd_gpio_remove(struct platform_device *pdev)
  695. {
  696. struct amd_gpio *gpio_dev;
  697. gpio_dev = platform_get_drvdata(pdev);
  698. gpiochip_remove(&gpio_dev->gc);
  699. return 0;
  700. }
  701. static const struct acpi_device_id amd_gpio_acpi_match[] = {
  702. { "AMD0030", 0 },
  703. { "AMDI0030", 0},
  704. { },
  705. };
  706. MODULE_DEVICE_TABLE(acpi, amd_gpio_acpi_match);
  707. static struct platform_driver amd_gpio_driver = {
  708. .driver = {
  709. .name = "amd_gpio",
  710. .acpi_match_table = ACPI_PTR(amd_gpio_acpi_match),
  711. },
  712. .probe = amd_gpio_probe,
  713. .remove = amd_gpio_remove,
  714. };
  715. module_platform_driver(amd_gpio_driver);
  716. MODULE_LICENSE("GPL v2");
  717. MODULE_AUTHOR("Ken Xue <Ken.Xue@amd.com>, Jeff Wu <Jeff.Wu@amd.com>");
  718. MODULE_DESCRIPTION("AMD GPIO pinctrl driver");