ahb.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932
  1. /*
  2. * Copyright (c) 2016 Qualcomm Atheros, Inc. All rights reserved.
  3. * Copyright (c) 2015 The Linux Foundation. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk.h>
  21. #include <linux/reset.h>
  22. #include "core.h"
  23. #include "debug.h"
  24. #include "pci.h"
  25. #include "ahb.h"
  26. static const struct of_device_id ath10k_ahb_of_match[] = {
  27. { .compatible = "qcom,ipq4019-wifi",
  28. .data = (void *)ATH10K_HW_QCA4019
  29. },
  30. { }
  31. };
  32. MODULE_DEVICE_TABLE(of, ath10k_ahb_of_match);
  33. static inline struct ath10k_ahb *ath10k_ahb_priv(struct ath10k *ar)
  34. {
  35. return &((struct ath10k_pci *)ar->drv_priv)->ahb[0];
  36. }
  37. static void ath10k_ahb_write32(struct ath10k *ar, u32 offset, u32 value)
  38. {
  39. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  40. iowrite32(value, ar_ahb->mem + offset);
  41. }
  42. static u32 ath10k_ahb_read32(struct ath10k *ar, u32 offset)
  43. {
  44. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  45. return ioread32(ar_ahb->mem + offset);
  46. }
  47. static u32 ath10k_ahb_gcc_read32(struct ath10k *ar, u32 offset)
  48. {
  49. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  50. return ioread32(ar_ahb->gcc_mem + offset);
  51. }
  52. static void ath10k_ahb_tcsr_write32(struct ath10k *ar, u32 offset, u32 value)
  53. {
  54. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  55. iowrite32(value, ar_ahb->tcsr_mem + offset);
  56. }
  57. static u32 ath10k_ahb_tcsr_read32(struct ath10k *ar, u32 offset)
  58. {
  59. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  60. return ioread32(ar_ahb->tcsr_mem + offset);
  61. }
  62. static u32 ath10k_ahb_soc_read32(struct ath10k *ar, u32 addr)
  63. {
  64. return ath10k_ahb_read32(ar, RTC_SOC_BASE_ADDRESS + addr);
  65. }
  66. static int ath10k_ahb_get_num_banks(struct ath10k *ar)
  67. {
  68. if (ar->hw_rev == ATH10K_HW_QCA4019)
  69. return 1;
  70. ath10k_warn(ar, "unknown number of banks, assuming 1\n");
  71. return 1;
  72. }
  73. static int ath10k_ahb_clock_init(struct ath10k *ar)
  74. {
  75. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  76. struct device *dev;
  77. int ret;
  78. dev = &ar_ahb->pdev->dev;
  79. ar_ahb->cmd_clk = clk_get(dev, "wifi_wcss_cmd");
  80. if (IS_ERR_OR_NULL(ar_ahb->cmd_clk)) {
  81. ath10k_err(ar, "failed to get cmd clk: %ld\n",
  82. PTR_ERR(ar_ahb->cmd_clk));
  83. ret = ar_ahb->cmd_clk ? PTR_ERR(ar_ahb->cmd_clk) : -ENODEV;
  84. goto out;
  85. }
  86. ar_ahb->ref_clk = clk_get(dev, "wifi_wcss_ref");
  87. if (IS_ERR_OR_NULL(ar_ahb->ref_clk)) {
  88. ath10k_err(ar, "failed to get ref clk: %ld\n",
  89. PTR_ERR(ar_ahb->ref_clk));
  90. ret = ar_ahb->ref_clk ? PTR_ERR(ar_ahb->ref_clk) : -ENODEV;
  91. goto err_cmd_clk_put;
  92. }
  93. ar_ahb->rtc_clk = clk_get(dev, "wifi_wcss_rtc");
  94. if (IS_ERR_OR_NULL(ar_ahb->rtc_clk)) {
  95. ath10k_err(ar, "failed to get rtc clk: %ld\n",
  96. PTR_ERR(ar_ahb->rtc_clk));
  97. ret = ar_ahb->rtc_clk ? PTR_ERR(ar_ahb->rtc_clk) : -ENODEV;
  98. goto err_ref_clk_put;
  99. }
  100. return 0;
  101. err_ref_clk_put:
  102. clk_put(ar_ahb->ref_clk);
  103. err_cmd_clk_put:
  104. clk_put(ar_ahb->cmd_clk);
  105. out:
  106. return ret;
  107. }
  108. static void ath10k_ahb_clock_deinit(struct ath10k *ar)
  109. {
  110. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  111. if (!IS_ERR_OR_NULL(ar_ahb->cmd_clk))
  112. clk_put(ar_ahb->cmd_clk);
  113. if (!IS_ERR_OR_NULL(ar_ahb->ref_clk))
  114. clk_put(ar_ahb->ref_clk);
  115. if (!IS_ERR_OR_NULL(ar_ahb->rtc_clk))
  116. clk_put(ar_ahb->rtc_clk);
  117. ar_ahb->cmd_clk = NULL;
  118. ar_ahb->ref_clk = NULL;
  119. ar_ahb->rtc_clk = NULL;
  120. }
  121. static int ath10k_ahb_clock_enable(struct ath10k *ar)
  122. {
  123. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  124. struct device *dev;
  125. int ret;
  126. dev = &ar_ahb->pdev->dev;
  127. if (IS_ERR_OR_NULL(ar_ahb->cmd_clk) ||
  128. IS_ERR_OR_NULL(ar_ahb->ref_clk) ||
  129. IS_ERR_OR_NULL(ar_ahb->rtc_clk)) {
  130. ath10k_err(ar, "clock(s) is/are not initialized\n");
  131. ret = -EIO;
  132. goto out;
  133. }
  134. ret = clk_prepare_enable(ar_ahb->cmd_clk);
  135. if (ret) {
  136. ath10k_err(ar, "failed to enable cmd clk: %d\n", ret);
  137. goto out;
  138. }
  139. ret = clk_prepare_enable(ar_ahb->ref_clk);
  140. if (ret) {
  141. ath10k_err(ar, "failed to enable ref clk: %d\n", ret);
  142. goto err_cmd_clk_disable;
  143. }
  144. ret = clk_prepare_enable(ar_ahb->rtc_clk);
  145. if (ret) {
  146. ath10k_err(ar, "failed to enable rtc clk: %d\n", ret);
  147. goto err_ref_clk_disable;
  148. }
  149. return 0;
  150. err_ref_clk_disable:
  151. clk_disable_unprepare(ar_ahb->ref_clk);
  152. err_cmd_clk_disable:
  153. clk_disable_unprepare(ar_ahb->cmd_clk);
  154. out:
  155. return ret;
  156. }
  157. static void ath10k_ahb_clock_disable(struct ath10k *ar)
  158. {
  159. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  160. if (!IS_ERR_OR_NULL(ar_ahb->cmd_clk))
  161. clk_disable_unprepare(ar_ahb->cmd_clk);
  162. if (!IS_ERR_OR_NULL(ar_ahb->ref_clk))
  163. clk_disable_unprepare(ar_ahb->ref_clk);
  164. if (!IS_ERR_OR_NULL(ar_ahb->rtc_clk))
  165. clk_disable_unprepare(ar_ahb->rtc_clk);
  166. }
  167. static int ath10k_ahb_rst_ctrl_init(struct ath10k *ar)
  168. {
  169. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  170. struct device *dev;
  171. int ret;
  172. dev = &ar_ahb->pdev->dev;
  173. ar_ahb->core_cold_rst = reset_control_get(dev, "wifi_core_cold");
  174. if (IS_ERR_OR_NULL(ar_ahb->core_cold_rst)) {
  175. ath10k_err(ar, "failed to get core cold rst ctrl: %ld\n",
  176. PTR_ERR(ar_ahb->core_cold_rst));
  177. ret = ar_ahb->core_cold_rst ?
  178. PTR_ERR(ar_ahb->core_cold_rst) : -ENODEV;
  179. goto out;
  180. }
  181. ar_ahb->radio_cold_rst = reset_control_get(dev, "wifi_radio_cold");
  182. if (IS_ERR_OR_NULL(ar_ahb->radio_cold_rst)) {
  183. ath10k_err(ar, "failed to get radio cold rst ctrl: %ld\n",
  184. PTR_ERR(ar_ahb->radio_cold_rst));
  185. ret = ar_ahb->radio_cold_rst ?
  186. PTR_ERR(ar_ahb->radio_cold_rst) : -ENODEV;
  187. goto err_core_cold_rst_put;
  188. }
  189. ar_ahb->radio_warm_rst = reset_control_get(dev, "wifi_radio_warm");
  190. if (IS_ERR_OR_NULL(ar_ahb->radio_warm_rst)) {
  191. ath10k_err(ar, "failed to get radio warm rst ctrl: %ld\n",
  192. PTR_ERR(ar_ahb->radio_warm_rst));
  193. ret = ar_ahb->radio_warm_rst ?
  194. PTR_ERR(ar_ahb->radio_warm_rst) : -ENODEV;
  195. goto err_radio_cold_rst_put;
  196. }
  197. ar_ahb->radio_srif_rst = reset_control_get(dev, "wifi_radio_srif");
  198. if (IS_ERR_OR_NULL(ar_ahb->radio_srif_rst)) {
  199. ath10k_err(ar, "failed to get radio srif rst ctrl: %ld\n",
  200. PTR_ERR(ar_ahb->radio_srif_rst));
  201. ret = ar_ahb->radio_srif_rst ?
  202. PTR_ERR(ar_ahb->radio_srif_rst) : -ENODEV;
  203. goto err_radio_warm_rst_put;
  204. }
  205. ar_ahb->cpu_init_rst = reset_control_get(dev, "wifi_cpu_init");
  206. if (IS_ERR_OR_NULL(ar_ahb->cpu_init_rst)) {
  207. ath10k_err(ar, "failed to get cpu init rst ctrl: %ld\n",
  208. PTR_ERR(ar_ahb->cpu_init_rst));
  209. ret = ar_ahb->cpu_init_rst ?
  210. PTR_ERR(ar_ahb->cpu_init_rst) : -ENODEV;
  211. goto err_radio_srif_rst_put;
  212. }
  213. return 0;
  214. err_radio_srif_rst_put:
  215. reset_control_put(ar_ahb->radio_srif_rst);
  216. err_radio_warm_rst_put:
  217. reset_control_put(ar_ahb->radio_warm_rst);
  218. err_radio_cold_rst_put:
  219. reset_control_put(ar_ahb->radio_cold_rst);
  220. err_core_cold_rst_put:
  221. reset_control_put(ar_ahb->core_cold_rst);
  222. out:
  223. return ret;
  224. }
  225. static void ath10k_ahb_rst_ctrl_deinit(struct ath10k *ar)
  226. {
  227. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  228. if (!IS_ERR_OR_NULL(ar_ahb->core_cold_rst))
  229. reset_control_put(ar_ahb->core_cold_rst);
  230. if (!IS_ERR_OR_NULL(ar_ahb->radio_cold_rst))
  231. reset_control_put(ar_ahb->radio_cold_rst);
  232. if (!IS_ERR_OR_NULL(ar_ahb->radio_warm_rst))
  233. reset_control_put(ar_ahb->radio_warm_rst);
  234. if (!IS_ERR_OR_NULL(ar_ahb->radio_srif_rst))
  235. reset_control_put(ar_ahb->radio_srif_rst);
  236. if (!IS_ERR_OR_NULL(ar_ahb->cpu_init_rst))
  237. reset_control_put(ar_ahb->cpu_init_rst);
  238. ar_ahb->core_cold_rst = NULL;
  239. ar_ahb->radio_cold_rst = NULL;
  240. ar_ahb->radio_warm_rst = NULL;
  241. ar_ahb->radio_srif_rst = NULL;
  242. ar_ahb->cpu_init_rst = NULL;
  243. }
  244. static int ath10k_ahb_release_reset(struct ath10k *ar)
  245. {
  246. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  247. int ret;
  248. if (IS_ERR_OR_NULL(ar_ahb->radio_cold_rst) ||
  249. IS_ERR_OR_NULL(ar_ahb->radio_warm_rst) ||
  250. IS_ERR_OR_NULL(ar_ahb->radio_srif_rst) ||
  251. IS_ERR_OR_NULL(ar_ahb->cpu_init_rst)) {
  252. ath10k_err(ar, "rst ctrl(s) is/are not initialized\n");
  253. return -EINVAL;
  254. }
  255. ret = reset_control_deassert(ar_ahb->radio_cold_rst);
  256. if (ret) {
  257. ath10k_err(ar, "failed to deassert radio cold rst: %d\n", ret);
  258. return ret;
  259. }
  260. ret = reset_control_deassert(ar_ahb->radio_warm_rst);
  261. if (ret) {
  262. ath10k_err(ar, "failed to deassert radio warm rst: %d\n", ret);
  263. return ret;
  264. }
  265. ret = reset_control_deassert(ar_ahb->radio_srif_rst);
  266. if (ret) {
  267. ath10k_err(ar, "failed to deassert radio srif rst: %d\n", ret);
  268. return ret;
  269. }
  270. ret = reset_control_deassert(ar_ahb->cpu_init_rst);
  271. if (ret) {
  272. ath10k_err(ar, "failed to deassert cpu init rst: %d\n", ret);
  273. return ret;
  274. }
  275. return 0;
  276. }
  277. static void ath10k_ahb_halt_axi_bus(struct ath10k *ar, u32 haltreq_reg,
  278. u32 haltack_reg)
  279. {
  280. unsigned long timeout;
  281. u32 val;
  282. /* Issue halt axi bus request */
  283. val = ath10k_ahb_tcsr_read32(ar, haltreq_reg);
  284. val |= AHB_AXI_BUS_HALT_REQ;
  285. ath10k_ahb_tcsr_write32(ar, haltreq_reg, val);
  286. /* Wait for axi bus halted ack */
  287. timeout = jiffies + msecs_to_jiffies(ATH10K_AHB_AXI_BUS_HALT_TIMEOUT);
  288. do {
  289. val = ath10k_ahb_tcsr_read32(ar, haltack_reg);
  290. if (val & AHB_AXI_BUS_HALT_ACK)
  291. break;
  292. mdelay(1);
  293. } while (time_before(jiffies, timeout));
  294. if (!(val & AHB_AXI_BUS_HALT_ACK)) {
  295. ath10k_err(ar, "failed to halt axi bus: %d\n", val);
  296. return;
  297. }
  298. ath10k_dbg(ar, ATH10K_DBG_AHB, "axi bus halted\n");
  299. }
  300. static void ath10k_ahb_halt_chip(struct ath10k *ar)
  301. {
  302. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  303. u32 core_id, glb_cfg_reg, haltreq_reg, haltack_reg;
  304. u32 val;
  305. int ret;
  306. if (IS_ERR_OR_NULL(ar_ahb->core_cold_rst) ||
  307. IS_ERR_OR_NULL(ar_ahb->radio_cold_rst) ||
  308. IS_ERR_OR_NULL(ar_ahb->radio_warm_rst) ||
  309. IS_ERR_OR_NULL(ar_ahb->radio_srif_rst) ||
  310. IS_ERR_OR_NULL(ar_ahb->cpu_init_rst)) {
  311. ath10k_err(ar, "rst ctrl(s) is/are not initialized\n");
  312. return;
  313. }
  314. core_id = ath10k_ahb_read32(ar, ATH10K_AHB_WLAN_CORE_ID_REG);
  315. switch (core_id) {
  316. case 0:
  317. glb_cfg_reg = ATH10K_AHB_TCSR_WIFI0_GLB_CFG;
  318. haltreq_reg = ATH10K_AHB_TCSR_WCSS0_HALTREQ;
  319. haltack_reg = ATH10K_AHB_TCSR_WCSS0_HALTACK;
  320. break;
  321. case 1:
  322. glb_cfg_reg = ATH10K_AHB_TCSR_WIFI1_GLB_CFG;
  323. haltreq_reg = ATH10K_AHB_TCSR_WCSS1_HALTREQ;
  324. haltack_reg = ATH10K_AHB_TCSR_WCSS1_HALTACK;
  325. break;
  326. default:
  327. ath10k_err(ar, "invalid core id %d found, skipping reset sequence\n",
  328. core_id);
  329. return;
  330. }
  331. ath10k_ahb_halt_axi_bus(ar, haltreq_reg, haltack_reg);
  332. val = ath10k_ahb_tcsr_read32(ar, glb_cfg_reg);
  333. val |= TCSR_WIFIX_GLB_CFG_DISABLE_CORE_CLK;
  334. ath10k_ahb_tcsr_write32(ar, glb_cfg_reg, val);
  335. ret = reset_control_assert(ar_ahb->core_cold_rst);
  336. if (ret)
  337. ath10k_err(ar, "failed to assert core cold rst: %d\n", ret);
  338. msleep(1);
  339. ret = reset_control_assert(ar_ahb->radio_cold_rst);
  340. if (ret)
  341. ath10k_err(ar, "failed to assert radio cold rst: %d\n", ret);
  342. msleep(1);
  343. ret = reset_control_assert(ar_ahb->radio_warm_rst);
  344. if (ret)
  345. ath10k_err(ar, "failed to assert radio warm rst: %d\n", ret);
  346. msleep(1);
  347. ret = reset_control_assert(ar_ahb->radio_srif_rst);
  348. if (ret)
  349. ath10k_err(ar, "failed to assert radio srif rst: %d\n", ret);
  350. msleep(1);
  351. ret = reset_control_assert(ar_ahb->cpu_init_rst);
  352. if (ret)
  353. ath10k_err(ar, "failed to assert cpu init rst: %d\n", ret);
  354. msleep(10);
  355. /* Clear halt req and core clock disable req before
  356. * deasserting wifi core reset.
  357. */
  358. val = ath10k_ahb_tcsr_read32(ar, haltreq_reg);
  359. val &= ~AHB_AXI_BUS_HALT_REQ;
  360. ath10k_ahb_tcsr_write32(ar, haltreq_reg, val);
  361. val = ath10k_ahb_tcsr_read32(ar, glb_cfg_reg);
  362. val &= ~TCSR_WIFIX_GLB_CFG_DISABLE_CORE_CLK;
  363. ath10k_ahb_tcsr_write32(ar, glb_cfg_reg, val);
  364. ret = reset_control_deassert(ar_ahb->core_cold_rst);
  365. if (ret)
  366. ath10k_err(ar, "failed to deassert core cold rst: %d\n", ret);
  367. ath10k_dbg(ar, ATH10K_DBG_AHB, "core %d reset done\n", core_id);
  368. }
  369. static irqreturn_t ath10k_ahb_interrupt_handler(int irq, void *arg)
  370. {
  371. struct ath10k *ar = arg;
  372. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  373. if (!ath10k_pci_irq_pending(ar))
  374. return IRQ_NONE;
  375. ath10k_pci_disable_and_clear_legacy_irq(ar);
  376. tasklet_schedule(&ar_pci->intr_tq);
  377. return IRQ_HANDLED;
  378. }
  379. static int ath10k_ahb_request_irq_legacy(struct ath10k *ar)
  380. {
  381. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  382. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  383. int ret;
  384. ret = request_irq(ar_ahb->irq,
  385. ath10k_ahb_interrupt_handler,
  386. IRQF_SHARED, "ath10k_ahb", ar);
  387. if (ret) {
  388. ath10k_warn(ar, "failed to request legacy irq %d: %d\n",
  389. ar_ahb->irq, ret);
  390. return ret;
  391. }
  392. ar_pci->oper_irq_mode = ATH10K_PCI_IRQ_LEGACY;
  393. return 0;
  394. }
  395. static void ath10k_ahb_release_irq_legacy(struct ath10k *ar)
  396. {
  397. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  398. free_irq(ar_ahb->irq, ar);
  399. }
  400. static void ath10k_ahb_irq_disable(struct ath10k *ar)
  401. {
  402. ath10k_ce_disable_interrupts(ar);
  403. ath10k_pci_disable_and_clear_legacy_irq(ar);
  404. }
  405. static int ath10k_ahb_resource_init(struct ath10k *ar)
  406. {
  407. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  408. struct platform_device *pdev;
  409. struct device *dev;
  410. struct resource *res;
  411. int ret;
  412. pdev = ar_ahb->pdev;
  413. dev = &pdev->dev;
  414. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  415. if (!res) {
  416. ath10k_err(ar, "failed to get memory resource\n");
  417. ret = -ENXIO;
  418. goto out;
  419. }
  420. ar_ahb->mem = devm_ioremap_resource(&pdev->dev, res);
  421. if (IS_ERR(ar_ahb->mem)) {
  422. ath10k_err(ar, "mem ioremap error\n");
  423. ret = PTR_ERR(ar_ahb->mem);
  424. goto out;
  425. }
  426. ar_ahb->mem_len = resource_size(res);
  427. ar_ahb->gcc_mem = ioremap_nocache(ATH10K_GCC_REG_BASE,
  428. ATH10K_GCC_REG_SIZE);
  429. if (!ar_ahb->gcc_mem) {
  430. ath10k_err(ar, "gcc mem ioremap error\n");
  431. ret = -ENOMEM;
  432. goto err_mem_unmap;
  433. }
  434. ar_ahb->tcsr_mem = ioremap_nocache(ATH10K_TCSR_REG_BASE,
  435. ATH10K_TCSR_REG_SIZE);
  436. if (!ar_ahb->tcsr_mem) {
  437. ath10k_err(ar, "tcsr mem ioremap error\n");
  438. ret = -ENOMEM;
  439. goto err_gcc_mem_unmap;
  440. }
  441. ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  442. if (ret) {
  443. ath10k_err(ar, "failed to set 32-bit dma mask: %d\n", ret);
  444. goto err_tcsr_mem_unmap;
  445. }
  446. ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
  447. if (ret) {
  448. ath10k_err(ar, "failed to set 32-bit consistent dma: %d\n",
  449. ret);
  450. goto err_tcsr_mem_unmap;
  451. }
  452. ret = ath10k_ahb_clock_init(ar);
  453. if (ret)
  454. goto err_tcsr_mem_unmap;
  455. ret = ath10k_ahb_rst_ctrl_init(ar);
  456. if (ret)
  457. goto err_clock_deinit;
  458. ar_ahb->irq = platform_get_irq_byname(pdev, "legacy");
  459. if (ar_ahb->irq < 0) {
  460. ath10k_err(ar, "failed to get irq number: %d\n", ar_ahb->irq);
  461. goto err_clock_deinit;
  462. }
  463. ath10k_dbg(ar, ATH10K_DBG_BOOT, "irq: %d\n", ar_ahb->irq);
  464. ath10k_dbg(ar, ATH10K_DBG_BOOT, "mem: 0x%p mem_len: %lu gcc mem: 0x%p tcsr_mem: 0x%p\n",
  465. ar_ahb->mem, ar_ahb->mem_len,
  466. ar_ahb->gcc_mem, ar_ahb->tcsr_mem);
  467. return 0;
  468. err_clock_deinit:
  469. ath10k_ahb_clock_deinit(ar);
  470. err_tcsr_mem_unmap:
  471. iounmap(ar_ahb->tcsr_mem);
  472. err_gcc_mem_unmap:
  473. ar_ahb->tcsr_mem = NULL;
  474. iounmap(ar_ahb->gcc_mem);
  475. err_mem_unmap:
  476. ar_ahb->gcc_mem = NULL;
  477. devm_iounmap(&pdev->dev, ar_ahb->mem);
  478. out:
  479. ar_ahb->mem = NULL;
  480. return ret;
  481. }
  482. static void ath10k_ahb_resource_deinit(struct ath10k *ar)
  483. {
  484. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  485. struct device *dev;
  486. dev = &ar_ahb->pdev->dev;
  487. if (ar_ahb->mem)
  488. devm_iounmap(dev, ar_ahb->mem);
  489. if (ar_ahb->gcc_mem)
  490. iounmap(ar_ahb->gcc_mem);
  491. if (ar_ahb->tcsr_mem)
  492. iounmap(ar_ahb->tcsr_mem);
  493. ar_ahb->mem = NULL;
  494. ar_ahb->gcc_mem = NULL;
  495. ar_ahb->tcsr_mem = NULL;
  496. ath10k_ahb_clock_deinit(ar);
  497. ath10k_ahb_rst_ctrl_deinit(ar);
  498. }
  499. static int ath10k_ahb_prepare_device(struct ath10k *ar)
  500. {
  501. u32 val;
  502. int ret;
  503. ret = ath10k_ahb_clock_enable(ar);
  504. if (ret) {
  505. ath10k_err(ar, "failed to enable clocks\n");
  506. return ret;
  507. }
  508. /* Clock for the target is supplied from outside of target (ie,
  509. * external clock module controlled by the host). Target needs
  510. * to know what frequency target cpu is configured which is needed
  511. * for target internal use. Read target cpu frequency info from
  512. * gcc register and write into target's scratch register where
  513. * target expects this information.
  514. */
  515. val = ath10k_ahb_gcc_read32(ar, ATH10K_AHB_GCC_FEPLL_PLL_DIV);
  516. ath10k_ahb_write32(ar, ATH10K_AHB_WIFI_SCRATCH_5_REG, val);
  517. ret = ath10k_ahb_release_reset(ar);
  518. if (ret)
  519. goto err_clk_disable;
  520. ath10k_ahb_irq_disable(ar);
  521. ath10k_ahb_write32(ar, FW_INDICATOR_ADDRESS, FW_IND_HOST_READY);
  522. ret = ath10k_pci_wait_for_target_init(ar);
  523. if (ret)
  524. goto err_halt_chip;
  525. return 0;
  526. err_halt_chip:
  527. ath10k_ahb_halt_chip(ar);
  528. err_clk_disable:
  529. ath10k_ahb_clock_disable(ar);
  530. return ret;
  531. }
  532. static int ath10k_ahb_chip_reset(struct ath10k *ar)
  533. {
  534. int ret;
  535. ath10k_ahb_halt_chip(ar);
  536. ath10k_ahb_clock_disable(ar);
  537. ret = ath10k_ahb_prepare_device(ar);
  538. if (ret)
  539. return ret;
  540. return 0;
  541. }
  542. static int ath10k_ahb_wake_target_cpu(struct ath10k *ar)
  543. {
  544. u32 addr, val;
  545. addr = SOC_CORE_BASE_ADDRESS | CORE_CTRL_ADDRESS;
  546. val = ath10k_ahb_read32(ar, addr);
  547. val |= ATH10K_AHB_CORE_CTRL_CPU_INTR_MASK;
  548. ath10k_ahb_write32(ar, addr, val);
  549. return 0;
  550. }
  551. static int ath10k_ahb_hif_start(struct ath10k *ar)
  552. {
  553. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot ahb hif start\n");
  554. ath10k_ce_enable_interrupts(ar);
  555. ath10k_pci_enable_legacy_irq(ar);
  556. ath10k_pci_rx_post(ar);
  557. return 0;
  558. }
  559. static void ath10k_ahb_hif_stop(struct ath10k *ar)
  560. {
  561. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  562. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot ahb hif stop\n");
  563. ath10k_ahb_irq_disable(ar);
  564. synchronize_irq(ar_ahb->irq);
  565. ath10k_pci_flush(ar);
  566. }
  567. static int ath10k_ahb_hif_power_up(struct ath10k *ar)
  568. {
  569. int ret;
  570. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot ahb hif power up\n");
  571. ret = ath10k_ahb_chip_reset(ar);
  572. if (ret) {
  573. ath10k_err(ar, "failed to reset chip: %d\n", ret);
  574. goto out;
  575. }
  576. ret = ath10k_pci_init_pipes(ar);
  577. if (ret) {
  578. ath10k_err(ar, "failed to initialize CE: %d\n", ret);
  579. goto out;
  580. }
  581. ret = ath10k_pci_init_config(ar);
  582. if (ret) {
  583. ath10k_err(ar, "failed to setup init config: %d\n", ret);
  584. goto err_ce_deinit;
  585. }
  586. ret = ath10k_ahb_wake_target_cpu(ar);
  587. if (ret) {
  588. ath10k_err(ar, "could not wake up target CPU: %d\n", ret);
  589. goto err_ce_deinit;
  590. }
  591. return 0;
  592. err_ce_deinit:
  593. ath10k_pci_ce_deinit(ar);
  594. out:
  595. return ret;
  596. }
  597. static const struct ath10k_hif_ops ath10k_ahb_hif_ops = {
  598. .tx_sg = ath10k_pci_hif_tx_sg,
  599. .diag_read = ath10k_pci_hif_diag_read,
  600. .diag_write = ath10k_pci_diag_write_mem,
  601. .exchange_bmi_msg = ath10k_pci_hif_exchange_bmi_msg,
  602. .start = ath10k_ahb_hif_start,
  603. .stop = ath10k_ahb_hif_stop,
  604. .map_service_to_pipe = ath10k_pci_hif_map_service_to_pipe,
  605. .get_default_pipe = ath10k_pci_hif_get_default_pipe,
  606. .send_complete_check = ath10k_pci_hif_send_complete_check,
  607. .get_free_queue_number = ath10k_pci_hif_get_free_queue_number,
  608. .power_up = ath10k_ahb_hif_power_up,
  609. .power_down = ath10k_pci_hif_power_down,
  610. .read32 = ath10k_ahb_read32,
  611. .write32 = ath10k_ahb_write32,
  612. };
  613. static const struct ath10k_bus_ops ath10k_ahb_bus_ops = {
  614. .read32 = ath10k_ahb_read32,
  615. .write32 = ath10k_ahb_write32,
  616. .get_num_banks = ath10k_ahb_get_num_banks,
  617. };
  618. static int ath10k_ahb_probe(struct platform_device *pdev)
  619. {
  620. struct ath10k *ar;
  621. struct ath10k_ahb *ar_ahb;
  622. struct ath10k_pci *ar_pci;
  623. const struct of_device_id *of_id;
  624. enum ath10k_hw_rev hw_rev;
  625. size_t size;
  626. int ret;
  627. u32 chip_id;
  628. of_id = of_match_device(ath10k_ahb_of_match, &pdev->dev);
  629. if (!of_id) {
  630. dev_err(&pdev->dev, "failed to find matching device tree id\n");
  631. return -EINVAL;
  632. }
  633. hw_rev = (enum ath10k_hw_rev)of_id->data;
  634. size = sizeof(*ar_pci) + sizeof(*ar_ahb);
  635. ar = ath10k_core_create(size, &pdev->dev, ATH10K_BUS_AHB,
  636. hw_rev, &ath10k_ahb_hif_ops);
  637. if (!ar) {
  638. dev_err(&pdev->dev, "failed to allocate core\n");
  639. return -ENOMEM;
  640. }
  641. ath10k_dbg(ar, ATH10K_DBG_BOOT, "ahb probe\n");
  642. ar_pci = ath10k_pci_priv(ar);
  643. ar_ahb = ath10k_ahb_priv(ar);
  644. ar_ahb->pdev = pdev;
  645. platform_set_drvdata(pdev, ar);
  646. ret = ath10k_ahb_resource_init(ar);
  647. if (ret)
  648. goto err_core_destroy;
  649. ar->dev_id = 0;
  650. ar_pci->mem = ar_ahb->mem;
  651. ar_pci->mem_len = ar_ahb->mem_len;
  652. ar_pci->ar = ar;
  653. ar_pci->bus_ops = &ath10k_ahb_bus_ops;
  654. ret = ath10k_pci_setup_resource(ar);
  655. if (ret) {
  656. ath10k_err(ar, "failed to setup resource: %d\n", ret);
  657. goto err_resource_deinit;
  658. }
  659. ath10k_pci_init_irq_tasklets(ar);
  660. ret = ath10k_ahb_request_irq_legacy(ar);
  661. if (ret)
  662. goto err_free_pipes;
  663. ret = ath10k_ahb_prepare_device(ar);
  664. if (ret)
  665. goto err_free_irq;
  666. ath10k_pci_ce_deinit(ar);
  667. chip_id = ath10k_ahb_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
  668. if (chip_id == 0xffffffff) {
  669. ath10k_err(ar, "failed to get chip id\n");
  670. goto err_halt_device;
  671. }
  672. ret = ath10k_core_register(ar, chip_id);
  673. if (ret) {
  674. ath10k_err(ar, "failed to register driver core: %d\n", ret);
  675. goto err_halt_device;
  676. }
  677. return 0;
  678. err_halt_device:
  679. ath10k_ahb_halt_chip(ar);
  680. ath10k_ahb_clock_disable(ar);
  681. err_free_irq:
  682. ath10k_ahb_release_irq_legacy(ar);
  683. err_free_pipes:
  684. ath10k_pci_free_pipes(ar);
  685. err_resource_deinit:
  686. ath10k_ahb_resource_deinit(ar);
  687. err_core_destroy:
  688. ath10k_core_destroy(ar);
  689. platform_set_drvdata(pdev, NULL);
  690. return ret;
  691. }
  692. static int ath10k_ahb_remove(struct platform_device *pdev)
  693. {
  694. struct ath10k *ar = platform_get_drvdata(pdev);
  695. struct ath10k_ahb *ar_ahb;
  696. if (!ar)
  697. return -EINVAL;
  698. ar_ahb = ath10k_ahb_priv(ar);
  699. if (!ar_ahb)
  700. return -EINVAL;
  701. ath10k_dbg(ar, ATH10K_DBG_AHB, "ahb remove\n");
  702. ath10k_core_unregister(ar);
  703. ath10k_ahb_irq_disable(ar);
  704. ath10k_ahb_release_irq_legacy(ar);
  705. ath10k_pci_release_resource(ar);
  706. ath10k_ahb_halt_chip(ar);
  707. ath10k_ahb_clock_disable(ar);
  708. ath10k_ahb_resource_deinit(ar);
  709. ath10k_core_destroy(ar);
  710. platform_set_drvdata(pdev, NULL);
  711. return 0;
  712. }
  713. static struct platform_driver ath10k_ahb_driver = {
  714. .driver = {
  715. .name = "ath10k_ahb",
  716. .of_match_table = ath10k_ahb_of_match,
  717. },
  718. .probe = ath10k_ahb_probe,
  719. .remove = ath10k_ahb_remove,
  720. };
  721. int ath10k_ahb_init(void)
  722. {
  723. int ret;
  724. ret = platform_driver_register(&ath10k_ahb_driver);
  725. if (ret)
  726. printk(KERN_ERR "failed to register ath10k ahb driver: %d\n",
  727. ret);
  728. return ret;
  729. }
  730. void ath10k_ahb_exit(void)
  731. {
  732. platform_driver_unregister(&ath10k_ahb_driver);
  733. }