dwmac4_dma.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * This is the driver for the GMAC on-chip Ethernet controller for ST SoCs.
  3. * DWC Ether MAC version 4.xx has been used for developing this code.
  4. *
  5. * This contains the functions to handle the dma.
  6. *
  7. * Copyright (C) 2015 STMicroelectronics Ltd
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms and conditions of the GNU General Public License,
  11. * version 2, as published by the Free Software Foundation.
  12. *
  13. * Author: Alexandre Torgue <alexandre.torgue@st.com>
  14. */
  15. #include <linux/io.h>
  16. #include "dwmac4.h"
  17. #include "dwmac4_dma.h"
  18. static void dwmac4_dma_axi(void __iomem *ioaddr, struct stmmac_axi *axi)
  19. {
  20. u32 value = readl(ioaddr + DMA_SYS_BUS_MODE);
  21. int i;
  22. pr_info("dwmac4: Master AXI performs %s burst length\n",
  23. (value & DMA_SYS_BUS_FB) ? "fixed" : "any");
  24. if (axi->axi_lpi_en)
  25. value |= DMA_AXI_EN_LPI;
  26. if (axi->axi_xit_frm)
  27. value |= DMA_AXI_LPI_XIT_FRM;
  28. value |= (axi->axi_wr_osr_lmt & DMA_AXI_OSR_MAX) <<
  29. DMA_AXI_WR_OSR_LMT_SHIFT;
  30. value |= (axi->axi_rd_osr_lmt & DMA_AXI_OSR_MAX) <<
  31. DMA_AXI_RD_OSR_LMT_SHIFT;
  32. /* Depending on the UNDEF bit the Master AXI will perform any burst
  33. * length according to the BLEN programmed (by default all BLEN are
  34. * set).
  35. */
  36. for (i = 0; i < AXI_BLEN; i++) {
  37. switch (axi->axi_blen[i]) {
  38. case 256:
  39. value |= DMA_AXI_BLEN256;
  40. break;
  41. case 128:
  42. value |= DMA_AXI_BLEN128;
  43. break;
  44. case 64:
  45. value |= DMA_AXI_BLEN64;
  46. break;
  47. case 32:
  48. value |= DMA_AXI_BLEN32;
  49. break;
  50. case 16:
  51. value |= DMA_AXI_BLEN16;
  52. break;
  53. case 8:
  54. value |= DMA_AXI_BLEN8;
  55. break;
  56. case 4:
  57. value |= DMA_AXI_BLEN4;
  58. break;
  59. }
  60. }
  61. writel(value, ioaddr + DMA_SYS_BUS_MODE);
  62. }
  63. static void dwmac4_dma_init_channel(void __iomem *ioaddr, int pbl,
  64. u32 dma_tx_phy, u32 dma_rx_phy,
  65. u32 channel)
  66. {
  67. u32 value;
  68. /* set PBL for each channels. Currently we affect same configuration
  69. * on each channel
  70. */
  71. value = readl(ioaddr + DMA_CHAN_CONTROL(channel));
  72. value = value | DMA_BUS_MODE_PBL;
  73. writel(value, ioaddr + DMA_CHAN_CONTROL(channel));
  74. value = readl(ioaddr + DMA_CHAN_TX_CONTROL(channel));
  75. value = value | (pbl << DMA_BUS_MODE_PBL_SHIFT);
  76. writel(value, ioaddr + DMA_CHAN_TX_CONTROL(channel));
  77. value = readl(ioaddr + DMA_CHAN_RX_CONTROL(channel));
  78. value = value | (pbl << DMA_BUS_MODE_RPBL_SHIFT);
  79. writel(value, ioaddr + DMA_CHAN_RX_CONTROL(channel));
  80. /* Mask interrupts by writing to CSR7 */
  81. writel(DMA_CHAN_INTR_DEFAULT_MASK, ioaddr + DMA_CHAN_INTR_ENA(channel));
  82. writel(dma_tx_phy, ioaddr + DMA_CHAN_TX_BASE_ADDR(channel));
  83. writel(dma_rx_phy, ioaddr + DMA_CHAN_RX_BASE_ADDR(channel));
  84. }
  85. static void dwmac4_dma_init(void __iomem *ioaddr, int pbl, int fb, int mb,
  86. int aal, u32 dma_tx, u32 dma_rx, int atds)
  87. {
  88. u32 value = readl(ioaddr + DMA_SYS_BUS_MODE);
  89. int i;
  90. /* Set the Fixed burst mode */
  91. if (fb)
  92. value |= DMA_SYS_BUS_FB;
  93. /* Mixed Burst has no effect when fb is set */
  94. if (mb)
  95. value |= DMA_SYS_BUS_MB;
  96. if (aal)
  97. value |= DMA_SYS_BUS_AAL;
  98. writel(value, ioaddr + DMA_SYS_BUS_MODE);
  99. for (i = 0; i < DMA_CHANNEL_NB_MAX; i++)
  100. dwmac4_dma_init_channel(ioaddr, pbl, dma_tx, dma_rx, i);
  101. }
  102. static void _dwmac4_dump_dma_regs(void __iomem *ioaddr, u32 channel)
  103. {
  104. pr_debug(" Channel %d\n", channel);
  105. pr_debug("\tDMA_CHAN_CONTROL, offset: 0x%x, val: 0x%x\n", 0,
  106. readl(ioaddr + DMA_CHAN_CONTROL(channel)));
  107. pr_debug("\tDMA_CHAN_TX_CONTROL, offset: 0x%x, val: 0x%x\n", 0x4,
  108. readl(ioaddr + DMA_CHAN_TX_CONTROL(channel)));
  109. pr_debug("\tDMA_CHAN_RX_CONTROL, offset: 0x%x, val: 0x%x\n", 0x8,
  110. readl(ioaddr + DMA_CHAN_RX_CONTROL(channel)));
  111. pr_debug("\tDMA_CHAN_TX_BASE_ADDR, offset: 0x%x, val: 0x%x\n", 0x14,
  112. readl(ioaddr + DMA_CHAN_TX_BASE_ADDR(channel)));
  113. pr_debug("\tDMA_CHAN_RX_BASE_ADDR, offset: 0x%x, val: 0x%x\n", 0x1c,
  114. readl(ioaddr + DMA_CHAN_RX_BASE_ADDR(channel)));
  115. pr_debug("\tDMA_CHAN_TX_END_ADDR, offset: 0x%x, val: 0x%x\n", 0x20,
  116. readl(ioaddr + DMA_CHAN_TX_END_ADDR(channel)));
  117. pr_debug("\tDMA_CHAN_RX_END_ADDR, offset: 0x%x, val: 0x%x\n", 0x28,
  118. readl(ioaddr + DMA_CHAN_RX_END_ADDR(channel)));
  119. pr_debug("\tDMA_CHAN_TX_RING_LEN, offset: 0x%x, val: 0x%x\n", 0x2c,
  120. readl(ioaddr + DMA_CHAN_TX_RING_LEN(channel)));
  121. pr_debug("\tDMA_CHAN_RX_RING_LEN, offset: 0x%x, val: 0x%x\n", 0x30,
  122. readl(ioaddr + DMA_CHAN_RX_RING_LEN(channel)));
  123. pr_debug("\tDMA_CHAN_INTR_ENA, offset: 0x%x, val: 0x%x\n", 0x34,
  124. readl(ioaddr + DMA_CHAN_INTR_ENA(channel)));
  125. pr_debug("\tDMA_CHAN_RX_WATCHDOG, offset: 0x%x, val: 0x%x\n", 0x38,
  126. readl(ioaddr + DMA_CHAN_RX_WATCHDOG(channel)));
  127. pr_debug("\tDMA_CHAN_SLOT_CTRL_STATUS, offset: 0x%x, val: 0x%x\n", 0x3c,
  128. readl(ioaddr + DMA_CHAN_SLOT_CTRL_STATUS(channel)));
  129. pr_debug("\tDMA_CHAN_CUR_TX_DESC, offset: 0x%x, val: 0x%x\n", 0x44,
  130. readl(ioaddr + DMA_CHAN_CUR_TX_DESC(channel)));
  131. pr_debug("\tDMA_CHAN_CUR_RX_DESC, offset: 0x%x, val: 0x%x\n", 0x4c,
  132. readl(ioaddr + DMA_CHAN_CUR_RX_DESC(channel)));
  133. pr_debug("\tDMA_CHAN_CUR_TX_BUF_ADDR, offset: 0x%x, val: 0x%x\n", 0x54,
  134. readl(ioaddr + DMA_CHAN_CUR_TX_BUF_ADDR(channel)));
  135. pr_debug("\tDMA_CHAN_CUR_RX_BUF_ADDR, offset: 0x%x, val: 0x%x\n", 0x5c,
  136. readl(ioaddr + DMA_CHAN_CUR_RX_BUF_ADDR(channel)));
  137. pr_debug("\tDMA_CHAN_STATUS, offset: 0x%x, val: 0x%x\n", 0x60,
  138. readl(ioaddr + DMA_CHAN_STATUS(channel)));
  139. }
  140. static void dwmac4_dump_dma_regs(void __iomem *ioaddr)
  141. {
  142. int i;
  143. pr_debug(" GMAC4 DMA registers\n");
  144. for (i = 0; i < DMA_CHANNEL_NB_MAX; i++)
  145. _dwmac4_dump_dma_regs(ioaddr, i);
  146. }
  147. static void dwmac4_rx_watchdog(void __iomem *ioaddr, u32 riwt)
  148. {
  149. int i;
  150. for (i = 0; i < DMA_CHANNEL_NB_MAX; i++)
  151. writel(riwt, ioaddr + DMA_CHAN_RX_WATCHDOG(i));
  152. }
  153. static void dwmac4_dma_chan_op_mode(void __iomem *ioaddr, int txmode,
  154. int rxmode, u32 channel)
  155. {
  156. u32 mtl_tx_op, mtl_rx_op, mtl_rx_int;
  157. /* Following code only done for channel 0, other channels not yet
  158. * supported.
  159. */
  160. mtl_tx_op = readl(ioaddr + MTL_CHAN_TX_OP_MODE(channel));
  161. if (txmode == SF_DMA_MODE) {
  162. pr_debug("GMAC: enable TX store and forward mode\n");
  163. /* Transmit COE type 2 cannot be done in cut-through mode. */
  164. mtl_tx_op |= MTL_OP_MODE_TSF;
  165. } else {
  166. pr_debug("GMAC: disabling TX SF (threshold %d)\n", txmode);
  167. mtl_tx_op &= ~MTL_OP_MODE_TSF;
  168. mtl_tx_op &= MTL_OP_MODE_TTC_MASK;
  169. /* Set the transmit threshold */
  170. if (txmode <= 32)
  171. mtl_tx_op |= MTL_OP_MODE_TTC_32;
  172. else if (txmode <= 64)
  173. mtl_tx_op |= MTL_OP_MODE_TTC_64;
  174. else if (txmode <= 96)
  175. mtl_tx_op |= MTL_OP_MODE_TTC_96;
  176. else if (txmode <= 128)
  177. mtl_tx_op |= MTL_OP_MODE_TTC_128;
  178. else if (txmode <= 192)
  179. mtl_tx_op |= MTL_OP_MODE_TTC_192;
  180. else if (txmode <= 256)
  181. mtl_tx_op |= MTL_OP_MODE_TTC_256;
  182. else if (txmode <= 384)
  183. mtl_tx_op |= MTL_OP_MODE_TTC_384;
  184. else
  185. mtl_tx_op |= MTL_OP_MODE_TTC_512;
  186. }
  187. writel(mtl_tx_op, ioaddr + MTL_CHAN_TX_OP_MODE(channel));
  188. mtl_rx_op = readl(ioaddr + MTL_CHAN_RX_OP_MODE(channel));
  189. if (rxmode == SF_DMA_MODE) {
  190. pr_debug("GMAC: enable RX store and forward mode\n");
  191. mtl_rx_op |= MTL_OP_MODE_RSF;
  192. } else {
  193. pr_debug("GMAC: disable RX SF mode (threshold %d)\n", rxmode);
  194. mtl_rx_op &= ~MTL_OP_MODE_RSF;
  195. mtl_rx_op &= MTL_OP_MODE_RTC_MASK;
  196. if (rxmode <= 32)
  197. mtl_rx_op |= MTL_OP_MODE_RTC_32;
  198. else if (rxmode <= 64)
  199. mtl_rx_op |= MTL_OP_MODE_RTC_64;
  200. else if (rxmode <= 96)
  201. mtl_rx_op |= MTL_OP_MODE_RTC_96;
  202. else
  203. mtl_rx_op |= MTL_OP_MODE_RTC_128;
  204. }
  205. writel(mtl_rx_op, ioaddr + MTL_CHAN_RX_OP_MODE(channel));
  206. /* Enable MTL RX overflow */
  207. mtl_rx_int = readl(ioaddr + MTL_CHAN_INT_CTRL(channel));
  208. writel(mtl_rx_int | MTL_RX_OVERFLOW_INT_EN,
  209. ioaddr + MTL_CHAN_INT_CTRL(channel));
  210. }
  211. static void dwmac4_dma_operation_mode(void __iomem *ioaddr, int txmode,
  212. int rxmode, int rxfifosz)
  213. {
  214. /* Only Channel 0 is actually configured and used */
  215. dwmac4_dma_chan_op_mode(ioaddr, txmode, rxmode, 0);
  216. }
  217. static void dwmac4_get_hw_feature(void __iomem *ioaddr,
  218. struct dma_features *dma_cap)
  219. {
  220. u32 hw_cap = readl(ioaddr + GMAC_HW_FEATURE0);
  221. /* MAC HW feature0 */
  222. dma_cap->mbps_10_100 = (hw_cap & GMAC_HW_FEAT_MIISEL);
  223. dma_cap->mbps_1000 = (hw_cap & GMAC_HW_FEAT_GMIISEL) >> 1;
  224. dma_cap->half_duplex = (hw_cap & GMAC_HW_FEAT_HDSEL) >> 2;
  225. dma_cap->hash_filter = (hw_cap & GMAC_HW_FEAT_VLHASH) >> 4;
  226. dma_cap->multi_addr = (hw_cap & GMAC_HW_FEAT_ADDMAC) >> 18;
  227. dma_cap->pcs = (hw_cap & GMAC_HW_FEAT_PCSSEL) >> 3;
  228. dma_cap->sma_mdio = (hw_cap & GMAC_HW_FEAT_SMASEL) >> 5;
  229. dma_cap->pmt_remote_wake_up = (hw_cap & GMAC_HW_FEAT_RWKSEL) >> 6;
  230. dma_cap->pmt_magic_frame = (hw_cap & GMAC_HW_FEAT_MGKSEL) >> 7;
  231. /* MMC */
  232. dma_cap->rmon = (hw_cap & GMAC_HW_FEAT_MMCSEL) >> 8;
  233. /* IEEE 1588-2008 */
  234. dma_cap->atime_stamp = (hw_cap & GMAC_HW_FEAT_TSSEL) >> 12;
  235. /* 802.3az - Energy-Efficient Ethernet (EEE) */
  236. dma_cap->eee = (hw_cap & GMAC_HW_FEAT_EEESEL) >> 13;
  237. /* TX and RX csum */
  238. dma_cap->tx_coe = (hw_cap & GMAC_HW_FEAT_TXCOSEL) >> 14;
  239. dma_cap->rx_coe = (hw_cap & GMAC_HW_FEAT_RXCOESEL) >> 16;
  240. /* MAC HW feature1 */
  241. hw_cap = readl(ioaddr + GMAC_HW_FEATURE1);
  242. dma_cap->av = (hw_cap & GMAC_HW_FEAT_AVSEL) >> 20;
  243. dma_cap->tsoen = (hw_cap & GMAC_HW_TSOEN) >> 18;
  244. /* MAC HW feature2 */
  245. hw_cap = readl(ioaddr + GMAC_HW_FEATURE2);
  246. /* TX and RX number of channels */
  247. dma_cap->number_rx_channel =
  248. ((hw_cap & GMAC_HW_FEAT_RXCHCNT) >> 12) + 1;
  249. dma_cap->number_tx_channel =
  250. ((hw_cap & GMAC_HW_FEAT_TXCHCNT) >> 18) + 1;
  251. /* IEEE 1588-2002 */
  252. dma_cap->time_stamp = 0;
  253. }
  254. /* Enable/disable TSO feature and set MSS */
  255. static void dwmac4_enable_tso(void __iomem *ioaddr, bool en, u32 chan)
  256. {
  257. u32 value;
  258. if (en) {
  259. /* enable TSO */
  260. value = readl(ioaddr + DMA_CHAN_TX_CONTROL(chan));
  261. writel(value | DMA_CONTROL_TSE,
  262. ioaddr + DMA_CHAN_TX_CONTROL(chan));
  263. } else {
  264. /* enable TSO */
  265. value = readl(ioaddr + DMA_CHAN_TX_CONTROL(chan));
  266. writel(value & ~DMA_CONTROL_TSE,
  267. ioaddr + DMA_CHAN_TX_CONTROL(chan));
  268. }
  269. }
  270. const struct stmmac_dma_ops dwmac4_dma_ops = {
  271. .reset = dwmac4_dma_reset,
  272. .init = dwmac4_dma_init,
  273. .axi = dwmac4_dma_axi,
  274. .dump_regs = dwmac4_dump_dma_regs,
  275. .dma_mode = dwmac4_dma_operation_mode,
  276. .enable_dma_irq = dwmac4_enable_dma_irq,
  277. .disable_dma_irq = dwmac4_disable_dma_irq,
  278. .start_tx = dwmac4_dma_start_tx,
  279. .stop_tx = dwmac4_dma_stop_tx,
  280. .start_rx = dwmac4_dma_start_rx,
  281. .stop_rx = dwmac4_dma_stop_rx,
  282. .dma_interrupt = dwmac4_dma_interrupt,
  283. .get_hw_feature = dwmac4_get_hw_feature,
  284. .rx_watchdog = dwmac4_rx_watchdog,
  285. .set_rx_ring_len = dwmac4_set_rx_ring_len,
  286. .set_tx_ring_len = dwmac4_set_tx_ring_len,
  287. .set_rx_tail_ptr = dwmac4_set_rx_tail_ptr,
  288. .set_tx_tail_ptr = dwmac4_set_tx_tail_ptr,
  289. .enable_tso = dwmac4_enable_tso,
  290. };
  291. const struct stmmac_dma_ops dwmac410_dma_ops = {
  292. .reset = dwmac4_dma_reset,
  293. .init = dwmac4_dma_init,
  294. .axi = dwmac4_dma_axi,
  295. .dump_regs = dwmac4_dump_dma_regs,
  296. .dma_mode = dwmac4_dma_operation_mode,
  297. .enable_dma_irq = dwmac410_enable_dma_irq,
  298. .disable_dma_irq = dwmac4_disable_dma_irq,
  299. .start_tx = dwmac4_dma_start_tx,
  300. .stop_tx = dwmac4_dma_stop_tx,
  301. .start_rx = dwmac4_dma_start_rx,
  302. .stop_rx = dwmac4_dma_stop_rx,
  303. .dma_interrupt = dwmac4_dma_interrupt,
  304. .get_hw_feature = dwmac4_get_hw_feature,
  305. .rx_watchdog = dwmac4_rx_watchdog,
  306. .set_rx_ring_len = dwmac4_set_rx_ring_len,
  307. .set_tx_ring_len = dwmac4_set_tx_ring_len,
  308. .set_rx_tail_ptr = dwmac4_set_rx_tail_ptr,
  309. .set_tx_tail_ptr = dwmac4_set_tx_tail_ptr,
  310. .enable_tso = dwmac4_enable_tso,
  311. };