mcdi_pcol.h 478 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301
  1. /****************************************************************************
  2. * Driver for Solarflare network controllers and boards
  3. * Copyright 2009-2013 Solarflare Communications Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published
  7. * by the Free Software Foundation, incorporated herein by reference.
  8. */
  9. #ifndef MCDI_PCOL_H
  10. #define MCDI_PCOL_H
  11. /* Values to be written into FMCR_CZ_RESET_STATE_REG to control boot. */
  12. /* Power-on reset state */
  13. #define MC_FW_STATE_POR (1)
  14. /* If this is set in MC_RESET_STATE_REG then it should be
  15. * possible to jump into IMEM without loading code from flash. */
  16. #define MC_FW_WARM_BOOT_OK (2)
  17. /* The MC main image has started to boot. */
  18. #define MC_FW_STATE_BOOTING (4)
  19. /* The Scheduler has started. */
  20. #define MC_FW_STATE_SCHED (8)
  21. /* If this is set in MC_RESET_STATE_REG then it should be
  22. * possible to jump into IMEM without loading code from flash.
  23. * Unlike a warm boot, assume DMEM has been reloaded, so that
  24. * the MC persistent data must be reinitialised. */
  25. #define MC_FW_TEPID_BOOT_OK (16)
  26. /* We have entered the main firmware via recovery mode. This
  27. * means that MC persistent data must be reinitialised, but that
  28. * we shouldn't touch PCIe config. */
  29. #define MC_FW_RECOVERY_MODE_PCIE_INIT_OK (32)
  30. /* BIST state has been initialized */
  31. #define MC_FW_BIST_INIT_OK (128)
  32. /* Siena MC shared memmory offsets */
  33. /* The 'doorbell' addresses are hard-wired to alert the MC when written */
  34. #define MC_SMEM_P0_DOORBELL_OFST 0x000
  35. #define MC_SMEM_P1_DOORBELL_OFST 0x004
  36. /* The rest of these are firmware-defined */
  37. #define MC_SMEM_P0_PDU_OFST 0x008
  38. #define MC_SMEM_P1_PDU_OFST 0x108
  39. #define MC_SMEM_PDU_LEN 0x100
  40. #define MC_SMEM_P0_PTP_TIME_OFST 0x7f0
  41. #define MC_SMEM_P0_STATUS_OFST 0x7f8
  42. #define MC_SMEM_P1_STATUS_OFST 0x7fc
  43. /* Values to be written to the per-port status dword in shared
  44. * memory on reboot and assert */
  45. #define MC_STATUS_DWORD_REBOOT (0xb007b007)
  46. #define MC_STATUS_DWORD_ASSERT (0xdeaddead)
  47. /* Check whether an mcfw version (in host order) belongs to a bootloader */
  48. #define MC_FW_VERSION_IS_BOOTLOADER(_v) (((_v) >> 16) == 0xb007)
  49. /* The current version of the MCDI protocol.
  50. *
  51. * Note that the ROM burnt into the card only talks V0, so at the very
  52. * least every driver must support version 0 and MCDI_PCOL_VERSION
  53. */
  54. #define MCDI_PCOL_VERSION 2
  55. /* Unused commands: 0x23, 0x27, 0x30, 0x31 */
  56. /* MCDI version 1
  57. *
  58. * Each MCDI request starts with an MCDI_HEADER, which is a 32bit
  59. * structure, filled in by the client.
  60. *
  61. * 0 7 8 16 20 22 23 24 31
  62. * | CODE | R | LEN | SEQ | Rsvd | E | R | XFLAGS |
  63. * | | |
  64. * | | \--- Response
  65. * | \------- Error
  66. * \------------------------------ Resync (always set)
  67. *
  68. * The client writes it's request into MC shared memory, and rings the
  69. * doorbell. Each request is completed by either by the MC writting
  70. * back into shared memory, or by writting out an event.
  71. *
  72. * All MCDI commands support completion by shared memory response. Each
  73. * request may also contain additional data (accounted for by HEADER.LEN),
  74. * and some response's may also contain additional data (again, accounted
  75. * for by HEADER.LEN).
  76. *
  77. * Some MCDI commands support completion by event, in which any associated
  78. * response data is included in the event.
  79. *
  80. * The protocol requires one response to be delivered for every request, a
  81. * request should not be sent unless the response for the previous request
  82. * has been received (either by polling shared memory, or by receiving
  83. * an event).
  84. */
  85. /** Request/Response structure */
  86. #define MCDI_HEADER_OFST 0
  87. #define MCDI_HEADER_CODE_LBN 0
  88. #define MCDI_HEADER_CODE_WIDTH 7
  89. #define MCDI_HEADER_RESYNC_LBN 7
  90. #define MCDI_HEADER_RESYNC_WIDTH 1
  91. #define MCDI_HEADER_DATALEN_LBN 8
  92. #define MCDI_HEADER_DATALEN_WIDTH 8
  93. #define MCDI_HEADER_SEQ_LBN 16
  94. #define MCDI_HEADER_SEQ_WIDTH 4
  95. #define MCDI_HEADER_RSVD_LBN 20
  96. #define MCDI_HEADER_RSVD_WIDTH 1
  97. #define MCDI_HEADER_NOT_EPOCH_LBN 21
  98. #define MCDI_HEADER_NOT_EPOCH_WIDTH 1
  99. #define MCDI_HEADER_ERROR_LBN 22
  100. #define MCDI_HEADER_ERROR_WIDTH 1
  101. #define MCDI_HEADER_RESPONSE_LBN 23
  102. #define MCDI_HEADER_RESPONSE_WIDTH 1
  103. #define MCDI_HEADER_XFLAGS_LBN 24
  104. #define MCDI_HEADER_XFLAGS_WIDTH 8
  105. /* Request response using event */
  106. #define MCDI_HEADER_XFLAGS_EVREQ 0x01
  107. /* Maximum number of payload bytes */
  108. #define MCDI_CTL_SDU_LEN_MAX_V1 0xfc
  109. #define MCDI_CTL_SDU_LEN_MAX_V2 0x400
  110. #define MCDI_CTL_SDU_LEN_MAX MCDI_CTL_SDU_LEN_MAX_V2
  111. /* The MC can generate events for two reasons:
  112. * - To complete a shared memory request if XFLAGS_EVREQ was set
  113. * - As a notification (link state, i2c event), controlled
  114. * via MC_CMD_LOG_CTRL
  115. *
  116. * Both events share a common structure:
  117. *
  118. * 0 32 33 36 44 52 60
  119. * | Data | Cont | Level | Src | Code | Rsvd |
  120. * |
  121. * \ There is another event pending in this notification
  122. *
  123. * If Code==CMDDONE, then the fields are further interpreted as:
  124. *
  125. * - LEVEL==INFO Command succeeded
  126. * - LEVEL==ERR Command failed
  127. *
  128. * 0 8 16 24 32
  129. * | Seq | Datalen | Errno | Rsvd |
  130. *
  131. * These fields are taken directly out of the standard MCDI header, i.e.,
  132. * LEVEL==ERR, Datalen == 0 => Reboot
  133. *
  134. * Events can be squirted out of the UART (using LOG_CTRL) without a
  135. * MCDI header. An event can be distinguished from a MCDI response by
  136. * examining the first byte which is 0xc0. This corresponds to the
  137. * non-existent MCDI command MC_CMD_DEBUG_LOG.
  138. *
  139. * 0 7 8
  140. * | command | Resync | = 0xc0
  141. *
  142. * Since the event is written in big-endian byte order, this works
  143. * providing bits 56-63 of the event are 0xc0.
  144. *
  145. * 56 60 63
  146. * | Rsvd | Code | = 0xc0
  147. *
  148. * Which means for convenience the event code is 0xc for all MC
  149. * generated events.
  150. */
  151. #define FSE_AZ_EV_CODE_MCDI_EVRESPONSE 0xc
  152. /* Operation not permitted. */
  153. #define MC_CMD_ERR_EPERM 1
  154. /* Non-existent command target */
  155. #define MC_CMD_ERR_ENOENT 2
  156. /* assert() has killed the MC */
  157. #define MC_CMD_ERR_EINTR 4
  158. /* I/O failure */
  159. #define MC_CMD_ERR_EIO 5
  160. /* Already exists */
  161. #define MC_CMD_ERR_EEXIST 6
  162. /* Try again */
  163. #define MC_CMD_ERR_EAGAIN 11
  164. /* Out of memory */
  165. #define MC_CMD_ERR_ENOMEM 12
  166. /* Caller does not hold required locks */
  167. #define MC_CMD_ERR_EACCES 13
  168. /* Resource is currently unavailable (e.g. lock contention) */
  169. #define MC_CMD_ERR_EBUSY 16
  170. /* No such device */
  171. #define MC_CMD_ERR_ENODEV 19
  172. /* Invalid argument to target */
  173. #define MC_CMD_ERR_EINVAL 22
  174. /* Broken pipe */
  175. #define MC_CMD_ERR_EPIPE 32
  176. /* Read-only */
  177. #define MC_CMD_ERR_EROFS 30
  178. /* Out of range */
  179. #define MC_CMD_ERR_ERANGE 34
  180. /* Non-recursive resource is already acquired */
  181. #define MC_CMD_ERR_EDEADLK 35
  182. /* Operation not implemented */
  183. #define MC_CMD_ERR_ENOSYS 38
  184. /* Operation timed out */
  185. #define MC_CMD_ERR_ETIME 62
  186. /* Link has been severed */
  187. #define MC_CMD_ERR_ENOLINK 67
  188. /* Protocol error */
  189. #define MC_CMD_ERR_EPROTO 71
  190. /* Operation not supported */
  191. #define MC_CMD_ERR_ENOTSUP 95
  192. /* Address not available */
  193. #define MC_CMD_ERR_EADDRNOTAVAIL 99
  194. /* Not connected */
  195. #define MC_CMD_ERR_ENOTCONN 107
  196. /* Operation already in progress */
  197. #define MC_CMD_ERR_EALREADY 114
  198. /* Resource allocation failed. */
  199. #define MC_CMD_ERR_ALLOC_FAIL 0x1000
  200. /* V-adaptor not found. */
  201. #define MC_CMD_ERR_NO_VADAPTOR 0x1001
  202. /* EVB port not found. */
  203. #define MC_CMD_ERR_NO_EVB_PORT 0x1002
  204. /* V-switch not found. */
  205. #define MC_CMD_ERR_NO_VSWITCH 0x1003
  206. /* Too many VLAN tags. */
  207. #define MC_CMD_ERR_VLAN_LIMIT 0x1004
  208. /* Bad PCI function number. */
  209. #define MC_CMD_ERR_BAD_PCI_FUNC 0x1005
  210. /* Invalid VLAN mode. */
  211. #define MC_CMD_ERR_BAD_VLAN_MODE 0x1006
  212. /* Invalid v-switch type. */
  213. #define MC_CMD_ERR_BAD_VSWITCH_TYPE 0x1007
  214. /* Invalid v-port type. */
  215. #define MC_CMD_ERR_BAD_VPORT_TYPE 0x1008
  216. /* MAC address exists. */
  217. #define MC_CMD_ERR_MAC_EXIST 0x1009
  218. /* Slave core not present */
  219. #define MC_CMD_ERR_SLAVE_NOT_PRESENT 0x100a
  220. /* The datapath is disabled. */
  221. #define MC_CMD_ERR_DATAPATH_DISABLED 0x100b
  222. /* The requesting client is not a function */
  223. #define MC_CMD_ERR_CLIENT_NOT_FN 0x100c
  224. /* The requested operation might require the
  225. command to be passed between MCs, and the
  226. transport doesn't support that. Should
  227. only ever been seen over the UART. */
  228. #define MC_CMD_ERR_TRANSPORT_NOPROXY 0x100d
  229. /* VLAN tag(s) exists */
  230. #define MC_CMD_ERR_VLAN_EXIST 0x100e
  231. /* No MAC address assigned to an EVB port */
  232. #define MC_CMD_ERR_NO_MAC_ADDR 0x100f
  233. /* Notifies the driver that the request has been relayed
  234. * to an admin function for authorization. The driver should
  235. * wait for a PROXY_RESPONSE event and then resend its request.
  236. * This error code is followed by a 32-bit handle that
  237. * helps matching it with the respective PROXY_RESPONSE event. */
  238. #define MC_CMD_ERR_PROXY_PENDING 0x1010
  239. #define MC_CMD_ERR_PROXY_PENDING_HANDLE_OFST 4
  240. /* The request cannot be passed for authorization because
  241. * another request from the same function is currently being
  242. * authorized. The drvier should try again later. */
  243. #define MC_CMD_ERR_PROXY_INPROGRESS 0x1011
  244. /* Returned by MC_CMD_PROXY_COMPLETE if the caller is not the function
  245. * that has enabled proxying or BLOCK_INDEX points to a function that
  246. * doesn't await an authorization. */
  247. #define MC_CMD_ERR_PROXY_UNEXPECTED 0x1012
  248. /* This code is currently only used internally in FW. Its meaning is that
  249. * an operation failed due to lack of SR-IOV privilege.
  250. * Normally it is translated to EPERM by send_cmd_err(),
  251. * but it may also be used to trigger some special mechanism
  252. * for handling such case, e.g. to relay the failed request
  253. * to a designated admin function for authorization. */
  254. #define MC_CMD_ERR_NO_PRIVILEGE 0x1013
  255. /* Workaround 26807 could not be turned on/off because some functions
  256. * have already installed filters. See the comment at
  257. * MC_CMD_WORKAROUND_BUG26807. */
  258. #define MC_CMD_ERR_FILTERS_PRESENT 0x1014
  259. /* The clock whose frequency you've attempted to set set
  260. * doesn't exist on this NIC */
  261. #define MC_CMD_ERR_NO_CLOCK 0x1015
  262. #define MC_CMD_ERR_CODE_OFST 0
  263. /* We define 8 "escape" commands to allow
  264. for command number space extension */
  265. #define MC_CMD_CMD_SPACE_ESCAPE_0 0x78
  266. #define MC_CMD_CMD_SPACE_ESCAPE_1 0x79
  267. #define MC_CMD_CMD_SPACE_ESCAPE_2 0x7A
  268. #define MC_CMD_CMD_SPACE_ESCAPE_3 0x7B
  269. #define MC_CMD_CMD_SPACE_ESCAPE_4 0x7C
  270. #define MC_CMD_CMD_SPACE_ESCAPE_5 0x7D
  271. #define MC_CMD_CMD_SPACE_ESCAPE_6 0x7E
  272. #define MC_CMD_CMD_SPACE_ESCAPE_7 0x7F
  273. /* Vectors in the boot ROM */
  274. /* Point to the copycode entry point. */
  275. #define SIENA_MC_BOOTROM_COPYCODE_VEC (0x800 - 3 * 0x4)
  276. #define HUNT_MC_BOOTROM_COPYCODE_VEC (0x8000 - 3 * 0x4)
  277. #define MEDFORD_MC_BOOTROM_COPYCODE_VEC (0x10000 - 3 * 0x4)
  278. /* Points to the recovery mode entry point. */
  279. #define SIENA_MC_BOOTROM_NOFLASH_VEC (0x800 - 2 * 0x4)
  280. #define HUNT_MC_BOOTROM_NOFLASH_VEC (0x8000 - 2 * 0x4)
  281. #define MEDFORD_MC_BOOTROM_NOFLASH_VEC (0x10000 - 2 * 0x4)
  282. /* The command set exported by the boot ROM (MCDI v0) */
  283. #define MC_CMD_GET_VERSION_V0_SUPPORTED_FUNCS { \
  284. (1 << MC_CMD_READ32) | \
  285. (1 << MC_CMD_WRITE32) | \
  286. (1 << MC_CMD_COPYCODE) | \
  287. (1 << MC_CMD_GET_VERSION), \
  288. 0, 0, 0 }
  289. #define MC_CMD_SENSOR_INFO_OUT_OFFSET_OFST(_x) \
  290. (MC_CMD_SENSOR_ENTRY_OFST + (_x))
  291. #define MC_CMD_DBI_WRITE_IN_ADDRESS_OFST(n) \
  292. (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
  293. MC_CMD_DBIWROP_TYPEDEF_ADDRESS_OFST + \
  294. (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
  295. #define MC_CMD_DBI_WRITE_IN_BYTE_MASK_OFST(n) \
  296. (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
  297. MC_CMD_DBIWROP_TYPEDEF_BYTE_MASK_OFST + \
  298. (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
  299. #define MC_CMD_DBI_WRITE_IN_VALUE_OFST(n) \
  300. (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
  301. MC_CMD_DBIWROP_TYPEDEF_VALUE_OFST + \
  302. (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
  303. /* This may be ORed with an EVB_PORT_ID_xxx constant to pass a non-default
  304. * stack ID (which must be in the range 1-255) along with an EVB port ID.
  305. */
  306. #define EVB_STACK_ID(n) (((n) & 0xff) << 16)
  307. /* Version 2 adds an optional argument to error returns: the errno value
  308. * may be followed by the (0-based) number of the first argument that
  309. * could not be processed.
  310. */
  311. #define MC_CMD_ERR_ARG_OFST 4
  312. /* No space */
  313. #define MC_CMD_ERR_ENOSPC 28
  314. /* MCDI_EVENT structuredef */
  315. #define MCDI_EVENT_LEN 8
  316. #define MCDI_EVENT_CONT_LBN 32
  317. #define MCDI_EVENT_CONT_WIDTH 1
  318. #define MCDI_EVENT_LEVEL_LBN 33
  319. #define MCDI_EVENT_LEVEL_WIDTH 3
  320. /* enum: Info. */
  321. #define MCDI_EVENT_LEVEL_INFO 0x0
  322. /* enum: Warning. */
  323. #define MCDI_EVENT_LEVEL_WARN 0x1
  324. /* enum: Error. */
  325. #define MCDI_EVENT_LEVEL_ERR 0x2
  326. /* enum: Fatal. */
  327. #define MCDI_EVENT_LEVEL_FATAL 0x3
  328. #define MCDI_EVENT_DATA_OFST 0
  329. #define MCDI_EVENT_CMDDONE_SEQ_LBN 0
  330. #define MCDI_EVENT_CMDDONE_SEQ_WIDTH 8
  331. #define MCDI_EVENT_CMDDONE_DATALEN_LBN 8
  332. #define MCDI_EVENT_CMDDONE_DATALEN_WIDTH 8
  333. #define MCDI_EVENT_CMDDONE_ERRNO_LBN 16
  334. #define MCDI_EVENT_CMDDONE_ERRNO_WIDTH 8
  335. #define MCDI_EVENT_LINKCHANGE_LP_CAP_LBN 0
  336. #define MCDI_EVENT_LINKCHANGE_LP_CAP_WIDTH 16
  337. #define MCDI_EVENT_LINKCHANGE_SPEED_LBN 16
  338. #define MCDI_EVENT_LINKCHANGE_SPEED_WIDTH 4
  339. /* enum: 100Mbs */
  340. #define MCDI_EVENT_LINKCHANGE_SPEED_100M 0x1
  341. /* enum: 1Gbs */
  342. #define MCDI_EVENT_LINKCHANGE_SPEED_1G 0x2
  343. /* enum: 10Gbs */
  344. #define MCDI_EVENT_LINKCHANGE_SPEED_10G 0x3
  345. /* enum: 40Gbs */
  346. #define MCDI_EVENT_LINKCHANGE_SPEED_40G 0x4
  347. #define MCDI_EVENT_LINKCHANGE_FCNTL_LBN 20
  348. #define MCDI_EVENT_LINKCHANGE_FCNTL_WIDTH 4
  349. #define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_LBN 24
  350. #define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_WIDTH 8
  351. #define MCDI_EVENT_SENSOREVT_MONITOR_LBN 0
  352. #define MCDI_EVENT_SENSOREVT_MONITOR_WIDTH 8
  353. #define MCDI_EVENT_SENSOREVT_STATE_LBN 8
  354. #define MCDI_EVENT_SENSOREVT_STATE_WIDTH 8
  355. #define MCDI_EVENT_SENSOREVT_VALUE_LBN 16
  356. #define MCDI_EVENT_SENSOREVT_VALUE_WIDTH 16
  357. #define MCDI_EVENT_FWALERT_DATA_LBN 8
  358. #define MCDI_EVENT_FWALERT_DATA_WIDTH 24
  359. #define MCDI_EVENT_FWALERT_REASON_LBN 0
  360. #define MCDI_EVENT_FWALERT_REASON_WIDTH 8
  361. /* enum: SRAM Access. */
  362. #define MCDI_EVENT_FWALERT_REASON_SRAM_ACCESS 0x1
  363. #define MCDI_EVENT_FLR_VF_LBN 0
  364. #define MCDI_EVENT_FLR_VF_WIDTH 8
  365. #define MCDI_EVENT_TX_ERR_TXQ_LBN 0
  366. #define MCDI_EVENT_TX_ERR_TXQ_WIDTH 12
  367. #define MCDI_EVENT_TX_ERR_TYPE_LBN 12
  368. #define MCDI_EVENT_TX_ERR_TYPE_WIDTH 4
  369. /* enum: Descriptor loader reported failure */
  370. #define MCDI_EVENT_TX_ERR_DL_FAIL 0x1
  371. /* enum: Descriptor ring empty and no EOP seen for packet */
  372. #define MCDI_EVENT_TX_ERR_NO_EOP 0x2
  373. /* enum: Overlength packet */
  374. #define MCDI_EVENT_TX_ERR_2BIG 0x3
  375. /* enum: Malformed option descriptor */
  376. #define MCDI_EVENT_TX_BAD_OPTDESC 0x5
  377. /* enum: Option descriptor part way through a packet */
  378. #define MCDI_EVENT_TX_OPT_IN_PKT 0x8
  379. /* enum: DMA or PIO data access error */
  380. #define MCDI_EVENT_TX_ERR_BAD_DMA_OR_PIO 0x9
  381. #define MCDI_EVENT_TX_ERR_INFO_LBN 16
  382. #define MCDI_EVENT_TX_ERR_INFO_WIDTH 16
  383. #define MCDI_EVENT_TX_FLUSH_TO_DRIVER_LBN 12
  384. #define MCDI_EVENT_TX_FLUSH_TO_DRIVER_WIDTH 1
  385. #define MCDI_EVENT_TX_FLUSH_TXQ_LBN 0
  386. #define MCDI_EVENT_TX_FLUSH_TXQ_WIDTH 12
  387. #define MCDI_EVENT_PTP_ERR_TYPE_LBN 0
  388. #define MCDI_EVENT_PTP_ERR_TYPE_WIDTH 8
  389. /* enum: PLL lost lock */
  390. #define MCDI_EVENT_PTP_ERR_PLL_LOST 0x1
  391. /* enum: Filter overflow (PDMA) */
  392. #define MCDI_EVENT_PTP_ERR_FILTER 0x2
  393. /* enum: FIFO overflow (FPGA) */
  394. #define MCDI_EVENT_PTP_ERR_FIFO 0x3
  395. /* enum: Merge queue overflow */
  396. #define MCDI_EVENT_PTP_ERR_QUEUE 0x4
  397. #define MCDI_EVENT_AOE_ERR_TYPE_LBN 0
  398. #define MCDI_EVENT_AOE_ERR_TYPE_WIDTH 8
  399. /* enum: AOE failed to load - no valid image? */
  400. #define MCDI_EVENT_AOE_NO_LOAD 0x1
  401. /* enum: AOE FC reported an exception */
  402. #define MCDI_EVENT_AOE_FC_ASSERT 0x2
  403. /* enum: AOE FC watchdogged */
  404. #define MCDI_EVENT_AOE_FC_WATCHDOG 0x3
  405. /* enum: AOE FC failed to start */
  406. #define MCDI_EVENT_AOE_FC_NO_START 0x4
  407. /* enum: Generic AOE fault - likely to have been reported via other means too
  408. * but intended for use by aoex driver.
  409. */
  410. #define MCDI_EVENT_AOE_FAULT 0x5
  411. /* enum: Results of reprogramming the CPLD (status in AOE_ERR_DATA) */
  412. #define MCDI_EVENT_AOE_CPLD_REPROGRAMMED 0x6
  413. /* enum: AOE loaded successfully */
  414. #define MCDI_EVENT_AOE_LOAD 0x7
  415. /* enum: AOE DMA operation completed (LSB of HOST_HANDLE in AOE_ERR_DATA) */
  416. #define MCDI_EVENT_AOE_DMA 0x8
  417. /* enum: AOE byteblaster connected/disconnected (Connection status in
  418. * AOE_ERR_DATA)
  419. */
  420. #define MCDI_EVENT_AOE_BYTEBLASTER 0x9
  421. /* enum: DDR ECC status update */
  422. #define MCDI_EVENT_AOE_DDR_ECC_STATUS 0xa
  423. /* enum: PTP status update */
  424. #define MCDI_EVENT_AOE_PTP_STATUS 0xb
  425. #define MCDI_EVENT_AOE_ERR_DATA_LBN 8
  426. #define MCDI_EVENT_AOE_ERR_DATA_WIDTH 8
  427. #define MCDI_EVENT_RX_ERR_RXQ_LBN 0
  428. #define MCDI_EVENT_RX_ERR_RXQ_WIDTH 12
  429. #define MCDI_EVENT_RX_ERR_TYPE_LBN 12
  430. #define MCDI_EVENT_RX_ERR_TYPE_WIDTH 4
  431. #define MCDI_EVENT_RX_ERR_INFO_LBN 16
  432. #define MCDI_EVENT_RX_ERR_INFO_WIDTH 16
  433. #define MCDI_EVENT_RX_FLUSH_TO_DRIVER_LBN 12
  434. #define MCDI_EVENT_RX_FLUSH_TO_DRIVER_WIDTH 1
  435. #define MCDI_EVENT_RX_FLUSH_RXQ_LBN 0
  436. #define MCDI_EVENT_RX_FLUSH_RXQ_WIDTH 12
  437. #define MCDI_EVENT_MC_REBOOT_COUNT_LBN 0
  438. #define MCDI_EVENT_MC_REBOOT_COUNT_WIDTH 16
  439. #define MCDI_EVENT_MUM_ERR_TYPE_LBN 0
  440. #define MCDI_EVENT_MUM_ERR_TYPE_WIDTH 8
  441. /* enum: MUM failed to load - no valid image? */
  442. #define MCDI_EVENT_MUM_NO_LOAD 0x1
  443. /* enum: MUM f/w reported an exception */
  444. #define MCDI_EVENT_MUM_ASSERT 0x2
  445. /* enum: MUM not kicking watchdog */
  446. #define MCDI_EVENT_MUM_WATCHDOG 0x3
  447. #define MCDI_EVENT_MUM_ERR_DATA_LBN 8
  448. #define MCDI_EVENT_MUM_ERR_DATA_WIDTH 8
  449. #define MCDI_EVENT_DATA_LBN 0
  450. #define MCDI_EVENT_DATA_WIDTH 32
  451. #define MCDI_EVENT_SRC_LBN 36
  452. #define MCDI_EVENT_SRC_WIDTH 8
  453. #define MCDI_EVENT_EV_CODE_LBN 60
  454. #define MCDI_EVENT_EV_CODE_WIDTH 4
  455. #define MCDI_EVENT_CODE_LBN 44
  456. #define MCDI_EVENT_CODE_WIDTH 8
  457. /* enum: Event generated by host software */
  458. #define MCDI_EVENT_SW_EVENT 0x0
  459. /* enum: Bad assert. */
  460. #define MCDI_EVENT_CODE_BADSSERT 0x1
  461. /* enum: PM Notice. */
  462. #define MCDI_EVENT_CODE_PMNOTICE 0x2
  463. /* enum: Command done. */
  464. #define MCDI_EVENT_CODE_CMDDONE 0x3
  465. /* enum: Link change. */
  466. #define MCDI_EVENT_CODE_LINKCHANGE 0x4
  467. /* enum: Sensor Event. */
  468. #define MCDI_EVENT_CODE_SENSOREVT 0x5
  469. /* enum: Schedule error. */
  470. #define MCDI_EVENT_CODE_SCHEDERR 0x6
  471. /* enum: Reboot. */
  472. #define MCDI_EVENT_CODE_REBOOT 0x7
  473. /* enum: Mac stats DMA. */
  474. #define MCDI_EVENT_CODE_MAC_STATS_DMA 0x8
  475. /* enum: Firmware alert. */
  476. #define MCDI_EVENT_CODE_FWALERT 0x9
  477. /* enum: Function level reset. */
  478. #define MCDI_EVENT_CODE_FLR 0xa
  479. /* enum: Transmit error */
  480. #define MCDI_EVENT_CODE_TX_ERR 0xb
  481. /* enum: Tx flush has completed */
  482. #define MCDI_EVENT_CODE_TX_FLUSH 0xc
  483. /* enum: PTP packet received timestamp */
  484. #define MCDI_EVENT_CODE_PTP_RX 0xd
  485. /* enum: PTP NIC failure */
  486. #define MCDI_EVENT_CODE_PTP_FAULT 0xe
  487. /* enum: PTP PPS event */
  488. #define MCDI_EVENT_CODE_PTP_PPS 0xf
  489. /* enum: Rx flush has completed */
  490. #define MCDI_EVENT_CODE_RX_FLUSH 0x10
  491. /* enum: Receive error */
  492. #define MCDI_EVENT_CODE_RX_ERR 0x11
  493. /* enum: AOE fault */
  494. #define MCDI_EVENT_CODE_AOE 0x12
  495. /* enum: Network port calibration failed (VCAL). */
  496. #define MCDI_EVENT_CODE_VCAL_FAIL 0x13
  497. /* enum: HW PPS event */
  498. #define MCDI_EVENT_CODE_HW_PPS 0x14
  499. /* enum: The MC has rebooted (huntington and later, siena uses CODE_REBOOT and
  500. * a different format)
  501. */
  502. #define MCDI_EVENT_CODE_MC_REBOOT 0x15
  503. /* enum: the MC has detected a parity error */
  504. #define MCDI_EVENT_CODE_PAR_ERR 0x16
  505. /* enum: the MC has detected a correctable error */
  506. #define MCDI_EVENT_CODE_ECC_CORR_ERR 0x17
  507. /* enum: the MC has detected an uncorrectable error */
  508. #define MCDI_EVENT_CODE_ECC_FATAL_ERR 0x18
  509. /* enum: The MC has entered offline BIST mode */
  510. #define MCDI_EVENT_CODE_MC_BIST 0x19
  511. /* enum: PTP tick event providing current NIC time */
  512. #define MCDI_EVENT_CODE_PTP_TIME 0x1a
  513. /* enum: MUM fault */
  514. #define MCDI_EVENT_CODE_MUM 0x1b
  515. /* enum: notify the designated PF of a new authorization request */
  516. #define MCDI_EVENT_CODE_PROXY_REQUEST 0x1c
  517. /* enum: notify a function that awaits an authorization that its request has
  518. * been processed and it may now resend the command
  519. */
  520. #define MCDI_EVENT_CODE_PROXY_RESPONSE 0x1d
  521. /* enum: Artificial event generated by host and posted via MC for test
  522. * purposes.
  523. */
  524. #define MCDI_EVENT_CODE_TESTGEN 0xfa
  525. #define MCDI_EVENT_CMDDONE_DATA_OFST 0
  526. #define MCDI_EVENT_CMDDONE_DATA_LBN 0
  527. #define MCDI_EVENT_CMDDONE_DATA_WIDTH 32
  528. #define MCDI_EVENT_LINKCHANGE_DATA_OFST 0
  529. #define MCDI_EVENT_LINKCHANGE_DATA_LBN 0
  530. #define MCDI_EVENT_LINKCHANGE_DATA_WIDTH 32
  531. #define MCDI_EVENT_SENSOREVT_DATA_OFST 0
  532. #define MCDI_EVENT_SENSOREVT_DATA_LBN 0
  533. #define MCDI_EVENT_SENSOREVT_DATA_WIDTH 32
  534. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_OFST 0
  535. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_LBN 0
  536. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_WIDTH 32
  537. #define MCDI_EVENT_TX_ERR_DATA_OFST 0
  538. #define MCDI_EVENT_TX_ERR_DATA_LBN 0
  539. #define MCDI_EVENT_TX_ERR_DATA_WIDTH 32
  540. /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the seconds field of
  541. * timestamp
  542. */
  543. #define MCDI_EVENT_PTP_SECONDS_OFST 0
  544. #define MCDI_EVENT_PTP_SECONDS_LBN 0
  545. #define MCDI_EVENT_PTP_SECONDS_WIDTH 32
  546. /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the major field of
  547. * timestamp
  548. */
  549. #define MCDI_EVENT_PTP_MAJOR_OFST 0
  550. #define MCDI_EVENT_PTP_MAJOR_LBN 0
  551. #define MCDI_EVENT_PTP_MAJOR_WIDTH 32
  552. /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the nanoseconds field
  553. * of timestamp
  554. */
  555. #define MCDI_EVENT_PTP_NANOSECONDS_OFST 0
  556. #define MCDI_EVENT_PTP_NANOSECONDS_LBN 0
  557. #define MCDI_EVENT_PTP_NANOSECONDS_WIDTH 32
  558. /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the minor field of
  559. * timestamp
  560. */
  561. #define MCDI_EVENT_PTP_MINOR_OFST 0
  562. #define MCDI_EVENT_PTP_MINOR_LBN 0
  563. #define MCDI_EVENT_PTP_MINOR_WIDTH 32
  564. /* For CODE_PTP_RX events, the lowest four bytes of sourceUUID from PTP packet
  565. */
  566. #define MCDI_EVENT_PTP_UUID_OFST 0
  567. #define MCDI_EVENT_PTP_UUID_LBN 0
  568. #define MCDI_EVENT_PTP_UUID_WIDTH 32
  569. #define MCDI_EVENT_RX_ERR_DATA_OFST 0
  570. #define MCDI_EVENT_RX_ERR_DATA_LBN 0
  571. #define MCDI_EVENT_RX_ERR_DATA_WIDTH 32
  572. #define MCDI_EVENT_PAR_ERR_DATA_OFST 0
  573. #define MCDI_EVENT_PAR_ERR_DATA_LBN 0
  574. #define MCDI_EVENT_PAR_ERR_DATA_WIDTH 32
  575. #define MCDI_EVENT_ECC_CORR_ERR_DATA_OFST 0
  576. #define MCDI_EVENT_ECC_CORR_ERR_DATA_LBN 0
  577. #define MCDI_EVENT_ECC_CORR_ERR_DATA_WIDTH 32
  578. #define MCDI_EVENT_ECC_FATAL_ERR_DATA_OFST 0
  579. #define MCDI_EVENT_ECC_FATAL_ERR_DATA_LBN 0
  580. #define MCDI_EVENT_ECC_FATAL_ERR_DATA_WIDTH 32
  581. /* For CODE_PTP_TIME events, the major value of the PTP clock */
  582. #define MCDI_EVENT_PTP_TIME_MAJOR_OFST 0
  583. #define MCDI_EVENT_PTP_TIME_MAJOR_LBN 0
  584. #define MCDI_EVENT_PTP_TIME_MAJOR_WIDTH 32
  585. /* For CODE_PTP_TIME events, bits 19-26 of the minor value of the PTP clock */
  586. #define MCDI_EVENT_PTP_TIME_MINOR_26_19_LBN 36
  587. #define MCDI_EVENT_PTP_TIME_MINOR_26_19_WIDTH 8
  588. /* For CODE_PTP_TIME events where report sync status is enabled, indicates
  589. * whether the NIC clock has ever been set
  590. */
  591. #define MCDI_EVENT_PTP_TIME_NIC_CLOCK_VALID_LBN 36
  592. #define MCDI_EVENT_PTP_TIME_NIC_CLOCK_VALID_WIDTH 1
  593. /* For CODE_PTP_TIME events where report sync status is enabled, indicates
  594. * whether the NIC and System clocks are in sync
  595. */
  596. #define MCDI_EVENT_PTP_TIME_HOST_NIC_IN_SYNC_LBN 37
  597. #define MCDI_EVENT_PTP_TIME_HOST_NIC_IN_SYNC_WIDTH 1
  598. /* For CODE_PTP_TIME events where report sync status is enabled, bits 21-26 of
  599. * the minor value of the PTP clock
  600. */
  601. #define MCDI_EVENT_PTP_TIME_MINOR_26_21_LBN 38
  602. #define MCDI_EVENT_PTP_TIME_MINOR_26_21_WIDTH 6
  603. #define MCDI_EVENT_PROXY_REQUEST_BUFF_INDEX_OFST 0
  604. #define MCDI_EVENT_PROXY_REQUEST_BUFF_INDEX_LBN 0
  605. #define MCDI_EVENT_PROXY_REQUEST_BUFF_INDEX_WIDTH 32
  606. #define MCDI_EVENT_PROXY_RESPONSE_HANDLE_OFST 0
  607. #define MCDI_EVENT_PROXY_RESPONSE_HANDLE_LBN 0
  608. #define MCDI_EVENT_PROXY_RESPONSE_HANDLE_WIDTH 32
  609. /* Zero means that the request has been completed or authorized, and the driver
  610. * should resend it. A non-zero value means that the authorization has been
  611. * denied, and gives the reason. Typically it will be EPERM.
  612. */
  613. #define MCDI_EVENT_PROXY_RESPONSE_RC_LBN 36
  614. #define MCDI_EVENT_PROXY_RESPONSE_RC_WIDTH 8
  615. /* FCDI_EVENT structuredef */
  616. #define FCDI_EVENT_LEN 8
  617. #define FCDI_EVENT_CONT_LBN 32
  618. #define FCDI_EVENT_CONT_WIDTH 1
  619. #define FCDI_EVENT_LEVEL_LBN 33
  620. #define FCDI_EVENT_LEVEL_WIDTH 3
  621. /* enum: Info. */
  622. #define FCDI_EVENT_LEVEL_INFO 0x0
  623. /* enum: Warning. */
  624. #define FCDI_EVENT_LEVEL_WARN 0x1
  625. /* enum: Error. */
  626. #define FCDI_EVENT_LEVEL_ERR 0x2
  627. /* enum: Fatal. */
  628. #define FCDI_EVENT_LEVEL_FATAL 0x3
  629. #define FCDI_EVENT_DATA_OFST 0
  630. #define FCDI_EVENT_LINK_STATE_STATUS_LBN 0
  631. #define FCDI_EVENT_LINK_STATE_STATUS_WIDTH 1
  632. #define FCDI_EVENT_LINK_DOWN 0x0 /* enum */
  633. #define FCDI_EVENT_LINK_UP 0x1 /* enum */
  634. #define FCDI_EVENT_DATA_LBN 0
  635. #define FCDI_EVENT_DATA_WIDTH 32
  636. #define FCDI_EVENT_SRC_LBN 36
  637. #define FCDI_EVENT_SRC_WIDTH 8
  638. #define FCDI_EVENT_EV_CODE_LBN 60
  639. #define FCDI_EVENT_EV_CODE_WIDTH 4
  640. #define FCDI_EVENT_CODE_LBN 44
  641. #define FCDI_EVENT_CODE_WIDTH 8
  642. /* enum: The FC was rebooted. */
  643. #define FCDI_EVENT_CODE_REBOOT 0x1
  644. /* enum: Bad assert. */
  645. #define FCDI_EVENT_CODE_ASSERT 0x2
  646. /* enum: DDR3 test result. */
  647. #define FCDI_EVENT_CODE_DDR_TEST_RESULT 0x3
  648. /* enum: Link status. */
  649. #define FCDI_EVENT_CODE_LINK_STATE 0x4
  650. /* enum: A timed read is ready to be serviced. */
  651. #define FCDI_EVENT_CODE_TIMED_READ 0x5
  652. /* enum: One or more PPS IN events */
  653. #define FCDI_EVENT_CODE_PPS_IN 0x6
  654. /* enum: Tick event from PTP clock */
  655. #define FCDI_EVENT_CODE_PTP_TICK 0x7
  656. /* enum: ECC error counters */
  657. #define FCDI_EVENT_CODE_DDR_ECC_STATUS 0x8
  658. /* enum: Current status of PTP */
  659. #define FCDI_EVENT_CODE_PTP_STATUS 0x9
  660. /* enum: Port id config to map MC-FC port idx */
  661. #define FCDI_EVENT_CODE_PORT_CONFIG 0xa
  662. /* enum: Boot result or error code */
  663. #define FCDI_EVENT_CODE_BOOT_RESULT 0xb
  664. #define FCDI_EVENT_REBOOT_SRC_LBN 36
  665. #define FCDI_EVENT_REBOOT_SRC_WIDTH 8
  666. #define FCDI_EVENT_REBOOT_FC_FW 0x0 /* enum */
  667. #define FCDI_EVENT_REBOOT_FC_BOOTLOADER 0x1 /* enum */
  668. #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_OFST 0
  669. #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_LBN 0
  670. #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_WIDTH 32
  671. #define FCDI_EVENT_ASSERT_TYPE_LBN 36
  672. #define FCDI_EVENT_ASSERT_TYPE_WIDTH 8
  673. #define FCDI_EVENT_DDR_TEST_RESULT_STATUS_CODE_LBN 36
  674. #define FCDI_EVENT_DDR_TEST_RESULT_STATUS_CODE_WIDTH 8
  675. #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_OFST 0
  676. #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_LBN 0
  677. #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_WIDTH 32
  678. #define FCDI_EVENT_LINK_STATE_DATA_OFST 0
  679. #define FCDI_EVENT_LINK_STATE_DATA_LBN 0
  680. #define FCDI_EVENT_LINK_STATE_DATA_WIDTH 32
  681. #define FCDI_EVENT_PTP_STATE_OFST 0
  682. #define FCDI_EVENT_PTP_UNDEFINED 0x0 /* enum */
  683. #define FCDI_EVENT_PTP_SETUP_FAILED 0x1 /* enum */
  684. #define FCDI_EVENT_PTP_OPERATIONAL 0x2 /* enum */
  685. #define FCDI_EVENT_PTP_STATE_LBN 0
  686. #define FCDI_EVENT_PTP_STATE_WIDTH 32
  687. #define FCDI_EVENT_DDR_ECC_STATUS_BANK_ID_LBN 36
  688. #define FCDI_EVENT_DDR_ECC_STATUS_BANK_ID_WIDTH 8
  689. #define FCDI_EVENT_DDR_ECC_STATUS_STATUS_OFST 0
  690. #define FCDI_EVENT_DDR_ECC_STATUS_STATUS_LBN 0
  691. #define FCDI_EVENT_DDR_ECC_STATUS_STATUS_WIDTH 32
  692. /* Index of MC port being referred to */
  693. #define FCDI_EVENT_PORT_CONFIG_SRC_LBN 36
  694. #define FCDI_EVENT_PORT_CONFIG_SRC_WIDTH 8
  695. /* FC Port index that matches the MC port index in SRC */
  696. #define FCDI_EVENT_PORT_CONFIG_DATA_OFST 0
  697. #define FCDI_EVENT_PORT_CONFIG_DATA_LBN 0
  698. #define FCDI_EVENT_PORT_CONFIG_DATA_WIDTH 32
  699. #define FCDI_EVENT_BOOT_RESULT_OFST 0
  700. /* Enum values, see field(s): */
  701. /* MC_CMD_AOE/MC_CMD_AOE_OUT_INFO/FC_BOOT_RESULT */
  702. #define FCDI_EVENT_BOOT_RESULT_LBN 0
  703. #define FCDI_EVENT_BOOT_RESULT_WIDTH 32
  704. /* FCDI_EXTENDED_EVENT_PPS structuredef: Extended FCDI event to send PPS events
  705. * to the MC. Note that this structure | is overlayed over a normal FCDI event
  706. * such that bits 32-63 containing | event code, level, source etc remain the
  707. * same. In this case the data | field of the header is defined to be the
  708. * number of timestamps
  709. */
  710. #define FCDI_EXTENDED_EVENT_PPS_LENMIN 16
  711. #define FCDI_EXTENDED_EVENT_PPS_LENMAX 248
  712. #define FCDI_EXTENDED_EVENT_PPS_LEN(num) (8+8*(num))
  713. /* Number of timestamps following */
  714. #define FCDI_EXTENDED_EVENT_PPS_COUNT_OFST 0
  715. #define FCDI_EXTENDED_EVENT_PPS_COUNT_LBN 0
  716. #define FCDI_EXTENDED_EVENT_PPS_COUNT_WIDTH 32
  717. /* Seconds field of a timestamp record */
  718. #define FCDI_EXTENDED_EVENT_PPS_SECONDS_OFST 8
  719. #define FCDI_EXTENDED_EVENT_PPS_SECONDS_LBN 64
  720. #define FCDI_EXTENDED_EVENT_PPS_SECONDS_WIDTH 32
  721. /* Nanoseconds field of a timestamp record */
  722. #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_OFST 12
  723. #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_LBN 96
  724. #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_WIDTH 32
  725. /* Timestamp records comprising the event */
  726. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_OFST 8
  727. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LEN 8
  728. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LO_OFST 8
  729. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_HI_OFST 12
  730. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_MINNUM 1
  731. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_MAXNUM 30
  732. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LBN 64
  733. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_WIDTH 64
  734. /* MUM_EVENT structuredef */
  735. #define MUM_EVENT_LEN 8
  736. #define MUM_EVENT_CONT_LBN 32
  737. #define MUM_EVENT_CONT_WIDTH 1
  738. #define MUM_EVENT_LEVEL_LBN 33
  739. #define MUM_EVENT_LEVEL_WIDTH 3
  740. /* enum: Info. */
  741. #define MUM_EVENT_LEVEL_INFO 0x0
  742. /* enum: Warning. */
  743. #define MUM_EVENT_LEVEL_WARN 0x1
  744. /* enum: Error. */
  745. #define MUM_EVENT_LEVEL_ERR 0x2
  746. /* enum: Fatal. */
  747. #define MUM_EVENT_LEVEL_FATAL 0x3
  748. #define MUM_EVENT_DATA_OFST 0
  749. #define MUM_EVENT_SENSOR_ID_LBN 0
  750. #define MUM_EVENT_SENSOR_ID_WIDTH 8
  751. /* Enum values, see field(s): */
  752. /* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */
  753. #define MUM_EVENT_SENSOR_STATE_LBN 8
  754. #define MUM_EVENT_SENSOR_STATE_WIDTH 8
  755. #define MUM_EVENT_PORT_PHY_READY_LBN 0
  756. #define MUM_EVENT_PORT_PHY_READY_WIDTH 1
  757. #define MUM_EVENT_PORT_PHY_LINK_UP_LBN 1
  758. #define MUM_EVENT_PORT_PHY_LINK_UP_WIDTH 1
  759. #define MUM_EVENT_PORT_PHY_TX_LOL_LBN 2
  760. #define MUM_EVENT_PORT_PHY_TX_LOL_WIDTH 1
  761. #define MUM_EVENT_PORT_PHY_RX_LOL_LBN 3
  762. #define MUM_EVENT_PORT_PHY_RX_LOL_WIDTH 1
  763. #define MUM_EVENT_PORT_PHY_TX_LOS_LBN 4
  764. #define MUM_EVENT_PORT_PHY_TX_LOS_WIDTH 1
  765. #define MUM_EVENT_PORT_PHY_RX_LOS_LBN 5
  766. #define MUM_EVENT_PORT_PHY_RX_LOS_WIDTH 1
  767. #define MUM_EVENT_PORT_PHY_TX_FAULT_LBN 6
  768. #define MUM_EVENT_PORT_PHY_TX_FAULT_WIDTH 1
  769. #define MUM_EVENT_DATA_LBN 0
  770. #define MUM_EVENT_DATA_WIDTH 32
  771. #define MUM_EVENT_SRC_LBN 36
  772. #define MUM_EVENT_SRC_WIDTH 8
  773. #define MUM_EVENT_EV_CODE_LBN 60
  774. #define MUM_EVENT_EV_CODE_WIDTH 4
  775. #define MUM_EVENT_CODE_LBN 44
  776. #define MUM_EVENT_CODE_WIDTH 8
  777. /* enum: The MUM was rebooted. */
  778. #define MUM_EVENT_CODE_REBOOT 0x1
  779. /* enum: Bad assert. */
  780. #define MUM_EVENT_CODE_ASSERT 0x2
  781. /* enum: Sensor failure. */
  782. #define MUM_EVENT_CODE_SENSOR 0x3
  783. /* enum: Link fault has been asserted, or has cleared. */
  784. #define MUM_EVENT_CODE_QSFP_LASI_INTERRUPT 0x4
  785. #define MUM_EVENT_SENSOR_DATA_OFST 0
  786. #define MUM_EVENT_SENSOR_DATA_LBN 0
  787. #define MUM_EVENT_SENSOR_DATA_WIDTH 32
  788. #define MUM_EVENT_PORT_PHY_FLAGS_OFST 0
  789. #define MUM_EVENT_PORT_PHY_FLAGS_LBN 0
  790. #define MUM_EVENT_PORT_PHY_FLAGS_WIDTH 32
  791. #define MUM_EVENT_PORT_PHY_COPPER_LEN_OFST 0
  792. #define MUM_EVENT_PORT_PHY_COPPER_LEN_LBN 0
  793. #define MUM_EVENT_PORT_PHY_COPPER_LEN_WIDTH 32
  794. #define MUM_EVENT_PORT_PHY_CAPS_OFST 0
  795. #define MUM_EVENT_PORT_PHY_CAPS_LBN 0
  796. #define MUM_EVENT_PORT_PHY_CAPS_WIDTH 32
  797. #define MUM_EVENT_PORT_PHY_TECH_OFST 0
  798. #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_UNKNOWN 0x0 /* enum */
  799. #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_OPTICAL 0x1 /* enum */
  800. #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_COPPER_PASSIVE 0x2 /* enum */
  801. #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_COPPER_PASSIVE_EQUALIZED 0x3 /* enum */
  802. #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_COPPER_ACTIVE_LIMITING 0x4 /* enum */
  803. #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_COPPER_ACTIVE_LINEAR 0x5 /* enum */
  804. #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_BASE_T 0x6 /* enum */
  805. #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_LOOPBACK_PASSIVE 0x7 /* enum */
  806. #define MUM_EVENT_PORT_PHY_TECH_LBN 0
  807. #define MUM_EVENT_PORT_PHY_TECH_WIDTH 32
  808. #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_LBN 36
  809. #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_WIDTH 4
  810. #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_FLAGS 0x0 /* enum */
  811. #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_COPPER_LEN 0x1 /* enum */
  812. #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_CAPS 0x2 /* enum */
  813. #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_TECH 0x3 /* enum */
  814. #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_MAX 0x4 /* enum */
  815. #define MUM_EVENT_PORT_PHY_SRC_PORT_NO_LBN 40
  816. #define MUM_EVENT_PORT_PHY_SRC_PORT_NO_WIDTH 4
  817. /***********************************/
  818. /* MC_CMD_READ32
  819. * Read multiple 32byte words from MC memory.
  820. */
  821. #define MC_CMD_READ32 0x1
  822. #define MC_CMD_0x1_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  823. /* MC_CMD_READ32_IN msgrequest */
  824. #define MC_CMD_READ32_IN_LEN 8
  825. #define MC_CMD_READ32_IN_ADDR_OFST 0
  826. #define MC_CMD_READ32_IN_NUMWORDS_OFST 4
  827. /* MC_CMD_READ32_OUT msgresponse */
  828. #define MC_CMD_READ32_OUT_LENMIN 4
  829. #define MC_CMD_READ32_OUT_LENMAX 252
  830. #define MC_CMD_READ32_OUT_LEN(num) (0+4*(num))
  831. #define MC_CMD_READ32_OUT_BUFFER_OFST 0
  832. #define MC_CMD_READ32_OUT_BUFFER_LEN 4
  833. #define MC_CMD_READ32_OUT_BUFFER_MINNUM 1
  834. #define MC_CMD_READ32_OUT_BUFFER_MAXNUM 63
  835. /***********************************/
  836. /* MC_CMD_WRITE32
  837. * Write multiple 32byte words to MC memory.
  838. */
  839. #define MC_CMD_WRITE32 0x2
  840. #define MC_CMD_0x2_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  841. /* MC_CMD_WRITE32_IN msgrequest */
  842. #define MC_CMD_WRITE32_IN_LENMIN 8
  843. #define MC_CMD_WRITE32_IN_LENMAX 252
  844. #define MC_CMD_WRITE32_IN_LEN(num) (4+4*(num))
  845. #define MC_CMD_WRITE32_IN_ADDR_OFST 0
  846. #define MC_CMD_WRITE32_IN_BUFFER_OFST 4
  847. #define MC_CMD_WRITE32_IN_BUFFER_LEN 4
  848. #define MC_CMD_WRITE32_IN_BUFFER_MINNUM 1
  849. #define MC_CMD_WRITE32_IN_BUFFER_MAXNUM 62
  850. /* MC_CMD_WRITE32_OUT msgresponse */
  851. #define MC_CMD_WRITE32_OUT_LEN 0
  852. /***********************************/
  853. /* MC_CMD_COPYCODE
  854. * Copy MC code between two locations and jump.
  855. */
  856. #define MC_CMD_COPYCODE 0x3
  857. #define MC_CMD_0x3_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  858. /* MC_CMD_COPYCODE_IN msgrequest */
  859. #define MC_CMD_COPYCODE_IN_LEN 16
  860. /* Source address
  861. *
  862. * The main image should be entered via a copy of a single word from and to a
  863. * magic address, which controls various aspects of the boot. The magic address
  864. * is a bitfield, with each bit as documented below.
  865. */
  866. #define MC_CMD_COPYCODE_IN_SRC_ADDR_OFST 0
  867. /* enum: Deprecated; equivalent to setting BOOT_MAGIC_PRESENT (see below) */
  868. #define MC_CMD_COPYCODE_HUNT_NO_MAGIC_ADDR 0x10000
  869. /* enum: Deprecated; equivalent to setting BOOT_MAGIC_PRESENT and
  870. * BOOT_MAGIC_SATELLITE_CPUS_NOT_LOADED (see below)
  871. */
  872. #define MC_CMD_COPYCODE_HUNT_NO_DATAPATH_MAGIC_ADDR 0x1d0d0
  873. /* enum: Deprecated; equivalent to setting BOOT_MAGIC_PRESENT,
  874. * BOOT_MAGIC_SATELLITE_CPUS_NOT_LOADED and BOOT_MAGIC_IGNORE_CONFIG (see
  875. * below)
  876. */
  877. #define MC_CMD_COPYCODE_HUNT_IGNORE_CONFIG_MAGIC_ADDR 0x1badc
  878. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_PRESENT_LBN 17
  879. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_PRESENT_WIDTH 1
  880. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SATELLITE_CPUS_NOT_LOADED_LBN 2
  881. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SATELLITE_CPUS_NOT_LOADED_WIDTH 1
  882. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_IGNORE_CONFIG_LBN 3
  883. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_IGNORE_CONFIG_WIDTH 1
  884. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SKIP_BOOT_ICORE_SYNC_LBN 4
  885. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SKIP_BOOT_ICORE_SYNC_WIDTH 1
  886. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_FORCE_STANDALONE_LBN 5
  887. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_FORCE_STANDALONE_WIDTH 1
  888. /* Destination address */
  889. #define MC_CMD_COPYCODE_IN_DEST_ADDR_OFST 4
  890. #define MC_CMD_COPYCODE_IN_NUMWORDS_OFST 8
  891. /* Address of where to jump after copy. */
  892. #define MC_CMD_COPYCODE_IN_JUMP_OFST 12
  893. /* enum: Control should return to the caller rather than jumping */
  894. #define MC_CMD_COPYCODE_JUMP_NONE 0x1
  895. /* MC_CMD_COPYCODE_OUT msgresponse */
  896. #define MC_CMD_COPYCODE_OUT_LEN 0
  897. /***********************************/
  898. /* MC_CMD_SET_FUNC
  899. * Select function for function-specific commands.
  900. */
  901. #define MC_CMD_SET_FUNC 0x4
  902. #define MC_CMD_0x4_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  903. /* MC_CMD_SET_FUNC_IN msgrequest */
  904. #define MC_CMD_SET_FUNC_IN_LEN 4
  905. /* Set function */
  906. #define MC_CMD_SET_FUNC_IN_FUNC_OFST 0
  907. /* MC_CMD_SET_FUNC_OUT msgresponse */
  908. #define MC_CMD_SET_FUNC_OUT_LEN 0
  909. /***********************************/
  910. /* MC_CMD_GET_BOOT_STATUS
  911. * Get the instruction address from which the MC booted.
  912. */
  913. #define MC_CMD_GET_BOOT_STATUS 0x5
  914. #define MC_CMD_0x5_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  915. /* MC_CMD_GET_BOOT_STATUS_IN msgrequest */
  916. #define MC_CMD_GET_BOOT_STATUS_IN_LEN 0
  917. /* MC_CMD_GET_BOOT_STATUS_OUT msgresponse */
  918. #define MC_CMD_GET_BOOT_STATUS_OUT_LEN 8
  919. /* ?? */
  920. #define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_OFST 0
  921. /* enum: indicates that the MC wasn't flash booted */
  922. #define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_NULL 0xdeadbeef
  923. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_OFST 4
  924. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_LBN 0
  925. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_WIDTH 1
  926. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_LBN 1
  927. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_WIDTH 1
  928. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_LBN 2
  929. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_WIDTH 1
  930. /***********************************/
  931. /* MC_CMD_GET_ASSERTS
  932. * Get (and optionally clear) the current assertion status. Only
  933. * OUT.GLOBAL_FLAGS is guaranteed to exist in the completion payload. The other
  934. * fields will only be present if OUT.GLOBAL_FLAGS != NO_FAILS
  935. */
  936. #define MC_CMD_GET_ASSERTS 0x6
  937. #define MC_CMD_0x6_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  938. /* MC_CMD_GET_ASSERTS_IN msgrequest */
  939. #define MC_CMD_GET_ASSERTS_IN_LEN 4
  940. /* Set to clear assertion */
  941. #define MC_CMD_GET_ASSERTS_IN_CLEAR_OFST 0
  942. /* MC_CMD_GET_ASSERTS_OUT msgresponse */
  943. #define MC_CMD_GET_ASSERTS_OUT_LEN 140
  944. /* Assertion status flag. */
  945. #define MC_CMD_GET_ASSERTS_OUT_GLOBAL_FLAGS_OFST 0
  946. /* enum: No assertions have failed. */
  947. #define MC_CMD_GET_ASSERTS_FLAGS_NO_FAILS 0x1
  948. /* enum: A system-level assertion has failed. */
  949. #define MC_CMD_GET_ASSERTS_FLAGS_SYS_FAIL 0x2
  950. /* enum: A thread-level assertion has failed. */
  951. #define MC_CMD_GET_ASSERTS_FLAGS_THR_FAIL 0x3
  952. /* enum: The system was reset by the watchdog. */
  953. #define MC_CMD_GET_ASSERTS_FLAGS_WDOG_FIRED 0x4
  954. /* enum: An illegal address trap stopped the system (huntington and later) */
  955. #define MC_CMD_GET_ASSERTS_FLAGS_ADDR_TRAP 0x5
  956. /* Failing PC value */
  957. #define MC_CMD_GET_ASSERTS_OUT_SAVED_PC_OFFS_OFST 4
  958. /* Saved GP regs */
  959. #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_OFST 8
  960. #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_LEN 4
  961. #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_NUM 31
  962. /* enum: A magic value hinting that the value in this register at the time of
  963. * the failure has likely been lost.
  964. */
  965. #define MC_CMD_GET_ASSERTS_REG_NO_DATA 0xda7a1057
  966. /* Failing thread address */
  967. #define MC_CMD_GET_ASSERTS_OUT_THREAD_OFFS_OFST 132
  968. #define MC_CMD_GET_ASSERTS_OUT_RESERVED_OFST 136
  969. /***********************************/
  970. /* MC_CMD_LOG_CTRL
  971. * Configure the output stream for log events such as link state changes,
  972. * sensor notifications and MCDI completions
  973. */
  974. #define MC_CMD_LOG_CTRL 0x7
  975. #define MC_CMD_0x7_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  976. /* MC_CMD_LOG_CTRL_IN msgrequest */
  977. #define MC_CMD_LOG_CTRL_IN_LEN 8
  978. /* Log destination */
  979. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_OFST 0
  980. /* enum: UART. */
  981. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_UART 0x1
  982. /* enum: Event queue. */
  983. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ 0x2
  984. /* Legacy argument. Must be zero. */
  985. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ_OFST 4
  986. /* MC_CMD_LOG_CTRL_OUT msgresponse */
  987. #define MC_CMD_LOG_CTRL_OUT_LEN 0
  988. /***********************************/
  989. /* MC_CMD_GET_VERSION
  990. * Get version information about the MC firmware.
  991. */
  992. #define MC_CMD_GET_VERSION 0x8
  993. #define MC_CMD_0x8_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  994. /* MC_CMD_GET_VERSION_IN msgrequest */
  995. #define MC_CMD_GET_VERSION_IN_LEN 0
  996. /* MC_CMD_GET_VERSION_EXT_IN msgrequest: Asks for the extended version */
  997. #define MC_CMD_GET_VERSION_EXT_IN_LEN 4
  998. /* placeholder, set to 0 */
  999. #define MC_CMD_GET_VERSION_EXT_IN_EXT_FLAGS_OFST 0
  1000. /* MC_CMD_GET_VERSION_V0_OUT msgresponse: deprecated version format */
  1001. #define MC_CMD_GET_VERSION_V0_OUT_LEN 4
  1002. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0
  1003. /* enum: Reserved version number to indicate "any" version. */
  1004. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_ANY 0xffffffff
  1005. /* enum: Bootrom version value for Siena. */
  1006. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_SIENA_BOOTROM 0xb0070000
  1007. /* enum: Bootrom version value for Huntington. */
  1008. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_HUNT_BOOTROM 0xb0070001
  1009. /* MC_CMD_GET_VERSION_OUT msgresponse */
  1010. #define MC_CMD_GET_VERSION_OUT_LEN 32
  1011. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */
  1012. /* Enum values, see field(s): */
  1013. /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */
  1014. #define MC_CMD_GET_VERSION_OUT_PCOL_OFST 4
  1015. /* 128bit mask of functions supported by the current firmware */
  1016. #define MC_CMD_GET_VERSION_OUT_SUPPORTED_FUNCS_OFST 8
  1017. #define MC_CMD_GET_VERSION_OUT_SUPPORTED_FUNCS_LEN 16
  1018. #define MC_CMD_GET_VERSION_OUT_VERSION_OFST 24
  1019. #define MC_CMD_GET_VERSION_OUT_VERSION_LEN 8
  1020. #define MC_CMD_GET_VERSION_OUT_VERSION_LO_OFST 24
  1021. #define MC_CMD_GET_VERSION_OUT_VERSION_HI_OFST 28
  1022. /* MC_CMD_GET_VERSION_EXT_OUT msgresponse */
  1023. #define MC_CMD_GET_VERSION_EXT_OUT_LEN 48
  1024. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */
  1025. /* Enum values, see field(s): */
  1026. /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */
  1027. #define MC_CMD_GET_VERSION_EXT_OUT_PCOL_OFST 4
  1028. /* 128bit mask of functions supported by the current firmware */
  1029. #define MC_CMD_GET_VERSION_EXT_OUT_SUPPORTED_FUNCS_OFST 8
  1030. #define MC_CMD_GET_VERSION_EXT_OUT_SUPPORTED_FUNCS_LEN 16
  1031. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_OFST 24
  1032. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LEN 8
  1033. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LO_OFST 24
  1034. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_HI_OFST 28
  1035. /* extra info */
  1036. #define MC_CMD_GET_VERSION_EXT_OUT_EXTRA_OFST 32
  1037. #define MC_CMD_GET_VERSION_EXT_OUT_EXTRA_LEN 16
  1038. /***********************************/
  1039. /* MC_CMD_PTP
  1040. * Perform PTP operation
  1041. */
  1042. #define MC_CMD_PTP 0xb
  1043. #define MC_CMD_0xb_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  1044. /* MC_CMD_PTP_IN msgrequest */
  1045. #define MC_CMD_PTP_IN_LEN 1
  1046. /* PTP operation code */
  1047. #define MC_CMD_PTP_IN_OP_OFST 0
  1048. #define MC_CMD_PTP_IN_OP_LEN 1
  1049. /* enum: Enable PTP packet timestamping operation. */
  1050. #define MC_CMD_PTP_OP_ENABLE 0x1
  1051. /* enum: Disable PTP packet timestamping operation. */
  1052. #define MC_CMD_PTP_OP_DISABLE 0x2
  1053. /* enum: Send a PTP packet. */
  1054. #define MC_CMD_PTP_OP_TRANSMIT 0x3
  1055. /* enum: Read the current NIC time. */
  1056. #define MC_CMD_PTP_OP_READ_NIC_TIME 0x4
  1057. /* enum: Get the current PTP status. */
  1058. #define MC_CMD_PTP_OP_STATUS 0x5
  1059. /* enum: Adjust the PTP NIC's time. */
  1060. #define MC_CMD_PTP_OP_ADJUST 0x6
  1061. /* enum: Synchronize host and NIC time. */
  1062. #define MC_CMD_PTP_OP_SYNCHRONIZE 0x7
  1063. /* enum: Basic manufacturing tests. */
  1064. #define MC_CMD_PTP_OP_MANFTEST_BASIC 0x8
  1065. /* enum: Packet based manufacturing tests. */
  1066. #define MC_CMD_PTP_OP_MANFTEST_PACKET 0x9
  1067. /* enum: Reset some of the PTP related statistics */
  1068. #define MC_CMD_PTP_OP_RESET_STATS 0xa
  1069. /* enum: Debug operations to MC. */
  1070. #define MC_CMD_PTP_OP_DEBUG 0xb
  1071. /* enum: Read an FPGA register */
  1072. #define MC_CMD_PTP_OP_FPGAREAD 0xc
  1073. /* enum: Write an FPGA register */
  1074. #define MC_CMD_PTP_OP_FPGAWRITE 0xd
  1075. /* enum: Apply an offset to the NIC clock */
  1076. #define MC_CMD_PTP_OP_CLOCK_OFFSET_ADJUST 0xe
  1077. /* enum: Change Apply an offset to the NIC clock */
  1078. #define MC_CMD_PTP_OP_CLOCK_FREQ_ADJUST 0xf
  1079. /* enum: Set the MC packet filter VLAN tags for received PTP packets */
  1080. #define MC_CMD_PTP_OP_RX_SET_VLAN_FILTER 0x10
  1081. /* enum: Set the MC packet filter UUID for received PTP packets */
  1082. #define MC_CMD_PTP_OP_RX_SET_UUID_FILTER 0x11
  1083. /* enum: Set the MC packet filter Domain for received PTP packets */
  1084. #define MC_CMD_PTP_OP_RX_SET_DOMAIN_FILTER 0x12
  1085. /* enum: Set the clock source */
  1086. #define MC_CMD_PTP_OP_SET_CLK_SRC 0x13
  1087. /* enum: Reset value of Timer Reg. */
  1088. #define MC_CMD_PTP_OP_RST_CLK 0x14
  1089. /* enum: Enable the forwarding of PPS events to the host */
  1090. #define MC_CMD_PTP_OP_PPS_ENABLE 0x15
  1091. /* enum: Get the time format used by this NIC for PTP operations */
  1092. #define MC_CMD_PTP_OP_GET_TIME_FORMAT 0x16
  1093. /* enum: Get the clock attributes. NOTE- extended version of
  1094. * MC_CMD_PTP_OP_GET_TIME_FORMAT
  1095. */
  1096. #define MC_CMD_PTP_OP_GET_ATTRIBUTES 0x16
  1097. /* enum: Get corrections that should be applied to the various different
  1098. * timestamps
  1099. */
  1100. #define MC_CMD_PTP_OP_GET_TIMESTAMP_CORRECTIONS 0x17
  1101. /* enum: Subscribe to receive periodic time events indicating the current NIC
  1102. * time
  1103. */
  1104. #define MC_CMD_PTP_OP_TIME_EVENT_SUBSCRIBE 0x18
  1105. /* enum: Unsubscribe to stop receiving time events */
  1106. #define MC_CMD_PTP_OP_TIME_EVENT_UNSUBSCRIBE 0x19
  1107. /* enum: PPS based manfacturing tests. Requires PPS output to be looped to PPS
  1108. * input on the same NIC.
  1109. */
  1110. #define MC_CMD_PTP_OP_MANFTEST_PPS 0x1a
  1111. /* enum: Set the PTP sync status. Status is used by firmware to report to event
  1112. * subscribers.
  1113. */
  1114. #define MC_CMD_PTP_OP_SET_SYNC_STATUS 0x1b
  1115. /* enum: Above this for future use. */
  1116. #define MC_CMD_PTP_OP_MAX 0x1c
  1117. /* MC_CMD_PTP_IN_ENABLE msgrequest */
  1118. #define MC_CMD_PTP_IN_ENABLE_LEN 16
  1119. #define MC_CMD_PTP_IN_CMD_OFST 0
  1120. #define MC_CMD_PTP_IN_PERIPH_ID_OFST 4
  1121. /* Event queue for PTP events */
  1122. #define MC_CMD_PTP_IN_ENABLE_QUEUE_OFST 8
  1123. /* PTP timestamping mode */
  1124. #define MC_CMD_PTP_IN_ENABLE_MODE_OFST 12
  1125. /* enum: PTP, version 1 */
  1126. #define MC_CMD_PTP_MODE_V1 0x0
  1127. /* enum: PTP, version 1, with VLAN headers - deprecated */
  1128. #define MC_CMD_PTP_MODE_V1_VLAN 0x1
  1129. /* enum: PTP, version 2 */
  1130. #define MC_CMD_PTP_MODE_V2 0x2
  1131. /* enum: PTP, version 2, with VLAN headers - deprecated */
  1132. #define MC_CMD_PTP_MODE_V2_VLAN 0x3
  1133. /* enum: PTP, version 2, with improved UUID filtering */
  1134. #define MC_CMD_PTP_MODE_V2_ENHANCED 0x4
  1135. /* enum: FCoE (seconds and microseconds) */
  1136. #define MC_CMD_PTP_MODE_FCOE 0x5
  1137. /* MC_CMD_PTP_IN_DISABLE msgrequest */
  1138. #define MC_CMD_PTP_IN_DISABLE_LEN 8
  1139. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1140. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1141. /* MC_CMD_PTP_IN_TRANSMIT msgrequest */
  1142. #define MC_CMD_PTP_IN_TRANSMIT_LENMIN 13
  1143. #define MC_CMD_PTP_IN_TRANSMIT_LENMAX 252
  1144. #define MC_CMD_PTP_IN_TRANSMIT_LEN(num) (12+1*(num))
  1145. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1146. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1147. /* Transmit packet length */
  1148. #define MC_CMD_PTP_IN_TRANSMIT_LENGTH_OFST 8
  1149. /* Transmit packet data */
  1150. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_OFST 12
  1151. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_LEN 1
  1152. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_MINNUM 1
  1153. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_MAXNUM 240
  1154. /* MC_CMD_PTP_IN_READ_NIC_TIME msgrequest */
  1155. #define MC_CMD_PTP_IN_READ_NIC_TIME_LEN 8
  1156. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1157. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1158. /* MC_CMD_PTP_IN_STATUS msgrequest */
  1159. #define MC_CMD_PTP_IN_STATUS_LEN 8
  1160. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1161. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1162. /* MC_CMD_PTP_IN_ADJUST msgrequest */
  1163. #define MC_CMD_PTP_IN_ADJUST_LEN 24
  1164. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1165. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1166. /* Frequency adjustment 40 bit fixed point ns */
  1167. #define MC_CMD_PTP_IN_ADJUST_FREQ_OFST 8
  1168. #define MC_CMD_PTP_IN_ADJUST_FREQ_LEN 8
  1169. #define MC_CMD_PTP_IN_ADJUST_FREQ_LO_OFST 8
  1170. #define MC_CMD_PTP_IN_ADJUST_FREQ_HI_OFST 12
  1171. /* enum: Number of fractional bits in frequency adjustment */
  1172. #define MC_CMD_PTP_IN_ADJUST_BITS 0x28
  1173. /* Time adjustment in seconds */
  1174. #define MC_CMD_PTP_IN_ADJUST_SECONDS_OFST 16
  1175. /* Time adjustment major value */
  1176. #define MC_CMD_PTP_IN_ADJUST_MAJOR_OFST 16
  1177. /* Time adjustment in nanoseconds */
  1178. #define MC_CMD_PTP_IN_ADJUST_NANOSECONDS_OFST 20
  1179. /* Time adjustment minor value */
  1180. #define MC_CMD_PTP_IN_ADJUST_MINOR_OFST 20
  1181. /* MC_CMD_PTP_IN_SYNCHRONIZE msgrequest */
  1182. #define MC_CMD_PTP_IN_SYNCHRONIZE_LEN 20
  1183. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1184. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1185. /* Number of time readings to capture */
  1186. #define MC_CMD_PTP_IN_SYNCHRONIZE_NUMTIMESETS_OFST 8
  1187. /* Host address in which to write "synchronization started" indication (64
  1188. * bits)
  1189. */
  1190. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_OFST 12
  1191. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LEN 8
  1192. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LO_OFST 12
  1193. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_HI_OFST 16
  1194. /* MC_CMD_PTP_IN_MANFTEST_BASIC msgrequest */
  1195. #define MC_CMD_PTP_IN_MANFTEST_BASIC_LEN 8
  1196. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1197. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1198. /* MC_CMD_PTP_IN_MANFTEST_PACKET msgrequest */
  1199. #define MC_CMD_PTP_IN_MANFTEST_PACKET_LEN 12
  1200. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1201. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1202. /* Enable or disable packet testing */
  1203. #define MC_CMD_PTP_IN_MANFTEST_PACKET_TEST_ENABLE_OFST 8
  1204. /* MC_CMD_PTP_IN_RESET_STATS msgrequest */
  1205. #define MC_CMD_PTP_IN_RESET_STATS_LEN 8
  1206. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1207. /* Reset PTP statistics */
  1208. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1209. /* MC_CMD_PTP_IN_DEBUG msgrequest */
  1210. #define MC_CMD_PTP_IN_DEBUG_LEN 12
  1211. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1212. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1213. /* Debug operations */
  1214. #define MC_CMD_PTP_IN_DEBUG_DEBUG_PARAM_OFST 8
  1215. /* MC_CMD_PTP_IN_FPGAREAD msgrequest */
  1216. #define MC_CMD_PTP_IN_FPGAREAD_LEN 16
  1217. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1218. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1219. #define MC_CMD_PTP_IN_FPGAREAD_ADDR_OFST 8
  1220. #define MC_CMD_PTP_IN_FPGAREAD_NUMBYTES_OFST 12
  1221. /* MC_CMD_PTP_IN_FPGAWRITE msgrequest */
  1222. #define MC_CMD_PTP_IN_FPGAWRITE_LENMIN 13
  1223. #define MC_CMD_PTP_IN_FPGAWRITE_LENMAX 252
  1224. #define MC_CMD_PTP_IN_FPGAWRITE_LEN(num) (12+1*(num))
  1225. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1226. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1227. #define MC_CMD_PTP_IN_FPGAWRITE_ADDR_OFST 8
  1228. #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_OFST 12
  1229. #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_LEN 1
  1230. #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_MINNUM 1
  1231. #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_MAXNUM 240
  1232. /* MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST msgrequest */
  1233. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_LEN 16
  1234. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1235. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1236. /* Time adjustment in seconds */
  1237. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_SECONDS_OFST 8
  1238. /* Time adjustment major value */
  1239. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_MAJOR_OFST 8
  1240. /* Time adjustment in nanoseconds */
  1241. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_NANOSECONDS_OFST 12
  1242. /* Time adjustment minor value */
  1243. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_MINOR_OFST 12
  1244. /* MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST msgrequest */
  1245. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_LEN 16
  1246. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1247. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1248. /* Frequency adjustment 40 bit fixed point ns */
  1249. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_OFST 8
  1250. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LEN 8
  1251. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LO_OFST 8
  1252. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_HI_OFST 12
  1253. /* enum: Number of fractional bits in frequency adjustment */
  1254. /* MC_CMD_PTP_IN_ADJUST_BITS 0x28 */
  1255. /* MC_CMD_PTP_IN_RX_SET_VLAN_FILTER msgrequest */
  1256. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_LEN 24
  1257. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1258. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1259. /* Number of VLAN tags, 0 if not VLAN */
  1260. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_NUM_VLAN_TAGS_OFST 8
  1261. /* Set of VLAN tags to filter against */
  1262. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_OFST 12
  1263. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_LEN 4
  1264. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_NUM 3
  1265. /* MC_CMD_PTP_IN_RX_SET_UUID_FILTER msgrequest */
  1266. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_LEN 20
  1267. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1268. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1269. /* 1 to enable UUID filtering, 0 to disable */
  1270. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_ENABLE_OFST 8
  1271. /* UUID to filter against */
  1272. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_OFST 12
  1273. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LEN 8
  1274. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LO_OFST 12
  1275. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_HI_OFST 16
  1276. /* MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER msgrequest */
  1277. #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_LEN 16
  1278. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1279. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1280. /* 1 to enable Domain filtering, 0 to disable */
  1281. #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_ENABLE_OFST 8
  1282. /* Domain number to filter against */
  1283. #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_DOMAIN_OFST 12
  1284. /* MC_CMD_PTP_IN_SET_CLK_SRC msgrequest */
  1285. #define MC_CMD_PTP_IN_SET_CLK_SRC_LEN 12
  1286. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1287. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1288. /* Set the clock source. */
  1289. #define MC_CMD_PTP_IN_SET_CLK_SRC_CLK_OFST 8
  1290. /* enum: Internal. */
  1291. #define MC_CMD_PTP_CLK_SRC_INTERNAL 0x0
  1292. /* enum: External. */
  1293. #define MC_CMD_PTP_CLK_SRC_EXTERNAL 0x1
  1294. /* MC_CMD_PTP_IN_RST_CLK msgrequest */
  1295. #define MC_CMD_PTP_IN_RST_CLK_LEN 8
  1296. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1297. /* Reset value of Timer Reg. */
  1298. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1299. /* MC_CMD_PTP_IN_PPS_ENABLE msgrequest */
  1300. #define MC_CMD_PTP_IN_PPS_ENABLE_LEN 12
  1301. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1302. /* Enable or disable */
  1303. #define MC_CMD_PTP_IN_PPS_ENABLE_OP_OFST 4
  1304. /* enum: Enable */
  1305. #define MC_CMD_PTP_ENABLE_PPS 0x0
  1306. /* enum: Disable */
  1307. #define MC_CMD_PTP_DISABLE_PPS 0x1
  1308. /* Queue id to send events back */
  1309. #define MC_CMD_PTP_IN_PPS_ENABLE_QUEUE_ID_OFST 8
  1310. /* MC_CMD_PTP_IN_GET_TIME_FORMAT msgrequest */
  1311. #define MC_CMD_PTP_IN_GET_TIME_FORMAT_LEN 8
  1312. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1313. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1314. /* MC_CMD_PTP_IN_GET_ATTRIBUTES msgrequest */
  1315. #define MC_CMD_PTP_IN_GET_ATTRIBUTES_LEN 8
  1316. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1317. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1318. /* MC_CMD_PTP_IN_GET_TIMESTAMP_CORRECTIONS msgrequest */
  1319. #define MC_CMD_PTP_IN_GET_TIMESTAMP_CORRECTIONS_LEN 8
  1320. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1321. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1322. /* MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE msgrequest */
  1323. #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_LEN 12
  1324. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1325. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1326. /* Original field containing queue ID. Now extended to include flags. */
  1327. #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_OFST 8
  1328. #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_ID_LBN 0
  1329. #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_ID_WIDTH 16
  1330. #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_REPORT_SYNC_STATUS_LBN 31
  1331. #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_REPORT_SYNC_STATUS_WIDTH 1
  1332. /* MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE msgrequest */
  1333. #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_LEN 16
  1334. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1335. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1336. /* Unsubscribe options */
  1337. #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_CONTROL_OFST 8
  1338. /* enum: Unsubscribe a single queue */
  1339. #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_SINGLE 0x0
  1340. /* enum: Unsubscribe all queues */
  1341. #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_ALL 0x1
  1342. /* Event queue ID */
  1343. #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_QUEUE_OFST 12
  1344. /* MC_CMD_PTP_IN_MANFTEST_PPS msgrequest */
  1345. #define MC_CMD_PTP_IN_MANFTEST_PPS_LEN 12
  1346. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1347. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1348. /* 1 to enable PPS test mode, 0 to disable and return result. */
  1349. #define MC_CMD_PTP_IN_MANFTEST_PPS_TEST_ENABLE_OFST 8
  1350. /* MC_CMD_PTP_IN_SET_SYNC_STATUS msgrequest */
  1351. #define MC_CMD_PTP_IN_SET_SYNC_STATUS_LEN 24
  1352. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1353. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1354. /* NIC - Host System Clock Synchronization status */
  1355. #define MC_CMD_PTP_IN_SET_SYNC_STATUS_STATUS_OFST 8
  1356. /* enum: Host System clock and NIC clock are not in sync */
  1357. #define MC_CMD_PTP_IN_SET_SYNC_STATUS_NOT_IN_SYNC 0x0
  1358. /* enum: Host System clock and NIC clock are synchronized */
  1359. #define MC_CMD_PTP_IN_SET_SYNC_STATUS_IN_SYNC 0x1
  1360. /* If synchronized, number of seconds until clocks should be considered to be
  1361. * no longer in sync.
  1362. */
  1363. #define MC_CMD_PTP_IN_SET_SYNC_STATUS_TIMEOUT_OFST 12
  1364. #define MC_CMD_PTP_IN_SET_SYNC_STATUS_RESERVED0_OFST 16
  1365. #define MC_CMD_PTP_IN_SET_SYNC_STATUS_RESERVED1_OFST 20
  1366. /* MC_CMD_PTP_OUT msgresponse */
  1367. #define MC_CMD_PTP_OUT_LEN 0
  1368. /* MC_CMD_PTP_OUT_TRANSMIT msgresponse */
  1369. #define MC_CMD_PTP_OUT_TRANSMIT_LEN 8
  1370. /* Value of seconds timestamp */
  1371. #define MC_CMD_PTP_OUT_TRANSMIT_SECONDS_OFST 0
  1372. /* Timestamp major value */
  1373. #define MC_CMD_PTP_OUT_TRANSMIT_MAJOR_OFST 0
  1374. /* Value of nanoseconds timestamp */
  1375. #define MC_CMD_PTP_OUT_TRANSMIT_NANOSECONDS_OFST 4
  1376. /* Timestamp minor value */
  1377. #define MC_CMD_PTP_OUT_TRANSMIT_MINOR_OFST 4
  1378. /* MC_CMD_PTP_OUT_TIME_EVENT_SUBSCRIBE msgresponse */
  1379. #define MC_CMD_PTP_OUT_TIME_EVENT_SUBSCRIBE_LEN 0
  1380. /* MC_CMD_PTP_OUT_TIME_EVENT_UNSUBSCRIBE msgresponse */
  1381. #define MC_CMD_PTP_OUT_TIME_EVENT_UNSUBSCRIBE_LEN 0
  1382. /* MC_CMD_PTP_OUT_READ_NIC_TIME msgresponse */
  1383. #define MC_CMD_PTP_OUT_READ_NIC_TIME_LEN 8
  1384. /* Value of seconds timestamp */
  1385. #define MC_CMD_PTP_OUT_READ_NIC_TIME_SECONDS_OFST 0
  1386. /* Timestamp major value */
  1387. #define MC_CMD_PTP_OUT_READ_NIC_TIME_MAJOR_OFST 0
  1388. /* Value of nanoseconds timestamp */
  1389. #define MC_CMD_PTP_OUT_READ_NIC_TIME_NANOSECONDS_OFST 4
  1390. /* Timestamp minor value */
  1391. #define MC_CMD_PTP_OUT_READ_NIC_TIME_MINOR_OFST 4
  1392. /* MC_CMD_PTP_OUT_STATUS msgresponse */
  1393. #define MC_CMD_PTP_OUT_STATUS_LEN 64
  1394. /* Frequency of NIC's hardware clock */
  1395. #define MC_CMD_PTP_OUT_STATUS_CLOCK_FREQ_OFST 0
  1396. /* Number of packets transmitted and timestamped */
  1397. #define MC_CMD_PTP_OUT_STATUS_STATS_TX_OFST 4
  1398. /* Number of packets received and timestamped */
  1399. #define MC_CMD_PTP_OUT_STATUS_STATS_RX_OFST 8
  1400. /* Number of packets timestamped by the FPGA */
  1401. #define MC_CMD_PTP_OUT_STATUS_STATS_TS_OFST 12
  1402. /* Number of packets filter matched */
  1403. #define MC_CMD_PTP_OUT_STATUS_STATS_FM_OFST 16
  1404. /* Number of packets not filter matched */
  1405. #define MC_CMD_PTP_OUT_STATUS_STATS_NFM_OFST 20
  1406. /* Number of PPS overflows (noise on input?) */
  1407. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFLOW_OFST 24
  1408. /* Number of PPS bad periods */
  1409. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_BAD_OFST 28
  1410. /* Minimum period of PPS pulse in nanoseconds */
  1411. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MIN_OFST 32
  1412. /* Maximum period of PPS pulse in nanoseconds */
  1413. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MAX_OFST 36
  1414. /* Last period of PPS pulse in nanoseconds */
  1415. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_LAST_OFST 40
  1416. /* Mean period of PPS pulse in nanoseconds */
  1417. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MEAN_OFST 44
  1418. /* Minimum offset of PPS pulse in nanoseconds (signed) */
  1419. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MIN_OFST 48
  1420. /* Maximum offset of PPS pulse in nanoseconds (signed) */
  1421. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MAX_OFST 52
  1422. /* Last offset of PPS pulse in nanoseconds (signed) */
  1423. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_LAST_OFST 56
  1424. /* Mean offset of PPS pulse in nanoseconds (signed) */
  1425. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MEAN_OFST 60
  1426. /* MC_CMD_PTP_OUT_SYNCHRONIZE msgresponse */
  1427. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMIN 20
  1428. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMAX 240
  1429. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LEN(num) (0+20*(num))
  1430. /* A set of host and NIC times */
  1431. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_OFST 0
  1432. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_LEN 20
  1433. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MINNUM 1
  1434. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MAXNUM 12
  1435. /* Host time immediately before NIC's hardware clock read */
  1436. #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTSTART_OFST 0
  1437. /* Value of seconds timestamp */
  1438. #define MC_CMD_PTP_OUT_SYNCHRONIZE_SECONDS_OFST 4
  1439. /* Timestamp major value */
  1440. #define MC_CMD_PTP_OUT_SYNCHRONIZE_MAJOR_OFST 4
  1441. /* Value of nanoseconds timestamp */
  1442. #define MC_CMD_PTP_OUT_SYNCHRONIZE_NANOSECONDS_OFST 8
  1443. /* Timestamp minor value */
  1444. #define MC_CMD_PTP_OUT_SYNCHRONIZE_MINOR_OFST 8
  1445. /* Host time immediately after NIC's hardware clock read */
  1446. #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTEND_OFST 12
  1447. /* Number of nanoseconds waited after reading NIC's hardware clock */
  1448. #define MC_CMD_PTP_OUT_SYNCHRONIZE_WAITNS_OFST 16
  1449. /* MC_CMD_PTP_OUT_MANFTEST_BASIC msgresponse */
  1450. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_LEN 8
  1451. /* Results of testing */
  1452. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_RESULT_OFST 0
  1453. /* enum: Successful test */
  1454. #define MC_CMD_PTP_MANF_SUCCESS 0x0
  1455. /* enum: FPGA load failed */
  1456. #define MC_CMD_PTP_MANF_FPGA_LOAD 0x1
  1457. /* enum: FPGA version invalid */
  1458. #define MC_CMD_PTP_MANF_FPGA_VERSION 0x2
  1459. /* enum: FPGA registers incorrect */
  1460. #define MC_CMD_PTP_MANF_FPGA_REGISTERS 0x3
  1461. /* enum: Oscillator possibly not working? */
  1462. #define MC_CMD_PTP_MANF_OSCILLATOR 0x4
  1463. /* enum: Timestamps not increasing */
  1464. #define MC_CMD_PTP_MANF_TIMESTAMPS 0x5
  1465. /* enum: Mismatched packet count */
  1466. #define MC_CMD_PTP_MANF_PACKET_COUNT 0x6
  1467. /* enum: Mismatched packet count (Siena filter and FPGA) */
  1468. #define MC_CMD_PTP_MANF_FILTER_COUNT 0x7
  1469. /* enum: Not enough packets to perform timestamp check */
  1470. #define MC_CMD_PTP_MANF_PACKET_ENOUGH 0x8
  1471. /* enum: Timestamp trigger GPIO not working */
  1472. #define MC_CMD_PTP_MANF_GPIO_TRIGGER 0x9
  1473. /* enum: Insufficient PPS events to perform checks */
  1474. #define MC_CMD_PTP_MANF_PPS_ENOUGH 0xa
  1475. /* enum: PPS time event period not sufficiently close to 1s. */
  1476. #define MC_CMD_PTP_MANF_PPS_PERIOD 0xb
  1477. /* enum: PPS time event nS reading not sufficiently close to zero. */
  1478. #define MC_CMD_PTP_MANF_PPS_NS 0xc
  1479. /* enum: PTP peripheral registers incorrect */
  1480. #define MC_CMD_PTP_MANF_REGISTERS 0xd
  1481. /* enum: Failed to read time from PTP peripheral */
  1482. #define MC_CMD_PTP_MANF_CLOCK_READ 0xe
  1483. /* Presence of external oscillator */
  1484. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_EXTOSC_OFST 4
  1485. /* MC_CMD_PTP_OUT_MANFTEST_PACKET msgresponse */
  1486. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_LEN 12
  1487. /* Results of testing */
  1488. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_RESULT_OFST 0
  1489. /* Number of packets received by FPGA */
  1490. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FPGACOUNT_OFST 4
  1491. /* Number of packets received by Siena filters */
  1492. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FILTERCOUNT_OFST 8
  1493. /* MC_CMD_PTP_OUT_FPGAREAD msgresponse */
  1494. #define MC_CMD_PTP_OUT_FPGAREAD_LENMIN 1
  1495. #define MC_CMD_PTP_OUT_FPGAREAD_LENMAX 252
  1496. #define MC_CMD_PTP_OUT_FPGAREAD_LEN(num) (0+1*(num))
  1497. #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_OFST 0
  1498. #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_LEN 1
  1499. #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_MINNUM 1
  1500. #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_MAXNUM 252
  1501. /* MC_CMD_PTP_OUT_GET_TIME_FORMAT msgresponse */
  1502. #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_LEN 4
  1503. /* Time format required/used by for this NIC. Applies to all PTP MCDI
  1504. * operations that pass times between the host and firmware. If this operation
  1505. * is not supported (older firmware) a format of seconds and nanoseconds should
  1506. * be assumed.
  1507. */
  1508. #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_FORMAT_OFST 0
  1509. /* enum: Times are in seconds and nanoseconds */
  1510. #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_SECONDS_NANOSECONDS 0x0
  1511. /* enum: Major register has units of 16 second per tick, minor 8 ns per tick */
  1512. #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_16SECONDS_8NANOSECONDS 0x1
  1513. /* enum: Major register has units of seconds, minor 2^-27s per tick */
  1514. #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_SECONDS_27FRACTION 0x2
  1515. /* MC_CMD_PTP_OUT_GET_ATTRIBUTES msgresponse */
  1516. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_LEN 24
  1517. /* Time format required/used by for this NIC. Applies to all PTP MCDI
  1518. * operations that pass times between the host and firmware. If this operation
  1519. * is not supported (older firmware) a format of seconds and nanoseconds should
  1520. * be assumed.
  1521. */
  1522. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_TIME_FORMAT_OFST 0
  1523. /* enum: Times are in seconds and nanoseconds */
  1524. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SECONDS_NANOSECONDS 0x0
  1525. /* enum: Major register has units of 16 second per tick, minor 8 ns per tick */
  1526. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_16SECONDS_8NANOSECONDS 0x1
  1527. /* enum: Major register has units of seconds, minor 2^-27s per tick */
  1528. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SECONDS_27FRACTION 0x2
  1529. /* Minimum acceptable value for a corrected synchronization timeset. When
  1530. * comparing host and NIC clock times, the MC returns a set of samples that
  1531. * contain the host start and end time, the MC time when the host start was
  1532. * detected and the time the MC waited between reading the time and detecting
  1533. * the host end. The corrected sync window is the difference between the host
  1534. * end and start times minus the time that the MC waited for host end.
  1535. */
  1536. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SYNC_WINDOW_MIN_OFST 4
  1537. /* Various PTP capabilities */
  1538. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_CAPABILITIES_OFST 8
  1539. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_REPORT_SYNC_STATUS_LBN 0
  1540. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_REPORT_SYNC_STATUS_WIDTH 1
  1541. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED0_OFST 12
  1542. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED1_OFST 16
  1543. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED2_OFST 20
  1544. /* MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS msgresponse */
  1545. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_LEN 16
  1546. /* Uncorrected error on PTP transmit timestamps in NIC clock format */
  1547. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_TRANSMIT_OFST 0
  1548. /* Uncorrected error on PTP receive timestamps in NIC clock format */
  1549. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_RECEIVE_OFST 4
  1550. /* Uncorrected error on PPS output in NIC clock format */
  1551. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_PPS_OUT_OFST 8
  1552. /* Uncorrected error on PPS input in NIC clock format */
  1553. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_PPS_IN_OFST 12
  1554. /* MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2 msgresponse */
  1555. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_LEN 24
  1556. /* Uncorrected error on PTP transmit timestamps in NIC clock format */
  1557. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PTP_TX_OFST 0
  1558. /* Uncorrected error on PTP receive timestamps in NIC clock format */
  1559. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PTP_RX_OFST 4
  1560. /* Uncorrected error on PPS output in NIC clock format */
  1561. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PPS_OUT_OFST 8
  1562. /* Uncorrected error on PPS input in NIC clock format */
  1563. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PPS_IN_OFST 12
  1564. /* Uncorrected error on non-PTP transmit timestamps in NIC clock format */
  1565. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_GENERAL_TX_OFST 16
  1566. /* Uncorrected error on non-PTP receive timestamps in NIC clock format */
  1567. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_GENERAL_RX_OFST 20
  1568. /* MC_CMD_PTP_OUT_MANFTEST_PPS msgresponse */
  1569. #define MC_CMD_PTP_OUT_MANFTEST_PPS_LEN 4
  1570. /* Results of testing */
  1571. #define MC_CMD_PTP_OUT_MANFTEST_PPS_TEST_RESULT_OFST 0
  1572. /* Enum values, see field(s): */
  1573. /* MC_CMD_PTP_OUT_MANFTEST_BASIC/TEST_RESULT */
  1574. /* MC_CMD_PTP_OUT_SET_SYNC_STATUS msgresponse */
  1575. #define MC_CMD_PTP_OUT_SET_SYNC_STATUS_LEN 0
  1576. /***********************************/
  1577. /* MC_CMD_CSR_READ32
  1578. * Read 32bit words from the indirect memory map.
  1579. */
  1580. #define MC_CMD_CSR_READ32 0xc
  1581. #define MC_CMD_0xc_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  1582. /* MC_CMD_CSR_READ32_IN msgrequest */
  1583. #define MC_CMD_CSR_READ32_IN_LEN 12
  1584. /* Address */
  1585. #define MC_CMD_CSR_READ32_IN_ADDR_OFST 0
  1586. #define MC_CMD_CSR_READ32_IN_STEP_OFST 4
  1587. #define MC_CMD_CSR_READ32_IN_NUMWORDS_OFST 8
  1588. /* MC_CMD_CSR_READ32_OUT msgresponse */
  1589. #define MC_CMD_CSR_READ32_OUT_LENMIN 4
  1590. #define MC_CMD_CSR_READ32_OUT_LENMAX 252
  1591. #define MC_CMD_CSR_READ32_OUT_LEN(num) (0+4*(num))
  1592. /* The last dword is the status, not a value read */
  1593. #define MC_CMD_CSR_READ32_OUT_BUFFER_OFST 0
  1594. #define MC_CMD_CSR_READ32_OUT_BUFFER_LEN 4
  1595. #define MC_CMD_CSR_READ32_OUT_BUFFER_MINNUM 1
  1596. #define MC_CMD_CSR_READ32_OUT_BUFFER_MAXNUM 63
  1597. /***********************************/
  1598. /* MC_CMD_CSR_WRITE32
  1599. * Write 32bit dwords to the indirect memory map.
  1600. */
  1601. #define MC_CMD_CSR_WRITE32 0xd
  1602. #define MC_CMD_0xd_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  1603. /* MC_CMD_CSR_WRITE32_IN msgrequest */
  1604. #define MC_CMD_CSR_WRITE32_IN_LENMIN 12
  1605. #define MC_CMD_CSR_WRITE32_IN_LENMAX 252
  1606. #define MC_CMD_CSR_WRITE32_IN_LEN(num) (8+4*(num))
  1607. /* Address */
  1608. #define MC_CMD_CSR_WRITE32_IN_ADDR_OFST 0
  1609. #define MC_CMD_CSR_WRITE32_IN_STEP_OFST 4
  1610. #define MC_CMD_CSR_WRITE32_IN_BUFFER_OFST 8
  1611. #define MC_CMD_CSR_WRITE32_IN_BUFFER_LEN 4
  1612. #define MC_CMD_CSR_WRITE32_IN_BUFFER_MINNUM 1
  1613. #define MC_CMD_CSR_WRITE32_IN_BUFFER_MAXNUM 61
  1614. /* MC_CMD_CSR_WRITE32_OUT msgresponse */
  1615. #define MC_CMD_CSR_WRITE32_OUT_LEN 4
  1616. #define MC_CMD_CSR_WRITE32_OUT_STATUS_OFST 0
  1617. /***********************************/
  1618. /* MC_CMD_HP
  1619. * These commands are used for HP related features. They are grouped under one
  1620. * MCDI command to avoid creating too many MCDI commands.
  1621. */
  1622. #define MC_CMD_HP 0x54
  1623. #define MC_CMD_0x54_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  1624. /* MC_CMD_HP_IN msgrequest */
  1625. #define MC_CMD_HP_IN_LEN 16
  1626. /* HP OCSD sub-command. When address is not NULL, request activation of OCSD at
  1627. * the specified address with the specified interval.When address is NULL,
  1628. * INTERVAL is interpreted as a command: 0: stop OCSD / 1: Report OCSD current
  1629. * state / 2: (debug) Show temperature reported by one of the supported
  1630. * sensors.
  1631. */
  1632. #define MC_CMD_HP_IN_SUBCMD_OFST 0
  1633. /* enum: OCSD (Option Card Sensor Data) sub-command. */
  1634. #define MC_CMD_HP_IN_OCSD_SUBCMD 0x0
  1635. /* enum: Last known valid HP sub-command. */
  1636. #define MC_CMD_HP_IN_LAST_SUBCMD 0x0
  1637. /* The address to the array of sensor fields. (Or NULL to use a sub-command.)
  1638. */
  1639. #define MC_CMD_HP_IN_OCSD_ADDR_OFST 4
  1640. #define MC_CMD_HP_IN_OCSD_ADDR_LEN 8
  1641. #define MC_CMD_HP_IN_OCSD_ADDR_LO_OFST 4
  1642. #define MC_CMD_HP_IN_OCSD_ADDR_HI_OFST 8
  1643. /* The requested update interval, in seconds. (Or the sub-command if ADDR is
  1644. * NULL.)
  1645. */
  1646. #define MC_CMD_HP_IN_OCSD_INTERVAL_OFST 12
  1647. /* MC_CMD_HP_OUT msgresponse */
  1648. #define MC_CMD_HP_OUT_LEN 4
  1649. #define MC_CMD_HP_OUT_OCSD_STATUS_OFST 0
  1650. /* enum: OCSD stopped for this card. */
  1651. #define MC_CMD_HP_OUT_OCSD_STOPPED 0x1
  1652. /* enum: OCSD was successfully started with the address provided. */
  1653. #define MC_CMD_HP_OUT_OCSD_STARTED 0x2
  1654. /* enum: OCSD was already started for this card. */
  1655. #define MC_CMD_HP_OUT_OCSD_ALREADY_STARTED 0x3
  1656. /***********************************/
  1657. /* MC_CMD_STACKINFO
  1658. * Get stack information.
  1659. */
  1660. #define MC_CMD_STACKINFO 0xf
  1661. #define MC_CMD_0xf_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  1662. /* MC_CMD_STACKINFO_IN msgrequest */
  1663. #define MC_CMD_STACKINFO_IN_LEN 0
  1664. /* MC_CMD_STACKINFO_OUT msgresponse */
  1665. #define MC_CMD_STACKINFO_OUT_LENMIN 12
  1666. #define MC_CMD_STACKINFO_OUT_LENMAX 252
  1667. #define MC_CMD_STACKINFO_OUT_LEN(num) (0+12*(num))
  1668. /* (thread ptr, stack size, free space) for each thread in system */
  1669. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_OFST 0
  1670. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_LEN 12
  1671. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_MINNUM 1
  1672. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_MAXNUM 21
  1673. /***********************************/
  1674. /* MC_CMD_MDIO_READ
  1675. * MDIO register read.
  1676. */
  1677. #define MC_CMD_MDIO_READ 0x10
  1678. #define MC_CMD_0x10_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  1679. /* MC_CMD_MDIO_READ_IN msgrequest */
  1680. #define MC_CMD_MDIO_READ_IN_LEN 16
  1681. /* Bus number; there are two MDIO buses: one for the internal PHY, and one for
  1682. * external devices.
  1683. */
  1684. #define MC_CMD_MDIO_READ_IN_BUS_OFST 0
  1685. /* enum: Internal. */
  1686. #define MC_CMD_MDIO_BUS_INTERNAL 0x0
  1687. /* enum: External. */
  1688. #define MC_CMD_MDIO_BUS_EXTERNAL 0x1
  1689. /* Port address */
  1690. #define MC_CMD_MDIO_READ_IN_PRTAD_OFST 4
  1691. /* Device Address or clause 22. */
  1692. #define MC_CMD_MDIO_READ_IN_DEVAD_OFST 8
  1693. /* enum: By default all the MCDI MDIO operations perform clause45 mode. If you
  1694. * want to use clause22 then set DEVAD = MC_CMD_MDIO_CLAUSE22.
  1695. */
  1696. #define MC_CMD_MDIO_CLAUSE22 0x20
  1697. /* Address */
  1698. #define MC_CMD_MDIO_READ_IN_ADDR_OFST 12
  1699. /* MC_CMD_MDIO_READ_OUT msgresponse */
  1700. #define MC_CMD_MDIO_READ_OUT_LEN 8
  1701. /* Value */
  1702. #define MC_CMD_MDIO_READ_OUT_VALUE_OFST 0
  1703. /* Status the MDIO commands return the raw status bits from the MDIO block. A
  1704. * "good" transaction should have the DONE bit set and all other bits clear.
  1705. */
  1706. #define MC_CMD_MDIO_READ_OUT_STATUS_OFST 4
  1707. /* enum: Good. */
  1708. #define MC_CMD_MDIO_STATUS_GOOD 0x8
  1709. /***********************************/
  1710. /* MC_CMD_MDIO_WRITE
  1711. * MDIO register write.
  1712. */
  1713. #define MC_CMD_MDIO_WRITE 0x11
  1714. #define MC_CMD_0x11_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  1715. /* MC_CMD_MDIO_WRITE_IN msgrequest */
  1716. #define MC_CMD_MDIO_WRITE_IN_LEN 20
  1717. /* Bus number; there are two MDIO buses: one for the internal PHY, and one for
  1718. * external devices.
  1719. */
  1720. #define MC_CMD_MDIO_WRITE_IN_BUS_OFST 0
  1721. /* enum: Internal. */
  1722. /* MC_CMD_MDIO_BUS_INTERNAL 0x0 */
  1723. /* enum: External. */
  1724. /* MC_CMD_MDIO_BUS_EXTERNAL 0x1 */
  1725. /* Port address */
  1726. #define MC_CMD_MDIO_WRITE_IN_PRTAD_OFST 4
  1727. /* Device Address or clause 22. */
  1728. #define MC_CMD_MDIO_WRITE_IN_DEVAD_OFST 8
  1729. /* enum: By default all the MCDI MDIO operations perform clause45 mode. If you
  1730. * want to use clause22 then set DEVAD = MC_CMD_MDIO_CLAUSE22.
  1731. */
  1732. /* MC_CMD_MDIO_CLAUSE22 0x20 */
  1733. /* Address */
  1734. #define MC_CMD_MDIO_WRITE_IN_ADDR_OFST 12
  1735. /* Value */
  1736. #define MC_CMD_MDIO_WRITE_IN_VALUE_OFST 16
  1737. /* MC_CMD_MDIO_WRITE_OUT msgresponse */
  1738. #define MC_CMD_MDIO_WRITE_OUT_LEN 4
  1739. /* Status; the MDIO commands return the raw status bits from the MDIO block. A
  1740. * "good" transaction should have the DONE bit set and all other bits clear.
  1741. */
  1742. #define MC_CMD_MDIO_WRITE_OUT_STATUS_OFST 0
  1743. /* enum: Good. */
  1744. /* MC_CMD_MDIO_STATUS_GOOD 0x8 */
  1745. /***********************************/
  1746. /* MC_CMD_DBI_WRITE
  1747. * Write DBI register(s).
  1748. */
  1749. #define MC_CMD_DBI_WRITE 0x12
  1750. #define MC_CMD_0x12_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  1751. /* MC_CMD_DBI_WRITE_IN msgrequest */
  1752. #define MC_CMD_DBI_WRITE_IN_LENMIN 12
  1753. #define MC_CMD_DBI_WRITE_IN_LENMAX 252
  1754. #define MC_CMD_DBI_WRITE_IN_LEN(num) (0+12*(num))
  1755. /* Each write op consists of an address (offset 0), byte enable/VF/CS2 (offset
  1756. * 32) and value (offset 64). See MC_CMD_DBIWROP_TYPEDEF.
  1757. */
  1758. #define MC_CMD_DBI_WRITE_IN_DBIWROP_OFST 0
  1759. #define MC_CMD_DBI_WRITE_IN_DBIWROP_LEN 12
  1760. #define MC_CMD_DBI_WRITE_IN_DBIWROP_MINNUM 1
  1761. #define MC_CMD_DBI_WRITE_IN_DBIWROP_MAXNUM 21
  1762. /* MC_CMD_DBI_WRITE_OUT msgresponse */
  1763. #define MC_CMD_DBI_WRITE_OUT_LEN 0
  1764. /* MC_CMD_DBIWROP_TYPEDEF structuredef */
  1765. #define MC_CMD_DBIWROP_TYPEDEF_LEN 12
  1766. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_OFST 0
  1767. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_LBN 0
  1768. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_WIDTH 32
  1769. #define MC_CMD_DBIWROP_TYPEDEF_PARMS_OFST 4
  1770. #define MC_CMD_DBIWROP_TYPEDEF_VF_NUM_LBN 16
  1771. #define MC_CMD_DBIWROP_TYPEDEF_VF_NUM_WIDTH 16
  1772. #define MC_CMD_DBIWROP_TYPEDEF_VF_ACTIVE_LBN 15
  1773. #define MC_CMD_DBIWROP_TYPEDEF_VF_ACTIVE_WIDTH 1
  1774. #define MC_CMD_DBIWROP_TYPEDEF_CS2_LBN 14
  1775. #define MC_CMD_DBIWROP_TYPEDEF_CS2_WIDTH 1
  1776. #define MC_CMD_DBIWROP_TYPEDEF_PARMS_LBN 32
  1777. #define MC_CMD_DBIWROP_TYPEDEF_PARMS_WIDTH 32
  1778. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_OFST 8
  1779. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_LBN 64
  1780. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_WIDTH 32
  1781. /***********************************/
  1782. /* MC_CMD_PORT_READ32
  1783. * Read a 32-bit register from the indirect port register map. The port to
  1784. * access is implied by the Shared memory channel used.
  1785. */
  1786. #define MC_CMD_PORT_READ32 0x14
  1787. /* MC_CMD_PORT_READ32_IN msgrequest */
  1788. #define MC_CMD_PORT_READ32_IN_LEN 4
  1789. /* Address */
  1790. #define MC_CMD_PORT_READ32_IN_ADDR_OFST 0
  1791. /* MC_CMD_PORT_READ32_OUT msgresponse */
  1792. #define MC_CMD_PORT_READ32_OUT_LEN 8
  1793. /* Value */
  1794. #define MC_CMD_PORT_READ32_OUT_VALUE_OFST 0
  1795. /* Status */
  1796. #define MC_CMD_PORT_READ32_OUT_STATUS_OFST 4
  1797. /***********************************/
  1798. /* MC_CMD_PORT_WRITE32
  1799. * Write a 32-bit register to the indirect port register map. The port to
  1800. * access is implied by the Shared memory channel used.
  1801. */
  1802. #define MC_CMD_PORT_WRITE32 0x15
  1803. /* MC_CMD_PORT_WRITE32_IN msgrequest */
  1804. #define MC_CMD_PORT_WRITE32_IN_LEN 8
  1805. /* Address */
  1806. #define MC_CMD_PORT_WRITE32_IN_ADDR_OFST 0
  1807. /* Value */
  1808. #define MC_CMD_PORT_WRITE32_IN_VALUE_OFST 4
  1809. /* MC_CMD_PORT_WRITE32_OUT msgresponse */
  1810. #define MC_CMD_PORT_WRITE32_OUT_LEN 4
  1811. /* Status */
  1812. #define MC_CMD_PORT_WRITE32_OUT_STATUS_OFST 0
  1813. /***********************************/
  1814. /* MC_CMD_PORT_READ128
  1815. * Read a 128-bit register from the indirect port register map. The port to
  1816. * access is implied by the Shared memory channel used.
  1817. */
  1818. #define MC_CMD_PORT_READ128 0x16
  1819. /* MC_CMD_PORT_READ128_IN msgrequest */
  1820. #define MC_CMD_PORT_READ128_IN_LEN 4
  1821. /* Address */
  1822. #define MC_CMD_PORT_READ128_IN_ADDR_OFST 0
  1823. /* MC_CMD_PORT_READ128_OUT msgresponse */
  1824. #define MC_CMD_PORT_READ128_OUT_LEN 20
  1825. /* Value */
  1826. #define MC_CMD_PORT_READ128_OUT_VALUE_OFST 0
  1827. #define MC_CMD_PORT_READ128_OUT_VALUE_LEN 16
  1828. /* Status */
  1829. #define MC_CMD_PORT_READ128_OUT_STATUS_OFST 16
  1830. /***********************************/
  1831. /* MC_CMD_PORT_WRITE128
  1832. * Write a 128-bit register to the indirect port register map. The port to
  1833. * access is implied by the Shared memory channel used.
  1834. */
  1835. #define MC_CMD_PORT_WRITE128 0x17
  1836. /* MC_CMD_PORT_WRITE128_IN msgrequest */
  1837. #define MC_CMD_PORT_WRITE128_IN_LEN 20
  1838. /* Address */
  1839. #define MC_CMD_PORT_WRITE128_IN_ADDR_OFST 0
  1840. /* Value */
  1841. #define MC_CMD_PORT_WRITE128_IN_VALUE_OFST 4
  1842. #define MC_CMD_PORT_WRITE128_IN_VALUE_LEN 16
  1843. /* MC_CMD_PORT_WRITE128_OUT msgresponse */
  1844. #define MC_CMD_PORT_WRITE128_OUT_LEN 4
  1845. /* Status */
  1846. #define MC_CMD_PORT_WRITE128_OUT_STATUS_OFST 0
  1847. /* MC_CMD_CAPABILITIES structuredef */
  1848. #define MC_CMD_CAPABILITIES_LEN 4
  1849. /* Small buf table. */
  1850. #define MC_CMD_CAPABILITIES_SMALL_BUF_TBL_LBN 0
  1851. #define MC_CMD_CAPABILITIES_SMALL_BUF_TBL_WIDTH 1
  1852. /* Turbo mode (for Maranello). */
  1853. #define MC_CMD_CAPABILITIES_TURBO_LBN 1
  1854. #define MC_CMD_CAPABILITIES_TURBO_WIDTH 1
  1855. /* Turbo mode active (for Maranello). */
  1856. #define MC_CMD_CAPABILITIES_TURBO_ACTIVE_LBN 2
  1857. #define MC_CMD_CAPABILITIES_TURBO_ACTIVE_WIDTH 1
  1858. /* PTP offload. */
  1859. #define MC_CMD_CAPABILITIES_PTP_LBN 3
  1860. #define MC_CMD_CAPABILITIES_PTP_WIDTH 1
  1861. /* AOE mode. */
  1862. #define MC_CMD_CAPABILITIES_AOE_LBN 4
  1863. #define MC_CMD_CAPABILITIES_AOE_WIDTH 1
  1864. /* AOE mode active. */
  1865. #define MC_CMD_CAPABILITIES_AOE_ACTIVE_LBN 5
  1866. #define MC_CMD_CAPABILITIES_AOE_ACTIVE_WIDTH 1
  1867. /* AOE mode active. */
  1868. #define MC_CMD_CAPABILITIES_FC_ACTIVE_LBN 6
  1869. #define MC_CMD_CAPABILITIES_FC_ACTIVE_WIDTH 1
  1870. #define MC_CMD_CAPABILITIES_RESERVED_LBN 7
  1871. #define MC_CMD_CAPABILITIES_RESERVED_WIDTH 25
  1872. /***********************************/
  1873. /* MC_CMD_GET_BOARD_CFG
  1874. * Returns the MC firmware configuration structure.
  1875. */
  1876. #define MC_CMD_GET_BOARD_CFG 0x18
  1877. #define MC_CMD_0x18_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  1878. /* MC_CMD_GET_BOARD_CFG_IN msgrequest */
  1879. #define MC_CMD_GET_BOARD_CFG_IN_LEN 0
  1880. /* MC_CMD_GET_BOARD_CFG_OUT msgresponse */
  1881. #define MC_CMD_GET_BOARD_CFG_OUT_LENMIN 96
  1882. #define MC_CMD_GET_BOARD_CFG_OUT_LENMAX 136
  1883. #define MC_CMD_GET_BOARD_CFG_OUT_LEN(num) (72+2*(num))
  1884. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_TYPE_OFST 0
  1885. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_NAME_OFST 4
  1886. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_NAME_LEN 32
  1887. /* See MC_CMD_CAPABILITIES */
  1888. #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT0_OFST 36
  1889. /* See MC_CMD_CAPABILITIES */
  1890. #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT1_OFST 40
  1891. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_OFST 44
  1892. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_LEN 6
  1893. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_OFST 50
  1894. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_LEN 6
  1895. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT0_OFST 56
  1896. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT1_OFST 60
  1897. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT0_OFST 64
  1898. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT1_OFST 68
  1899. /* This field contains a 16-bit value for each of the types of NVRAM area. The
  1900. * values are defined in the firmware/mc/platform/.c file for a specific board
  1901. * type, but otherwise have no meaning to the MC; they are used by the driver
  1902. * to manage selection of appropriate firmware updates.
  1903. */
  1904. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_OFST 72
  1905. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_LEN 2
  1906. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MINNUM 12
  1907. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MAXNUM 32
  1908. /***********************************/
  1909. /* MC_CMD_DBI_READX
  1910. * Read DBI register(s) -- extended functionality
  1911. */
  1912. #define MC_CMD_DBI_READX 0x19
  1913. #define MC_CMD_0x19_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  1914. /* MC_CMD_DBI_READX_IN msgrequest */
  1915. #define MC_CMD_DBI_READX_IN_LENMIN 8
  1916. #define MC_CMD_DBI_READX_IN_LENMAX 248
  1917. #define MC_CMD_DBI_READX_IN_LEN(num) (0+8*(num))
  1918. /* Each Read op consists of an address (offset 0), VF/CS2) */
  1919. #define MC_CMD_DBI_READX_IN_DBIRDOP_OFST 0
  1920. #define MC_CMD_DBI_READX_IN_DBIRDOP_LEN 8
  1921. #define MC_CMD_DBI_READX_IN_DBIRDOP_LO_OFST 0
  1922. #define MC_CMD_DBI_READX_IN_DBIRDOP_HI_OFST 4
  1923. #define MC_CMD_DBI_READX_IN_DBIRDOP_MINNUM 1
  1924. #define MC_CMD_DBI_READX_IN_DBIRDOP_MAXNUM 31
  1925. /* MC_CMD_DBI_READX_OUT msgresponse */
  1926. #define MC_CMD_DBI_READX_OUT_LENMIN 4
  1927. #define MC_CMD_DBI_READX_OUT_LENMAX 252
  1928. #define MC_CMD_DBI_READX_OUT_LEN(num) (0+4*(num))
  1929. /* Value */
  1930. #define MC_CMD_DBI_READX_OUT_VALUE_OFST 0
  1931. #define MC_CMD_DBI_READX_OUT_VALUE_LEN 4
  1932. #define MC_CMD_DBI_READX_OUT_VALUE_MINNUM 1
  1933. #define MC_CMD_DBI_READX_OUT_VALUE_MAXNUM 63
  1934. /* MC_CMD_DBIRDOP_TYPEDEF structuredef */
  1935. #define MC_CMD_DBIRDOP_TYPEDEF_LEN 8
  1936. #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_OFST 0
  1937. #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_LBN 0
  1938. #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_WIDTH 32
  1939. #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_OFST 4
  1940. #define MC_CMD_DBIRDOP_TYPEDEF_VF_NUM_LBN 16
  1941. #define MC_CMD_DBIRDOP_TYPEDEF_VF_NUM_WIDTH 16
  1942. #define MC_CMD_DBIRDOP_TYPEDEF_VF_ACTIVE_LBN 15
  1943. #define MC_CMD_DBIRDOP_TYPEDEF_VF_ACTIVE_WIDTH 1
  1944. #define MC_CMD_DBIRDOP_TYPEDEF_CS2_LBN 14
  1945. #define MC_CMD_DBIRDOP_TYPEDEF_CS2_WIDTH 1
  1946. #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_LBN 32
  1947. #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_WIDTH 32
  1948. /***********************************/
  1949. /* MC_CMD_SET_RAND_SEED
  1950. * Set the 16byte seed for the MC pseudo-random generator.
  1951. */
  1952. #define MC_CMD_SET_RAND_SEED 0x1a
  1953. #define MC_CMD_0x1a_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  1954. /* MC_CMD_SET_RAND_SEED_IN msgrequest */
  1955. #define MC_CMD_SET_RAND_SEED_IN_LEN 16
  1956. /* Seed value. */
  1957. #define MC_CMD_SET_RAND_SEED_IN_SEED_OFST 0
  1958. #define MC_CMD_SET_RAND_SEED_IN_SEED_LEN 16
  1959. /* MC_CMD_SET_RAND_SEED_OUT msgresponse */
  1960. #define MC_CMD_SET_RAND_SEED_OUT_LEN 0
  1961. /***********************************/
  1962. /* MC_CMD_LTSSM_HIST
  1963. * Retrieve the history of the LTSSM, if the build supports it.
  1964. */
  1965. #define MC_CMD_LTSSM_HIST 0x1b
  1966. /* MC_CMD_LTSSM_HIST_IN msgrequest */
  1967. #define MC_CMD_LTSSM_HIST_IN_LEN 0
  1968. /* MC_CMD_LTSSM_HIST_OUT msgresponse */
  1969. #define MC_CMD_LTSSM_HIST_OUT_LENMIN 0
  1970. #define MC_CMD_LTSSM_HIST_OUT_LENMAX 252
  1971. #define MC_CMD_LTSSM_HIST_OUT_LEN(num) (0+4*(num))
  1972. /* variable number of LTSSM values, as bytes. The history is read-to-clear. */
  1973. #define MC_CMD_LTSSM_HIST_OUT_DATA_OFST 0
  1974. #define MC_CMD_LTSSM_HIST_OUT_DATA_LEN 4
  1975. #define MC_CMD_LTSSM_HIST_OUT_DATA_MINNUM 0
  1976. #define MC_CMD_LTSSM_HIST_OUT_DATA_MAXNUM 63
  1977. /***********************************/
  1978. /* MC_CMD_DRV_ATTACH
  1979. * Inform MCPU that this port is managed on the host (i.e. driver active). For
  1980. * Huntington, also request the preferred datapath firmware to use if possible
  1981. * (it may not be possible for this request to be fulfilled; the driver must
  1982. * issue a subsequent MC_CMD_GET_CAPABILITIES command to determine which
  1983. * features are actually available). The FIRMWARE_ID field is ignored by older
  1984. * platforms.
  1985. */
  1986. #define MC_CMD_DRV_ATTACH 0x1c
  1987. #define MC_CMD_0x1c_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  1988. /* MC_CMD_DRV_ATTACH_IN msgrequest */
  1989. #define MC_CMD_DRV_ATTACH_IN_LEN 12
  1990. /* new state to set if UPDATE=1 */
  1991. #define MC_CMD_DRV_ATTACH_IN_NEW_STATE_OFST 0
  1992. #define MC_CMD_DRV_ATTACH_LBN 0
  1993. #define MC_CMD_DRV_ATTACH_WIDTH 1
  1994. #define MC_CMD_DRV_PREBOOT_LBN 1
  1995. #define MC_CMD_DRV_PREBOOT_WIDTH 1
  1996. /* 1 to set new state, or 0 to just report the existing state */
  1997. #define MC_CMD_DRV_ATTACH_IN_UPDATE_OFST 4
  1998. /* preferred datapath firmware (for Huntington; ignored for Siena) */
  1999. #define MC_CMD_DRV_ATTACH_IN_FIRMWARE_ID_OFST 8
  2000. /* enum: Prefer to use full featured firmware */
  2001. #define MC_CMD_FW_FULL_FEATURED 0x0
  2002. /* enum: Prefer to use firmware with fewer features but lower latency */
  2003. #define MC_CMD_FW_LOW_LATENCY 0x1
  2004. /* enum: Prefer to use firmware for SolarCapture packed stream mode */
  2005. #define MC_CMD_FW_PACKED_STREAM 0x2
  2006. /* enum: Prefer to use firmware with fewer features and simpler TX event
  2007. * batching but higher TX packet rate
  2008. */
  2009. #define MC_CMD_FW_HIGH_TX_RATE 0x3
  2010. /* enum: Reserved value */
  2011. #define MC_CMD_FW_PACKED_STREAM_HASH_MODE_1 0x4
  2012. /* enum: Only this option is allowed for non-admin functions */
  2013. #define MC_CMD_FW_DONT_CARE 0xffffffff
  2014. /* MC_CMD_DRV_ATTACH_OUT msgresponse */
  2015. #define MC_CMD_DRV_ATTACH_OUT_LEN 4
  2016. /* previous or existing state, see the bitmask at NEW_STATE */
  2017. #define MC_CMD_DRV_ATTACH_OUT_OLD_STATE_OFST 0
  2018. /* MC_CMD_DRV_ATTACH_EXT_OUT msgresponse */
  2019. #define MC_CMD_DRV_ATTACH_EXT_OUT_LEN 8
  2020. /* previous or existing state, see the bitmask at NEW_STATE */
  2021. #define MC_CMD_DRV_ATTACH_EXT_OUT_OLD_STATE_OFST 0
  2022. /* Flags associated with this function */
  2023. #define MC_CMD_DRV_ATTACH_EXT_OUT_FUNC_FLAGS_OFST 4
  2024. /* enum: Labels the lowest-numbered function visible to the OS */
  2025. #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_PRIMARY 0x0
  2026. /* enum: The function can control the link state of the physical port it is
  2027. * bound to.
  2028. */
  2029. #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_LINKCTRL 0x1
  2030. /* enum: The function can perform privileged operations */
  2031. #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_TRUSTED 0x2
  2032. /* enum: The function does not have an active port associated with it. The port
  2033. * refers to the Sorrento external FPGA port.
  2034. */
  2035. #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_NO_ACTIVE_PORT 0x3
  2036. /***********************************/
  2037. /* MC_CMD_SHMUART
  2038. * Route UART output to circular buffer in shared memory instead.
  2039. */
  2040. #define MC_CMD_SHMUART 0x1f
  2041. /* MC_CMD_SHMUART_IN msgrequest */
  2042. #define MC_CMD_SHMUART_IN_LEN 4
  2043. /* ??? */
  2044. #define MC_CMD_SHMUART_IN_FLAG_OFST 0
  2045. /* MC_CMD_SHMUART_OUT msgresponse */
  2046. #define MC_CMD_SHMUART_OUT_LEN 0
  2047. /***********************************/
  2048. /* MC_CMD_PORT_RESET
  2049. * Generic per-port reset. There is no equivalent for per-board reset. Locks
  2050. * required: None; Return code: 0, ETIME. NOTE: This command is deprecated -
  2051. * use MC_CMD_ENTITY_RESET instead.
  2052. */
  2053. #define MC_CMD_PORT_RESET 0x20
  2054. #define MC_CMD_0x20_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  2055. /* MC_CMD_PORT_RESET_IN msgrequest */
  2056. #define MC_CMD_PORT_RESET_IN_LEN 0
  2057. /* MC_CMD_PORT_RESET_OUT msgresponse */
  2058. #define MC_CMD_PORT_RESET_OUT_LEN 0
  2059. /***********************************/
  2060. /* MC_CMD_ENTITY_RESET
  2061. * Generic per-resource reset. There is no equivalent for per-board reset.
  2062. * Locks required: None; Return code: 0, ETIME. NOTE: This command is an
  2063. * extended version of the deprecated MC_CMD_PORT_RESET with added fields.
  2064. */
  2065. #define MC_CMD_ENTITY_RESET 0x20
  2066. /* MC_CMD_0x20_PRIVILEGE_CTG SRIOV_CTG_GENERAL */
  2067. /* MC_CMD_ENTITY_RESET_IN msgrequest */
  2068. #define MC_CMD_ENTITY_RESET_IN_LEN 4
  2069. /* Optional flags field. Omitting this will perform a "legacy" reset action
  2070. * (TBD).
  2071. */
  2072. #define MC_CMD_ENTITY_RESET_IN_FLAG_OFST 0
  2073. #define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_LBN 0
  2074. #define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_WIDTH 1
  2075. /* MC_CMD_ENTITY_RESET_OUT msgresponse */
  2076. #define MC_CMD_ENTITY_RESET_OUT_LEN 0
  2077. /***********************************/
  2078. /* MC_CMD_PCIE_CREDITS
  2079. * Read instantaneous and minimum flow control thresholds.
  2080. */
  2081. #define MC_CMD_PCIE_CREDITS 0x21
  2082. /* MC_CMD_PCIE_CREDITS_IN msgrequest */
  2083. #define MC_CMD_PCIE_CREDITS_IN_LEN 8
  2084. /* poll period. 0 is disabled */
  2085. #define MC_CMD_PCIE_CREDITS_IN_POLL_PERIOD_OFST 0
  2086. /* wipe statistics */
  2087. #define MC_CMD_PCIE_CREDITS_IN_WIPE_OFST 4
  2088. /* MC_CMD_PCIE_CREDITS_OUT msgresponse */
  2089. #define MC_CMD_PCIE_CREDITS_OUT_LEN 16
  2090. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_HDR_OFST 0
  2091. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_HDR_LEN 2
  2092. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_DATA_OFST 2
  2093. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_DATA_LEN 2
  2094. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_HDR_OFST 4
  2095. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_HDR_LEN 2
  2096. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_DATA_OFST 6
  2097. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_DATA_LEN 2
  2098. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_HDR_OFST 8
  2099. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_HDR_LEN 2
  2100. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_DATA_OFST 10
  2101. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_DATA_LEN 2
  2102. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_HDR_OFST 12
  2103. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_HDR_LEN 2
  2104. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_DATA_OFST 14
  2105. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_DATA_LEN 2
  2106. /***********************************/
  2107. /* MC_CMD_RXD_MONITOR
  2108. * Get histogram of RX queue fill level.
  2109. */
  2110. #define MC_CMD_RXD_MONITOR 0x22
  2111. /* MC_CMD_RXD_MONITOR_IN msgrequest */
  2112. #define MC_CMD_RXD_MONITOR_IN_LEN 12
  2113. #define MC_CMD_RXD_MONITOR_IN_QID_OFST 0
  2114. #define MC_CMD_RXD_MONITOR_IN_POLL_PERIOD_OFST 4
  2115. #define MC_CMD_RXD_MONITOR_IN_WIPE_OFST 8
  2116. /* MC_CMD_RXD_MONITOR_OUT msgresponse */
  2117. #define MC_CMD_RXD_MONITOR_OUT_LEN 80
  2118. #define MC_CMD_RXD_MONITOR_OUT_QID_OFST 0
  2119. #define MC_CMD_RXD_MONITOR_OUT_RING_FILL_OFST 4
  2120. #define MC_CMD_RXD_MONITOR_OUT_CACHE_FILL_OFST 8
  2121. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_1_OFST 12
  2122. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_2_OFST 16
  2123. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_4_OFST 20
  2124. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_8_OFST 24
  2125. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_16_OFST 28
  2126. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_32_OFST 32
  2127. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_64_OFST 36
  2128. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_128_OFST 40
  2129. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_256_OFST 44
  2130. #define MC_CMD_RXD_MONITOR_OUT_RING_GE_256_OFST 48
  2131. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_1_OFST 52
  2132. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_2_OFST 56
  2133. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_4_OFST 60
  2134. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_8_OFST 64
  2135. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_16_OFST 68
  2136. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_32_OFST 72
  2137. #define MC_CMD_RXD_MONITOR_OUT_CACHE_GE_32_OFST 76
  2138. /***********************************/
  2139. /* MC_CMD_PUTS
  2140. * Copy the given ASCII string out onto UART and/or out of the network port.
  2141. */
  2142. #define MC_CMD_PUTS 0x23
  2143. #define MC_CMD_0x23_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  2144. /* MC_CMD_PUTS_IN msgrequest */
  2145. #define MC_CMD_PUTS_IN_LENMIN 13
  2146. #define MC_CMD_PUTS_IN_LENMAX 252
  2147. #define MC_CMD_PUTS_IN_LEN(num) (12+1*(num))
  2148. #define MC_CMD_PUTS_IN_DEST_OFST 0
  2149. #define MC_CMD_PUTS_IN_UART_LBN 0
  2150. #define MC_CMD_PUTS_IN_UART_WIDTH 1
  2151. #define MC_CMD_PUTS_IN_PORT_LBN 1
  2152. #define MC_CMD_PUTS_IN_PORT_WIDTH 1
  2153. #define MC_CMD_PUTS_IN_DHOST_OFST 4
  2154. #define MC_CMD_PUTS_IN_DHOST_LEN 6
  2155. #define MC_CMD_PUTS_IN_STRING_OFST 12
  2156. #define MC_CMD_PUTS_IN_STRING_LEN 1
  2157. #define MC_CMD_PUTS_IN_STRING_MINNUM 1
  2158. #define MC_CMD_PUTS_IN_STRING_MAXNUM 240
  2159. /* MC_CMD_PUTS_OUT msgresponse */
  2160. #define MC_CMD_PUTS_OUT_LEN 0
  2161. /***********************************/
  2162. /* MC_CMD_GET_PHY_CFG
  2163. * Report PHY configuration. This guarantees to succeed even if the PHY is in a
  2164. * 'zombie' state. Locks required: None
  2165. */
  2166. #define MC_CMD_GET_PHY_CFG 0x24
  2167. #define MC_CMD_0x24_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  2168. /* MC_CMD_GET_PHY_CFG_IN msgrequest */
  2169. #define MC_CMD_GET_PHY_CFG_IN_LEN 0
  2170. /* MC_CMD_GET_PHY_CFG_OUT msgresponse */
  2171. #define MC_CMD_GET_PHY_CFG_OUT_LEN 72
  2172. /* flags */
  2173. #define MC_CMD_GET_PHY_CFG_OUT_FLAGS_OFST 0
  2174. #define MC_CMD_GET_PHY_CFG_OUT_PRESENT_LBN 0
  2175. #define MC_CMD_GET_PHY_CFG_OUT_PRESENT_WIDTH 1
  2176. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_LBN 1
  2177. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_WIDTH 1
  2178. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_LBN 2
  2179. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_WIDTH 1
  2180. #define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_LBN 3
  2181. #define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_WIDTH 1
  2182. #define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_LBN 4
  2183. #define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_WIDTH 1
  2184. #define MC_CMD_GET_PHY_CFG_OUT_TXDIS_LBN 5
  2185. #define MC_CMD_GET_PHY_CFG_OUT_TXDIS_WIDTH 1
  2186. #define MC_CMD_GET_PHY_CFG_OUT_BIST_LBN 6
  2187. #define MC_CMD_GET_PHY_CFG_OUT_BIST_WIDTH 1
  2188. /* ?? */
  2189. #define MC_CMD_GET_PHY_CFG_OUT_TYPE_OFST 4
  2190. /* Bitmask of supported capabilities */
  2191. #define MC_CMD_GET_PHY_CFG_OUT_SUPPORTED_CAP_OFST 8
  2192. #define MC_CMD_PHY_CAP_10HDX_LBN 1
  2193. #define MC_CMD_PHY_CAP_10HDX_WIDTH 1
  2194. #define MC_CMD_PHY_CAP_10FDX_LBN 2
  2195. #define MC_CMD_PHY_CAP_10FDX_WIDTH 1
  2196. #define MC_CMD_PHY_CAP_100HDX_LBN 3
  2197. #define MC_CMD_PHY_CAP_100HDX_WIDTH 1
  2198. #define MC_CMD_PHY_CAP_100FDX_LBN 4
  2199. #define MC_CMD_PHY_CAP_100FDX_WIDTH 1
  2200. #define MC_CMD_PHY_CAP_1000HDX_LBN 5
  2201. #define MC_CMD_PHY_CAP_1000HDX_WIDTH 1
  2202. #define MC_CMD_PHY_CAP_1000FDX_LBN 6
  2203. #define MC_CMD_PHY_CAP_1000FDX_WIDTH 1
  2204. #define MC_CMD_PHY_CAP_10000FDX_LBN 7
  2205. #define MC_CMD_PHY_CAP_10000FDX_WIDTH 1
  2206. #define MC_CMD_PHY_CAP_PAUSE_LBN 8
  2207. #define MC_CMD_PHY_CAP_PAUSE_WIDTH 1
  2208. #define MC_CMD_PHY_CAP_ASYM_LBN 9
  2209. #define MC_CMD_PHY_CAP_ASYM_WIDTH 1
  2210. #define MC_CMD_PHY_CAP_AN_LBN 10
  2211. #define MC_CMD_PHY_CAP_AN_WIDTH 1
  2212. #define MC_CMD_PHY_CAP_40000FDX_LBN 11
  2213. #define MC_CMD_PHY_CAP_40000FDX_WIDTH 1
  2214. #define MC_CMD_PHY_CAP_DDM_LBN 12
  2215. #define MC_CMD_PHY_CAP_DDM_WIDTH 1
  2216. /* ?? */
  2217. #define MC_CMD_GET_PHY_CFG_OUT_CHANNEL_OFST 12
  2218. /* ?? */
  2219. #define MC_CMD_GET_PHY_CFG_OUT_PRT_OFST 16
  2220. /* ?? */
  2221. #define MC_CMD_GET_PHY_CFG_OUT_STATS_MASK_OFST 20
  2222. /* ?? */
  2223. #define MC_CMD_GET_PHY_CFG_OUT_NAME_OFST 24
  2224. #define MC_CMD_GET_PHY_CFG_OUT_NAME_LEN 20
  2225. /* ?? */
  2226. #define MC_CMD_GET_PHY_CFG_OUT_MEDIA_TYPE_OFST 44
  2227. /* enum: Xaui. */
  2228. #define MC_CMD_MEDIA_XAUI 0x1
  2229. /* enum: CX4. */
  2230. #define MC_CMD_MEDIA_CX4 0x2
  2231. /* enum: KX4. */
  2232. #define MC_CMD_MEDIA_KX4 0x3
  2233. /* enum: XFP Far. */
  2234. #define MC_CMD_MEDIA_XFP 0x4
  2235. /* enum: SFP+. */
  2236. #define MC_CMD_MEDIA_SFP_PLUS 0x5
  2237. /* enum: 10GBaseT. */
  2238. #define MC_CMD_MEDIA_BASE_T 0x6
  2239. /* enum: QSFP+. */
  2240. #define MC_CMD_MEDIA_QSFP_PLUS 0x7
  2241. #define MC_CMD_GET_PHY_CFG_OUT_MMD_MASK_OFST 48
  2242. /* enum: Native clause 22 */
  2243. #define MC_CMD_MMD_CLAUSE22 0x0
  2244. #define MC_CMD_MMD_CLAUSE45_PMAPMD 0x1 /* enum */
  2245. #define MC_CMD_MMD_CLAUSE45_WIS 0x2 /* enum */
  2246. #define MC_CMD_MMD_CLAUSE45_PCS 0x3 /* enum */
  2247. #define MC_CMD_MMD_CLAUSE45_PHYXS 0x4 /* enum */
  2248. #define MC_CMD_MMD_CLAUSE45_DTEXS 0x5 /* enum */
  2249. #define MC_CMD_MMD_CLAUSE45_TC 0x6 /* enum */
  2250. #define MC_CMD_MMD_CLAUSE45_AN 0x7 /* enum */
  2251. /* enum: Clause22 proxied over clause45 by PHY. */
  2252. #define MC_CMD_MMD_CLAUSE45_C22EXT 0x1d
  2253. #define MC_CMD_MMD_CLAUSE45_VEND1 0x1e /* enum */
  2254. #define MC_CMD_MMD_CLAUSE45_VEND2 0x1f /* enum */
  2255. #define MC_CMD_GET_PHY_CFG_OUT_REVISION_OFST 52
  2256. #define MC_CMD_GET_PHY_CFG_OUT_REVISION_LEN 20
  2257. /***********************************/
  2258. /* MC_CMD_START_BIST
  2259. * Start a BIST test on the PHY. Locks required: PHY_LOCK if doing a PHY BIST
  2260. * Return code: 0, EINVAL, EACCES (if PHY_LOCK is not held)
  2261. */
  2262. #define MC_CMD_START_BIST 0x25
  2263. #define MC_CMD_0x25_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  2264. /* MC_CMD_START_BIST_IN msgrequest */
  2265. #define MC_CMD_START_BIST_IN_LEN 4
  2266. /* Type of test. */
  2267. #define MC_CMD_START_BIST_IN_TYPE_OFST 0
  2268. /* enum: Run the PHY's short cable BIST. */
  2269. #define MC_CMD_PHY_BIST_CABLE_SHORT 0x1
  2270. /* enum: Run the PHY's long cable BIST. */
  2271. #define MC_CMD_PHY_BIST_CABLE_LONG 0x2
  2272. /* enum: Run BIST on the currently selected BPX Serdes (XAUI or XFI) . */
  2273. #define MC_CMD_BPX_SERDES_BIST 0x3
  2274. /* enum: Run the MC loopback tests. */
  2275. #define MC_CMD_MC_LOOPBACK_BIST 0x4
  2276. /* enum: Run the PHY's standard BIST. */
  2277. #define MC_CMD_PHY_BIST 0x5
  2278. /* enum: Run MC RAM test. */
  2279. #define MC_CMD_MC_MEM_BIST 0x6
  2280. /* enum: Run Port RAM test. */
  2281. #define MC_CMD_PORT_MEM_BIST 0x7
  2282. /* enum: Run register test. */
  2283. #define MC_CMD_REG_BIST 0x8
  2284. /* MC_CMD_START_BIST_OUT msgresponse */
  2285. #define MC_CMD_START_BIST_OUT_LEN 0
  2286. /***********************************/
  2287. /* MC_CMD_POLL_BIST
  2288. * Poll for BIST completion. Returns a single status code, and optionally some
  2289. * PHY specific bist output. The driver should only consume the BIST output
  2290. * after validating OUTLEN and MC_CMD_GET_PHY_CFG.TYPE. If a driver can't
  2291. * successfully parse the BIST output, it should still respect the pass/Fail in
  2292. * OUT.RESULT. Locks required: PHY_LOCK if doing a PHY BIST. Return code: 0,
  2293. * EACCES (if PHY_LOCK is not held).
  2294. */
  2295. #define MC_CMD_POLL_BIST 0x26
  2296. #define MC_CMD_0x26_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  2297. /* MC_CMD_POLL_BIST_IN msgrequest */
  2298. #define MC_CMD_POLL_BIST_IN_LEN 0
  2299. /* MC_CMD_POLL_BIST_OUT msgresponse */
  2300. #define MC_CMD_POLL_BIST_OUT_LEN 8
  2301. /* result */
  2302. #define MC_CMD_POLL_BIST_OUT_RESULT_OFST 0
  2303. /* enum: Running. */
  2304. #define MC_CMD_POLL_BIST_RUNNING 0x1
  2305. /* enum: Passed. */
  2306. #define MC_CMD_POLL_BIST_PASSED 0x2
  2307. /* enum: Failed. */
  2308. #define MC_CMD_POLL_BIST_FAILED 0x3
  2309. /* enum: Timed-out. */
  2310. #define MC_CMD_POLL_BIST_TIMEOUT 0x4
  2311. #define MC_CMD_POLL_BIST_OUT_PRIVATE_OFST 4
  2312. /* MC_CMD_POLL_BIST_OUT_SFT9001 msgresponse */
  2313. #define MC_CMD_POLL_BIST_OUT_SFT9001_LEN 36
  2314. /* result */
  2315. /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
  2316. /* Enum values, see field(s): */
  2317. /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
  2318. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_A_OFST 4
  2319. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_B_OFST 8
  2320. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_C_OFST 12
  2321. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_D_OFST 16
  2322. /* Status of each channel A */
  2323. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_A_OFST 20
  2324. /* enum: Ok. */
  2325. #define MC_CMD_POLL_BIST_SFT9001_PAIR_OK 0x1
  2326. /* enum: Open. */
  2327. #define MC_CMD_POLL_BIST_SFT9001_PAIR_OPEN 0x2
  2328. /* enum: Intra-pair short. */
  2329. #define MC_CMD_POLL_BIST_SFT9001_INTRA_PAIR_SHORT 0x3
  2330. /* enum: Inter-pair short. */
  2331. #define MC_CMD_POLL_BIST_SFT9001_INTER_PAIR_SHORT 0x4
  2332. /* enum: Busy. */
  2333. #define MC_CMD_POLL_BIST_SFT9001_PAIR_BUSY 0x9
  2334. /* Status of each channel B */
  2335. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_B_OFST 24
  2336. /* Enum values, see field(s): */
  2337. /* CABLE_STATUS_A */
  2338. /* Status of each channel C */
  2339. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_C_OFST 28
  2340. /* Enum values, see field(s): */
  2341. /* CABLE_STATUS_A */
  2342. /* Status of each channel D */
  2343. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_D_OFST 32
  2344. /* Enum values, see field(s): */
  2345. /* CABLE_STATUS_A */
  2346. /* MC_CMD_POLL_BIST_OUT_MRSFP msgresponse */
  2347. #define MC_CMD_POLL_BIST_OUT_MRSFP_LEN 8
  2348. /* result */
  2349. /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
  2350. /* Enum values, see field(s): */
  2351. /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
  2352. #define MC_CMD_POLL_BIST_OUT_MRSFP_TEST_OFST 4
  2353. /* enum: Complete. */
  2354. #define MC_CMD_POLL_BIST_MRSFP_TEST_COMPLETE 0x0
  2355. /* enum: Bus switch off I2C write. */
  2356. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_WRITE 0x1
  2357. /* enum: Bus switch off I2C no access IO exp. */
  2358. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_NO_ACCESS_IO_EXP 0x2
  2359. /* enum: Bus switch off I2C no access module. */
  2360. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_NO_ACCESS_MODULE 0x3
  2361. /* enum: IO exp I2C configure. */
  2362. #define MC_CMD_POLL_BIST_MRSFP_TEST_IO_EXP_I2C_CONFIGURE 0x4
  2363. /* enum: Bus switch I2C no cross talk. */
  2364. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_I2C_NO_CROSSTALK 0x5
  2365. /* enum: Module presence. */
  2366. #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_PRESENCE 0x6
  2367. /* enum: Module ID I2C access. */
  2368. #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_ID_I2C_ACCESS 0x7
  2369. /* enum: Module ID sane value. */
  2370. #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_ID_SANE_VALUE 0x8
  2371. /* MC_CMD_POLL_BIST_OUT_MEM msgresponse */
  2372. #define MC_CMD_POLL_BIST_OUT_MEM_LEN 36
  2373. /* result */
  2374. /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
  2375. /* Enum values, see field(s): */
  2376. /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
  2377. #define MC_CMD_POLL_BIST_OUT_MEM_TEST_OFST 4
  2378. /* enum: Test has completed. */
  2379. #define MC_CMD_POLL_BIST_MEM_COMPLETE 0x0
  2380. /* enum: RAM test - walk ones. */
  2381. #define MC_CMD_POLL_BIST_MEM_MEM_WALK_ONES 0x1
  2382. /* enum: RAM test - walk zeros. */
  2383. #define MC_CMD_POLL_BIST_MEM_MEM_WALK_ZEROS 0x2
  2384. /* enum: RAM test - walking inversions zeros/ones. */
  2385. #define MC_CMD_POLL_BIST_MEM_MEM_INV_ZERO_ONE 0x3
  2386. /* enum: RAM test - walking inversions checkerboard. */
  2387. #define MC_CMD_POLL_BIST_MEM_MEM_INV_CHKBOARD 0x4
  2388. /* enum: Register test - set / clear individual bits. */
  2389. #define MC_CMD_POLL_BIST_MEM_REG 0x5
  2390. /* enum: ECC error detected. */
  2391. #define MC_CMD_POLL_BIST_MEM_ECC 0x6
  2392. /* Failure address, only valid if result is POLL_BIST_FAILED */
  2393. #define MC_CMD_POLL_BIST_OUT_MEM_ADDR_OFST 8
  2394. /* Bus or address space to which the failure address corresponds */
  2395. #define MC_CMD_POLL_BIST_OUT_MEM_BUS_OFST 12
  2396. /* enum: MC MIPS bus. */
  2397. #define MC_CMD_POLL_BIST_MEM_BUS_MC 0x0
  2398. /* enum: CSR IREG bus. */
  2399. #define MC_CMD_POLL_BIST_MEM_BUS_CSR 0x1
  2400. /* enum: RX DPCPU bus. */
  2401. #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_RX 0x2
  2402. /* enum: TX0 DPCPU bus. */
  2403. #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_TX0 0x3
  2404. /* enum: TX1 DPCPU bus. */
  2405. #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_TX1 0x4
  2406. /* enum: RX DICPU bus. */
  2407. #define MC_CMD_POLL_BIST_MEM_BUS_DICPU_RX 0x5
  2408. /* enum: TX DICPU bus. */
  2409. #define MC_CMD_POLL_BIST_MEM_BUS_DICPU_TX 0x6
  2410. /* Pattern written to RAM / register */
  2411. #define MC_CMD_POLL_BIST_OUT_MEM_EXPECT_OFST 16
  2412. /* Actual value read from RAM / register */
  2413. #define MC_CMD_POLL_BIST_OUT_MEM_ACTUAL_OFST 20
  2414. /* ECC error mask */
  2415. #define MC_CMD_POLL_BIST_OUT_MEM_ECC_OFST 24
  2416. /* ECC parity error mask */
  2417. #define MC_CMD_POLL_BIST_OUT_MEM_ECC_PARITY_OFST 28
  2418. /* ECC fatal error mask */
  2419. #define MC_CMD_POLL_BIST_OUT_MEM_ECC_FATAL_OFST 32
  2420. /***********************************/
  2421. /* MC_CMD_FLUSH_RX_QUEUES
  2422. * Flush receive queue(s). If SRIOV is enabled (via MC_CMD_SRIOV), then RXQ
  2423. * flushes should be initiated via this MCDI operation, rather than via
  2424. * directly writing FLUSH_CMD.
  2425. *
  2426. * The flush is completed (either done/fail) asynchronously (after this command
  2427. * returns). The driver must still wait for flush done/failure events as usual.
  2428. */
  2429. #define MC_CMD_FLUSH_RX_QUEUES 0x27
  2430. /* MC_CMD_FLUSH_RX_QUEUES_IN msgrequest */
  2431. #define MC_CMD_FLUSH_RX_QUEUES_IN_LENMIN 4
  2432. #define MC_CMD_FLUSH_RX_QUEUES_IN_LENMAX 252
  2433. #define MC_CMD_FLUSH_RX_QUEUES_IN_LEN(num) (0+4*(num))
  2434. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_OFST 0
  2435. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_LEN 4
  2436. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MINNUM 1
  2437. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MAXNUM 63
  2438. /* MC_CMD_FLUSH_RX_QUEUES_OUT msgresponse */
  2439. #define MC_CMD_FLUSH_RX_QUEUES_OUT_LEN 0
  2440. /***********************************/
  2441. /* MC_CMD_GET_LOOPBACK_MODES
  2442. * Returns a bitmask of loopback modes available at each speed.
  2443. */
  2444. #define MC_CMD_GET_LOOPBACK_MODES 0x28
  2445. #define MC_CMD_0x28_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  2446. /* MC_CMD_GET_LOOPBACK_MODES_IN msgrequest */
  2447. #define MC_CMD_GET_LOOPBACK_MODES_IN_LEN 0
  2448. /* MC_CMD_GET_LOOPBACK_MODES_OUT msgresponse */
  2449. #define MC_CMD_GET_LOOPBACK_MODES_OUT_LEN 40
  2450. /* Supported loopbacks. */
  2451. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_OFST 0
  2452. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LEN 8
  2453. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LO_OFST 0
  2454. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_HI_OFST 4
  2455. /* enum: None. */
  2456. #define MC_CMD_LOOPBACK_NONE 0x0
  2457. /* enum: Data. */
  2458. #define MC_CMD_LOOPBACK_DATA 0x1
  2459. /* enum: GMAC. */
  2460. #define MC_CMD_LOOPBACK_GMAC 0x2
  2461. /* enum: XGMII. */
  2462. #define MC_CMD_LOOPBACK_XGMII 0x3
  2463. /* enum: XGXS. */
  2464. #define MC_CMD_LOOPBACK_XGXS 0x4
  2465. /* enum: XAUI. */
  2466. #define MC_CMD_LOOPBACK_XAUI 0x5
  2467. /* enum: GMII. */
  2468. #define MC_CMD_LOOPBACK_GMII 0x6
  2469. /* enum: SGMII. */
  2470. #define MC_CMD_LOOPBACK_SGMII 0x7
  2471. /* enum: XGBR. */
  2472. #define MC_CMD_LOOPBACK_XGBR 0x8
  2473. /* enum: XFI. */
  2474. #define MC_CMD_LOOPBACK_XFI 0x9
  2475. /* enum: XAUI Far. */
  2476. #define MC_CMD_LOOPBACK_XAUI_FAR 0xa
  2477. /* enum: GMII Far. */
  2478. #define MC_CMD_LOOPBACK_GMII_FAR 0xb
  2479. /* enum: SGMII Far. */
  2480. #define MC_CMD_LOOPBACK_SGMII_FAR 0xc
  2481. /* enum: XFI Far. */
  2482. #define MC_CMD_LOOPBACK_XFI_FAR 0xd
  2483. /* enum: GPhy. */
  2484. #define MC_CMD_LOOPBACK_GPHY 0xe
  2485. /* enum: PhyXS. */
  2486. #define MC_CMD_LOOPBACK_PHYXS 0xf
  2487. /* enum: PCS. */
  2488. #define MC_CMD_LOOPBACK_PCS 0x10
  2489. /* enum: PMA-PMD. */
  2490. #define MC_CMD_LOOPBACK_PMAPMD 0x11
  2491. /* enum: Cross-Port. */
  2492. #define MC_CMD_LOOPBACK_XPORT 0x12
  2493. /* enum: XGMII-Wireside. */
  2494. #define MC_CMD_LOOPBACK_XGMII_WS 0x13
  2495. /* enum: XAUI Wireside. */
  2496. #define MC_CMD_LOOPBACK_XAUI_WS 0x14
  2497. /* enum: XAUI Wireside Far. */
  2498. #define MC_CMD_LOOPBACK_XAUI_WS_FAR 0x15
  2499. /* enum: XAUI Wireside near. */
  2500. #define MC_CMD_LOOPBACK_XAUI_WS_NEAR 0x16
  2501. /* enum: GMII Wireside. */
  2502. #define MC_CMD_LOOPBACK_GMII_WS 0x17
  2503. /* enum: XFI Wireside. */
  2504. #define MC_CMD_LOOPBACK_XFI_WS 0x18
  2505. /* enum: XFI Wireside Far. */
  2506. #define MC_CMD_LOOPBACK_XFI_WS_FAR 0x19
  2507. /* enum: PhyXS Wireside. */
  2508. #define MC_CMD_LOOPBACK_PHYXS_WS 0x1a
  2509. /* enum: PMA lanes MAC-Serdes. */
  2510. #define MC_CMD_LOOPBACK_PMA_INT 0x1b
  2511. /* enum: KR Serdes Parallel (Encoder). */
  2512. #define MC_CMD_LOOPBACK_SD_NEAR 0x1c
  2513. /* enum: KR Serdes Serial. */
  2514. #define MC_CMD_LOOPBACK_SD_FAR 0x1d
  2515. /* enum: PMA lanes MAC-Serdes Wireside. */
  2516. #define MC_CMD_LOOPBACK_PMA_INT_WS 0x1e
  2517. /* enum: KR Serdes Parallel Wireside (Full PCS). */
  2518. #define MC_CMD_LOOPBACK_SD_FEP2_WS 0x1f
  2519. /* enum: KR Serdes Parallel Wireside (Sym Aligner to TX). */
  2520. #define MC_CMD_LOOPBACK_SD_FEP1_5_WS 0x20
  2521. /* enum: KR Serdes Parallel Wireside (Deserializer to Serializer). */
  2522. #define MC_CMD_LOOPBACK_SD_FEP_WS 0x21
  2523. /* enum: KR Serdes Serial Wireside. */
  2524. #define MC_CMD_LOOPBACK_SD_FES_WS 0x22
  2525. /* enum: Near side of AOE Siena side port */
  2526. #define MC_CMD_LOOPBACK_AOE_INT_NEAR 0x23
  2527. /* enum: Medford Wireside datapath loopback */
  2528. #define MC_CMD_LOOPBACK_DATA_WS 0x24
  2529. /* enum: Force link up without setting up any physical loopback (snapper use
  2530. * only)
  2531. */
  2532. #define MC_CMD_LOOPBACK_FORCE_EXT_LINK 0x25
  2533. /* Supported loopbacks. */
  2534. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_OFST 8
  2535. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LEN 8
  2536. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LO_OFST 8
  2537. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_HI_OFST 12
  2538. /* Enum values, see field(s): */
  2539. /* 100M */
  2540. /* Supported loopbacks. */
  2541. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_OFST 16
  2542. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LEN 8
  2543. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LO_OFST 16
  2544. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_HI_OFST 20
  2545. /* Enum values, see field(s): */
  2546. /* 100M */
  2547. /* Supported loopbacks. */
  2548. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_OFST 24
  2549. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LEN 8
  2550. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LO_OFST 24
  2551. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_HI_OFST 28
  2552. /* Enum values, see field(s): */
  2553. /* 100M */
  2554. /* Supported loopbacks. */
  2555. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_OFST 32
  2556. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LEN 8
  2557. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LO_OFST 32
  2558. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_HI_OFST 36
  2559. /* Enum values, see field(s): */
  2560. /* 100M */
  2561. /***********************************/
  2562. /* MC_CMD_GET_LINK
  2563. * Read the unified MAC/PHY link state. Locks required: None Return code: 0,
  2564. * ETIME.
  2565. */
  2566. #define MC_CMD_GET_LINK 0x29
  2567. #define MC_CMD_0x29_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  2568. /* MC_CMD_GET_LINK_IN msgrequest */
  2569. #define MC_CMD_GET_LINK_IN_LEN 0
  2570. /* MC_CMD_GET_LINK_OUT msgresponse */
  2571. #define MC_CMD_GET_LINK_OUT_LEN 28
  2572. /* near-side advertised capabilities */
  2573. #define MC_CMD_GET_LINK_OUT_CAP_OFST 0
  2574. /* link-partner advertised capabilities */
  2575. #define MC_CMD_GET_LINK_OUT_LP_CAP_OFST 4
  2576. /* Autonegotiated speed in mbit/s. The link may still be down even if this
  2577. * reads non-zero.
  2578. */
  2579. #define MC_CMD_GET_LINK_OUT_LINK_SPEED_OFST 8
  2580. /* Current loopback setting. */
  2581. #define MC_CMD_GET_LINK_OUT_LOOPBACK_MODE_OFST 12
  2582. /* Enum values, see field(s): */
  2583. /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */
  2584. #define MC_CMD_GET_LINK_OUT_FLAGS_OFST 16
  2585. #define MC_CMD_GET_LINK_OUT_LINK_UP_LBN 0
  2586. #define MC_CMD_GET_LINK_OUT_LINK_UP_WIDTH 1
  2587. #define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_LBN 1
  2588. #define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_WIDTH 1
  2589. #define MC_CMD_GET_LINK_OUT_BPX_LINK_LBN 2
  2590. #define MC_CMD_GET_LINK_OUT_BPX_LINK_WIDTH 1
  2591. #define MC_CMD_GET_LINK_OUT_PHY_LINK_LBN 3
  2592. #define MC_CMD_GET_LINK_OUT_PHY_LINK_WIDTH 1
  2593. #define MC_CMD_GET_LINK_OUT_LINK_FAULT_RX_LBN 6
  2594. #define MC_CMD_GET_LINK_OUT_LINK_FAULT_RX_WIDTH 1
  2595. #define MC_CMD_GET_LINK_OUT_LINK_FAULT_TX_LBN 7
  2596. #define MC_CMD_GET_LINK_OUT_LINK_FAULT_TX_WIDTH 1
  2597. /* This returns the negotiated flow control value. */
  2598. #define MC_CMD_GET_LINK_OUT_FCNTL_OFST 20
  2599. /* Enum values, see field(s): */
  2600. /* MC_CMD_SET_MAC/MC_CMD_SET_MAC_IN/FCNTL */
  2601. #define MC_CMD_GET_LINK_OUT_MAC_FAULT_OFST 24
  2602. #define MC_CMD_MAC_FAULT_XGMII_LOCAL_LBN 0
  2603. #define MC_CMD_MAC_FAULT_XGMII_LOCAL_WIDTH 1
  2604. #define MC_CMD_MAC_FAULT_XGMII_REMOTE_LBN 1
  2605. #define MC_CMD_MAC_FAULT_XGMII_REMOTE_WIDTH 1
  2606. #define MC_CMD_MAC_FAULT_SGMII_REMOTE_LBN 2
  2607. #define MC_CMD_MAC_FAULT_SGMII_REMOTE_WIDTH 1
  2608. #define MC_CMD_MAC_FAULT_PENDING_RECONFIG_LBN 3
  2609. #define MC_CMD_MAC_FAULT_PENDING_RECONFIG_WIDTH 1
  2610. /***********************************/
  2611. /* MC_CMD_SET_LINK
  2612. * Write the unified MAC/PHY link configuration. Locks required: None. Return
  2613. * code: 0, EINVAL, ETIME
  2614. */
  2615. #define MC_CMD_SET_LINK 0x2a
  2616. #define MC_CMD_0x2a_PRIVILEGE_CTG SRIOV_CTG_LINK
  2617. /* MC_CMD_SET_LINK_IN msgrequest */
  2618. #define MC_CMD_SET_LINK_IN_LEN 16
  2619. /* ??? */
  2620. #define MC_CMD_SET_LINK_IN_CAP_OFST 0
  2621. /* Flags */
  2622. #define MC_CMD_SET_LINK_IN_FLAGS_OFST 4
  2623. #define MC_CMD_SET_LINK_IN_LOWPOWER_LBN 0
  2624. #define MC_CMD_SET_LINK_IN_LOWPOWER_WIDTH 1
  2625. #define MC_CMD_SET_LINK_IN_POWEROFF_LBN 1
  2626. #define MC_CMD_SET_LINK_IN_POWEROFF_WIDTH 1
  2627. #define MC_CMD_SET_LINK_IN_TXDIS_LBN 2
  2628. #define MC_CMD_SET_LINK_IN_TXDIS_WIDTH 1
  2629. /* Loopback mode. */
  2630. #define MC_CMD_SET_LINK_IN_LOOPBACK_MODE_OFST 8
  2631. /* Enum values, see field(s): */
  2632. /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */
  2633. /* A loopback speed of "0" is supported, and means (choose any available
  2634. * speed).
  2635. */
  2636. #define MC_CMD_SET_LINK_IN_LOOPBACK_SPEED_OFST 12
  2637. /* MC_CMD_SET_LINK_OUT msgresponse */
  2638. #define MC_CMD_SET_LINK_OUT_LEN 0
  2639. /***********************************/
  2640. /* MC_CMD_SET_ID_LED
  2641. * Set identification LED state. Locks required: None. Return code: 0, EINVAL
  2642. */
  2643. #define MC_CMD_SET_ID_LED 0x2b
  2644. #define MC_CMD_0x2b_PRIVILEGE_CTG SRIOV_CTG_LINK
  2645. /* MC_CMD_SET_ID_LED_IN msgrequest */
  2646. #define MC_CMD_SET_ID_LED_IN_LEN 4
  2647. /* Set LED state. */
  2648. #define MC_CMD_SET_ID_LED_IN_STATE_OFST 0
  2649. #define MC_CMD_LED_OFF 0x0 /* enum */
  2650. #define MC_CMD_LED_ON 0x1 /* enum */
  2651. #define MC_CMD_LED_DEFAULT 0x2 /* enum */
  2652. /* MC_CMD_SET_ID_LED_OUT msgresponse */
  2653. #define MC_CMD_SET_ID_LED_OUT_LEN 0
  2654. /***********************************/
  2655. /* MC_CMD_SET_MAC
  2656. * Set MAC configuration. Locks required: None. Return code: 0, EINVAL
  2657. */
  2658. #define MC_CMD_SET_MAC 0x2c
  2659. #define MC_CMD_0x2c_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  2660. /* MC_CMD_SET_MAC_IN msgrequest */
  2661. #define MC_CMD_SET_MAC_IN_LEN 28
  2662. /* The MTU is the MTU programmed directly into the XMAC/GMAC (inclusive of
  2663. * EtherII, VLAN, bug16011 padding).
  2664. */
  2665. #define MC_CMD_SET_MAC_IN_MTU_OFST 0
  2666. #define MC_CMD_SET_MAC_IN_DRAIN_OFST 4
  2667. #define MC_CMD_SET_MAC_IN_ADDR_OFST 8
  2668. #define MC_CMD_SET_MAC_IN_ADDR_LEN 8
  2669. #define MC_CMD_SET_MAC_IN_ADDR_LO_OFST 8
  2670. #define MC_CMD_SET_MAC_IN_ADDR_HI_OFST 12
  2671. #define MC_CMD_SET_MAC_IN_REJECT_OFST 16
  2672. #define MC_CMD_SET_MAC_IN_REJECT_UNCST_LBN 0
  2673. #define MC_CMD_SET_MAC_IN_REJECT_UNCST_WIDTH 1
  2674. #define MC_CMD_SET_MAC_IN_REJECT_BRDCST_LBN 1
  2675. #define MC_CMD_SET_MAC_IN_REJECT_BRDCST_WIDTH 1
  2676. #define MC_CMD_SET_MAC_IN_FCNTL_OFST 20
  2677. /* enum: Flow control is off. */
  2678. #define MC_CMD_FCNTL_OFF 0x0
  2679. /* enum: Respond to flow control. */
  2680. #define MC_CMD_FCNTL_RESPOND 0x1
  2681. /* enum: Respond to and Issue flow control. */
  2682. #define MC_CMD_FCNTL_BIDIR 0x2
  2683. /* enum: Auto neg flow control. */
  2684. #define MC_CMD_FCNTL_AUTO 0x3
  2685. /* enum: Priority flow control (eftest builds only). */
  2686. #define MC_CMD_FCNTL_QBB 0x4
  2687. /* enum: Issue flow control. */
  2688. #define MC_CMD_FCNTL_GENERATE 0x5
  2689. #define MC_CMD_SET_MAC_IN_FLAGS_OFST 24
  2690. #define MC_CMD_SET_MAC_IN_FLAG_INCLUDE_FCS_LBN 0
  2691. #define MC_CMD_SET_MAC_IN_FLAG_INCLUDE_FCS_WIDTH 1
  2692. /* MC_CMD_SET_MAC_EXT_IN msgrequest */
  2693. #define MC_CMD_SET_MAC_EXT_IN_LEN 32
  2694. /* The MTU is the MTU programmed directly into the XMAC/GMAC (inclusive of
  2695. * EtherII, VLAN, bug16011 padding).
  2696. */
  2697. #define MC_CMD_SET_MAC_EXT_IN_MTU_OFST 0
  2698. #define MC_CMD_SET_MAC_EXT_IN_DRAIN_OFST 4
  2699. #define MC_CMD_SET_MAC_EXT_IN_ADDR_OFST 8
  2700. #define MC_CMD_SET_MAC_EXT_IN_ADDR_LEN 8
  2701. #define MC_CMD_SET_MAC_EXT_IN_ADDR_LO_OFST 8
  2702. #define MC_CMD_SET_MAC_EXT_IN_ADDR_HI_OFST 12
  2703. #define MC_CMD_SET_MAC_EXT_IN_REJECT_OFST 16
  2704. #define MC_CMD_SET_MAC_EXT_IN_REJECT_UNCST_LBN 0
  2705. #define MC_CMD_SET_MAC_EXT_IN_REJECT_UNCST_WIDTH 1
  2706. #define MC_CMD_SET_MAC_EXT_IN_REJECT_BRDCST_LBN 1
  2707. #define MC_CMD_SET_MAC_EXT_IN_REJECT_BRDCST_WIDTH 1
  2708. #define MC_CMD_SET_MAC_EXT_IN_FCNTL_OFST 20
  2709. /* enum: Flow control is off. */
  2710. /* MC_CMD_FCNTL_OFF 0x0 */
  2711. /* enum: Respond to flow control. */
  2712. /* MC_CMD_FCNTL_RESPOND 0x1 */
  2713. /* enum: Respond to and Issue flow control. */
  2714. /* MC_CMD_FCNTL_BIDIR 0x2 */
  2715. /* enum: Auto neg flow control. */
  2716. /* MC_CMD_FCNTL_AUTO 0x3 */
  2717. /* enum: Priority flow control (eftest builds only). */
  2718. /* MC_CMD_FCNTL_QBB 0x4 */
  2719. /* enum: Issue flow control. */
  2720. /* MC_CMD_FCNTL_GENERATE 0x5 */
  2721. #define MC_CMD_SET_MAC_EXT_IN_FLAGS_OFST 24
  2722. #define MC_CMD_SET_MAC_EXT_IN_FLAG_INCLUDE_FCS_LBN 0
  2723. #define MC_CMD_SET_MAC_EXT_IN_FLAG_INCLUDE_FCS_WIDTH 1
  2724. /* Select which parameters to configure. A parameter will only be modified if
  2725. * the corresponding control flag is set. If SET_MAC_ENHANCED is not set in
  2726. * capabilities then this field is ignored (and all flags are assumed to be
  2727. * set).
  2728. */
  2729. #define MC_CMD_SET_MAC_EXT_IN_CONTROL_OFST 28
  2730. #define MC_CMD_SET_MAC_EXT_IN_CFG_MTU_LBN 0
  2731. #define MC_CMD_SET_MAC_EXT_IN_CFG_MTU_WIDTH 1
  2732. #define MC_CMD_SET_MAC_EXT_IN_CFG_DRAIN_LBN 1
  2733. #define MC_CMD_SET_MAC_EXT_IN_CFG_DRAIN_WIDTH 1
  2734. #define MC_CMD_SET_MAC_EXT_IN_CFG_REJECT_LBN 2
  2735. #define MC_CMD_SET_MAC_EXT_IN_CFG_REJECT_WIDTH 1
  2736. #define MC_CMD_SET_MAC_EXT_IN_CFG_FCNTL_LBN 3
  2737. #define MC_CMD_SET_MAC_EXT_IN_CFG_FCNTL_WIDTH 1
  2738. #define MC_CMD_SET_MAC_EXT_IN_CFG_FCS_LBN 4
  2739. #define MC_CMD_SET_MAC_EXT_IN_CFG_FCS_WIDTH 1
  2740. /* MC_CMD_SET_MAC_OUT msgresponse */
  2741. #define MC_CMD_SET_MAC_OUT_LEN 0
  2742. /* MC_CMD_SET_MAC_V2_OUT msgresponse */
  2743. #define MC_CMD_SET_MAC_V2_OUT_LEN 4
  2744. /* MTU as configured after processing the request. See comment at
  2745. * MC_CMD_SET_MAC_IN/MTU. To query MTU without doing any changes, set CONTROL
  2746. * to 0.
  2747. */
  2748. #define MC_CMD_SET_MAC_V2_OUT_MTU_OFST 0
  2749. /***********************************/
  2750. /* MC_CMD_PHY_STATS
  2751. * Get generic PHY statistics. This call returns the statistics for a generic
  2752. * PHY in a sparse array (indexed by the enumerate). Each value is represented
  2753. * by a 32bit number. If the DMA_ADDR is 0, then no DMA is performed, and the
  2754. * statistics may be read from the message response. If DMA_ADDR != 0, then the
  2755. * statistics are dmad to that (page-aligned location). Locks required: None.
  2756. * Returns: 0, ETIME
  2757. */
  2758. #define MC_CMD_PHY_STATS 0x2d
  2759. #define MC_CMD_0x2d_PRIVILEGE_CTG SRIOV_CTG_LINK
  2760. /* MC_CMD_PHY_STATS_IN msgrequest */
  2761. #define MC_CMD_PHY_STATS_IN_LEN 8
  2762. /* ??? */
  2763. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_OFST 0
  2764. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LEN 8
  2765. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LO_OFST 0
  2766. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_HI_OFST 4
  2767. /* MC_CMD_PHY_STATS_OUT_DMA msgresponse */
  2768. #define MC_CMD_PHY_STATS_OUT_DMA_LEN 0
  2769. /* MC_CMD_PHY_STATS_OUT_NO_DMA msgresponse */
  2770. #define MC_CMD_PHY_STATS_OUT_NO_DMA_LEN (((MC_CMD_PHY_NSTATS*32))>>3)
  2771. #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_OFST 0
  2772. #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_LEN 4
  2773. #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_NUM MC_CMD_PHY_NSTATS
  2774. /* enum: OUI. */
  2775. #define MC_CMD_OUI 0x0
  2776. /* enum: PMA-PMD Link Up. */
  2777. #define MC_CMD_PMA_PMD_LINK_UP 0x1
  2778. /* enum: PMA-PMD RX Fault. */
  2779. #define MC_CMD_PMA_PMD_RX_FAULT 0x2
  2780. /* enum: PMA-PMD TX Fault. */
  2781. #define MC_CMD_PMA_PMD_TX_FAULT 0x3
  2782. /* enum: PMA-PMD Signal */
  2783. #define MC_CMD_PMA_PMD_SIGNAL 0x4
  2784. /* enum: PMA-PMD SNR A. */
  2785. #define MC_CMD_PMA_PMD_SNR_A 0x5
  2786. /* enum: PMA-PMD SNR B. */
  2787. #define MC_CMD_PMA_PMD_SNR_B 0x6
  2788. /* enum: PMA-PMD SNR C. */
  2789. #define MC_CMD_PMA_PMD_SNR_C 0x7
  2790. /* enum: PMA-PMD SNR D. */
  2791. #define MC_CMD_PMA_PMD_SNR_D 0x8
  2792. /* enum: PCS Link Up. */
  2793. #define MC_CMD_PCS_LINK_UP 0x9
  2794. /* enum: PCS RX Fault. */
  2795. #define MC_CMD_PCS_RX_FAULT 0xa
  2796. /* enum: PCS TX Fault. */
  2797. #define MC_CMD_PCS_TX_FAULT 0xb
  2798. /* enum: PCS BER. */
  2799. #define MC_CMD_PCS_BER 0xc
  2800. /* enum: PCS Block Errors. */
  2801. #define MC_CMD_PCS_BLOCK_ERRORS 0xd
  2802. /* enum: PhyXS Link Up. */
  2803. #define MC_CMD_PHYXS_LINK_UP 0xe
  2804. /* enum: PhyXS RX Fault. */
  2805. #define MC_CMD_PHYXS_RX_FAULT 0xf
  2806. /* enum: PhyXS TX Fault. */
  2807. #define MC_CMD_PHYXS_TX_FAULT 0x10
  2808. /* enum: PhyXS Align. */
  2809. #define MC_CMD_PHYXS_ALIGN 0x11
  2810. /* enum: PhyXS Sync. */
  2811. #define MC_CMD_PHYXS_SYNC 0x12
  2812. /* enum: AN link-up. */
  2813. #define MC_CMD_AN_LINK_UP 0x13
  2814. /* enum: AN Complete. */
  2815. #define MC_CMD_AN_COMPLETE 0x14
  2816. /* enum: AN 10GBaseT Status. */
  2817. #define MC_CMD_AN_10GBT_STATUS 0x15
  2818. /* enum: Clause 22 Link-Up. */
  2819. #define MC_CMD_CL22_LINK_UP 0x16
  2820. /* enum: (Last entry) */
  2821. #define MC_CMD_PHY_NSTATS 0x17
  2822. /***********************************/
  2823. /* MC_CMD_MAC_STATS
  2824. * Get generic MAC statistics. This call returns unified statistics maintained
  2825. * by the MC as it switches between the GMAC and XMAC. The MC will write out
  2826. * all supported stats. The driver should zero initialise the buffer to
  2827. * guarantee consistent results. If the DMA_ADDR is 0, then no DMA is
  2828. * performed, and the statistics may be read from the message response. If
  2829. * DMA_ADDR != 0, then the statistics are dmad to that (page-aligned location).
  2830. * Locks required: None. The PERIODIC_CLEAR option is not used and now has no
  2831. * effect. Returns: 0, ETIME
  2832. */
  2833. #define MC_CMD_MAC_STATS 0x2e
  2834. #define MC_CMD_0x2e_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  2835. /* MC_CMD_MAC_STATS_IN msgrequest */
  2836. #define MC_CMD_MAC_STATS_IN_LEN 20
  2837. /* ??? */
  2838. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_OFST 0
  2839. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LEN 8
  2840. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LO_OFST 0
  2841. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_HI_OFST 4
  2842. #define MC_CMD_MAC_STATS_IN_CMD_OFST 8
  2843. #define MC_CMD_MAC_STATS_IN_DMA_LBN 0
  2844. #define MC_CMD_MAC_STATS_IN_DMA_WIDTH 1
  2845. #define MC_CMD_MAC_STATS_IN_CLEAR_LBN 1
  2846. #define MC_CMD_MAC_STATS_IN_CLEAR_WIDTH 1
  2847. #define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_LBN 2
  2848. #define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_WIDTH 1
  2849. #define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_LBN 3
  2850. #define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_WIDTH 1
  2851. #define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_LBN 4
  2852. #define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_WIDTH 1
  2853. #define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_LBN 5
  2854. #define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_WIDTH 1
  2855. #define MC_CMD_MAC_STATS_IN_PERIOD_MS_LBN 16
  2856. #define MC_CMD_MAC_STATS_IN_PERIOD_MS_WIDTH 16
  2857. #define MC_CMD_MAC_STATS_IN_DMA_LEN_OFST 12
  2858. /* port id so vadapter stats can be provided */
  2859. #define MC_CMD_MAC_STATS_IN_PORT_ID_OFST 16
  2860. /* MC_CMD_MAC_STATS_OUT_DMA msgresponse */
  2861. #define MC_CMD_MAC_STATS_OUT_DMA_LEN 0
  2862. /* MC_CMD_MAC_STATS_OUT_NO_DMA msgresponse */
  2863. #define MC_CMD_MAC_STATS_OUT_NO_DMA_LEN (((MC_CMD_MAC_NSTATS*64))>>3)
  2864. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_OFST 0
  2865. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LEN 8
  2866. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LO_OFST 0
  2867. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_HI_OFST 4
  2868. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_NUM MC_CMD_MAC_NSTATS
  2869. #define MC_CMD_MAC_GENERATION_START 0x0 /* enum */
  2870. #define MC_CMD_MAC_DMABUF_START 0x1 /* enum */
  2871. #define MC_CMD_MAC_TX_PKTS 0x1 /* enum */
  2872. #define MC_CMD_MAC_TX_PAUSE_PKTS 0x2 /* enum */
  2873. #define MC_CMD_MAC_TX_CONTROL_PKTS 0x3 /* enum */
  2874. #define MC_CMD_MAC_TX_UNICAST_PKTS 0x4 /* enum */
  2875. #define MC_CMD_MAC_TX_MULTICAST_PKTS 0x5 /* enum */
  2876. #define MC_CMD_MAC_TX_BROADCAST_PKTS 0x6 /* enum */
  2877. #define MC_CMD_MAC_TX_BYTES 0x7 /* enum */
  2878. #define MC_CMD_MAC_TX_BAD_BYTES 0x8 /* enum */
  2879. #define MC_CMD_MAC_TX_LT64_PKTS 0x9 /* enum */
  2880. #define MC_CMD_MAC_TX_64_PKTS 0xa /* enum */
  2881. #define MC_CMD_MAC_TX_65_TO_127_PKTS 0xb /* enum */
  2882. #define MC_CMD_MAC_TX_128_TO_255_PKTS 0xc /* enum */
  2883. #define MC_CMD_MAC_TX_256_TO_511_PKTS 0xd /* enum */
  2884. #define MC_CMD_MAC_TX_512_TO_1023_PKTS 0xe /* enum */
  2885. #define MC_CMD_MAC_TX_1024_TO_15XX_PKTS 0xf /* enum */
  2886. #define MC_CMD_MAC_TX_15XX_TO_JUMBO_PKTS 0x10 /* enum */
  2887. #define MC_CMD_MAC_TX_GTJUMBO_PKTS 0x11 /* enum */
  2888. #define MC_CMD_MAC_TX_BAD_FCS_PKTS 0x12 /* enum */
  2889. #define MC_CMD_MAC_TX_SINGLE_COLLISION_PKTS 0x13 /* enum */
  2890. #define MC_CMD_MAC_TX_MULTIPLE_COLLISION_PKTS 0x14 /* enum */
  2891. #define MC_CMD_MAC_TX_EXCESSIVE_COLLISION_PKTS 0x15 /* enum */
  2892. #define MC_CMD_MAC_TX_LATE_COLLISION_PKTS 0x16 /* enum */
  2893. #define MC_CMD_MAC_TX_DEFERRED_PKTS 0x17 /* enum */
  2894. #define MC_CMD_MAC_TX_EXCESSIVE_DEFERRED_PKTS 0x18 /* enum */
  2895. #define MC_CMD_MAC_TX_NON_TCPUDP_PKTS 0x19 /* enum */
  2896. #define MC_CMD_MAC_TX_MAC_SRC_ERR_PKTS 0x1a /* enum */
  2897. #define MC_CMD_MAC_TX_IP_SRC_ERR_PKTS 0x1b /* enum */
  2898. #define MC_CMD_MAC_RX_PKTS 0x1c /* enum */
  2899. #define MC_CMD_MAC_RX_PAUSE_PKTS 0x1d /* enum */
  2900. #define MC_CMD_MAC_RX_GOOD_PKTS 0x1e /* enum */
  2901. #define MC_CMD_MAC_RX_CONTROL_PKTS 0x1f /* enum */
  2902. #define MC_CMD_MAC_RX_UNICAST_PKTS 0x20 /* enum */
  2903. #define MC_CMD_MAC_RX_MULTICAST_PKTS 0x21 /* enum */
  2904. #define MC_CMD_MAC_RX_BROADCAST_PKTS 0x22 /* enum */
  2905. #define MC_CMD_MAC_RX_BYTES 0x23 /* enum */
  2906. #define MC_CMD_MAC_RX_BAD_BYTES 0x24 /* enum */
  2907. #define MC_CMD_MAC_RX_64_PKTS 0x25 /* enum */
  2908. #define MC_CMD_MAC_RX_65_TO_127_PKTS 0x26 /* enum */
  2909. #define MC_CMD_MAC_RX_128_TO_255_PKTS 0x27 /* enum */
  2910. #define MC_CMD_MAC_RX_256_TO_511_PKTS 0x28 /* enum */
  2911. #define MC_CMD_MAC_RX_512_TO_1023_PKTS 0x29 /* enum */
  2912. #define MC_CMD_MAC_RX_1024_TO_15XX_PKTS 0x2a /* enum */
  2913. #define MC_CMD_MAC_RX_15XX_TO_JUMBO_PKTS 0x2b /* enum */
  2914. #define MC_CMD_MAC_RX_GTJUMBO_PKTS 0x2c /* enum */
  2915. #define MC_CMD_MAC_RX_UNDERSIZE_PKTS 0x2d /* enum */
  2916. #define MC_CMD_MAC_RX_BAD_FCS_PKTS 0x2e /* enum */
  2917. #define MC_CMD_MAC_RX_OVERFLOW_PKTS 0x2f /* enum */
  2918. #define MC_CMD_MAC_RX_FALSE_CARRIER_PKTS 0x30 /* enum */
  2919. #define MC_CMD_MAC_RX_SYMBOL_ERROR_PKTS 0x31 /* enum */
  2920. #define MC_CMD_MAC_RX_ALIGN_ERROR_PKTS 0x32 /* enum */
  2921. #define MC_CMD_MAC_RX_LENGTH_ERROR_PKTS 0x33 /* enum */
  2922. #define MC_CMD_MAC_RX_INTERNAL_ERROR_PKTS 0x34 /* enum */
  2923. #define MC_CMD_MAC_RX_JABBER_PKTS 0x35 /* enum */
  2924. #define MC_CMD_MAC_RX_NODESC_DROPS 0x36 /* enum */
  2925. #define MC_CMD_MAC_RX_LANES01_CHAR_ERR 0x37 /* enum */
  2926. #define MC_CMD_MAC_RX_LANES23_CHAR_ERR 0x38 /* enum */
  2927. #define MC_CMD_MAC_RX_LANES01_DISP_ERR 0x39 /* enum */
  2928. #define MC_CMD_MAC_RX_LANES23_DISP_ERR 0x3a /* enum */
  2929. #define MC_CMD_MAC_RX_MATCH_FAULT 0x3b /* enum */
  2930. /* enum: PM trunc_bb_overflow counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  2931. * capability only.
  2932. */
  2933. #define MC_CMD_MAC_PM_TRUNC_BB_OVERFLOW 0x3c
  2934. /* enum: PM discard_bb_overflow counter. Valid for EF10 with
  2935. * PM_AND_RXDP_COUNTERS capability only.
  2936. */
  2937. #define MC_CMD_MAC_PM_DISCARD_BB_OVERFLOW 0x3d
  2938. /* enum: PM trunc_vfifo_full counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  2939. * capability only.
  2940. */
  2941. #define MC_CMD_MAC_PM_TRUNC_VFIFO_FULL 0x3e
  2942. /* enum: PM discard_vfifo_full counter. Valid for EF10 with
  2943. * PM_AND_RXDP_COUNTERS capability only.
  2944. */
  2945. #define MC_CMD_MAC_PM_DISCARD_VFIFO_FULL 0x3f
  2946. /* enum: PM trunc_qbb counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  2947. * capability only.
  2948. */
  2949. #define MC_CMD_MAC_PM_TRUNC_QBB 0x40
  2950. /* enum: PM discard_qbb counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  2951. * capability only.
  2952. */
  2953. #define MC_CMD_MAC_PM_DISCARD_QBB 0x41
  2954. /* enum: PM discard_mapping counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  2955. * capability only.
  2956. */
  2957. #define MC_CMD_MAC_PM_DISCARD_MAPPING 0x42
  2958. /* enum: RXDP counter: Number of packets dropped due to the queue being
  2959. * disabled. Valid for EF10 with PM_AND_RXDP_COUNTERS capability only.
  2960. */
  2961. #define MC_CMD_MAC_RXDP_Q_DISABLED_PKTS 0x43
  2962. /* enum: RXDP counter: Number of packets dropped by the DICPU. Valid for EF10
  2963. * with PM_AND_RXDP_COUNTERS capability only.
  2964. */
  2965. #define MC_CMD_MAC_RXDP_DI_DROPPED_PKTS 0x45
  2966. /* enum: RXDP counter: Number of non-host packets. Valid for EF10 with
  2967. * PM_AND_RXDP_COUNTERS capability only.
  2968. */
  2969. #define MC_CMD_MAC_RXDP_STREAMING_PKTS 0x46
  2970. /* enum: RXDP counter: Number of times an hlb descriptor fetch was performed.
  2971. * Valid for EF10 with PM_AND_RXDP_COUNTERS capability only.
  2972. */
  2973. #define MC_CMD_MAC_RXDP_HLB_FETCH_CONDITIONS 0x47
  2974. /* enum: RXDP counter: Number of times the DPCPU waited for an existing
  2975. * descriptor fetch. Valid for EF10 with PM_AND_RXDP_COUNTERS capability only.
  2976. */
  2977. #define MC_CMD_MAC_RXDP_HLB_WAIT_CONDITIONS 0x48
  2978. #define MC_CMD_MAC_VADAPTER_RX_DMABUF_START 0x4c /* enum */
  2979. #define MC_CMD_MAC_VADAPTER_RX_UNICAST_PACKETS 0x4c /* enum */
  2980. #define MC_CMD_MAC_VADAPTER_RX_UNICAST_BYTES 0x4d /* enum */
  2981. #define MC_CMD_MAC_VADAPTER_RX_MULTICAST_PACKETS 0x4e /* enum */
  2982. #define MC_CMD_MAC_VADAPTER_RX_MULTICAST_BYTES 0x4f /* enum */
  2983. #define MC_CMD_MAC_VADAPTER_RX_BROADCAST_PACKETS 0x50 /* enum */
  2984. #define MC_CMD_MAC_VADAPTER_RX_BROADCAST_BYTES 0x51 /* enum */
  2985. #define MC_CMD_MAC_VADAPTER_RX_BAD_PACKETS 0x52 /* enum */
  2986. #define MC_CMD_MAC_VADAPTER_RX_BAD_BYTES 0x53 /* enum */
  2987. #define MC_CMD_MAC_VADAPTER_RX_OVERFLOW 0x54 /* enum */
  2988. #define MC_CMD_MAC_VADAPTER_TX_DMABUF_START 0x57 /* enum */
  2989. #define MC_CMD_MAC_VADAPTER_TX_UNICAST_PACKETS 0x57 /* enum */
  2990. #define MC_CMD_MAC_VADAPTER_TX_UNICAST_BYTES 0x58 /* enum */
  2991. #define MC_CMD_MAC_VADAPTER_TX_MULTICAST_PACKETS 0x59 /* enum */
  2992. #define MC_CMD_MAC_VADAPTER_TX_MULTICAST_BYTES 0x5a /* enum */
  2993. #define MC_CMD_MAC_VADAPTER_TX_BROADCAST_PACKETS 0x5b /* enum */
  2994. #define MC_CMD_MAC_VADAPTER_TX_BROADCAST_BYTES 0x5c /* enum */
  2995. #define MC_CMD_MAC_VADAPTER_TX_BAD_PACKETS 0x5d /* enum */
  2996. #define MC_CMD_MAC_VADAPTER_TX_BAD_BYTES 0x5e /* enum */
  2997. #define MC_CMD_MAC_VADAPTER_TX_OVERFLOW 0x5f /* enum */
  2998. /* enum: Start of GMAC stats buffer space, for Siena only. */
  2999. #define MC_CMD_GMAC_DMABUF_START 0x40
  3000. /* enum: End of GMAC stats buffer space, for Siena only. */
  3001. #define MC_CMD_GMAC_DMABUF_END 0x5f
  3002. #define MC_CMD_MAC_GENERATION_END 0x60 /* enum */
  3003. #define MC_CMD_MAC_NSTATS 0x61 /* enum */
  3004. /***********************************/
  3005. /* MC_CMD_SRIOV
  3006. * to be documented
  3007. */
  3008. #define MC_CMD_SRIOV 0x30
  3009. /* MC_CMD_SRIOV_IN msgrequest */
  3010. #define MC_CMD_SRIOV_IN_LEN 12
  3011. #define MC_CMD_SRIOV_IN_ENABLE_OFST 0
  3012. #define MC_CMD_SRIOV_IN_VI_BASE_OFST 4
  3013. #define MC_CMD_SRIOV_IN_VF_COUNT_OFST 8
  3014. /* MC_CMD_SRIOV_OUT msgresponse */
  3015. #define MC_CMD_SRIOV_OUT_LEN 8
  3016. #define MC_CMD_SRIOV_OUT_VI_SCALE_OFST 0
  3017. #define MC_CMD_SRIOV_OUT_VF_TOTAL_OFST 4
  3018. /* MC_CMD_MEMCPY_RECORD_TYPEDEF structuredef */
  3019. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LEN 32
  3020. /* this is only used for the first record */
  3021. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_OFST 0
  3022. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_LBN 0
  3023. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_WIDTH 32
  3024. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_OFST 4
  3025. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_LBN 32
  3026. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_WIDTH 32
  3027. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_OFST 8
  3028. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LEN 8
  3029. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LO_OFST 8
  3030. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_HI_OFST 12
  3031. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LBN 64
  3032. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_WIDTH 64
  3033. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_OFST 16
  3034. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_RID_INLINE 0x100 /* enum */
  3035. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_LBN 128
  3036. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_WIDTH 32
  3037. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_OFST 20
  3038. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LEN 8
  3039. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LO_OFST 20
  3040. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_HI_OFST 24
  3041. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LBN 160
  3042. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_WIDTH 64
  3043. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_OFST 28
  3044. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_LBN 224
  3045. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_WIDTH 32
  3046. /***********************************/
  3047. /* MC_CMD_MEMCPY
  3048. * DMA write data into (Rid,Addr), either by dma reading (Rid,Addr), or by data
  3049. * embedded directly in the command.
  3050. *
  3051. * A common pattern is for a client to use generation counts to signal a dma
  3052. * update of a datastructure. To facilitate this, this MCDI operation can
  3053. * contain multiple requests which are executed in strict order. Requests take
  3054. * the form of duplicating the entire MCDI request continuously (including the
  3055. * requests record, which is ignored in all but the first structure)
  3056. *
  3057. * The source data can either come from a DMA from the host, or it can be
  3058. * embedded within the request directly, thereby eliminating a DMA read. To
  3059. * indicate this, the client sets FROM_RID=%RID_INLINE, ADDR_HI=0, and
  3060. * ADDR_LO=offset, and inserts the data at %offset from the start of the
  3061. * payload. It's the callers responsibility to ensure that the embedded data
  3062. * doesn't overlap the records.
  3063. *
  3064. * Returns: 0, EINVAL (invalid RID)
  3065. */
  3066. #define MC_CMD_MEMCPY 0x31
  3067. /* MC_CMD_MEMCPY_IN msgrequest */
  3068. #define MC_CMD_MEMCPY_IN_LENMIN 32
  3069. #define MC_CMD_MEMCPY_IN_LENMAX 224
  3070. #define MC_CMD_MEMCPY_IN_LEN(num) (0+32*(num))
  3071. /* see MC_CMD_MEMCPY_RECORD_TYPEDEF */
  3072. #define MC_CMD_MEMCPY_IN_RECORD_OFST 0
  3073. #define MC_CMD_MEMCPY_IN_RECORD_LEN 32
  3074. #define MC_CMD_MEMCPY_IN_RECORD_MINNUM 1
  3075. #define MC_CMD_MEMCPY_IN_RECORD_MAXNUM 7
  3076. /* MC_CMD_MEMCPY_OUT msgresponse */
  3077. #define MC_CMD_MEMCPY_OUT_LEN 0
  3078. /***********************************/
  3079. /* MC_CMD_WOL_FILTER_SET
  3080. * Set a WoL filter.
  3081. */
  3082. #define MC_CMD_WOL_FILTER_SET 0x32
  3083. #define MC_CMD_0x32_PRIVILEGE_CTG SRIOV_CTG_LINK
  3084. /* MC_CMD_WOL_FILTER_SET_IN msgrequest */
  3085. #define MC_CMD_WOL_FILTER_SET_IN_LEN 192
  3086. #define MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0
  3087. #define MC_CMD_FILTER_MODE_SIMPLE 0x0 /* enum */
  3088. #define MC_CMD_FILTER_MODE_STRUCTURED 0xffffffff /* enum */
  3089. /* A type value of 1 is unused. */
  3090. #define MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4
  3091. /* enum: Magic */
  3092. #define MC_CMD_WOL_TYPE_MAGIC 0x0
  3093. /* enum: MS Windows Magic */
  3094. #define MC_CMD_WOL_TYPE_WIN_MAGIC 0x2
  3095. /* enum: IPv4 Syn */
  3096. #define MC_CMD_WOL_TYPE_IPV4_SYN 0x3
  3097. /* enum: IPv6 Syn */
  3098. #define MC_CMD_WOL_TYPE_IPV6_SYN 0x4
  3099. /* enum: Bitmap */
  3100. #define MC_CMD_WOL_TYPE_BITMAP 0x5
  3101. /* enum: Link */
  3102. #define MC_CMD_WOL_TYPE_LINK 0x6
  3103. /* enum: (Above this for future use) */
  3104. #define MC_CMD_WOL_TYPE_MAX 0x7
  3105. #define MC_CMD_WOL_FILTER_SET_IN_DATA_OFST 8
  3106. #define MC_CMD_WOL_FILTER_SET_IN_DATA_LEN 4
  3107. #define MC_CMD_WOL_FILTER_SET_IN_DATA_NUM 46
  3108. /* MC_CMD_WOL_FILTER_SET_IN_MAGIC msgrequest */
  3109. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_LEN 16
  3110. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  3111. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  3112. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_OFST 8
  3113. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LEN 8
  3114. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LO_OFST 8
  3115. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_HI_OFST 12
  3116. /* MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN msgrequest */
  3117. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_LEN 20
  3118. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  3119. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  3120. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_IP_OFST 8
  3121. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_IP_OFST 12
  3122. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_PORT_OFST 16
  3123. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_PORT_LEN 2
  3124. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_PORT_OFST 18
  3125. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_PORT_LEN 2
  3126. /* MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN msgrequest */
  3127. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_LEN 44
  3128. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  3129. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  3130. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_IP_OFST 8
  3131. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_IP_LEN 16
  3132. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_IP_OFST 24
  3133. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_IP_LEN 16
  3134. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_PORT_OFST 40
  3135. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_PORT_LEN 2
  3136. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_PORT_OFST 42
  3137. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_PORT_LEN 2
  3138. /* MC_CMD_WOL_FILTER_SET_IN_BITMAP msgrequest */
  3139. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN 187
  3140. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  3141. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  3142. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_MASK_OFST 8
  3143. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_MASK_LEN 48
  3144. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_BITMAP_OFST 56
  3145. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_BITMAP_LEN 128
  3146. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN_OFST 184
  3147. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN_LEN 1
  3148. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER3_OFST 185
  3149. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER3_LEN 1
  3150. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER4_OFST 186
  3151. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER4_LEN 1
  3152. /* MC_CMD_WOL_FILTER_SET_IN_LINK msgrequest */
  3153. #define MC_CMD_WOL_FILTER_SET_IN_LINK_LEN 12
  3154. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  3155. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  3156. #define MC_CMD_WOL_FILTER_SET_IN_LINK_MASK_OFST 8
  3157. #define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_LBN 0
  3158. #define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_WIDTH 1
  3159. #define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_LBN 1
  3160. #define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_WIDTH 1
  3161. /* MC_CMD_WOL_FILTER_SET_OUT msgresponse */
  3162. #define MC_CMD_WOL_FILTER_SET_OUT_LEN 4
  3163. #define MC_CMD_WOL_FILTER_SET_OUT_FILTER_ID_OFST 0
  3164. /***********************************/
  3165. /* MC_CMD_WOL_FILTER_REMOVE
  3166. * Remove a WoL filter. Locks required: None. Returns: 0, EINVAL, ENOSYS
  3167. */
  3168. #define MC_CMD_WOL_FILTER_REMOVE 0x33
  3169. #define MC_CMD_0x33_PRIVILEGE_CTG SRIOV_CTG_LINK
  3170. /* MC_CMD_WOL_FILTER_REMOVE_IN msgrequest */
  3171. #define MC_CMD_WOL_FILTER_REMOVE_IN_LEN 4
  3172. #define MC_CMD_WOL_FILTER_REMOVE_IN_FILTER_ID_OFST 0
  3173. /* MC_CMD_WOL_FILTER_REMOVE_OUT msgresponse */
  3174. #define MC_CMD_WOL_FILTER_REMOVE_OUT_LEN 0
  3175. /***********************************/
  3176. /* MC_CMD_WOL_FILTER_RESET
  3177. * Reset (i.e. remove all) WoL filters. Locks required: None. Returns: 0,
  3178. * ENOSYS
  3179. */
  3180. #define MC_CMD_WOL_FILTER_RESET 0x34
  3181. #define MC_CMD_0x34_PRIVILEGE_CTG SRIOV_CTG_LINK
  3182. /* MC_CMD_WOL_FILTER_RESET_IN msgrequest */
  3183. #define MC_CMD_WOL_FILTER_RESET_IN_LEN 4
  3184. #define MC_CMD_WOL_FILTER_RESET_IN_MASK_OFST 0
  3185. #define MC_CMD_WOL_FILTER_RESET_IN_WAKE_FILTERS 0x1 /* enum */
  3186. #define MC_CMD_WOL_FILTER_RESET_IN_LIGHTSOUT_OFFLOADS 0x2 /* enum */
  3187. /* MC_CMD_WOL_FILTER_RESET_OUT msgresponse */
  3188. #define MC_CMD_WOL_FILTER_RESET_OUT_LEN 0
  3189. /***********************************/
  3190. /* MC_CMD_SET_MCAST_HASH
  3191. * Set the MCAST hash value without otherwise reconfiguring the MAC
  3192. */
  3193. #define MC_CMD_SET_MCAST_HASH 0x35
  3194. /* MC_CMD_SET_MCAST_HASH_IN msgrequest */
  3195. #define MC_CMD_SET_MCAST_HASH_IN_LEN 32
  3196. #define MC_CMD_SET_MCAST_HASH_IN_HASH0_OFST 0
  3197. #define MC_CMD_SET_MCAST_HASH_IN_HASH0_LEN 16
  3198. #define MC_CMD_SET_MCAST_HASH_IN_HASH1_OFST 16
  3199. #define MC_CMD_SET_MCAST_HASH_IN_HASH1_LEN 16
  3200. /* MC_CMD_SET_MCAST_HASH_OUT msgresponse */
  3201. #define MC_CMD_SET_MCAST_HASH_OUT_LEN 0
  3202. /***********************************/
  3203. /* MC_CMD_NVRAM_TYPES
  3204. * Return bitfield indicating available types of virtual NVRAM partitions.
  3205. * Locks required: none. Returns: 0
  3206. */
  3207. #define MC_CMD_NVRAM_TYPES 0x36
  3208. #define MC_CMD_0x36_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  3209. /* MC_CMD_NVRAM_TYPES_IN msgrequest */
  3210. #define MC_CMD_NVRAM_TYPES_IN_LEN 0
  3211. /* MC_CMD_NVRAM_TYPES_OUT msgresponse */
  3212. #define MC_CMD_NVRAM_TYPES_OUT_LEN 4
  3213. /* Bit mask of supported types. */
  3214. #define MC_CMD_NVRAM_TYPES_OUT_TYPES_OFST 0
  3215. /* enum: Disabled callisto. */
  3216. #define MC_CMD_NVRAM_TYPE_DISABLED_CALLISTO 0x0
  3217. /* enum: MC firmware. */
  3218. #define MC_CMD_NVRAM_TYPE_MC_FW 0x1
  3219. /* enum: MC backup firmware. */
  3220. #define MC_CMD_NVRAM_TYPE_MC_FW_BACKUP 0x2
  3221. /* enum: Static configuration Port0. */
  3222. #define MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT0 0x3
  3223. /* enum: Static configuration Port1. */
  3224. #define MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT1 0x4
  3225. /* enum: Dynamic configuration Port0. */
  3226. #define MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT0 0x5
  3227. /* enum: Dynamic configuration Port1. */
  3228. #define MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT1 0x6
  3229. /* enum: Expansion Rom. */
  3230. #define MC_CMD_NVRAM_TYPE_EXP_ROM 0x7
  3231. /* enum: Expansion Rom Configuration Port0. */
  3232. #define MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT0 0x8
  3233. /* enum: Expansion Rom Configuration Port1. */
  3234. #define MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT1 0x9
  3235. /* enum: Phy Configuration Port0. */
  3236. #define MC_CMD_NVRAM_TYPE_PHY_PORT0 0xa
  3237. /* enum: Phy Configuration Port1. */
  3238. #define MC_CMD_NVRAM_TYPE_PHY_PORT1 0xb
  3239. /* enum: Log. */
  3240. #define MC_CMD_NVRAM_TYPE_LOG 0xc
  3241. /* enum: FPGA image. */
  3242. #define MC_CMD_NVRAM_TYPE_FPGA 0xd
  3243. /* enum: FPGA backup image */
  3244. #define MC_CMD_NVRAM_TYPE_FPGA_BACKUP 0xe
  3245. /* enum: FC firmware. */
  3246. #define MC_CMD_NVRAM_TYPE_FC_FW 0xf
  3247. /* enum: FC backup firmware. */
  3248. #define MC_CMD_NVRAM_TYPE_FC_FW_BACKUP 0x10
  3249. /* enum: CPLD image. */
  3250. #define MC_CMD_NVRAM_TYPE_CPLD 0x11
  3251. /* enum: Licensing information. */
  3252. #define MC_CMD_NVRAM_TYPE_LICENSE 0x12
  3253. /* enum: FC Log. */
  3254. #define MC_CMD_NVRAM_TYPE_FC_LOG 0x13
  3255. /* enum: Additional flash on FPGA. */
  3256. #define MC_CMD_NVRAM_TYPE_FC_EXTRA 0x14
  3257. /***********************************/
  3258. /* MC_CMD_NVRAM_INFO
  3259. * Read info about a virtual NVRAM partition. Locks required: none. Returns: 0,
  3260. * EINVAL (bad type).
  3261. */
  3262. #define MC_CMD_NVRAM_INFO 0x37
  3263. #define MC_CMD_0x37_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  3264. /* MC_CMD_NVRAM_INFO_IN msgrequest */
  3265. #define MC_CMD_NVRAM_INFO_IN_LEN 4
  3266. #define MC_CMD_NVRAM_INFO_IN_TYPE_OFST 0
  3267. /* Enum values, see field(s): */
  3268. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  3269. /* MC_CMD_NVRAM_INFO_OUT msgresponse */
  3270. #define MC_CMD_NVRAM_INFO_OUT_LEN 24
  3271. #define MC_CMD_NVRAM_INFO_OUT_TYPE_OFST 0
  3272. /* Enum values, see field(s): */
  3273. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  3274. #define MC_CMD_NVRAM_INFO_OUT_SIZE_OFST 4
  3275. #define MC_CMD_NVRAM_INFO_OUT_ERASESIZE_OFST 8
  3276. #define MC_CMD_NVRAM_INFO_OUT_FLAGS_OFST 12
  3277. #define MC_CMD_NVRAM_INFO_OUT_PROTECTED_LBN 0
  3278. #define MC_CMD_NVRAM_INFO_OUT_PROTECTED_WIDTH 1
  3279. #define MC_CMD_NVRAM_INFO_OUT_TLV_LBN 1
  3280. #define MC_CMD_NVRAM_INFO_OUT_TLV_WIDTH 1
  3281. #define MC_CMD_NVRAM_INFO_OUT_A_B_LBN 7
  3282. #define MC_CMD_NVRAM_INFO_OUT_A_B_WIDTH 1
  3283. #define MC_CMD_NVRAM_INFO_OUT_PHYSDEV_OFST 16
  3284. #define MC_CMD_NVRAM_INFO_OUT_PHYSADDR_OFST 20
  3285. /* MC_CMD_NVRAM_INFO_V2_OUT msgresponse */
  3286. #define MC_CMD_NVRAM_INFO_V2_OUT_LEN 28
  3287. #define MC_CMD_NVRAM_INFO_V2_OUT_TYPE_OFST 0
  3288. /* Enum values, see field(s): */
  3289. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  3290. #define MC_CMD_NVRAM_INFO_V2_OUT_SIZE_OFST 4
  3291. #define MC_CMD_NVRAM_INFO_V2_OUT_ERASESIZE_OFST 8
  3292. #define MC_CMD_NVRAM_INFO_V2_OUT_FLAGS_OFST 12
  3293. #define MC_CMD_NVRAM_INFO_V2_OUT_PROTECTED_LBN 0
  3294. #define MC_CMD_NVRAM_INFO_V2_OUT_PROTECTED_WIDTH 1
  3295. #define MC_CMD_NVRAM_INFO_V2_OUT_TLV_LBN 1
  3296. #define MC_CMD_NVRAM_INFO_V2_OUT_TLV_WIDTH 1
  3297. #define MC_CMD_NVRAM_INFO_V2_OUT_A_B_LBN 7
  3298. #define MC_CMD_NVRAM_INFO_V2_OUT_A_B_WIDTH 1
  3299. #define MC_CMD_NVRAM_INFO_V2_OUT_PHYSDEV_OFST 16
  3300. #define MC_CMD_NVRAM_INFO_V2_OUT_PHYSADDR_OFST 20
  3301. /* Writes must be multiples of this size. Added to support the MUM on Sorrento.
  3302. */
  3303. #define MC_CMD_NVRAM_INFO_V2_OUT_WRITESIZE_OFST 24
  3304. /***********************************/
  3305. /* MC_CMD_NVRAM_UPDATE_START
  3306. * Start a group of update operations on a virtual NVRAM partition. Locks
  3307. * required: PHY_LOCK if type==*PHY*. Returns: 0, EINVAL (bad type), EACCES (if
  3308. * PHY_LOCK required and not held).
  3309. */
  3310. #define MC_CMD_NVRAM_UPDATE_START 0x38
  3311. #define MC_CMD_0x38_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  3312. /* MC_CMD_NVRAM_UPDATE_START_IN msgrequest */
  3313. #define MC_CMD_NVRAM_UPDATE_START_IN_LEN 4
  3314. #define MC_CMD_NVRAM_UPDATE_START_IN_TYPE_OFST 0
  3315. /* Enum values, see field(s): */
  3316. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  3317. /* MC_CMD_NVRAM_UPDATE_START_OUT msgresponse */
  3318. #define MC_CMD_NVRAM_UPDATE_START_OUT_LEN 0
  3319. /***********************************/
  3320. /* MC_CMD_NVRAM_READ
  3321. * Read data from a virtual NVRAM partition. Locks required: PHY_LOCK if
  3322. * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if
  3323. * PHY_LOCK required and not held)
  3324. */
  3325. #define MC_CMD_NVRAM_READ 0x39
  3326. #define MC_CMD_0x39_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  3327. /* MC_CMD_NVRAM_READ_IN msgrequest */
  3328. #define MC_CMD_NVRAM_READ_IN_LEN 12
  3329. #define MC_CMD_NVRAM_READ_IN_TYPE_OFST 0
  3330. /* Enum values, see field(s): */
  3331. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  3332. #define MC_CMD_NVRAM_READ_IN_OFFSET_OFST 4
  3333. /* amount to read in bytes */
  3334. #define MC_CMD_NVRAM_READ_IN_LENGTH_OFST 8
  3335. /* MC_CMD_NVRAM_READ_IN_V2 msgrequest */
  3336. #define MC_CMD_NVRAM_READ_IN_V2_LEN 16
  3337. #define MC_CMD_NVRAM_READ_IN_V2_TYPE_OFST 0
  3338. /* Enum values, see field(s): */
  3339. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  3340. #define MC_CMD_NVRAM_READ_IN_V2_OFFSET_OFST 4
  3341. /* amount to read in bytes */
  3342. #define MC_CMD_NVRAM_READ_IN_V2_LENGTH_OFST 8
  3343. /* Optional control info. If a partition is stored with an A/B versioning
  3344. * scheme (i.e. in more than one physical partition in NVRAM) the host can set
  3345. * this to control which underlying physical partition is used to read data
  3346. * from. This allows it to perform a read-modify-write-verify with the write
  3347. * lock continuously held by calling NVRAM_UPDATE_START, reading the old
  3348. * contents using MODE=TARGET_CURRENT, overwriting the old partition and then
  3349. * verifying by reading with MODE=TARGET_BACKUP.
  3350. */
  3351. #define MC_CMD_NVRAM_READ_IN_V2_MODE_OFST 12
  3352. /* enum: Same as omitting MODE: caller sees data in current partition unless it
  3353. * holds the write lock in which case it sees data in the partition it is
  3354. * updating.
  3355. */
  3356. #define MC_CMD_NVRAM_READ_IN_V2_DEFAULT 0x0
  3357. /* enum: Read from the current partition of an A/B pair, even if holding the
  3358. * write lock.
  3359. */
  3360. #define MC_CMD_NVRAM_READ_IN_V2_TARGET_CURRENT 0x1
  3361. /* enum: Read from the non-current (i.e. to be updated) partition of an A/B
  3362. * pair
  3363. */
  3364. #define MC_CMD_NVRAM_READ_IN_V2_TARGET_BACKUP 0x2
  3365. /* MC_CMD_NVRAM_READ_OUT msgresponse */
  3366. #define MC_CMD_NVRAM_READ_OUT_LENMIN 1
  3367. #define MC_CMD_NVRAM_READ_OUT_LENMAX 252
  3368. #define MC_CMD_NVRAM_READ_OUT_LEN(num) (0+1*(num))
  3369. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_OFST 0
  3370. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_LEN 1
  3371. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MINNUM 1
  3372. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MAXNUM 252
  3373. /***********************************/
  3374. /* MC_CMD_NVRAM_WRITE
  3375. * Write data to a virtual NVRAM partition. Locks required: PHY_LOCK if
  3376. * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if
  3377. * PHY_LOCK required and not held)
  3378. */
  3379. #define MC_CMD_NVRAM_WRITE 0x3a
  3380. #define MC_CMD_0x3a_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  3381. /* MC_CMD_NVRAM_WRITE_IN msgrequest */
  3382. #define MC_CMD_NVRAM_WRITE_IN_LENMIN 13
  3383. #define MC_CMD_NVRAM_WRITE_IN_LENMAX 252
  3384. #define MC_CMD_NVRAM_WRITE_IN_LEN(num) (12+1*(num))
  3385. #define MC_CMD_NVRAM_WRITE_IN_TYPE_OFST 0
  3386. /* Enum values, see field(s): */
  3387. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  3388. #define MC_CMD_NVRAM_WRITE_IN_OFFSET_OFST 4
  3389. #define MC_CMD_NVRAM_WRITE_IN_LENGTH_OFST 8
  3390. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_OFST 12
  3391. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_LEN 1
  3392. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MINNUM 1
  3393. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MAXNUM 240
  3394. /* MC_CMD_NVRAM_WRITE_OUT msgresponse */
  3395. #define MC_CMD_NVRAM_WRITE_OUT_LEN 0
  3396. /***********************************/
  3397. /* MC_CMD_NVRAM_ERASE
  3398. * Erase sector(s) from a virtual NVRAM partition. Locks required: PHY_LOCK if
  3399. * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if
  3400. * PHY_LOCK required and not held)
  3401. */
  3402. #define MC_CMD_NVRAM_ERASE 0x3b
  3403. #define MC_CMD_0x3b_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  3404. /* MC_CMD_NVRAM_ERASE_IN msgrequest */
  3405. #define MC_CMD_NVRAM_ERASE_IN_LEN 12
  3406. #define MC_CMD_NVRAM_ERASE_IN_TYPE_OFST 0
  3407. /* Enum values, see field(s): */
  3408. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  3409. #define MC_CMD_NVRAM_ERASE_IN_OFFSET_OFST 4
  3410. #define MC_CMD_NVRAM_ERASE_IN_LENGTH_OFST 8
  3411. /* MC_CMD_NVRAM_ERASE_OUT msgresponse */
  3412. #define MC_CMD_NVRAM_ERASE_OUT_LEN 0
  3413. /***********************************/
  3414. /* MC_CMD_NVRAM_UPDATE_FINISH
  3415. * Finish a group of update operations on a virtual NVRAM partition. Locks
  3416. * required: PHY_LOCK if type==*PHY*. Returns: 0, EINVAL (bad
  3417. * type/offset/length), EACCES (if PHY_LOCK required and not held)
  3418. */
  3419. #define MC_CMD_NVRAM_UPDATE_FINISH 0x3c
  3420. #define MC_CMD_0x3c_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  3421. /* MC_CMD_NVRAM_UPDATE_FINISH_IN msgrequest */
  3422. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_LEN 8
  3423. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_TYPE_OFST 0
  3424. /* Enum values, see field(s): */
  3425. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  3426. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_REBOOT_OFST 4
  3427. /* MC_CMD_NVRAM_UPDATE_FINISH_OUT msgresponse */
  3428. #define MC_CMD_NVRAM_UPDATE_FINISH_OUT_LEN 0
  3429. /***********************************/
  3430. /* MC_CMD_REBOOT
  3431. * Reboot the MC.
  3432. *
  3433. * The AFTER_ASSERTION flag is intended to be used when the driver notices an
  3434. * assertion failure (at which point it is expected to perform a complete tear
  3435. * down and reinitialise), to allow both ports to reset the MC once in an
  3436. * atomic fashion.
  3437. *
  3438. * Production mc firmwares are generally compiled with REBOOT_ON_ASSERT=1,
  3439. * which means that they will automatically reboot out of the assertion
  3440. * handler, so this is in practise an optional operation. It is still
  3441. * recommended that drivers execute this to support custom firmwares with
  3442. * REBOOT_ON_ASSERT=0.
  3443. *
  3444. * Locks required: NONE Returns: Nothing. You get back a response with ERR=1,
  3445. * DATALEN=0
  3446. */
  3447. #define MC_CMD_REBOOT 0x3d
  3448. #define MC_CMD_0x3d_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  3449. /* MC_CMD_REBOOT_IN msgrequest */
  3450. #define MC_CMD_REBOOT_IN_LEN 4
  3451. #define MC_CMD_REBOOT_IN_FLAGS_OFST 0
  3452. #define MC_CMD_REBOOT_FLAGS_AFTER_ASSERTION 0x1 /* enum */
  3453. /* MC_CMD_REBOOT_OUT msgresponse */
  3454. #define MC_CMD_REBOOT_OUT_LEN 0
  3455. /***********************************/
  3456. /* MC_CMD_SCHEDINFO
  3457. * Request scheduler info. Locks required: NONE. Returns: An array of
  3458. * (timeslice,maximum overrun), one for each thread, in ascending order of
  3459. * thread address.
  3460. */
  3461. #define MC_CMD_SCHEDINFO 0x3e
  3462. #define MC_CMD_0x3e_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  3463. /* MC_CMD_SCHEDINFO_IN msgrequest */
  3464. #define MC_CMD_SCHEDINFO_IN_LEN 0
  3465. /* MC_CMD_SCHEDINFO_OUT msgresponse */
  3466. #define MC_CMD_SCHEDINFO_OUT_LENMIN 4
  3467. #define MC_CMD_SCHEDINFO_OUT_LENMAX 252
  3468. #define MC_CMD_SCHEDINFO_OUT_LEN(num) (0+4*(num))
  3469. #define MC_CMD_SCHEDINFO_OUT_DATA_OFST 0
  3470. #define MC_CMD_SCHEDINFO_OUT_DATA_LEN 4
  3471. #define MC_CMD_SCHEDINFO_OUT_DATA_MINNUM 1
  3472. #define MC_CMD_SCHEDINFO_OUT_DATA_MAXNUM 63
  3473. /***********************************/
  3474. /* MC_CMD_REBOOT_MODE
  3475. * Set the mode for the next MC reboot. Locks required: NONE. Sets the reboot
  3476. * mode to the specified value. Returns the old mode.
  3477. */
  3478. #define MC_CMD_REBOOT_MODE 0x3f
  3479. #define MC_CMD_0x3f_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  3480. /* MC_CMD_REBOOT_MODE_IN msgrequest */
  3481. #define MC_CMD_REBOOT_MODE_IN_LEN 4
  3482. #define MC_CMD_REBOOT_MODE_IN_VALUE_OFST 0
  3483. /* enum: Normal. */
  3484. #define MC_CMD_REBOOT_MODE_NORMAL 0x0
  3485. /* enum: Power-on Reset. */
  3486. #define MC_CMD_REBOOT_MODE_POR 0x2
  3487. /* enum: Snapper. */
  3488. #define MC_CMD_REBOOT_MODE_SNAPPER 0x3
  3489. /* enum: snapper fake POR */
  3490. #define MC_CMD_REBOOT_MODE_SNAPPER_POR 0x4
  3491. #define MC_CMD_REBOOT_MODE_IN_FAKE_LBN 7
  3492. #define MC_CMD_REBOOT_MODE_IN_FAKE_WIDTH 1
  3493. /* MC_CMD_REBOOT_MODE_OUT msgresponse */
  3494. #define MC_CMD_REBOOT_MODE_OUT_LEN 4
  3495. #define MC_CMD_REBOOT_MODE_OUT_VALUE_OFST 0
  3496. /***********************************/
  3497. /* MC_CMD_SENSOR_INFO
  3498. * Returns information about every available sensor.
  3499. *
  3500. * Each sensor has a single (16bit) value, and a corresponding state. The
  3501. * mapping between value and state is nominally determined by the MC, but may
  3502. * be implemented using up to 2 ranges per sensor.
  3503. *
  3504. * This call returns a mask (32bit) of the sensors that are supported by this
  3505. * platform, then an array of sensor information structures, in order of sensor
  3506. * type (but without gaps for unimplemented sensors). Each structure defines
  3507. * the ranges for the corresponding sensor. An unused range is indicated by
  3508. * equal limit values. If one range is used, a value outside that range results
  3509. * in STATE_FATAL. If two ranges are used, a value outside the second range
  3510. * results in STATE_FATAL while a value outside the first and inside the second
  3511. * range results in STATE_WARNING.
  3512. *
  3513. * Sensor masks and sensor information arrays are organised into pages. For
  3514. * backward compatibility, older host software can only use sensors in page 0.
  3515. * Bit 32 in the sensor mask was previously unused, and is no reserved for use
  3516. * as the next page flag.
  3517. *
  3518. * If the request does not contain a PAGE value then firmware will only return
  3519. * page 0 of sensor information, with bit 31 in the sensor mask cleared.
  3520. *
  3521. * If the request contains a PAGE value then firmware responds with the sensor
  3522. * mask and sensor information array for that page of sensors. In this case bit
  3523. * 31 in the mask is set if another page exists.
  3524. *
  3525. * Locks required: None Returns: 0
  3526. */
  3527. #define MC_CMD_SENSOR_INFO 0x41
  3528. #define MC_CMD_0x41_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  3529. /* MC_CMD_SENSOR_INFO_IN msgrequest */
  3530. #define MC_CMD_SENSOR_INFO_IN_LEN 0
  3531. /* MC_CMD_SENSOR_INFO_EXT_IN msgrequest */
  3532. #define MC_CMD_SENSOR_INFO_EXT_IN_LEN 4
  3533. /* Which page of sensors to report.
  3534. *
  3535. * Page 0 contains sensors 0 to 30 (sensor 31 is the next page bit).
  3536. *
  3537. * Page 1 contains sensors 32 to 62 (sensor 63 is the next page bit). etc.
  3538. */
  3539. #define MC_CMD_SENSOR_INFO_EXT_IN_PAGE_OFST 0
  3540. /* MC_CMD_SENSOR_INFO_OUT msgresponse */
  3541. #define MC_CMD_SENSOR_INFO_OUT_LENMIN 4
  3542. #define MC_CMD_SENSOR_INFO_OUT_LENMAX 252
  3543. #define MC_CMD_SENSOR_INFO_OUT_LEN(num) (4+8*(num))
  3544. #define MC_CMD_SENSOR_INFO_OUT_MASK_OFST 0
  3545. /* enum: Controller temperature: degC */
  3546. #define MC_CMD_SENSOR_CONTROLLER_TEMP 0x0
  3547. /* enum: Phy common temperature: degC */
  3548. #define MC_CMD_SENSOR_PHY_COMMON_TEMP 0x1
  3549. /* enum: Controller cooling: bool */
  3550. #define MC_CMD_SENSOR_CONTROLLER_COOLING 0x2
  3551. /* enum: Phy 0 temperature: degC */
  3552. #define MC_CMD_SENSOR_PHY0_TEMP 0x3
  3553. /* enum: Phy 0 cooling: bool */
  3554. #define MC_CMD_SENSOR_PHY0_COOLING 0x4
  3555. /* enum: Phy 1 temperature: degC */
  3556. #define MC_CMD_SENSOR_PHY1_TEMP 0x5
  3557. /* enum: Phy 1 cooling: bool */
  3558. #define MC_CMD_SENSOR_PHY1_COOLING 0x6
  3559. /* enum: 1.0v power: mV */
  3560. #define MC_CMD_SENSOR_IN_1V0 0x7
  3561. /* enum: 1.2v power: mV */
  3562. #define MC_CMD_SENSOR_IN_1V2 0x8
  3563. /* enum: 1.8v power: mV */
  3564. #define MC_CMD_SENSOR_IN_1V8 0x9
  3565. /* enum: 2.5v power: mV */
  3566. #define MC_CMD_SENSOR_IN_2V5 0xa
  3567. /* enum: 3.3v power: mV */
  3568. #define MC_CMD_SENSOR_IN_3V3 0xb
  3569. /* enum: 12v power: mV */
  3570. #define MC_CMD_SENSOR_IN_12V0 0xc
  3571. /* enum: 1.2v analogue power: mV */
  3572. #define MC_CMD_SENSOR_IN_1V2A 0xd
  3573. /* enum: reference voltage: mV */
  3574. #define MC_CMD_SENSOR_IN_VREF 0xe
  3575. /* enum: AOE FPGA power: mV */
  3576. #define MC_CMD_SENSOR_OUT_VAOE 0xf
  3577. /* enum: AOE FPGA temperature: degC */
  3578. #define MC_CMD_SENSOR_AOE_TEMP 0x10
  3579. /* enum: AOE FPGA PSU temperature: degC */
  3580. #define MC_CMD_SENSOR_PSU_AOE_TEMP 0x11
  3581. /* enum: AOE PSU temperature: degC */
  3582. #define MC_CMD_SENSOR_PSU_TEMP 0x12
  3583. /* enum: Fan 0 speed: RPM */
  3584. #define MC_CMD_SENSOR_FAN_0 0x13
  3585. /* enum: Fan 1 speed: RPM */
  3586. #define MC_CMD_SENSOR_FAN_1 0x14
  3587. /* enum: Fan 2 speed: RPM */
  3588. #define MC_CMD_SENSOR_FAN_2 0x15
  3589. /* enum: Fan 3 speed: RPM */
  3590. #define MC_CMD_SENSOR_FAN_3 0x16
  3591. /* enum: Fan 4 speed: RPM */
  3592. #define MC_CMD_SENSOR_FAN_4 0x17
  3593. /* enum: AOE FPGA input power: mV */
  3594. #define MC_CMD_SENSOR_IN_VAOE 0x18
  3595. /* enum: AOE FPGA current: mA */
  3596. #define MC_CMD_SENSOR_OUT_IAOE 0x19
  3597. /* enum: AOE FPGA input current: mA */
  3598. #define MC_CMD_SENSOR_IN_IAOE 0x1a
  3599. /* enum: NIC power consumption: W */
  3600. #define MC_CMD_SENSOR_NIC_POWER 0x1b
  3601. /* enum: 0.9v power voltage: mV */
  3602. #define MC_CMD_SENSOR_IN_0V9 0x1c
  3603. /* enum: 0.9v power current: mA */
  3604. #define MC_CMD_SENSOR_IN_I0V9 0x1d
  3605. /* enum: 1.2v power current: mA */
  3606. #define MC_CMD_SENSOR_IN_I1V2 0x1e
  3607. /* enum: Not a sensor: reserved for the next page flag */
  3608. #define MC_CMD_SENSOR_PAGE0_NEXT 0x1f
  3609. /* enum: 0.9v power voltage (at ADC): mV */
  3610. #define MC_CMD_SENSOR_IN_0V9_ADC 0x20
  3611. /* enum: Controller temperature 2: degC */
  3612. #define MC_CMD_SENSOR_CONTROLLER_2_TEMP 0x21
  3613. /* enum: Voltage regulator internal temperature: degC */
  3614. #define MC_CMD_SENSOR_VREG_INTERNAL_TEMP 0x22
  3615. /* enum: 0.9V voltage regulator temperature: degC */
  3616. #define MC_CMD_SENSOR_VREG_0V9_TEMP 0x23
  3617. /* enum: 1.2V voltage regulator temperature: degC */
  3618. #define MC_CMD_SENSOR_VREG_1V2_TEMP 0x24
  3619. /* enum: controller internal temperature sensor voltage (internal ADC): mV */
  3620. #define MC_CMD_SENSOR_CONTROLLER_VPTAT 0x25
  3621. /* enum: controller internal temperature (internal ADC): degC */
  3622. #define MC_CMD_SENSOR_CONTROLLER_INTERNAL_TEMP 0x26
  3623. /* enum: controller internal temperature sensor voltage (external ADC): mV */
  3624. #define MC_CMD_SENSOR_CONTROLLER_VPTAT_EXTADC 0x27
  3625. /* enum: controller internal temperature (external ADC): degC */
  3626. #define MC_CMD_SENSOR_CONTROLLER_INTERNAL_TEMP_EXTADC 0x28
  3627. /* enum: ambient temperature: degC */
  3628. #define MC_CMD_SENSOR_AMBIENT_TEMP 0x29
  3629. /* enum: air flow: bool */
  3630. #define MC_CMD_SENSOR_AIRFLOW 0x2a
  3631. /* enum: voltage between VSS08D and VSS08D at CSR: mV */
  3632. #define MC_CMD_SENSOR_VDD08D_VSS08D_CSR 0x2b
  3633. /* enum: voltage between VSS08D and VSS08D at CSR (external ADC): mV */
  3634. #define MC_CMD_SENSOR_VDD08D_VSS08D_CSR_EXTADC 0x2c
  3635. /* enum: Hotpoint temperature: degC */
  3636. #define MC_CMD_SENSOR_HOTPOINT_TEMP 0x2d
  3637. /* enum: Port 0 PHY power switch over-current: bool */
  3638. #define MC_CMD_SENSOR_PHY_POWER_PORT0 0x2e
  3639. /* enum: Port 1 PHY power switch over-current: bool */
  3640. #define MC_CMD_SENSOR_PHY_POWER_PORT1 0x2f
  3641. /* enum: Mop-up microcontroller reference voltage (millivolts) */
  3642. #define MC_CMD_SENSOR_MUM_VCC 0x30
  3643. /* enum: 0.9v power phase A voltage: mV */
  3644. #define MC_CMD_SENSOR_IN_0V9_A 0x31
  3645. /* enum: 0.9v power phase A current: mA */
  3646. #define MC_CMD_SENSOR_IN_I0V9_A 0x32
  3647. /* enum: 0.9V voltage regulator phase A temperature: degC */
  3648. #define MC_CMD_SENSOR_VREG_0V9_A_TEMP 0x33
  3649. /* enum: 0.9v power phase B voltage: mV */
  3650. #define MC_CMD_SENSOR_IN_0V9_B 0x34
  3651. /* enum: 0.9v power phase B current: mA */
  3652. #define MC_CMD_SENSOR_IN_I0V9_B 0x35
  3653. /* enum: 0.9V voltage regulator phase B temperature: degC */
  3654. #define MC_CMD_SENSOR_VREG_0V9_B_TEMP 0x36
  3655. /* enum: CCOM AVREG 1v2 supply (interval ADC): mV */
  3656. #define MC_CMD_SENSOR_CCOM_AVREG_1V2_SUPPLY 0x37
  3657. /* enum: CCOM AVREG 1v2 supply (external ADC): mV */
  3658. #define MC_CMD_SENSOR_CCOM_AVREG_1V2_SUPPLY_EXTADC 0x38
  3659. /* enum: CCOM AVREG 1v8 supply (interval ADC): mV */
  3660. #define MC_CMD_SENSOR_CCOM_AVREG_1V8_SUPPLY 0x39
  3661. /* enum: CCOM AVREG 1v8 supply (external ADC): mV */
  3662. #define MC_CMD_SENSOR_CCOM_AVREG_1V8_SUPPLY_EXTADC 0x3a
  3663. /* enum: CCOM RTS temperature: degC */
  3664. #define MC_CMD_SENSOR_CONTROLLER_RTS 0x3b
  3665. /* enum: Not a sensor: reserved for the next page flag */
  3666. #define MC_CMD_SENSOR_PAGE1_NEXT 0x3f
  3667. /* enum: controller internal temperature sensor voltage on master core
  3668. * (internal ADC): mV
  3669. */
  3670. #define MC_CMD_SENSOR_CONTROLLER_MASTER_VPTAT 0x40
  3671. /* enum: controller internal temperature on master core (internal ADC): degC */
  3672. #define MC_CMD_SENSOR_CONTROLLER_MASTER_INTERNAL_TEMP 0x41
  3673. /* enum: controller internal temperature sensor voltage on master core
  3674. * (external ADC): mV
  3675. */
  3676. #define MC_CMD_SENSOR_CONTROLLER_MASTER_VPTAT_EXTADC 0x42
  3677. /* enum: controller internal temperature on master core (external ADC): degC */
  3678. #define MC_CMD_SENSOR_CONTROLLER_MASTER_INTERNAL_TEMP_EXTADC 0x43
  3679. /* enum: controller internal temperature on slave core sensor voltage (internal
  3680. * ADC): mV
  3681. */
  3682. #define MC_CMD_SENSOR_CONTROLLER_SLAVE_VPTAT 0x44
  3683. /* enum: controller internal temperature on slave core (internal ADC): degC */
  3684. #define MC_CMD_SENSOR_CONTROLLER_SLAVE_INTERNAL_TEMP 0x45
  3685. /* enum: controller internal temperature on slave core sensor voltage (external
  3686. * ADC): mV
  3687. */
  3688. #define MC_CMD_SENSOR_CONTROLLER_SLAVE_VPTAT_EXTADC 0x46
  3689. /* enum: controller internal temperature on slave core (external ADC): degC */
  3690. #define MC_CMD_SENSOR_CONTROLLER_SLAVE_INTERNAL_TEMP_EXTADC 0x47
  3691. /* enum: Voltage supplied to the SODIMMs from their power supply: mV */
  3692. #define MC_CMD_SENSOR_SODIMM_VOUT 0x49
  3693. /* enum: Temperature of SODIMM 0 (if installed): degC */
  3694. #define MC_CMD_SENSOR_SODIMM_0_TEMP 0x4a
  3695. /* enum: Temperature of SODIMM 1 (if installed): degC */
  3696. #define MC_CMD_SENSOR_SODIMM_1_TEMP 0x4b
  3697. /* enum: Voltage supplied to the QSFP #0 from their power supply: mV */
  3698. #define MC_CMD_SENSOR_PHY0_VCC 0x4c
  3699. /* enum: Voltage supplied to the QSFP #1 from their power supply: mV */
  3700. #define MC_CMD_SENSOR_PHY1_VCC 0x4d
  3701. /* enum: Controller die temperature (TDIODE): degC */
  3702. #define MC_CMD_SENSOR_CONTROLLER_TDIODE_TEMP 0x4e
  3703. /* enum: Board temperature (front): degC */
  3704. #define MC_CMD_SENSOR_BOARD_FRONT_TEMP 0x4f
  3705. /* enum: Board temperature (back): degC */
  3706. #define MC_CMD_SENSOR_BOARD_BACK_TEMP 0x50
  3707. /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF */
  3708. #define MC_CMD_SENSOR_ENTRY_OFST 4
  3709. #define MC_CMD_SENSOR_ENTRY_LEN 8
  3710. #define MC_CMD_SENSOR_ENTRY_LO_OFST 4
  3711. #define MC_CMD_SENSOR_ENTRY_HI_OFST 8
  3712. #define MC_CMD_SENSOR_ENTRY_MINNUM 0
  3713. #define MC_CMD_SENSOR_ENTRY_MAXNUM 31
  3714. /* MC_CMD_SENSOR_INFO_EXT_OUT msgresponse */
  3715. #define MC_CMD_SENSOR_INFO_EXT_OUT_LENMIN 4
  3716. #define MC_CMD_SENSOR_INFO_EXT_OUT_LENMAX 252
  3717. #define MC_CMD_SENSOR_INFO_EXT_OUT_LEN(num) (4+8*(num))
  3718. #define MC_CMD_SENSOR_INFO_EXT_OUT_MASK_OFST 0
  3719. /* Enum values, see field(s): */
  3720. /* MC_CMD_SENSOR_INFO_OUT */
  3721. #define MC_CMD_SENSOR_INFO_EXT_OUT_NEXT_PAGE_LBN 31
  3722. #define MC_CMD_SENSOR_INFO_EXT_OUT_NEXT_PAGE_WIDTH 1
  3723. /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF */
  3724. /* MC_CMD_SENSOR_ENTRY_OFST 4 */
  3725. /* MC_CMD_SENSOR_ENTRY_LEN 8 */
  3726. /* MC_CMD_SENSOR_ENTRY_LO_OFST 4 */
  3727. /* MC_CMD_SENSOR_ENTRY_HI_OFST 8 */
  3728. /* MC_CMD_SENSOR_ENTRY_MINNUM 0 */
  3729. /* MC_CMD_SENSOR_ENTRY_MAXNUM 31 */
  3730. /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF structuredef */
  3731. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_LEN 8
  3732. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_OFST 0
  3733. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_LEN 2
  3734. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_LBN 0
  3735. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_WIDTH 16
  3736. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_OFST 2
  3737. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_LEN 2
  3738. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_LBN 16
  3739. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_WIDTH 16
  3740. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_OFST 4
  3741. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_LEN 2
  3742. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_LBN 32
  3743. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_WIDTH 16
  3744. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_OFST 6
  3745. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_LEN 2
  3746. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_LBN 48
  3747. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_WIDTH 16
  3748. /***********************************/
  3749. /* MC_CMD_READ_SENSORS
  3750. * Returns the current reading from each sensor. DMAs an array of sensor
  3751. * readings, in order of sensor type (but without gaps for unimplemented
  3752. * sensors), into host memory. Each array element is a
  3753. * MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF dword.
  3754. *
  3755. * If the request does not contain the LENGTH field then only sensors 0 to 30
  3756. * are reported, to avoid DMA buffer overflow in older host software. If the
  3757. * sensor reading require more space than the LENGTH allows, then return
  3758. * EINVAL.
  3759. *
  3760. * The MC will send a SENSOREVT event every time any sensor changes state. The
  3761. * driver is responsible for ensuring that it doesn't miss any events. The
  3762. * board will function normally if all sensors are in STATE_OK or
  3763. * STATE_WARNING. Otherwise the board should not be expected to function.
  3764. */
  3765. #define MC_CMD_READ_SENSORS 0x42
  3766. #define MC_CMD_0x42_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  3767. /* MC_CMD_READ_SENSORS_IN msgrequest */
  3768. #define MC_CMD_READ_SENSORS_IN_LEN 8
  3769. /* DMA address of host buffer for sensor readings (must be 4Kbyte aligned). */
  3770. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_OFST 0
  3771. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LEN 8
  3772. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LO_OFST 0
  3773. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_HI_OFST 4
  3774. /* MC_CMD_READ_SENSORS_EXT_IN msgrequest */
  3775. #define MC_CMD_READ_SENSORS_EXT_IN_LEN 12
  3776. /* DMA address of host buffer for sensor readings (must be 4Kbyte aligned). */
  3777. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_OFST 0
  3778. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LEN 8
  3779. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LO_OFST 0
  3780. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_HI_OFST 4
  3781. /* Size in bytes of host buffer. */
  3782. #define MC_CMD_READ_SENSORS_EXT_IN_LENGTH_OFST 8
  3783. /* MC_CMD_READ_SENSORS_OUT msgresponse */
  3784. #define MC_CMD_READ_SENSORS_OUT_LEN 0
  3785. /* MC_CMD_READ_SENSORS_EXT_OUT msgresponse */
  3786. #define MC_CMD_READ_SENSORS_EXT_OUT_LEN 0
  3787. /* MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF structuredef */
  3788. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_LEN 4
  3789. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_OFST 0
  3790. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_LEN 2
  3791. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_LBN 0
  3792. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_WIDTH 16
  3793. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_OFST 2
  3794. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_LEN 1
  3795. /* enum: Ok. */
  3796. #define MC_CMD_SENSOR_STATE_OK 0x0
  3797. /* enum: Breached warning threshold. */
  3798. #define MC_CMD_SENSOR_STATE_WARNING 0x1
  3799. /* enum: Breached fatal threshold. */
  3800. #define MC_CMD_SENSOR_STATE_FATAL 0x2
  3801. /* enum: Fault with sensor. */
  3802. #define MC_CMD_SENSOR_STATE_BROKEN 0x3
  3803. /* enum: Sensor is working but does not currently have a reading. */
  3804. #define MC_CMD_SENSOR_STATE_NO_READING 0x4
  3805. /* enum: Sensor initialisation failed. */
  3806. #define MC_CMD_SENSOR_STATE_INIT_FAILED 0x5
  3807. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_LBN 16
  3808. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_WIDTH 8
  3809. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_OFST 3
  3810. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_LEN 1
  3811. /* Enum values, see field(s): */
  3812. /* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */
  3813. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_LBN 24
  3814. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_WIDTH 8
  3815. /***********************************/
  3816. /* MC_CMD_GET_PHY_STATE
  3817. * Report current state of PHY. A 'zombie' PHY is a PHY that has failed to boot
  3818. * (e.g. due to missing or corrupted firmware). Locks required: None. Return
  3819. * code: 0
  3820. */
  3821. #define MC_CMD_GET_PHY_STATE 0x43
  3822. #define MC_CMD_0x43_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  3823. /* MC_CMD_GET_PHY_STATE_IN msgrequest */
  3824. #define MC_CMD_GET_PHY_STATE_IN_LEN 0
  3825. /* MC_CMD_GET_PHY_STATE_OUT msgresponse */
  3826. #define MC_CMD_GET_PHY_STATE_OUT_LEN 4
  3827. #define MC_CMD_GET_PHY_STATE_OUT_STATE_OFST 0
  3828. /* enum: Ok. */
  3829. #define MC_CMD_PHY_STATE_OK 0x1
  3830. /* enum: Faulty. */
  3831. #define MC_CMD_PHY_STATE_ZOMBIE 0x2
  3832. /***********************************/
  3833. /* MC_CMD_SETUP_8021QBB
  3834. * 802.1Qbb control. 8 Tx queues that map to priorities 0 - 7. Use all 1s to
  3835. * disable 802.Qbb for a given priority.
  3836. */
  3837. #define MC_CMD_SETUP_8021QBB 0x44
  3838. /* MC_CMD_SETUP_8021QBB_IN msgrequest */
  3839. #define MC_CMD_SETUP_8021QBB_IN_LEN 32
  3840. #define MC_CMD_SETUP_8021QBB_IN_TXQS_OFST 0
  3841. #define MC_CMD_SETUP_8021QBB_IN_TXQS_LEN 32
  3842. /* MC_CMD_SETUP_8021QBB_OUT msgresponse */
  3843. #define MC_CMD_SETUP_8021QBB_OUT_LEN 0
  3844. /***********************************/
  3845. /* MC_CMD_WOL_FILTER_GET
  3846. * Retrieve ID of any WoL filters. Locks required: None. Returns: 0, ENOSYS
  3847. */
  3848. #define MC_CMD_WOL_FILTER_GET 0x45
  3849. #define MC_CMD_0x45_PRIVILEGE_CTG SRIOV_CTG_LINK
  3850. /* MC_CMD_WOL_FILTER_GET_IN msgrequest */
  3851. #define MC_CMD_WOL_FILTER_GET_IN_LEN 0
  3852. /* MC_CMD_WOL_FILTER_GET_OUT msgresponse */
  3853. #define MC_CMD_WOL_FILTER_GET_OUT_LEN 4
  3854. #define MC_CMD_WOL_FILTER_GET_OUT_FILTER_ID_OFST 0
  3855. /***********************************/
  3856. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD
  3857. * Add a protocol offload to NIC for lights-out state. Locks required: None.
  3858. * Returns: 0, ENOSYS
  3859. */
  3860. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD 0x46
  3861. #define MC_CMD_0x46_PRIVILEGE_CTG SRIOV_CTG_LINK
  3862. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN msgrequest */
  3863. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMIN 8
  3864. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMAX 252
  3865. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LEN(num) (4+4*(num))
  3866. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0
  3867. #define MC_CMD_LIGHTSOUT_OFFLOAD_PROTOCOL_ARP 0x1 /* enum */
  3868. #define MC_CMD_LIGHTSOUT_OFFLOAD_PROTOCOL_NS 0x2 /* enum */
  3869. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_OFST 4
  3870. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_LEN 4
  3871. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MINNUM 1
  3872. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MAXNUM 62
  3873. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP msgrequest */
  3874. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_LEN 14
  3875. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 */
  3876. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_MAC_OFST 4
  3877. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_MAC_LEN 6
  3878. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_IP_OFST 10
  3879. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS msgrequest */
  3880. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_LEN 42
  3881. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 */
  3882. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_MAC_OFST 4
  3883. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_MAC_LEN 6
  3884. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_SNIPV6_OFST 10
  3885. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_SNIPV6_LEN 16
  3886. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_IPV6_OFST 26
  3887. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_IPV6_LEN 16
  3888. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT msgresponse */
  3889. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_LEN 4
  3890. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_FILTER_ID_OFST 0
  3891. /***********************************/
  3892. /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD
  3893. * Remove a protocol offload from NIC for lights-out state. Locks required:
  3894. * None. Returns: 0, ENOSYS
  3895. */
  3896. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD 0x47
  3897. #define MC_CMD_0x47_PRIVILEGE_CTG SRIOV_CTG_LINK
  3898. /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN msgrequest */
  3899. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_LEN 8
  3900. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0
  3901. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_FILTER_ID_OFST 4
  3902. /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_OUT msgresponse */
  3903. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_OUT_LEN 0
  3904. /***********************************/
  3905. /* MC_CMD_MAC_RESET_RESTORE
  3906. * Restore MAC after block reset. Locks required: None. Returns: 0.
  3907. */
  3908. #define MC_CMD_MAC_RESET_RESTORE 0x48
  3909. /* MC_CMD_MAC_RESET_RESTORE_IN msgrequest */
  3910. #define MC_CMD_MAC_RESET_RESTORE_IN_LEN 0
  3911. /* MC_CMD_MAC_RESET_RESTORE_OUT msgresponse */
  3912. #define MC_CMD_MAC_RESET_RESTORE_OUT_LEN 0
  3913. /***********************************/
  3914. /* MC_CMD_TESTASSERT
  3915. * Deliberately trigger an assert-detonation in the firmware for testing
  3916. * purposes (i.e. to allow tests that the driver copes gracefully). Locks
  3917. * required: None Returns: 0
  3918. */
  3919. #define MC_CMD_TESTASSERT 0x49
  3920. #define MC_CMD_0x49_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  3921. /* MC_CMD_TESTASSERT_IN msgrequest */
  3922. #define MC_CMD_TESTASSERT_IN_LEN 0
  3923. /* MC_CMD_TESTASSERT_OUT msgresponse */
  3924. #define MC_CMD_TESTASSERT_OUT_LEN 0
  3925. /***********************************/
  3926. /* MC_CMD_WORKAROUND
  3927. * Enable/Disable a given workaround. The mcfw will return EINVAL if it doesn't
  3928. * understand the given workaround number - which should not be treated as a
  3929. * hard error by client code. This op does not imply any semantics about each
  3930. * workaround, that's between the driver and the mcfw on a per-workaround
  3931. * basis. Locks required: None. Returns: 0, EINVAL .
  3932. */
  3933. #define MC_CMD_WORKAROUND 0x4a
  3934. #define MC_CMD_0x4a_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  3935. /* MC_CMD_WORKAROUND_IN msgrequest */
  3936. #define MC_CMD_WORKAROUND_IN_LEN 8
  3937. /* The enums here must correspond with those in MC_CMD_GET_WORKAROUND. */
  3938. #define MC_CMD_WORKAROUND_IN_TYPE_OFST 0
  3939. /* enum: Bug 17230 work around. */
  3940. #define MC_CMD_WORKAROUND_BUG17230 0x1
  3941. /* enum: Bug 35388 work around (unsafe EVQ writes). */
  3942. #define MC_CMD_WORKAROUND_BUG35388 0x2
  3943. /* enum: Bug35017 workaround (A64 tables must be identity map) */
  3944. #define MC_CMD_WORKAROUND_BUG35017 0x3
  3945. /* enum: Bug 41750 present (MC_CMD_TRIGGER_INTERRUPT won't work) */
  3946. #define MC_CMD_WORKAROUND_BUG41750 0x4
  3947. /* enum: Bug 42008 present (Interrupts can overtake associated events). Caution
  3948. * - before adding code that queries this workaround, remember that there's
  3949. * released Monza firmware that doesn't understand MC_CMD_WORKAROUND_BUG42008,
  3950. * and will hence (incorrectly) report that the bug doesn't exist.
  3951. */
  3952. #define MC_CMD_WORKAROUND_BUG42008 0x5
  3953. /* enum: Bug 26807 features present in firmware (multicast filter chaining)
  3954. * This feature cannot be turned on/off while there are any filters already
  3955. * present. The behaviour in such case depends on the acting client's privilege
  3956. * level. If the client has the admin privilege, then all functions that have
  3957. * filters installed will be FLRed and the FLR_DONE flag will be set. Otherwise
  3958. * the command will fail with MC_CMD_ERR_FILTERS_PRESENT.
  3959. */
  3960. #define MC_CMD_WORKAROUND_BUG26807 0x6
  3961. /* 0 = disable the workaround indicated by TYPE; any non-zero value = enable
  3962. * the workaround
  3963. */
  3964. #define MC_CMD_WORKAROUND_IN_ENABLED_OFST 4
  3965. /* MC_CMD_WORKAROUND_OUT msgresponse */
  3966. #define MC_CMD_WORKAROUND_OUT_LEN 0
  3967. /* MC_CMD_WORKAROUND_EXT_OUT msgresponse: This response format will be used
  3968. * when (TYPE == MC_CMD_WORKAROUND_BUG26807)
  3969. */
  3970. #define MC_CMD_WORKAROUND_EXT_OUT_LEN 4
  3971. #define MC_CMD_WORKAROUND_EXT_OUT_FLAGS_OFST 0
  3972. #define MC_CMD_WORKAROUND_EXT_OUT_FLR_DONE_LBN 0
  3973. #define MC_CMD_WORKAROUND_EXT_OUT_FLR_DONE_WIDTH 1
  3974. /***********************************/
  3975. /* MC_CMD_GET_PHY_MEDIA_INFO
  3976. * Read media-specific data from PHY (e.g. SFP/SFP+ module ID information for
  3977. * SFP+ PHYs). The 'media type' can be found via GET_PHY_CFG
  3978. * (GET_PHY_CFG_OUT_MEDIA_TYPE); the valid 'page number' input values, and the
  3979. * output data, are interpreted on a per-type basis. For SFP+: PAGE=0 or 1
  3980. * returns a 128-byte block read from module I2C address 0xA0 offset 0 or 0x80.
  3981. * Anything else: currently undefined. Locks required: None. Return code: 0.
  3982. */
  3983. #define MC_CMD_GET_PHY_MEDIA_INFO 0x4b
  3984. #define MC_CMD_0x4b_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  3985. /* MC_CMD_GET_PHY_MEDIA_INFO_IN msgrequest */
  3986. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_LEN 4
  3987. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_PAGE_OFST 0
  3988. /* MC_CMD_GET_PHY_MEDIA_INFO_OUT msgresponse */
  3989. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMIN 5
  3990. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMAX 252
  3991. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LEN(num) (4+1*(num))
  3992. /* in bytes */
  3993. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATALEN_OFST 0
  3994. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_OFST 4
  3995. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_LEN 1
  3996. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MINNUM 1
  3997. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MAXNUM 248
  3998. /***********************************/
  3999. /* MC_CMD_NVRAM_TEST
  4000. * Test a particular NVRAM partition for valid contents (where "valid" depends
  4001. * on the type of partition).
  4002. */
  4003. #define MC_CMD_NVRAM_TEST 0x4c
  4004. #define MC_CMD_0x4c_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  4005. /* MC_CMD_NVRAM_TEST_IN msgrequest */
  4006. #define MC_CMD_NVRAM_TEST_IN_LEN 4
  4007. #define MC_CMD_NVRAM_TEST_IN_TYPE_OFST 0
  4008. /* Enum values, see field(s): */
  4009. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  4010. /* MC_CMD_NVRAM_TEST_OUT msgresponse */
  4011. #define MC_CMD_NVRAM_TEST_OUT_LEN 4
  4012. #define MC_CMD_NVRAM_TEST_OUT_RESULT_OFST 0
  4013. /* enum: Passed. */
  4014. #define MC_CMD_NVRAM_TEST_PASS 0x0
  4015. /* enum: Failed. */
  4016. #define MC_CMD_NVRAM_TEST_FAIL 0x1
  4017. /* enum: Not supported. */
  4018. #define MC_CMD_NVRAM_TEST_NOTSUPP 0x2
  4019. /***********************************/
  4020. /* MC_CMD_MRSFP_TWEAK
  4021. * Read status and/or set parameters for the 'mrsfp' driver in mr_rusty builds.
  4022. * I2C I/O expander bits are always read; if equaliser parameters are supplied,
  4023. * they are configured first. Locks required: None. Return code: 0, EINVAL.
  4024. */
  4025. #define MC_CMD_MRSFP_TWEAK 0x4d
  4026. /* MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG msgrequest */
  4027. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_LEN 16
  4028. /* 0-6 low->high de-emph. */
  4029. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_LEVEL_OFST 0
  4030. /* 0-8 low->high ref.V */
  4031. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_DT_CFG_OFST 4
  4032. /* 0-8 0-8 low->high boost */
  4033. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_BOOST_OFST 8
  4034. /* 0-8 low->high ref.V */
  4035. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_DT_CFG_OFST 12
  4036. /* MC_CMD_MRSFP_TWEAK_IN_READ_ONLY msgrequest */
  4037. #define MC_CMD_MRSFP_TWEAK_IN_READ_ONLY_LEN 0
  4038. /* MC_CMD_MRSFP_TWEAK_OUT msgresponse */
  4039. #define MC_CMD_MRSFP_TWEAK_OUT_LEN 12
  4040. /* input bits */
  4041. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_INPUTS_OFST 0
  4042. /* output bits */
  4043. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_OUTPUTS_OFST 4
  4044. /* direction */
  4045. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_OFST 8
  4046. /* enum: Out. */
  4047. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_OUT 0x0
  4048. /* enum: In. */
  4049. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_IN 0x1
  4050. /***********************************/
  4051. /* MC_CMD_SENSOR_SET_LIMS
  4052. * Adjusts the sensor limits. This is a warranty-voiding operation. Returns:
  4053. * ENOENT if the sensor specified does not exist, EINVAL if the limits are out
  4054. * of range.
  4055. */
  4056. #define MC_CMD_SENSOR_SET_LIMS 0x4e
  4057. #define MC_CMD_0x4e_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  4058. /* MC_CMD_SENSOR_SET_LIMS_IN msgrequest */
  4059. #define MC_CMD_SENSOR_SET_LIMS_IN_LEN 20
  4060. #define MC_CMD_SENSOR_SET_LIMS_IN_SENSOR_OFST 0
  4061. /* Enum values, see field(s): */
  4062. /* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */
  4063. /* interpretation is is sensor-specific. */
  4064. #define MC_CMD_SENSOR_SET_LIMS_IN_LOW0_OFST 4
  4065. /* interpretation is is sensor-specific. */
  4066. #define MC_CMD_SENSOR_SET_LIMS_IN_HI0_OFST 8
  4067. /* interpretation is is sensor-specific. */
  4068. #define MC_CMD_SENSOR_SET_LIMS_IN_LOW1_OFST 12
  4069. /* interpretation is is sensor-specific. */
  4070. #define MC_CMD_SENSOR_SET_LIMS_IN_HI1_OFST 16
  4071. /* MC_CMD_SENSOR_SET_LIMS_OUT msgresponse */
  4072. #define MC_CMD_SENSOR_SET_LIMS_OUT_LEN 0
  4073. /***********************************/
  4074. /* MC_CMD_GET_RESOURCE_LIMITS
  4075. */
  4076. #define MC_CMD_GET_RESOURCE_LIMITS 0x4f
  4077. /* MC_CMD_GET_RESOURCE_LIMITS_IN msgrequest */
  4078. #define MC_CMD_GET_RESOURCE_LIMITS_IN_LEN 0
  4079. /* MC_CMD_GET_RESOURCE_LIMITS_OUT msgresponse */
  4080. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_LEN 16
  4081. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_BUFTBL_OFST 0
  4082. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_EVQ_OFST 4
  4083. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_RXQ_OFST 8
  4084. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_TXQ_OFST 12
  4085. /***********************************/
  4086. /* MC_CMD_NVRAM_PARTITIONS
  4087. * Reads the list of available virtual NVRAM partition types. Locks required:
  4088. * none. Returns: 0, EINVAL (bad type).
  4089. */
  4090. #define MC_CMD_NVRAM_PARTITIONS 0x51
  4091. #define MC_CMD_0x51_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  4092. /* MC_CMD_NVRAM_PARTITIONS_IN msgrequest */
  4093. #define MC_CMD_NVRAM_PARTITIONS_IN_LEN 0
  4094. /* MC_CMD_NVRAM_PARTITIONS_OUT msgresponse */
  4095. #define MC_CMD_NVRAM_PARTITIONS_OUT_LENMIN 4
  4096. #define MC_CMD_NVRAM_PARTITIONS_OUT_LENMAX 252
  4097. #define MC_CMD_NVRAM_PARTITIONS_OUT_LEN(num) (4+4*(num))
  4098. /* total number of partitions */
  4099. #define MC_CMD_NVRAM_PARTITIONS_OUT_NUM_PARTITIONS_OFST 0
  4100. /* type ID code for each of NUM_PARTITIONS partitions */
  4101. #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_OFST 4
  4102. #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_LEN 4
  4103. #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_MINNUM 0
  4104. #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_MAXNUM 62
  4105. /***********************************/
  4106. /* MC_CMD_NVRAM_METADATA
  4107. * Reads soft metadata for a virtual NVRAM partition type. Locks required:
  4108. * none. Returns: 0, EINVAL (bad type).
  4109. */
  4110. #define MC_CMD_NVRAM_METADATA 0x52
  4111. #define MC_CMD_0x52_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  4112. /* MC_CMD_NVRAM_METADATA_IN msgrequest */
  4113. #define MC_CMD_NVRAM_METADATA_IN_LEN 4
  4114. /* Partition type ID code */
  4115. #define MC_CMD_NVRAM_METADATA_IN_TYPE_OFST 0
  4116. /* MC_CMD_NVRAM_METADATA_OUT msgresponse */
  4117. #define MC_CMD_NVRAM_METADATA_OUT_LENMIN 20
  4118. #define MC_CMD_NVRAM_METADATA_OUT_LENMAX 252
  4119. #define MC_CMD_NVRAM_METADATA_OUT_LEN(num) (20+1*(num))
  4120. /* Partition type ID code */
  4121. #define MC_CMD_NVRAM_METADATA_OUT_TYPE_OFST 0
  4122. #define MC_CMD_NVRAM_METADATA_OUT_FLAGS_OFST 4
  4123. #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_VALID_LBN 0
  4124. #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_VALID_WIDTH 1
  4125. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_VALID_LBN 1
  4126. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_VALID_WIDTH 1
  4127. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_VALID_LBN 2
  4128. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_VALID_WIDTH 1
  4129. /* Subtype ID code for content of this partition */
  4130. #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_OFST 8
  4131. /* 1st component of W.X.Y.Z version number for content of this partition */
  4132. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_W_OFST 12
  4133. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_W_LEN 2
  4134. /* 2nd component of W.X.Y.Z version number for content of this partition */
  4135. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_X_OFST 14
  4136. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_X_LEN 2
  4137. /* 3rd component of W.X.Y.Z version number for content of this partition */
  4138. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Y_OFST 16
  4139. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Y_LEN 2
  4140. /* 4th component of W.X.Y.Z version number for content of this partition */
  4141. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Z_OFST 18
  4142. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Z_LEN 2
  4143. /* Zero-terminated string describing the content of this partition */
  4144. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_OFST 20
  4145. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_LEN 1
  4146. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_MINNUM 0
  4147. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_MAXNUM 232
  4148. /***********************************/
  4149. /* MC_CMD_GET_MAC_ADDRESSES
  4150. * Returns the base MAC, count and stride for the requesting function
  4151. */
  4152. #define MC_CMD_GET_MAC_ADDRESSES 0x55
  4153. #define MC_CMD_0x55_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  4154. /* MC_CMD_GET_MAC_ADDRESSES_IN msgrequest */
  4155. #define MC_CMD_GET_MAC_ADDRESSES_IN_LEN 0
  4156. /* MC_CMD_GET_MAC_ADDRESSES_OUT msgresponse */
  4157. #define MC_CMD_GET_MAC_ADDRESSES_OUT_LEN 16
  4158. /* Base MAC address */
  4159. #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_ADDR_BASE_OFST 0
  4160. #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_ADDR_BASE_LEN 6
  4161. /* Padding */
  4162. #define MC_CMD_GET_MAC_ADDRESSES_OUT_RESERVED_OFST 6
  4163. #define MC_CMD_GET_MAC_ADDRESSES_OUT_RESERVED_LEN 2
  4164. /* Number of allocated MAC addresses */
  4165. #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_COUNT_OFST 8
  4166. /* Spacing of allocated MAC addresses */
  4167. #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_STRIDE_OFST 12
  4168. /***********************************/
  4169. /* MC_CMD_CLP
  4170. * Perform a CLP related operation
  4171. */
  4172. #define MC_CMD_CLP 0x56
  4173. #define MC_CMD_0x56_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  4174. /* MC_CMD_CLP_IN msgrequest */
  4175. #define MC_CMD_CLP_IN_LEN 4
  4176. /* Sub operation */
  4177. #define MC_CMD_CLP_IN_OP_OFST 0
  4178. /* enum: Return to factory default settings */
  4179. #define MC_CMD_CLP_OP_DEFAULT 0x1
  4180. /* enum: Set MAC address */
  4181. #define MC_CMD_CLP_OP_SET_MAC 0x2
  4182. /* enum: Get MAC address */
  4183. #define MC_CMD_CLP_OP_GET_MAC 0x3
  4184. /* enum: Set UEFI/GPXE boot mode */
  4185. #define MC_CMD_CLP_OP_SET_BOOT 0x4
  4186. /* enum: Get UEFI/GPXE boot mode */
  4187. #define MC_CMD_CLP_OP_GET_BOOT 0x5
  4188. /* MC_CMD_CLP_OUT msgresponse */
  4189. #define MC_CMD_CLP_OUT_LEN 0
  4190. /* MC_CMD_CLP_IN_DEFAULT msgrequest */
  4191. #define MC_CMD_CLP_IN_DEFAULT_LEN 4
  4192. /* MC_CMD_CLP_IN_OP_OFST 0 */
  4193. /* MC_CMD_CLP_OUT_DEFAULT msgresponse */
  4194. #define MC_CMD_CLP_OUT_DEFAULT_LEN 0
  4195. /* MC_CMD_CLP_IN_SET_MAC msgrequest */
  4196. #define MC_CMD_CLP_IN_SET_MAC_LEN 12
  4197. /* MC_CMD_CLP_IN_OP_OFST 0 */
  4198. /* MAC address assigned to port */
  4199. #define MC_CMD_CLP_IN_SET_MAC_ADDR_OFST 4
  4200. #define MC_CMD_CLP_IN_SET_MAC_ADDR_LEN 6
  4201. /* Padding */
  4202. #define MC_CMD_CLP_IN_SET_MAC_RESERVED_OFST 10
  4203. #define MC_CMD_CLP_IN_SET_MAC_RESERVED_LEN 2
  4204. /* MC_CMD_CLP_OUT_SET_MAC msgresponse */
  4205. #define MC_CMD_CLP_OUT_SET_MAC_LEN 0
  4206. /* MC_CMD_CLP_IN_GET_MAC msgrequest */
  4207. #define MC_CMD_CLP_IN_GET_MAC_LEN 4
  4208. /* MC_CMD_CLP_IN_OP_OFST 0 */
  4209. /* MC_CMD_CLP_OUT_GET_MAC msgresponse */
  4210. #define MC_CMD_CLP_OUT_GET_MAC_LEN 8
  4211. /* MAC address assigned to port */
  4212. #define MC_CMD_CLP_OUT_GET_MAC_ADDR_OFST 0
  4213. #define MC_CMD_CLP_OUT_GET_MAC_ADDR_LEN 6
  4214. /* Padding */
  4215. #define MC_CMD_CLP_OUT_GET_MAC_RESERVED_OFST 6
  4216. #define MC_CMD_CLP_OUT_GET_MAC_RESERVED_LEN 2
  4217. /* MC_CMD_CLP_IN_SET_BOOT msgrequest */
  4218. #define MC_CMD_CLP_IN_SET_BOOT_LEN 5
  4219. /* MC_CMD_CLP_IN_OP_OFST 0 */
  4220. /* Boot flag */
  4221. #define MC_CMD_CLP_IN_SET_BOOT_FLAG_OFST 4
  4222. #define MC_CMD_CLP_IN_SET_BOOT_FLAG_LEN 1
  4223. /* MC_CMD_CLP_OUT_SET_BOOT msgresponse */
  4224. #define MC_CMD_CLP_OUT_SET_BOOT_LEN 0
  4225. /* MC_CMD_CLP_IN_GET_BOOT msgrequest */
  4226. #define MC_CMD_CLP_IN_GET_BOOT_LEN 4
  4227. /* MC_CMD_CLP_IN_OP_OFST 0 */
  4228. /* MC_CMD_CLP_OUT_GET_BOOT msgresponse */
  4229. #define MC_CMD_CLP_OUT_GET_BOOT_LEN 4
  4230. /* Boot flag */
  4231. #define MC_CMD_CLP_OUT_GET_BOOT_FLAG_OFST 0
  4232. #define MC_CMD_CLP_OUT_GET_BOOT_FLAG_LEN 1
  4233. /* Padding */
  4234. #define MC_CMD_CLP_OUT_GET_BOOT_RESERVED_OFST 1
  4235. #define MC_CMD_CLP_OUT_GET_BOOT_RESERVED_LEN 3
  4236. /***********************************/
  4237. /* MC_CMD_MUM
  4238. * Perform a MUM operation
  4239. */
  4240. #define MC_CMD_MUM 0x57
  4241. #define MC_CMD_0x57_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  4242. /* MC_CMD_MUM_IN msgrequest */
  4243. #define MC_CMD_MUM_IN_LEN 4
  4244. #define MC_CMD_MUM_IN_OP_HDR_OFST 0
  4245. #define MC_CMD_MUM_IN_OP_LBN 0
  4246. #define MC_CMD_MUM_IN_OP_WIDTH 8
  4247. /* enum: NULL MCDI command to MUM */
  4248. #define MC_CMD_MUM_OP_NULL 0x1
  4249. /* enum: Get MUM version */
  4250. #define MC_CMD_MUM_OP_GET_VERSION 0x2
  4251. /* enum: Issue raw I2C command to MUM */
  4252. #define MC_CMD_MUM_OP_RAW_CMD 0x3
  4253. /* enum: Read from registers on devices connected to MUM. */
  4254. #define MC_CMD_MUM_OP_READ 0x4
  4255. /* enum: Write to registers on devices connected to MUM. */
  4256. #define MC_CMD_MUM_OP_WRITE 0x5
  4257. /* enum: Control UART logging. */
  4258. #define MC_CMD_MUM_OP_LOG 0x6
  4259. /* enum: Operations on MUM GPIO lines */
  4260. #define MC_CMD_MUM_OP_GPIO 0x7
  4261. /* enum: Get sensor readings from MUM */
  4262. #define MC_CMD_MUM_OP_READ_SENSORS 0x8
  4263. /* enum: Initiate clock programming on the MUM */
  4264. #define MC_CMD_MUM_OP_PROGRAM_CLOCKS 0x9
  4265. /* enum: Initiate FPGA load from flash on the MUM */
  4266. #define MC_CMD_MUM_OP_FPGA_LOAD 0xa
  4267. /* enum: Request sensor reading from MUM ADC resulting from earlier request via
  4268. * MUM ATB
  4269. */
  4270. #define MC_CMD_MUM_OP_READ_ATB_SENSOR 0xb
  4271. /* enum: Send commands relating to the QSFP ports via the MUM for PHY
  4272. * operations
  4273. */
  4274. #define MC_CMD_MUM_OP_QSFP 0xc
  4275. /* enum: Request discrete and SODIMM DDR info (type, size, speed grade, voltage
  4276. * level) from MUM
  4277. */
  4278. #define MC_CMD_MUM_OP_READ_DDR_INFO 0xd
  4279. /* MC_CMD_MUM_IN_NULL msgrequest */
  4280. #define MC_CMD_MUM_IN_NULL_LEN 4
  4281. /* MUM cmd header */
  4282. #define MC_CMD_MUM_IN_CMD_OFST 0
  4283. /* MC_CMD_MUM_IN_GET_VERSION msgrequest */
  4284. #define MC_CMD_MUM_IN_GET_VERSION_LEN 4
  4285. /* MUM cmd header */
  4286. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4287. /* MC_CMD_MUM_IN_READ msgrequest */
  4288. #define MC_CMD_MUM_IN_READ_LEN 16
  4289. /* MUM cmd header */
  4290. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4291. /* ID of (device connected to MUM) to read from registers of */
  4292. #define MC_CMD_MUM_IN_READ_DEVICE_OFST 4
  4293. /* enum: Hittite HMC1035 clock generator on Sorrento board */
  4294. #define MC_CMD_MUM_DEV_HITTITE 0x1
  4295. /* enum: Hittite HMC1035 clock generator for NIC-side on Sorrento board */
  4296. #define MC_CMD_MUM_DEV_HITTITE_NIC 0x2
  4297. /* 32-bit address to read from */
  4298. #define MC_CMD_MUM_IN_READ_ADDR_OFST 8
  4299. /* Number of words to read. */
  4300. #define MC_CMD_MUM_IN_READ_NUMWORDS_OFST 12
  4301. /* MC_CMD_MUM_IN_WRITE msgrequest */
  4302. #define MC_CMD_MUM_IN_WRITE_LENMIN 16
  4303. #define MC_CMD_MUM_IN_WRITE_LENMAX 252
  4304. #define MC_CMD_MUM_IN_WRITE_LEN(num) (12+4*(num))
  4305. /* MUM cmd header */
  4306. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4307. /* ID of (device connected to MUM) to write to registers of */
  4308. #define MC_CMD_MUM_IN_WRITE_DEVICE_OFST 4
  4309. /* enum: Hittite HMC1035 clock generator on Sorrento board */
  4310. /* MC_CMD_MUM_DEV_HITTITE 0x1 */
  4311. /* 32-bit address to write to */
  4312. #define MC_CMD_MUM_IN_WRITE_ADDR_OFST 8
  4313. /* Words to write */
  4314. #define MC_CMD_MUM_IN_WRITE_BUFFER_OFST 12
  4315. #define MC_CMD_MUM_IN_WRITE_BUFFER_LEN 4
  4316. #define MC_CMD_MUM_IN_WRITE_BUFFER_MINNUM 1
  4317. #define MC_CMD_MUM_IN_WRITE_BUFFER_MAXNUM 60
  4318. /* MC_CMD_MUM_IN_RAW_CMD msgrequest */
  4319. #define MC_CMD_MUM_IN_RAW_CMD_LENMIN 17
  4320. #define MC_CMD_MUM_IN_RAW_CMD_LENMAX 252
  4321. #define MC_CMD_MUM_IN_RAW_CMD_LEN(num) (16+1*(num))
  4322. /* MUM cmd header */
  4323. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4324. /* MUM I2C cmd code */
  4325. #define MC_CMD_MUM_IN_RAW_CMD_CMD_CODE_OFST 4
  4326. /* Number of bytes to write */
  4327. #define MC_CMD_MUM_IN_RAW_CMD_NUM_WRITE_OFST 8
  4328. /* Number of bytes to read */
  4329. #define MC_CMD_MUM_IN_RAW_CMD_NUM_READ_OFST 12
  4330. /* Bytes to write */
  4331. #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_OFST 16
  4332. #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_LEN 1
  4333. #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_MINNUM 1
  4334. #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_MAXNUM 236
  4335. /* MC_CMD_MUM_IN_LOG msgrequest */
  4336. #define MC_CMD_MUM_IN_LOG_LEN 8
  4337. /* MUM cmd header */
  4338. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4339. #define MC_CMD_MUM_IN_LOG_OP_OFST 4
  4340. #define MC_CMD_MUM_IN_LOG_OP_UART 0x1 /* enum */
  4341. /* MC_CMD_MUM_IN_LOG_OP_UART msgrequest */
  4342. #define MC_CMD_MUM_IN_LOG_OP_UART_LEN 12
  4343. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4344. /* MC_CMD_MUM_IN_LOG_OP_OFST 4 */
  4345. /* Enable/disable debug output to UART */
  4346. #define MC_CMD_MUM_IN_LOG_OP_UART_ENABLE_OFST 8
  4347. /* MC_CMD_MUM_IN_GPIO msgrequest */
  4348. #define MC_CMD_MUM_IN_GPIO_LEN 8
  4349. /* MUM cmd header */
  4350. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4351. #define MC_CMD_MUM_IN_GPIO_HDR_OFST 4
  4352. #define MC_CMD_MUM_IN_GPIO_OPCODE_LBN 0
  4353. #define MC_CMD_MUM_IN_GPIO_OPCODE_WIDTH 8
  4354. #define MC_CMD_MUM_IN_GPIO_IN_READ 0x0 /* enum */
  4355. #define MC_CMD_MUM_IN_GPIO_OUT_WRITE 0x1 /* enum */
  4356. #define MC_CMD_MUM_IN_GPIO_OUT_READ 0x2 /* enum */
  4357. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE 0x3 /* enum */
  4358. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ 0x4 /* enum */
  4359. #define MC_CMD_MUM_IN_GPIO_OP 0x5 /* enum */
  4360. /* MC_CMD_MUM_IN_GPIO_IN_READ msgrequest */
  4361. #define MC_CMD_MUM_IN_GPIO_IN_READ_LEN 8
  4362. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4363. #define MC_CMD_MUM_IN_GPIO_IN_READ_HDR_OFST 4
  4364. /* MC_CMD_MUM_IN_GPIO_OUT_WRITE msgrequest */
  4365. #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_LEN 16
  4366. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4367. #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_HDR_OFST 4
  4368. /* The first 32-bit word to be written to the GPIO OUT register. */
  4369. #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_GPIOMASK1_OFST 8
  4370. /* The second 32-bit word to be written to the GPIO OUT register. */
  4371. #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_GPIOMASK2_OFST 12
  4372. /* MC_CMD_MUM_IN_GPIO_OUT_READ msgrequest */
  4373. #define MC_CMD_MUM_IN_GPIO_OUT_READ_LEN 8
  4374. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4375. #define MC_CMD_MUM_IN_GPIO_OUT_READ_HDR_OFST 4
  4376. /* MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE msgrequest */
  4377. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_LEN 16
  4378. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4379. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_HDR_OFST 4
  4380. /* The first 32-bit word to be written to the GPIO OUT ENABLE register. */
  4381. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_GPIOMASK1_OFST 8
  4382. /* The second 32-bit word to be written to the GPIO OUT ENABLE register. */
  4383. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_GPIOMASK2_OFST 12
  4384. /* MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ msgrequest */
  4385. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ_LEN 8
  4386. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4387. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ_HDR_OFST 4
  4388. /* MC_CMD_MUM_IN_GPIO_OP msgrequest */
  4389. #define MC_CMD_MUM_IN_GPIO_OP_LEN 8
  4390. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4391. #define MC_CMD_MUM_IN_GPIO_OP_HDR_OFST 4
  4392. #define MC_CMD_MUM_IN_GPIO_OP_BITWISE_OP_LBN 8
  4393. #define MC_CMD_MUM_IN_GPIO_OP_BITWISE_OP_WIDTH 8
  4394. #define MC_CMD_MUM_IN_GPIO_OP_OUT_READ 0x0 /* enum */
  4395. #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE 0x1 /* enum */
  4396. #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG 0x2 /* enum */
  4397. #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE 0x3 /* enum */
  4398. #define MC_CMD_MUM_IN_GPIO_OP_GPIO_NUMBER_LBN 16
  4399. #define MC_CMD_MUM_IN_GPIO_OP_GPIO_NUMBER_WIDTH 8
  4400. /* MC_CMD_MUM_IN_GPIO_OP_OUT_READ msgrequest */
  4401. #define MC_CMD_MUM_IN_GPIO_OP_OUT_READ_LEN 8
  4402. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4403. #define MC_CMD_MUM_IN_GPIO_OP_OUT_READ_HDR_OFST 4
  4404. /* MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE msgrequest */
  4405. #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_LEN 8
  4406. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4407. #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_HDR_OFST 4
  4408. #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_WRITEBIT_LBN 24
  4409. #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_WRITEBIT_WIDTH 8
  4410. /* MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG msgrequest */
  4411. #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_LEN 8
  4412. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4413. #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_HDR_OFST 4
  4414. #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_CFG_LBN 24
  4415. #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_CFG_WIDTH 8
  4416. /* MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE msgrequest */
  4417. #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_LEN 8
  4418. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4419. #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_HDR_OFST 4
  4420. #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_ENABLEBIT_LBN 24
  4421. #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_ENABLEBIT_WIDTH 8
  4422. /* MC_CMD_MUM_IN_READ_SENSORS msgrequest */
  4423. #define MC_CMD_MUM_IN_READ_SENSORS_LEN 8
  4424. /* MUM cmd header */
  4425. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4426. #define MC_CMD_MUM_IN_READ_SENSORS_PARAMS_OFST 4
  4427. #define MC_CMD_MUM_IN_READ_SENSORS_SENSOR_ID_LBN 0
  4428. #define MC_CMD_MUM_IN_READ_SENSORS_SENSOR_ID_WIDTH 8
  4429. #define MC_CMD_MUM_IN_READ_SENSORS_NUM_SENSORS_LBN 8
  4430. #define MC_CMD_MUM_IN_READ_SENSORS_NUM_SENSORS_WIDTH 8
  4431. /* MC_CMD_MUM_IN_PROGRAM_CLOCKS msgrequest */
  4432. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_LEN 12
  4433. /* MUM cmd header */
  4434. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4435. /* Bit-mask of clocks to be programmed */
  4436. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_MASK_OFST 4
  4437. #define MC_CMD_MUM_CLOCK_ID_FPGA 0x0 /* enum */
  4438. #define MC_CMD_MUM_CLOCK_ID_DDR 0x1 /* enum */
  4439. #define MC_CMD_MUM_CLOCK_ID_NIC 0x2 /* enum */
  4440. /* Control flags for clock programming */
  4441. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_FLAGS_OFST 8
  4442. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_OVERCLOCK_110_LBN 0
  4443. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_OVERCLOCK_110_WIDTH 1
  4444. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_NIC_FROM_FPGA_LBN 1
  4445. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_NIC_FROM_FPGA_WIDTH 1
  4446. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_REF_FROM_XO_LBN 2
  4447. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_REF_FROM_XO_WIDTH 1
  4448. /* MC_CMD_MUM_IN_FPGA_LOAD msgrequest */
  4449. #define MC_CMD_MUM_IN_FPGA_LOAD_LEN 8
  4450. /* MUM cmd header */
  4451. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4452. /* Enable/Disable FPGA config from flash */
  4453. #define MC_CMD_MUM_IN_FPGA_LOAD_ENABLE_OFST 4
  4454. /* MC_CMD_MUM_IN_READ_ATB_SENSOR msgrequest */
  4455. #define MC_CMD_MUM_IN_READ_ATB_SENSOR_LEN 4
  4456. /* MUM cmd header */
  4457. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4458. /* MC_CMD_MUM_IN_QSFP msgrequest */
  4459. #define MC_CMD_MUM_IN_QSFP_LEN 12
  4460. /* MUM cmd header */
  4461. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4462. #define MC_CMD_MUM_IN_QSFP_HDR_OFST 4
  4463. #define MC_CMD_MUM_IN_QSFP_OPCODE_LBN 0
  4464. #define MC_CMD_MUM_IN_QSFP_OPCODE_WIDTH 4
  4465. #define MC_CMD_MUM_IN_QSFP_INIT 0x0 /* enum */
  4466. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE 0x1 /* enum */
  4467. #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP 0x2 /* enum */
  4468. #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO 0x3 /* enum */
  4469. #define MC_CMD_MUM_IN_QSFP_FILL_STATS 0x4 /* enum */
  4470. #define MC_CMD_MUM_IN_QSFP_POLL_BIST 0x5 /* enum */
  4471. #define MC_CMD_MUM_IN_QSFP_IDX_OFST 8
  4472. /* MC_CMD_MUM_IN_QSFP_INIT msgrequest */
  4473. #define MC_CMD_MUM_IN_QSFP_INIT_LEN 16
  4474. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4475. #define MC_CMD_MUM_IN_QSFP_INIT_HDR_OFST 4
  4476. #define MC_CMD_MUM_IN_QSFP_INIT_IDX_OFST 8
  4477. #define MC_CMD_MUM_IN_QSFP_INIT_CAGE_OFST 12
  4478. /* MC_CMD_MUM_IN_QSFP_RECONFIGURE msgrequest */
  4479. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_LEN 24
  4480. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4481. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_HDR_OFST 4
  4482. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_IDX_OFST 8
  4483. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_TX_DISABLE_OFST 12
  4484. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_PORT_LANES_OFST 16
  4485. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_PORT_LINK_SPEED_OFST 20
  4486. /* MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP msgrequest */
  4487. #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP_LEN 12
  4488. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4489. #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP_HDR_OFST 4
  4490. #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP_IDX_OFST 8
  4491. /* MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO msgrequest */
  4492. #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_LEN 16
  4493. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4494. #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_HDR_OFST 4
  4495. #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_IDX_OFST 8
  4496. #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_PAGE_OFST 12
  4497. /* MC_CMD_MUM_IN_QSFP_FILL_STATS msgrequest */
  4498. #define MC_CMD_MUM_IN_QSFP_FILL_STATS_LEN 12
  4499. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4500. #define MC_CMD_MUM_IN_QSFP_FILL_STATS_HDR_OFST 4
  4501. #define MC_CMD_MUM_IN_QSFP_FILL_STATS_IDX_OFST 8
  4502. /* MC_CMD_MUM_IN_QSFP_POLL_BIST msgrequest */
  4503. #define MC_CMD_MUM_IN_QSFP_POLL_BIST_LEN 12
  4504. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4505. #define MC_CMD_MUM_IN_QSFP_POLL_BIST_HDR_OFST 4
  4506. #define MC_CMD_MUM_IN_QSFP_POLL_BIST_IDX_OFST 8
  4507. /* MC_CMD_MUM_IN_READ_DDR_INFO msgrequest */
  4508. #define MC_CMD_MUM_IN_READ_DDR_INFO_LEN 4
  4509. /* MUM cmd header */
  4510. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  4511. /* MC_CMD_MUM_OUT msgresponse */
  4512. #define MC_CMD_MUM_OUT_LEN 0
  4513. /* MC_CMD_MUM_OUT_NULL msgresponse */
  4514. #define MC_CMD_MUM_OUT_NULL_LEN 0
  4515. /* MC_CMD_MUM_OUT_GET_VERSION msgresponse */
  4516. #define MC_CMD_MUM_OUT_GET_VERSION_LEN 12
  4517. #define MC_CMD_MUM_OUT_GET_VERSION_FIRMWARE_OFST 0
  4518. #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_OFST 4
  4519. #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_LEN 8
  4520. #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_LO_OFST 4
  4521. #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_HI_OFST 8
  4522. /* MC_CMD_MUM_OUT_RAW_CMD msgresponse */
  4523. #define MC_CMD_MUM_OUT_RAW_CMD_LENMIN 1
  4524. #define MC_CMD_MUM_OUT_RAW_CMD_LENMAX 252
  4525. #define MC_CMD_MUM_OUT_RAW_CMD_LEN(num) (0+1*(num))
  4526. /* returned data */
  4527. #define MC_CMD_MUM_OUT_RAW_CMD_DATA_OFST 0
  4528. #define MC_CMD_MUM_OUT_RAW_CMD_DATA_LEN 1
  4529. #define MC_CMD_MUM_OUT_RAW_CMD_DATA_MINNUM 1
  4530. #define MC_CMD_MUM_OUT_RAW_CMD_DATA_MAXNUM 252
  4531. /* MC_CMD_MUM_OUT_READ msgresponse */
  4532. #define MC_CMD_MUM_OUT_READ_LENMIN 4
  4533. #define MC_CMD_MUM_OUT_READ_LENMAX 252
  4534. #define MC_CMD_MUM_OUT_READ_LEN(num) (0+4*(num))
  4535. #define MC_CMD_MUM_OUT_READ_BUFFER_OFST 0
  4536. #define MC_CMD_MUM_OUT_READ_BUFFER_LEN 4
  4537. #define MC_CMD_MUM_OUT_READ_BUFFER_MINNUM 1
  4538. #define MC_CMD_MUM_OUT_READ_BUFFER_MAXNUM 63
  4539. /* MC_CMD_MUM_OUT_WRITE msgresponse */
  4540. #define MC_CMD_MUM_OUT_WRITE_LEN 0
  4541. /* MC_CMD_MUM_OUT_LOG msgresponse */
  4542. #define MC_CMD_MUM_OUT_LOG_LEN 0
  4543. /* MC_CMD_MUM_OUT_LOG_OP_UART msgresponse */
  4544. #define MC_CMD_MUM_OUT_LOG_OP_UART_LEN 0
  4545. /* MC_CMD_MUM_OUT_GPIO_IN_READ msgresponse */
  4546. #define MC_CMD_MUM_OUT_GPIO_IN_READ_LEN 8
  4547. /* The first 32-bit word read from the GPIO IN register. */
  4548. #define MC_CMD_MUM_OUT_GPIO_IN_READ_GPIOMASK1_OFST 0
  4549. /* The second 32-bit word read from the GPIO IN register. */
  4550. #define MC_CMD_MUM_OUT_GPIO_IN_READ_GPIOMASK2_OFST 4
  4551. /* MC_CMD_MUM_OUT_GPIO_OUT_WRITE msgresponse */
  4552. #define MC_CMD_MUM_OUT_GPIO_OUT_WRITE_LEN 0
  4553. /* MC_CMD_MUM_OUT_GPIO_OUT_READ msgresponse */
  4554. #define MC_CMD_MUM_OUT_GPIO_OUT_READ_LEN 8
  4555. /* The first 32-bit word read from the GPIO OUT register. */
  4556. #define MC_CMD_MUM_OUT_GPIO_OUT_READ_GPIOMASK1_OFST 0
  4557. /* The second 32-bit word read from the GPIO OUT register. */
  4558. #define MC_CMD_MUM_OUT_GPIO_OUT_READ_GPIOMASK2_OFST 4
  4559. /* MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_WRITE msgresponse */
  4560. #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_WRITE_LEN 0
  4561. /* MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ msgresponse */
  4562. #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ_LEN 8
  4563. #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ_GPIOMASK1_OFST 0
  4564. #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ_GPIOMASK2_OFST 4
  4565. /* MC_CMD_MUM_OUT_GPIO_OP_OUT_READ msgresponse */
  4566. #define MC_CMD_MUM_OUT_GPIO_OP_OUT_READ_LEN 4
  4567. #define MC_CMD_MUM_OUT_GPIO_OP_OUT_READ_BIT_READ_OFST 0
  4568. /* MC_CMD_MUM_OUT_GPIO_OP_OUT_WRITE msgresponse */
  4569. #define MC_CMD_MUM_OUT_GPIO_OP_OUT_WRITE_LEN 0
  4570. /* MC_CMD_MUM_OUT_GPIO_OP_OUT_CONFIG msgresponse */
  4571. #define MC_CMD_MUM_OUT_GPIO_OP_OUT_CONFIG_LEN 0
  4572. /* MC_CMD_MUM_OUT_GPIO_OP_OUT_ENABLE msgresponse */
  4573. #define MC_CMD_MUM_OUT_GPIO_OP_OUT_ENABLE_LEN 0
  4574. /* MC_CMD_MUM_OUT_READ_SENSORS msgresponse */
  4575. #define MC_CMD_MUM_OUT_READ_SENSORS_LENMIN 4
  4576. #define MC_CMD_MUM_OUT_READ_SENSORS_LENMAX 252
  4577. #define MC_CMD_MUM_OUT_READ_SENSORS_LEN(num) (0+4*(num))
  4578. #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_OFST 0
  4579. #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_LEN 4
  4580. #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_MINNUM 1
  4581. #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_MAXNUM 63
  4582. #define MC_CMD_MUM_OUT_READ_SENSORS_READING_LBN 0
  4583. #define MC_CMD_MUM_OUT_READ_SENSORS_READING_WIDTH 16
  4584. #define MC_CMD_MUM_OUT_READ_SENSORS_STATE_LBN 16
  4585. #define MC_CMD_MUM_OUT_READ_SENSORS_STATE_WIDTH 8
  4586. #define MC_CMD_MUM_OUT_READ_SENSORS_TYPE_LBN 24
  4587. #define MC_CMD_MUM_OUT_READ_SENSORS_TYPE_WIDTH 8
  4588. /* MC_CMD_MUM_OUT_PROGRAM_CLOCKS msgresponse */
  4589. #define MC_CMD_MUM_OUT_PROGRAM_CLOCKS_LEN 4
  4590. #define MC_CMD_MUM_OUT_PROGRAM_CLOCKS_OK_MASK_OFST 0
  4591. /* MC_CMD_MUM_OUT_FPGA_LOAD msgresponse */
  4592. #define MC_CMD_MUM_OUT_FPGA_LOAD_LEN 0
  4593. /* MC_CMD_MUM_OUT_READ_ATB_SENSOR msgresponse */
  4594. #define MC_CMD_MUM_OUT_READ_ATB_SENSOR_LEN 4
  4595. #define MC_CMD_MUM_OUT_READ_ATB_SENSOR_RESULT_OFST 0
  4596. /* MC_CMD_MUM_OUT_QSFP_INIT msgresponse */
  4597. #define MC_CMD_MUM_OUT_QSFP_INIT_LEN 0
  4598. /* MC_CMD_MUM_OUT_QSFP_RECONFIGURE msgresponse */
  4599. #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_LEN 8
  4600. #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_LP_CAP_OFST 0
  4601. #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_FLAGS_OFST 4
  4602. #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_READY_LBN 0
  4603. #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_READY_WIDTH 1
  4604. #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_LINK_UP_LBN 1
  4605. #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_LINK_UP_WIDTH 1
  4606. /* MC_CMD_MUM_OUT_QSFP_GET_SUPPORTED_CAP msgresponse */
  4607. #define MC_CMD_MUM_OUT_QSFP_GET_SUPPORTED_CAP_LEN 4
  4608. #define MC_CMD_MUM_OUT_QSFP_GET_SUPPORTED_CAP_PORT_PHY_LP_CAP_OFST 0
  4609. /* MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO msgresponse */
  4610. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_LENMIN 5
  4611. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_LENMAX 252
  4612. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_LEN(num) (4+1*(num))
  4613. /* in bytes */
  4614. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATALEN_OFST 0
  4615. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_OFST 4
  4616. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_LEN 1
  4617. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_MINNUM 1
  4618. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_MAXNUM 248
  4619. /* MC_CMD_MUM_OUT_QSFP_FILL_STATS msgresponse */
  4620. #define MC_CMD_MUM_OUT_QSFP_FILL_STATS_LEN 8
  4621. #define MC_CMD_MUM_OUT_QSFP_FILL_STATS_PORT_PHY_STATS_PMA_PMD_LINK_UP_OFST 0
  4622. #define MC_CMD_MUM_OUT_QSFP_FILL_STATS_PORT_PHY_STATS_PCS_LINK_UP_OFST 4
  4623. /* MC_CMD_MUM_OUT_QSFP_POLL_BIST msgresponse */
  4624. #define MC_CMD_MUM_OUT_QSFP_POLL_BIST_LEN 4
  4625. #define MC_CMD_MUM_OUT_QSFP_POLL_BIST_TEST_OFST 0
  4626. /* MC_CMD_MUM_OUT_READ_DDR_INFO msgresponse */
  4627. #define MC_CMD_MUM_OUT_READ_DDR_INFO_LENMIN 24
  4628. #define MC_CMD_MUM_OUT_READ_DDR_INFO_LENMAX 248
  4629. #define MC_CMD_MUM_OUT_READ_DDR_INFO_LEN(num) (8+8*(num))
  4630. /* Discrete (soldered) DDR resistor strap info */
  4631. #define MC_CMD_MUM_OUT_READ_DDR_INFO_DISCRETE_DDR_INFO_OFST 0
  4632. #define MC_CMD_MUM_OUT_READ_DDR_INFO_VRATIO_LBN 0
  4633. #define MC_CMD_MUM_OUT_READ_DDR_INFO_VRATIO_WIDTH 16
  4634. #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED1_LBN 16
  4635. #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED1_WIDTH 16
  4636. /* Number of SODIMM info records */
  4637. #define MC_CMD_MUM_OUT_READ_DDR_INFO_NUM_RECORDS_OFST 4
  4638. /* Array of SODIMM info records */
  4639. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_OFST 8
  4640. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_LEN 8
  4641. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_LO_OFST 8
  4642. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_HI_OFST 12
  4643. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_MINNUM 2
  4644. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_MAXNUM 30
  4645. #define MC_CMD_MUM_OUT_READ_DDR_INFO_BANK_ID_LBN 0
  4646. #define MC_CMD_MUM_OUT_READ_DDR_INFO_BANK_ID_WIDTH 8
  4647. /* enum: SODIMM bank 1 (Top SODIMM for Sorrento) */
  4648. #define MC_CMD_MUM_OUT_READ_DDR_INFO_BANK1 0x0
  4649. /* enum: SODIMM bank 2 (Bottom SODDIMM for Sorrento) */
  4650. #define MC_CMD_MUM_OUT_READ_DDR_INFO_BANK2 0x1
  4651. /* enum: Total number of SODIMM banks */
  4652. #define MC_CMD_MUM_OUT_READ_DDR_INFO_NUM_BANKS 0x2
  4653. #define MC_CMD_MUM_OUT_READ_DDR_INFO_TYPE_LBN 8
  4654. #define MC_CMD_MUM_OUT_READ_DDR_INFO_TYPE_WIDTH 8
  4655. #define MC_CMD_MUM_OUT_READ_DDR_INFO_RANK_LBN 16
  4656. #define MC_CMD_MUM_OUT_READ_DDR_INFO_RANK_WIDTH 4
  4657. #define MC_CMD_MUM_OUT_READ_DDR_INFO_VOLTAGE_LBN 20
  4658. #define MC_CMD_MUM_OUT_READ_DDR_INFO_VOLTAGE_WIDTH 4
  4659. #define MC_CMD_MUM_OUT_READ_DDR_INFO_NOT_POWERED 0x0 /* enum */
  4660. #define MC_CMD_MUM_OUT_READ_DDR_INFO_1V25 0x1 /* enum */
  4661. #define MC_CMD_MUM_OUT_READ_DDR_INFO_1V35 0x2 /* enum */
  4662. #define MC_CMD_MUM_OUT_READ_DDR_INFO_1V5 0x3 /* enum */
  4663. /* enum: Values 5-15 are reserved for future usage */
  4664. #define MC_CMD_MUM_OUT_READ_DDR_INFO_1V8 0x4
  4665. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SIZE_LBN 24
  4666. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SIZE_WIDTH 8
  4667. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SPEED_LBN 32
  4668. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SPEED_WIDTH 16
  4669. #define MC_CMD_MUM_OUT_READ_DDR_INFO_STATE_LBN 48
  4670. #define MC_CMD_MUM_OUT_READ_DDR_INFO_STATE_WIDTH 4
  4671. /* enum: No module present */
  4672. #define MC_CMD_MUM_OUT_READ_DDR_INFO_ABSENT 0x0
  4673. /* enum: Module present supported and powered on */
  4674. #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_POWERED 0x1
  4675. /* enum: Module present but bad type */
  4676. #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_BAD_TYPE 0x2
  4677. /* enum: Module present but incompatible voltage */
  4678. #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_BAD_VOLTAGE 0x3
  4679. /* enum: Module present but unknown SPD */
  4680. #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_BAD_SPD 0x4
  4681. /* enum: Module present but slot cannot support it */
  4682. #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_BAD_SLOT 0x5
  4683. /* enum: Modules may or may not be present, but cannot establish contact by I2C
  4684. */
  4685. #define MC_CMD_MUM_OUT_READ_DDR_INFO_NOT_REACHABLE 0x6
  4686. #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED2_LBN 52
  4687. #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED2_WIDTH 12
  4688. /* MC_CMD_RESOURCE_SPECIFIER enum */
  4689. /* enum: Any */
  4690. #define MC_CMD_RESOURCE_INSTANCE_ANY 0xffffffff
  4691. /* enum: None */
  4692. #define MC_CMD_RESOURCE_INSTANCE_NONE 0xfffffffe
  4693. /* EVB_PORT_ID structuredef */
  4694. #define EVB_PORT_ID_LEN 4
  4695. #define EVB_PORT_ID_PORT_ID_OFST 0
  4696. /* enum: An invalid port handle. */
  4697. #define EVB_PORT_ID_NULL 0x0
  4698. /* enum: The port assigned to this function.. */
  4699. #define EVB_PORT_ID_ASSIGNED 0x1000000
  4700. /* enum: External network port 0 */
  4701. #define EVB_PORT_ID_MAC0 0x2000000
  4702. /* enum: External network port 1 */
  4703. #define EVB_PORT_ID_MAC1 0x2000001
  4704. /* enum: External network port 2 */
  4705. #define EVB_PORT_ID_MAC2 0x2000002
  4706. /* enum: External network port 3 */
  4707. #define EVB_PORT_ID_MAC3 0x2000003
  4708. #define EVB_PORT_ID_PORT_ID_LBN 0
  4709. #define EVB_PORT_ID_PORT_ID_WIDTH 32
  4710. /* EVB_VLAN_TAG structuredef */
  4711. #define EVB_VLAN_TAG_LEN 2
  4712. /* The VLAN tag value */
  4713. #define EVB_VLAN_TAG_VLAN_ID_LBN 0
  4714. #define EVB_VLAN_TAG_VLAN_ID_WIDTH 12
  4715. #define EVB_VLAN_TAG_MODE_LBN 12
  4716. #define EVB_VLAN_TAG_MODE_WIDTH 4
  4717. /* enum: Insert the VLAN. */
  4718. #define EVB_VLAN_TAG_INSERT 0x0
  4719. /* enum: Replace the VLAN if already present. */
  4720. #define EVB_VLAN_TAG_REPLACE 0x1
  4721. /* BUFTBL_ENTRY structuredef */
  4722. #define BUFTBL_ENTRY_LEN 12
  4723. /* the owner ID */
  4724. #define BUFTBL_ENTRY_OID_OFST 0
  4725. #define BUFTBL_ENTRY_OID_LEN 2
  4726. #define BUFTBL_ENTRY_OID_LBN 0
  4727. #define BUFTBL_ENTRY_OID_WIDTH 16
  4728. /* the page parameter as one of ESE_DZ_SMC_PAGE_SIZE_ */
  4729. #define BUFTBL_ENTRY_PGSZ_OFST 2
  4730. #define BUFTBL_ENTRY_PGSZ_LEN 2
  4731. #define BUFTBL_ENTRY_PGSZ_LBN 16
  4732. #define BUFTBL_ENTRY_PGSZ_WIDTH 16
  4733. /* the raw 64-bit address field from the SMC, not adjusted for page size */
  4734. #define BUFTBL_ENTRY_RAWADDR_OFST 4
  4735. #define BUFTBL_ENTRY_RAWADDR_LEN 8
  4736. #define BUFTBL_ENTRY_RAWADDR_LO_OFST 4
  4737. #define BUFTBL_ENTRY_RAWADDR_HI_OFST 8
  4738. #define BUFTBL_ENTRY_RAWADDR_LBN 32
  4739. #define BUFTBL_ENTRY_RAWADDR_WIDTH 64
  4740. /* NVRAM_PARTITION_TYPE structuredef */
  4741. #define NVRAM_PARTITION_TYPE_LEN 2
  4742. #define NVRAM_PARTITION_TYPE_ID_OFST 0
  4743. #define NVRAM_PARTITION_TYPE_ID_LEN 2
  4744. /* enum: Primary MC firmware partition */
  4745. #define NVRAM_PARTITION_TYPE_MC_FIRMWARE 0x100
  4746. /* enum: Secondary MC firmware partition */
  4747. #define NVRAM_PARTITION_TYPE_MC_FIRMWARE_BACKUP 0x200
  4748. /* enum: Expansion ROM partition */
  4749. #define NVRAM_PARTITION_TYPE_EXPANSION_ROM 0x300
  4750. /* enum: Static configuration TLV partition */
  4751. #define NVRAM_PARTITION_TYPE_STATIC_CONFIG 0x400
  4752. /* enum: Dynamic configuration TLV partition */
  4753. #define NVRAM_PARTITION_TYPE_DYNAMIC_CONFIG 0x500
  4754. /* enum: Expansion ROM configuration data for port 0 */
  4755. #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT0 0x600
  4756. /* enum: Synonym for EXPROM_CONFIG_PORT0 as used in pmap files */
  4757. #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG 0x600
  4758. /* enum: Expansion ROM configuration data for port 1 */
  4759. #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT1 0x601
  4760. /* enum: Expansion ROM configuration data for port 2 */
  4761. #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT2 0x602
  4762. /* enum: Expansion ROM configuration data for port 3 */
  4763. #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT3 0x603
  4764. /* enum: Non-volatile log output partition */
  4765. #define NVRAM_PARTITION_TYPE_LOG 0x700
  4766. /* enum: Non-volatile log output of second core on dual-core device */
  4767. #define NVRAM_PARTITION_TYPE_LOG_SLAVE 0x701
  4768. /* enum: Device state dump output partition */
  4769. #define NVRAM_PARTITION_TYPE_DUMP 0x800
  4770. /* enum: Application license key storage partition */
  4771. #define NVRAM_PARTITION_TYPE_LICENSE 0x900
  4772. /* enum: Start of range used for PHY partitions (low 8 bits are the PHY ID) */
  4773. #define NVRAM_PARTITION_TYPE_PHY_MIN 0xa00
  4774. /* enum: End of range used for PHY partitions (low 8 bits are the PHY ID) */
  4775. #define NVRAM_PARTITION_TYPE_PHY_MAX 0xaff
  4776. /* enum: Primary FPGA partition */
  4777. #define NVRAM_PARTITION_TYPE_FPGA 0xb00
  4778. /* enum: Secondary FPGA partition */
  4779. #define NVRAM_PARTITION_TYPE_FPGA_BACKUP 0xb01
  4780. /* enum: FC firmware partition */
  4781. #define NVRAM_PARTITION_TYPE_FC_FIRMWARE 0xb02
  4782. /* enum: FC License partition */
  4783. #define NVRAM_PARTITION_TYPE_FC_LICENSE 0xb03
  4784. /* enum: Non-volatile log output partition for FC */
  4785. #define NVRAM_PARTITION_TYPE_FC_LOG 0xb04
  4786. /* enum: MUM firmware partition */
  4787. #define NVRAM_PARTITION_TYPE_MUM_FIRMWARE 0xc00
  4788. /* enum: MUM Non-volatile log output partition. */
  4789. #define NVRAM_PARTITION_TYPE_MUM_LOG 0xc01
  4790. /* enum: MUM Application table partition. */
  4791. #define NVRAM_PARTITION_TYPE_MUM_APPTABLE 0xc02
  4792. /* enum: MUM boot rom partition. */
  4793. #define NVRAM_PARTITION_TYPE_MUM_BOOT_ROM 0xc03
  4794. /* enum: MUM production signatures & calibration rom partition. */
  4795. #define NVRAM_PARTITION_TYPE_MUM_PROD_ROM 0xc04
  4796. /* enum: MUM user signatures & calibration rom partition. */
  4797. #define NVRAM_PARTITION_TYPE_MUM_USER_ROM 0xc05
  4798. /* enum: MUM fuses and lockbits partition. */
  4799. #define NVRAM_PARTITION_TYPE_MUM_FUSELOCK 0xc06
  4800. /* enum: UEFI expansion ROM if separate from PXE */
  4801. #define NVRAM_PARTITION_TYPE_EXPANSION_UEFI 0xd00
  4802. /* enum: Spare partition 0 */
  4803. #define NVRAM_PARTITION_TYPE_SPARE_0 0x1000
  4804. /* enum: Spare partition 1 */
  4805. #define NVRAM_PARTITION_TYPE_SPARE_1 0x1100
  4806. /* enum: Spare partition 2 */
  4807. #define NVRAM_PARTITION_TYPE_SPARE_2 0x1200
  4808. /* enum: Spare partition 3 */
  4809. #define NVRAM_PARTITION_TYPE_SPARE_3 0x1300
  4810. /* enum: Spare partition 4 */
  4811. #define NVRAM_PARTITION_TYPE_SPARE_4 0x1400
  4812. /* enum: Spare partition 5 */
  4813. #define NVRAM_PARTITION_TYPE_SPARE_5 0x1500
  4814. /* enum: Start of reserved value range (firmware may use for any purpose) */
  4815. #define NVRAM_PARTITION_TYPE_RESERVED_VALUES_MIN 0xff00
  4816. /* enum: End of reserved value range (firmware may use for any purpose) */
  4817. #define NVRAM_PARTITION_TYPE_RESERVED_VALUES_MAX 0xfffd
  4818. /* enum: Recovery partition map (provided if real map is missing or corrupt) */
  4819. #define NVRAM_PARTITION_TYPE_RECOVERY_MAP 0xfffe
  4820. /* enum: Partition map (real map as stored in flash) */
  4821. #define NVRAM_PARTITION_TYPE_PARTITION_MAP 0xffff
  4822. #define NVRAM_PARTITION_TYPE_ID_LBN 0
  4823. #define NVRAM_PARTITION_TYPE_ID_WIDTH 16
  4824. /* LICENSED_APP_ID structuredef */
  4825. #define LICENSED_APP_ID_LEN 4
  4826. #define LICENSED_APP_ID_ID_OFST 0
  4827. /* enum: OpenOnload */
  4828. #define LICENSED_APP_ID_ONLOAD 0x1
  4829. /* enum: PTP timestamping */
  4830. #define LICENSED_APP_ID_PTP 0x2
  4831. /* enum: SolarCapture Pro */
  4832. #define LICENSED_APP_ID_SOLARCAPTURE_PRO 0x4
  4833. /* enum: SolarSecure filter engine */
  4834. #define LICENSED_APP_ID_SOLARSECURE 0x8
  4835. /* enum: Performance monitor */
  4836. #define LICENSED_APP_ID_PERF_MONITOR 0x10
  4837. /* enum: SolarCapture Live */
  4838. #define LICENSED_APP_ID_SOLARCAPTURE_LIVE 0x20
  4839. /* enum: Capture SolarSystem */
  4840. #define LICENSED_APP_ID_CAPTURE_SOLARSYSTEM 0x40
  4841. /* enum: Network Access Control */
  4842. #define LICENSED_APP_ID_NETWORK_ACCESS_CONTROL 0x80
  4843. #define LICENSED_APP_ID_ID_LBN 0
  4844. #define LICENSED_APP_ID_ID_WIDTH 32
  4845. /* LICENSED_FEATURES structuredef */
  4846. #define LICENSED_FEATURES_LEN 8
  4847. /* Bitmask of licensed firmware features */
  4848. #define LICENSED_FEATURES_MASK_OFST 0
  4849. #define LICENSED_FEATURES_MASK_LEN 8
  4850. #define LICENSED_FEATURES_MASK_LO_OFST 0
  4851. #define LICENSED_FEATURES_MASK_HI_OFST 4
  4852. #define LICENSED_FEATURES_RX_CUT_THROUGH_LBN 0
  4853. #define LICENSED_FEATURES_RX_CUT_THROUGH_WIDTH 1
  4854. #define LICENSED_FEATURES_PIO_LBN 1
  4855. #define LICENSED_FEATURES_PIO_WIDTH 1
  4856. #define LICENSED_FEATURES_EVQ_TIMER_LBN 2
  4857. #define LICENSED_FEATURES_EVQ_TIMER_WIDTH 1
  4858. #define LICENSED_FEATURES_CLOCK_LBN 3
  4859. #define LICENSED_FEATURES_CLOCK_WIDTH 1
  4860. #define LICENSED_FEATURES_RX_TIMESTAMPS_LBN 4
  4861. #define LICENSED_FEATURES_RX_TIMESTAMPS_WIDTH 1
  4862. #define LICENSED_FEATURES_TX_TIMESTAMPS_LBN 5
  4863. #define LICENSED_FEATURES_TX_TIMESTAMPS_WIDTH 1
  4864. #define LICENSED_FEATURES_RX_SNIFF_LBN 6
  4865. #define LICENSED_FEATURES_RX_SNIFF_WIDTH 1
  4866. #define LICENSED_FEATURES_TX_SNIFF_LBN 7
  4867. #define LICENSED_FEATURES_TX_SNIFF_WIDTH 1
  4868. #define LICENSED_FEATURES_PROXY_FILTER_OPS_LBN 8
  4869. #define LICENSED_FEATURES_PROXY_FILTER_OPS_WIDTH 1
  4870. #define LICENSED_FEATURES_EVENT_CUT_THROUGH_LBN 9
  4871. #define LICENSED_FEATURES_EVENT_CUT_THROUGH_WIDTH 1
  4872. #define LICENSED_FEATURES_MASK_LBN 0
  4873. #define LICENSED_FEATURES_MASK_WIDTH 64
  4874. /* LICENSED_V3_APPS structuredef */
  4875. #define LICENSED_V3_APPS_LEN 8
  4876. /* Bitmask of licensed applications */
  4877. #define LICENSED_V3_APPS_MASK_OFST 0
  4878. #define LICENSED_V3_APPS_MASK_LEN 8
  4879. #define LICENSED_V3_APPS_MASK_LO_OFST 0
  4880. #define LICENSED_V3_APPS_MASK_HI_OFST 4
  4881. #define LICENSED_V3_APPS_ONLOAD_LBN 0
  4882. #define LICENSED_V3_APPS_ONLOAD_WIDTH 1
  4883. #define LICENSED_V3_APPS_PTP_LBN 1
  4884. #define LICENSED_V3_APPS_PTP_WIDTH 1
  4885. #define LICENSED_V3_APPS_SOLARCAPTURE_PRO_LBN 2
  4886. #define LICENSED_V3_APPS_SOLARCAPTURE_PRO_WIDTH 1
  4887. #define LICENSED_V3_APPS_SOLARSECURE_LBN 3
  4888. #define LICENSED_V3_APPS_SOLARSECURE_WIDTH 1
  4889. #define LICENSED_V3_APPS_PERF_MONITOR_LBN 4
  4890. #define LICENSED_V3_APPS_PERF_MONITOR_WIDTH 1
  4891. #define LICENSED_V3_APPS_SOLARCAPTURE_LIVE_LBN 5
  4892. #define LICENSED_V3_APPS_SOLARCAPTURE_LIVE_WIDTH 1
  4893. #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_LBN 6
  4894. #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_WIDTH 1
  4895. #define LICENSED_V3_APPS_NETWORK_ACCESS_CONTROL_LBN 7
  4896. #define LICENSED_V3_APPS_NETWORK_ACCESS_CONTROL_WIDTH 1
  4897. #define LICENSED_V3_APPS_MASK_LBN 0
  4898. #define LICENSED_V3_APPS_MASK_WIDTH 64
  4899. /* LICENSED_V3_FEATURES structuredef */
  4900. #define LICENSED_V3_FEATURES_LEN 8
  4901. /* Bitmask of licensed firmware features */
  4902. #define LICENSED_V3_FEATURES_MASK_OFST 0
  4903. #define LICENSED_V3_FEATURES_MASK_LEN 8
  4904. #define LICENSED_V3_FEATURES_MASK_LO_OFST 0
  4905. #define LICENSED_V3_FEATURES_MASK_HI_OFST 4
  4906. #define LICENSED_V3_FEATURES_RX_CUT_THROUGH_LBN 0
  4907. #define LICENSED_V3_FEATURES_RX_CUT_THROUGH_WIDTH 1
  4908. #define LICENSED_V3_FEATURES_PIO_LBN 1
  4909. #define LICENSED_V3_FEATURES_PIO_WIDTH 1
  4910. #define LICENSED_V3_FEATURES_EVQ_TIMER_LBN 2
  4911. #define LICENSED_V3_FEATURES_EVQ_TIMER_WIDTH 1
  4912. #define LICENSED_V3_FEATURES_CLOCK_LBN 3
  4913. #define LICENSED_V3_FEATURES_CLOCK_WIDTH 1
  4914. #define LICENSED_V3_FEATURES_RX_TIMESTAMPS_LBN 4
  4915. #define LICENSED_V3_FEATURES_RX_TIMESTAMPS_WIDTH 1
  4916. #define LICENSED_V3_FEATURES_TX_TIMESTAMPS_LBN 5
  4917. #define LICENSED_V3_FEATURES_TX_TIMESTAMPS_WIDTH 1
  4918. #define LICENSED_V3_FEATURES_RX_SNIFF_LBN 6
  4919. #define LICENSED_V3_FEATURES_RX_SNIFF_WIDTH 1
  4920. #define LICENSED_V3_FEATURES_TX_SNIFF_LBN 7
  4921. #define LICENSED_V3_FEATURES_TX_SNIFF_WIDTH 1
  4922. #define LICENSED_V3_FEATURES_PROXY_FILTER_OPS_LBN 8
  4923. #define LICENSED_V3_FEATURES_PROXY_FILTER_OPS_WIDTH 1
  4924. #define LICENSED_V3_FEATURES_MASK_LBN 0
  4925. #define LICENSED_V3_FEATURES_MASK_WIDTH 64
  4926. /* TX_TIMESTAMP_EVENT structuredef */
  4927. #define TX_TIMESTAMP_EVENT_LEN 6
  4928. /* lower 16 bits of timestamp data */
  4929. #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_LO_OFST 0
  4930. #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_LO_LEN 2
  4931. #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_LO_LBN 0
  4932. #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_LO_WIDTH 16
  4933. /* Type of TX event, ordinary TX completion, low or high part of TX timestamp
  4934. */
  4935. #define TX_TIMESTAMP_EVENT_TX_EV_TYPE_OFST 3
  4936. #define TX_TIMESTAMP_EVENT_TX_EV_TYPE_LEN 1
  4937. /* enum: This is a TX completion event, not a timestamp */
  4938. #define TX_TIMESTAMP_EVENT_TX_EV_COMPLETION 0x0
  4939. /* enum: This is the low part of a TX timestamp event */
  4940. #define TX_TIMESTAMP_EVENT_TX_EV_TSTAMP_LO 0x51
  4941. /* enum: This is the high part of a TX timestamp event */
  4942. #define TX_TIMESTAMP_EVENT_TX_EV_TSTAMP_HI 0x52
  4943. #define TX_TIMESTAMP_EVENT_TX_EV_TYPE_LBN 24
  4944. #define TX_TIMESTAMP_EVENT_TX_EV_TYPE_WIDTH 8
  4945. /* upper 16 bits of timestamp data */
  4946. #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_HI_OFST 4
  4947. #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_HI_LEN 2
  4948. #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_HI_LBN 32
  4949. #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_HI_WIDTH 16
  4950. /* RSS_MODE structuredef */
  4951. #define RSS_MODE_LEN 1
  4952. /* The RSS mode for a particular packet type is a value from 0 - 15 which can
  4953. * be considered as 4 bits selecting which fields are included in the hash. (A
  4954. * value 0 effectively disables RSS spreading for the packet type.) The YAML
  4955. * generation tools require this structure to be a whole number of bytes wide,
  4956. * but only 4 bits are relevant.
  4957. */
  4958. #define RSS_MODE_HASH_SELECTOR_OFST 0
  4959. #define RSS_MODE_HASH_SELECTOR_LEN 1
  4960. #define RSS_MODE_HASH_SRC_ADDR_LBN 0
  4961. #define RSS_MODE_HASH_SRC_ADDR_WIDTH 1
  4962. #define RSS_MODE_HASH_DST_ADDR_LBN 1
  4963. #define RSS_MODE_HASH_DST_ADDR_WIDTH 1
  4964. #define RSS_MODE_HASH_SRC_PORT_LBN 2
  4965. #define RSS_MODE_HASH_SRC_PORT_WIDTH 1
  4966. #define RSS_MODE_HASH_DST_PORT_LBN 3
  4967. #define RSS_MODE_HASH_DST_PORT_WIDTH 1
  4968. #define RSS_MODE_HASH_SELECTOR_LBN 0
  4969. #define RSS_MODE_HASH_SELECTOR_WIDTH 8
  4970. /***********************************/
  4971. /* MC_CMD_READ_REGS
  4972. * Get a dump of the MCPU registers
  4973. */
  4974. #define MC_CMD_READ_REGS 0x50
  4975. #define MC_CMD_0x50_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  4976. /* MC_CMD_READ_REGS_IN msgrequest */
  4977. #define MC_CMD_READ_REGS_IN_LEN 0
  4978. /* MC_CMD_READ_REGS_OUT msgresponse */
  4979. #define MC_CMD_READ_REGS_OUT_LEN 308
  4980. /* Whether the corresponding register entry contains a valid value */
  4981. #define MC_CMD_READ_REGS_OUT_MASK_OFST 0
  4982. #define MC_CMD_READ_REGS_OUT_MASK_LEN 16
  4983. /* Same order as MIPS GDB (r0-r31, sr, lo, hi, bad, cause, 32 x float, fsr,
  4984. * fir, fp)
  4985. */
  4986. #define MC_CMD_READ_REGS_OUT_REGS_OFST 16
  4987. #define MC_CMD_READ_REGS_OUT_REGS_LEN 4
  4988. #define MC_CMD_READ_REGS_OUT_REGS_NUM 73
  4989. /***********************************/
  4990. /* MC_CMD_INIT_EVQ
  4991. * Set up an event queue according to the supplied parameters. The IN arguments
  4992. * end with an address for each 4k of host memory required to back the EVQ.
  4993. */
  4994. #define MC_CMD_INIT_EVQ 0x80
  4995. #define MC_CMD_0x80_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  4996. /* MC_CMD_INIT_EVQ_IN msgrequest */
  4997. #define MC_CMD_INIT_EVQ_IN_LENMIN 44
  4998. #define MC_CMD_INIT_EVQ_IN_LENMAX 548
  4999. #define MC_CMD_INIT_EVQ_IN_LEN(num) (36+8*(num))
  5000. /* Size, in entries */
  5001. #define MC_CMD_INIT_EVQ_IN_SIZE_OFST 0
  5002. /* Desired instance. Must be set to a specific instance, which is a function
  5003. * local queue index.
  5004. */
  5005. #define MC_CMD_INIT_EVQ_IN_INSTANCE_OFST 4
  5006. /* The initial timer value. The load value is ignored if the timer mode is DIS.
  5007. */
  5008. #define MC_CMD_INIT_EVQ_IN_TMR_LOAD_OFST 8
  5009. /* The reload value is ignored in one-shot modes */
  5010. #define MC_CMD_INIT_EVQ_IN_TMR_RELOAD_OFST 12
  5011. /* tbd */
  5012. #define MC_CMD_INIT_EVQ_IN_FLAGS_OFST 16
  5013. #define MC_CMD_INIT_EVQ_IN_FLAG_INTERRUPTING_LBN 0
  5014. #define MC_CMD_INIT_EVQ_IN_FLAG_INTERRUPTING_WIDTH 1
  5015. #define MC_CMD_INIT_EVQ_IN_FLAG_RPTR_DOS_LBN 1
  5016. #define MC_CMD_INIT_EVQ_IN_FLAG_RPTR_DOS_WIDTH 1
  5017. #define MC_CMD_INIT_EVQ_IN_FLAG_INT_ARMD_LBN 2
  5018. #define MC_CMD_INIT_EVQ_IN_FLAG_INT_ARMD_WIDTH 1
  5019. #define MC_CMD_INIT_EVQ_IN_FLAG_CUT_THRU_LBN 3
  5020. #define MC_CMD_INIT_EVQ_IN_FLAG_CUT_THRU_WIDTH 1
  5021. #define MC_CMD_INIT_EVQ_IN_FLAG_RX_MERGE_LBN 4
  5022. #define MC_CMD_INIT_EVQ_IN_FLAG_RX_MERGE_WIDTH 1
  5023. #define MC_CMD_INIT_EVQ_IN_FLAG_TX_MERGE_LBN 5
  5024. #define MC_CMD_INIT_EVQ_IN_FLAG_TX_MERGE_WIDTH 1
  5025. #define MC_CMD_INIT_EVQ_IN_FLAG_USE_TIMER_LBN 6
  5026. #define MC_CMD_INIT_EVQ_IN_FLAG_USE_TIMER_WIDTH 1
  5027. #define MC_CMD_INIT_EVQ_IN_TMR_MODE_OFST 20
  5028. /* enum: Disabled */
  5029. #define MC_CMD_INIT_EVQ_IN_TMR_MODE_DIS 0x0
  5030. /* enum: Immediate */
  5031. #define MC_CMD_INIT_EVQ_IN_TMR_IMMED_START 0x1
  5032. /* enum: Triggered */
  5033. #define MC_CMD_INIT_EVQ_IN_TMR_TRIG_START 0x2
  5034. /* enum: Hold-off */
  5035. #define MC_CMD_INIT_EVQ_IN_TMR_INT_HLDOFF 0x3
  5036. /* Target EVQ for wakeups if in wakeup mode. */
  5037. #define MC_CMD_INIT_EVQ_IN_TARGET_EVQ_OFST 24
  5038. /* Target interrupt if in interrupting mode (note union with target EVQ). Use
  5039. * MC_CMD_RESOURCE_INSTANCE_ANY unless a specific one required for test
  5040. * purposes.
  5041. */
  5042. #define MC_CMD_INIT_EVQ_IN_IRQ_NUM_OFST 24
  5043. /* Event Counter Mode. */
  5044. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_OFST 28
  5045. /* enum: Disabled */
  5046. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_DIS 0x0
  5047. /* enum: Disabled */
  5048. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_RX 0x1
  5049. /* enum: Disabled */
  5050. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_TX 0x2
  5051. /* enum: Disabled */
  5052. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_RXTX 0x3
  5053. /* Event queue packet count threshold. */
  5054. #define MC_CMD_INIT_EVQ_IN_COUNT_THRSHLD_OFST 32
  5055. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  5056. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_OFST 36
  5057. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LEN 8
  5058. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LO_OFST 36
  5059. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_HI_OFST 40
  5060. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_MINNUM 1
  5061. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_MAXNUM 64
  5062. /* MC_CMD_INIT_EVQ_OUT msgresponse */
  5063. #define MC_CMD_INIT_EVQ_OUT_LEN 4
  5064. /* Only valid if INTRFLAG was true */
  5065. #define MC_CMD_INIT_EVQ_OUT_IRQ_OFST 0
  5066. /* QUEUE_CRC_MODE structuredef */
  5067. #define QUEUE_CRC_MODE_LEN 1
  5068. #define QUEUE_CRC_MODE_MODE_LBN 0
  5069. #define QUEUE_CRC_MODE_MODE_WIDTH 4
  5070. /* enum: No CRC. */
  5071. #define QUEUE_CRC_MODE_NONE 0x0
  5072. /* enum: CRC Fiber channel over ethernet. */
  5073. #define QUEUE_CRC_MODE_FCOE 0x1
  5074. /* enum: CRC (digest) iSCSI header only. */
  5075. #define QUEUE_CRC_MODE_ISCSI_HDR 0x2
  5076. /* enum: CRC (digest) iSCSI header and payload. */
  5077. #define QUEUE_CRC_MODE_ISCSI 0x3
  5078. /* enum: CRC Fiber channel over IP over ethernet. */
  5079. #define QUEUE_CRC_MODE_FCOIPOE 0x4
  5080. /* enum: CRC MPA. */
  5081. #define QUEUE_CRC_MODE_MPA 0x5
  5082. #define QUEUE_CRC_MODE_SPARE_LBN 4
  5083. #define QUEUE_CRC_MODE_SPARE_WIDTH 4
  5084. /***********************************/
  5085. /* MC_CMD_INIT_RXQ
  5086. * set up a receive queue according to the supplied parameters. The IN
  5087. * arguments end with an address for each 4k of host memory required to back
  5088. * the RXQ.
  5089. */
  5090. #define MC_CMD_INIT_RXQ 0x81
  5091. #define MC_CMD_0x81_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  5092. /* MC_CMD_INIT_RXQ_IN msgrequest: Legacy RXQ_INIT request. Use extended version
  5093. * in new code.
  5094. */
  5095. #define MC_CMD_INIT_RXQ_IN_LENMIN 36
  5096. #define MC_CMD_INIT_RXQ_IN_LENMAX 252
  5097. #define MC_CMD_INIT_RXQ_IN_LEN(num) (28+8*(num))
  5098. /* Size, in entries */
  5099. #define MC_CMD_INIT_RXQ_IN_SIZE_OFST 0
  5100. /* The EVQ to send events to. This is an index originally specified to INIT_EVQ
  5101. */
  5102. #define MC_CMD_INIT_RXQ_IN_TARGET_EVQ_OFST 4
  5103. /* The value to put in the event data. Check hardware spec. for valid range. */
  5104. #define MC_CMD_INIT_RXQ_IN_LABEL_OFST 8
  5105. /* Desired instance. Must be set to a specific instance, which is a function
  5106. * local queue index.
  5107. */
  5108. #define MC_CMD_INIT_RXQ_IN_INSTANCE_OFST 12
  5109. /* There will be more flags here. */
  5110. #define MC_CMD_INIT_RXQ_IN_FLAGS_OFST 16
  5111. #define MC_CMD_INIT_RXQ_IN_FLAG_BUFF_MODE_LBN 0
  5112. #define MC_CMD_INIT_RXQ_IN_FLAG_BUFF_MODE_WIDTH 1
  5113. #define MC_CMD_INIT_RXQ_IN_FLAG_HDR_SPLIT_LBN 1
  5114. #define MC_CMD_INIT_RXQ_IN_FLAG_HDR_SPLIT_WIDTH 1
  5115. #define MC_CMD_INIT_RXQ_IN_FLAG_TIMESTAMP_LBN 2
  5116. #define MC_CMD_INIT_RXQ_IN_FLAG_TIMESTAMP_WIDTH 1
  5117. #define MC_CMD_INIT_RXQ_IN_CRC_MODE_LBN 3
  5118. #define MC_CMD_INIT_RXQ_IN_CRC_MODE_WIDTH 4
  5119. #define MC_CMD_INIT_RXQ_IN_FLAG_CHAIN_LBN 7
  5120. #define MC_CMD_INIT_RXQ_IN_FLAG_CHAIN_WIDTH 1
  5121. #define MC_CMD_INIT_RXQ_IN_FLAG_PREFIX_LBN 8
  5122. #define MC_CMD_INIT_RXQ_IN_FLAG_PREFIX_WIDTH 1
  5123. #define MC_CMD_INIT_RXQ_IN_FLAG_DISABLE_SCATTER_LBN 9
  5124. #define MC_CMD_INIT_RXQ_IN_FLAG_DISABLE_SCATTER_WIDTH 1
  5125. #define MC_CMD_INIT_RXQ_IN_FLAG_FORCE_EV_MERGING_LBN 10
  5126. #define MC_CMD_INIT_RXQ_IN_FLAG_FORCE_EV_MERGING_WIDTH 1
  5127. /* Owner ID to use if in buffer mode (zero if physical) */
  5128. #define MC_CMD_INIT_RXQ_IN_OWNER_ID_OFST 20
  5129. /* The port ID associated with the v-adaptor which should contain this DMAQ. */
  5130. #define MC_CMD_INIT_RXQ_IN_PORT_ID_OFST 24
  5131. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  5132. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_OFST 28
  5133. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LEN 8
  5134. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LO_OFST 28
  5135. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_HI_OFST 32
  5136. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_MINNUM 1
  5137. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_MAXNUM 28
  5138. /* MC_CMD_INIT_RXQ_EXT_IN msgrequest: Extended RXQ_INIT with additional mode
  5139. * flags
  5140. */
  5141. #define MC_CMD_INIT_RXQ_EXT_IN_LEN 544
  5142. /* Size, in entries */
  5143. #define MC_CMD_INIT_RXQ_EXT_IN_SIZE_OFST 0
  5144. /* The EVQ to send events to. This is an index originally specified to INIT_EVQ
  5145. */
  5146. #define MC_CMD_INIT_RXQ_EXT_IN_TARGET_EVQ_OFST 4
  5147. /* The value to put in the event data. Check hardware spec. for valid range. */
  5148. #define MC_CMD_INIT_RXQ_EXT_IN_LABEL_OFST 8
  5149. /* Desired instance. Must be set to a specific instance, which is a function
  5150. * local queue index.
  5151. */
  5152. #define MC_CMD_INIT_RXQ_EXT_IN_INSTANCE_OFST 12
  5153. /* There will be more flags here. */
  5154. #define MC_CMD_INIT_RXQ_EXT_IN_FLAGS_OFST 16
  5155. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_BUFF_MODE_LBN 0
  5156. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_BUFF_MODE_WIDTH 1
  5157. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_HDR_SPLIT_LBN 1
  5158. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_HDR_SPLIT_WIDTH 1
  5159. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_TIMESTAMP_LBN 2
  5160. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_TIMESTAMP_WIDTH 1
  5161. #define MC_CMD_INIT_RXQ_EXT_IN_CRC_MODE_LBN 3
  5162. #define MC_CMD_INIT_RXQ_EXT_IN_CRC_MODE_WIDTH 4
  5163. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_CHAIN_LBN 7
  5164. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_CHAIN_WIDTH 1
  5165. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_PREFIX_LBN 8
  5166. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_PREFIX_WIDTH 1
  5167. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_DISABLE_SCATTER_LBN 9
  5168. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_DISABLE_SCATTER_WIDTH 1
  5169. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_MODE_LBN 10
  5170. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_MODE_WIDTH 4
  5171. /* enum: One packet per descriptor (for normal networking) */
  5172. #define MC_CMD_INIT_RXQ_EXT_IN_SINGLE_PACKET 0x0
  5173. /* enum: Pack multiple packets into large descriptors (for SolarCapture) */
  5174. #define MC_CMD_INIT_RXQ_EXT_IN_PACKED_STREAM 0x1
  5175. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_SNAPSHOT_MODE_LBN 14
  5176. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_SNAPSHOT_MODE_WIDTH 1
  5177. #define MC_CMD_INIT_RXQ_EXT_IN_PACKED_STREAM_BUFF_SIZE_LBN 15
  5178. #define MC_CMD_INIT_RXQ_EXT_IN_PACKED_STREAM_BUFF_SIZE_WIDTH 3
  5179. #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_1M 0x0 /* enum */
  5180. #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_512K 0x1 /* enum */
  5181. #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_256K 0x2 /* enum */
  5182. #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_128K 0x3 /* enum */
  5183. #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_64K 0x4 /* enum */
  5184. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_WANT_OUTER_CLASSES_LBN 18
  5185. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_WANT_OUTER_CLASSES_WIDTH 1
  5186. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_FORCE_EV_MERGING_LBN 19
  5187. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_FORCE_EV_MERGING_WIDTH 1
  5188. /* Owner ID to use if in buffer mode (zero if physical) */
  5189. #define MC_CMD_INIT_RXQ_EXT_IN_OWNER_ID_OFST 20
  5190. /* The port ID associated with the v-adaptor which should contain this DMAQ. */
  5191. #define MC_CMD_INIT_RXQ_EXT_IN_PORT_ID_OFST 24
  5192. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  5193. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_OFST 28
  5194. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_LEN 8
  5195. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_LO_OFST 28
  5196. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_HI_OFST 32
  5197. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_NUM 64
  5198. /* Maximum length of packet to receive, if SNAPSHOT_MODE flag is set */
  5199. #define MC_CMD_INIT_RXQ_EXT_IN_SNAPSHOT_LENGTH_OFST 540
  5200. /* MC_CMD_INIT_RXQ_OUT msgresponse */
  5201. #define MC_CMD_INIT_RXQ_OUT_LEN 0
  5202. /* MC_CMD_INIT_RXQ_EXT_OUT msgresponse */
  5203. #define MC_CMD_INIT_RXQ_EXT_OUT_LEN 0
  5204. /***********************************/
  5205. /* MC_CMD_INIT_TXQ
  5206. */
  5207. #define MC_CMD_INIT_TXQ 0x82
  5208. #define MC_CMD_0x82_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  5209. /* MC_CMD_INIT_TXQ_IN msgrequest: Legacy INIT_TXQ request. Use extended version
  5210. * in new code.
  5211. */
  5212. #define MC_CMD_INIT_TXQ_IN_LENMIN 36
  5213. #define MC_CMD_INIT_TXQ_IN_LENMAX 252
  5214. #define MC_CMD_INIT_TXQ_IN_LEN(num) (28+8*(num))
  5215. /* Size, in entries */
  5216. #define MC_CMD_INIT_TXQ_IN_SIZE_OFST 0
  5217. /* The EVQ to send events to. This is an index originally specified to
  5218. * INIT_EVQ.
  5219. */
  5220. #define MC_CMD_INIT_TXQ_IN_TARGET_EVQ_OFST 4
  5221. /* The value to put in the event data. Check hardware spec. for valid range. */
  5222. #define MC_CMD_INIT_TXQ_IN_LABEL_OFST 8
  5223. /* Desired instance. Must be set to a specific instance, which is a function
  5224. * local queue index.
  5225. */
  5226. #define MC_CMD_INIT_TXQ_IN_INSTANCE_OFST 12
  5227. /* There will be more flags here. */
  5228. #define MC_CMD_INIT_TXQ_IN_FLAGS_OFST 16
  5229. #define MC_CMD_INIT_TXQ_IN_FLAG_BUFF_MODE_LBN 0
  5230. #define MC_CMD_INIT_TXQ_IN_FLAG_BUFF_MODE_WIDTH 1
  5231. #define MC_CMD_INIT_TXQ_IN_FLAG_IP_CSUM_DIS_LBN 1
  5232. #define MC_CMD_INIT_TXQ_IN_FLAG_IP_CSUM_DIS_WIDTH 1
  5233. #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_CSUM_DIS_LBN 2
  5234. #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_CSUM_DIS_WIDTH 1
  5235. #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_UDP_ONLY_LBN 3
  5236. #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_UDP_ONLY_WIDTH 1
  5237. #define MC_CMD_INIT_TXQ_IN_CRC_MODE_LBN 4
  5238. #define MC_CMD_INIT_TXQ_IN_CRC_MODE_WIDTH 4
  5239. #define MC_CMD_INIT_TXQ_IN_FLAG_TIMESTAMP_LBN 8
  5240. #define MC_CMD_INIT_TXQ_IN_FLAG_TIMESTAMP_WIDTH 1
  5241. #define MC_CMD_INIT_TXQ_IN_FLAG_PACER_BYPASS_LBN 9
  5242. #define MC_CMD_INIT_TXQ_IN_FLAG_PACER_BYPASS_WIDTH 1
  5243. #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_IP_CSUM_EN_LBN 10
  5244. #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_IP_CSUM_EN_WIDTH 1
  5245. #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_TCP_CSUM_EN_LBN 11
  5246. #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_TCP_CSUM_EN_WIDTH 1
  5247. /* Owner ID to use if in buffer mode (zero if physical) */
  5248. #define MC_CMD_INIT_TXQ_IN_OWNER_ID_OFST 20
  5249. /* The port ID associated with the v-adaptor which should contain this DMAQ. */
  5250. #define MC_CMD_INIT_TXQ_IN_PORT_ID_OFST 24
  5251. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  5252. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_OFST 28
  5253. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LEN 8
  5254. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LO_OFST 28
  5255. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_HI_OFST 32
  5256. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_MINNUM 1
  5257. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_MAXNUM 28
  5258. /* MC_CMD_INIT_TXQ_EXT_IN msgrequest: Extended INIT_TXQ with additional mode
  5259. * flags
  5260. */
  5261. #define MC_CMD_INIT_TXQ_EXT_IN_LEN 544
  5262. /* Size, in entries */
  5263. #define MC_CMD_INIT_TXQ_EXT_IN_SIZE_OFST 0
  5264. /* The EVQ to send events to. This is an index originally specified to
  5265. * INIT_EVQ.
  5266. */
  5267. #define MC_CMD_INIT_TXQ_EXT_IN_TARGET_EVQ_OFST 4
  5268. /* The value to put in the event data. Check hardware spec. for valid range. */
  5269. #define MC_CMD_INIT_TXQ_EXT_IN_LABEL_OFST 8
  5270. /* Desired instance. Must be set to a specific instance, which is a function
  5271. * local queue index.
  5272. */
  5273. #define MC_CMD_INIT_TXQ_EXT_IN_INSTANCE_OFST 12
  5274. /* There will be more flags here. */
  5275. #define MC_CMD_INIT_TXQ_EXT_IN_FLAGS_OFST 16
  5276. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_BUFF_MODE_LBN 0
  5277. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_BUFF_MODE_WIDTH 1
  5278. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_IP_CSUM_DIS_LBN 1
  5279. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_IP_CSUM_DIS_WIDTH 1
  5280. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_CSUM_DIS_LBN 2
  5281. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_CSUM_DIS_WIDTH 1
  5282. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_UDP_ONLY_LBN 3
  5283. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_UDP_ONLY_WIDTH 1
  5284. #define MC_CMD_INIT_TXQ_EXT_IN_CRC_MODE_LBN 4
  5285. #define MC_CMD_INIT_TXQ_EXT_IN_CRC_MODE_WIDTH 4
  5286. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TIMESTAMP_LBN 8
  5287. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TIMESTAMP_WIDTH 1
  5288. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_PACER_BYPASS_LBN 9
  5289. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_PACER_BYPASS_WIDTH 1
  5290. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_IP_CSUM_EN_LBN 10
  5291. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_IP_CSUM_EN_WIDTH 1
  5292. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_TCP_CSUM_EN_LBN 11
  5293. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_TCP_CSUM_EN_WIDTH 1
  5294. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TSOV2_EN_LBN 12
  5295. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TSOV2_EN_WIDTH 1
  5296. /* Owner ID to use if in buffer mode (zero if physical) */
  5297. #define MC_CMD_INIT_TXQ_EXT_IN_OWNER_ID_OFST 20
  5298. /* The port ID associated with the v-adaptor which should contain this DMAQ. */
  5299. #define MC_CMD_INIT_TXQ_EXT_IN_PORT_ID_OFST 24
  5300. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  5301. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_OFST 28
  5302. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_LEN 8
  5303. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_LO_OFST 28
  5304. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_HI_OFST 32
  5305. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_MINNUM 1
  5306. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_MAXNUM 64
  5307. /* Flags related to Qbb flow control mode. */
  5308. #define MC_CMD_INIT_TXQ_EXT_IN_QBB_FLAGS_OFST 540
  5309. #define MC_CMD_INIT_TXQ_EXT_IN_QBB_ENABLE_LBN 0
  5310. #define MC_CMD_INIT_TXQ_EXT_IN_QBB_ENABLE_WIDTH 1
  5311. #define MC_CMD_INIT_TXQ_EXT_IN_QBB_PRIORITY_LBN 1
  5312. #define MC_CMD_INIT_TXQ_EXT_IN_QBB_PRIORITY_WIDTH 3
  5313. /* MC_CMD_INIT_TXQ_OUT msgresponse */
  5314. #define MC_CMD_INIT_TXQ_OUT_LEN 0
  5315. /***********************************/
  5316. /* MC_CMD_FINI_EVQ
  5317. * Teardown an EVQ.
  5318. *
  5319. * All DMAQs or EVQs that point to the EVQ to tear down must be torn down first
  5320. * or the operation will fail with EBUSY
  5321. */
  5322. #define MC_CMD_FINI_EVQ 0x83
  5323. #define MC_CMD_0x83_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  5324. /* MC_CMD_FINI_EVQ_IN msgrequest */
  5325. #define MC_CMD_FINI_EVQ_IN_LEN 4
  5326. /* Instance of EVQ to destroy. Should be the same instance as that previously
  5327. * passed to INIT_EVQ
  5328. */
  5329. #define MC_CMD_FINI_EVQ_IN_INSTANCE_OFST 0
  5330. /* MC_CMD_FINI_EVQ_OUT msgresponse */
  5331. #define MC_CMD_FINI_EVQ_OUT_LEN 0
  5332. /***********************************/
  5333. /* MC_CMD_FINI_RXQ
  5334. * Teardown a RXQ.
  5335. */
  5336. #define MC_CMD_FINI_RXQ 0x84
  5337. #define MC_CMD_0x84_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  5338. /* MC_CMD_FINI_RXQ_IN msgrequest */
  5339. #define MC_CMD_FINI_RXQ_IN_LEN 4
  5340. /* Instance of RXQ to destroy */
  5341. #define MC_CMD_FINI_RXQ_IN_INSTANCE_OFST 0
  5342. /* MC_CMD_FINI_RXQ_OUT msgresponse */
  5343. #define MC_CMD_FINI_RXQ_OUT_LEN 0
  5344. /***********************************/
  5345. /* MC_CMD_FINI_TXQ
  5346. * Teardown a TXQ.
  5347. */
  5348. #define MC_CMD_FINI_TXQ 0x85
  5349. #define MC_CMD_0x85_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  5350. /* MC_CMD_FINI_TXQ_IN msgrequest */
  5351. #define MC_CMD_FINI_TXQ_IN_LEN 4
  5352. /* Instance of TXQ to destroy */
  5353. #define MC_CMD_FINI_TXQ_IN_INSTANCE_OFST 0
  5354. /* MC_CMD_FINI_TXQ_OUT msgresponse */
  5355. #define MC_CMD_FINI_TXQ_OUT_LEN 0
  5356. /***********************************/
  5357. /* MC_CMD_DRIVER_EVENT
  5358. * Generate an event on an EVQ belonging to the function issuing the command.
  5359. */
  5360. #define MC_CMD_DRIVER_EVENT 0x86
  5361. #define MC_CMD_0x86_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  5362. /* MC_CMD_DRIVER_EVENT_IN msgrequest */
  5363. #define MC_CMD_DRIVER_EVENT_IN_LEN 12
  5364. /* Handle of target EVQ */
  5365. #define MC_CMD_DRIVER_EVENT_IN_EVQ_OFST 0
  5366. /* Bits 0 - 63 of event */
  5367. #define MC_CMD_DRIVER_EVENT_IN_DATA_OFST 4
  5368. #define MC_CMD_DRIVER_EVENT_IN_DATA_LEN 8
  5369. #define MC_CMD_DRIVER_EVENT_IN_DATA_LO_OFST 4
  5370. #define MC_CMD_DRIVER_EVENT_IN_DATA_HI_OFST 8
  5371. /* MC_CMD_DRIVER_EVENT_OUT msgresponse */
  5372. #define MC_CMD_DRIVER_EVENT_OUT_LEN 0
  5373. /***********************************/
  5374. /* MC_CMD_PROXY_CMD
  5375. * Execute an arbitrary MCDI command on behalf of a different function, subject
  5376. * to security restrictions. The command to be proxied follows immediately
  5377. * afterward in the host buffer (or on the UART). This command supercedes
  5378. * MC_CMD_SET_FUNC, which remains available for Siena but now deprecated.
  5379. */
  5380. #define MC_CMD_PROXY_CMD 0x5b
  5381. #define MC_CMD_0x5b_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  5382. /* MC_CMD_PROXY_CMD_IN msgrequest */
  5383. #define MC_CMD_PROXY_CMD_IN_LEN 4
  5384. /* The handle of the target function. */
  5385. #define MC_CMD_PROXY_CMD_IN_TARGET_OFST 0
  5386. #define MC_CMD_PROXY_CMD_IN_TARGET_PF_LBN 0
  5387. #define MC_CMD_PROXY_CMD_IN_TARGET_PF_WIDTH 16
  5388. #define MC_CMD_PROXY_CMD_IN_TARGET_VF_LBN 16
  5389. #define MC_CMD_PROXY_CMD_IN_TARGET_VF_WIDTH 16
  5390. #define MC_CMD_PROXY_CMD_IN_VF_NULL 0xffff /* enum */
  5391. /* MC_CMD_PROXY_CMD_OUT msgresponse */
  5392. #define MC_CMD_PROXY_CMD_OUT_LEN 0
  5393. /* MC_PROXY_STATUS_BUFFER structuredef: Host memory status buffer used to
  5394. * manage proxied requests
  5395. */
  5396. #define MC_PROXY_STATUS_BUFFER_LEN 16
  5397. /* Handle allocated by the firmware for this proxy transaction */
  5398. #define MC_PROXY_STATUS_BUFFER_HANDLE_OFST 0
  5399. /* enum: An invalid handle. */
  5400. #define MC_PROXY_STATUS_BUFFER_HANDLE_INVALID 0x0
  5401. #define MC_PROXY_STATUS_BUFFER_HANDLE_LBN 0
  5402. #define MC_PROXY_STATUS_BUFFER_HANDLE_WIDTH 32
  5403. /* The requesting physical function number */
  5404. #define MC_PROXY_STATUS_BUFFER_PF_OFST 4
  5405. #define MC_PROXY_STATUS_BUFFER_PF_LEN 2
  5406. #define MC_PROXY_STATUS_BUFFER_PF_LBN 32
  5407. #define MC_PROXY_STATUS_BUFFER_PF_WIDTH 16
  5408. /* The requesting virtual function number. Set to VF_NULL if the target is a
  5409. * PF.
  5410. */
  5411. #define MC_PROXY_STATUS_BUFFER_VF_OFST 6
  5412. #define MC_PROXY_STATUS_BUFFER_VF_LEN 2
  5413. #define MC_PROXY_STATUS_BUFFER_VF_LBN 48
  5414. #define MC_PROXY_STATUS_BUFFER_VF_WIDTH 16
  5415. /* The target function RID. */
  5416. #define MC_PROXY_STATUS_BUFFER_RID_OFST 8
  5417. #define MC_PROXY_STATUS_BUFFER_RID_LEN 2
  5418. #define MC_PROXY_STATUS_BUFFER_RID_LBN 64
  5419. #define MC_PROXY_STATUS_BUFFER_RID_WIDTH 16
  5420. /* The status of the proxy as described in MC_CMD_PROXY_COMPLETE. */
  5421. #define MC_PROXY_STATUS_BUFFER_STATUS_OFST 10
  5422. #define MC_PROXY_STATUS_BUFFER_STATUS_LEN 2
  5423. #define MC_PROXY_STATUS_BUFFER_STATUS_LBN 80
  5424. #define MC_PROXY_STATUS_BUFFER_STATUS_WIDTH 16
  5425. /* If a request is authorized rather than carried out by the host, this is the
  5426. * elevated privilege mask granted to the requesting function.
  5427. */
  5428. #define MC_PROXY_STATUS_BUFFER_GRANTED_PRIVILEGES_OFST 12
  5429. #define MC_PROXY_STATUS_BUFFER_GRANTED_PRIVILEGES_LBN 96
  5430. #define MC_PROXY_STATUS_BUFFER_GRANTED_PRIVILEGES_WIDTH 32
  5431. /***********************************/
  5432. /* MC_CMD_PROXY_CONFIGURE
  5433. * Enable/disable authorization of MCDI requests from unprivileged functions by
  5434. * a designated admin function
  5435. */
  5436. #define MC_CMD_PROXY_CONFIGURE 0x58
  5437. #define MC_CMD_0x58_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  5438. /* MC_CMD_PROXY_CONFIGURE_IN msgrequest */
  5439. #define MC_CMD_PROXY_CONFIGURE_IN_LEN 108
  5440. #define MC_CMD_PROXY_CONFIGURE_IN_FLAGS_OFST 0
  5441. #define MC_CMD_PROXY_CONFIGURE_IN_ENABLE_LBN 0
  5442. #define MC_CMD_PROXY_CONFIGURE_IN_ENABLE_WIDTH 1
  5443. /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS
  5444. * of blocks, each of the size REQUEST_BLOCK_SIZE.
  5445. */
  5446. #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_OFST 4
  5447. #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_LEN 8
  5448. #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_LO_OFST 4
  5449. #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_HI_OFST 8
  5450. /* Must be a power of 2 */
  5451. #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BLOCK_SIZE_OFST 12
  5452. /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS
  5453. * of blocks, each of the size REPLY_BLOCK_SIZE.
  5454. */
  5455. #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_OFST 16
  5456. #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_LEN 8
  5457. #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_LO_OFST 16
  5458. #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_HI_OFST 20
  5459. /* Must be a power of 2 */
  5460. #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BLOCK_SIZE_OFST 24
  5461. /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS
  5462. * of blocks, each of the size STATUS_BLOCK_SIZE. This buffer is only needed if
  5463. * host intends to complete proxied operations by using MC_CMD_PROXY_CMD.
  5464. */
  5465. #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_OFST 28
  5466. #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_LEN 8
  5467. #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_LO_OFST 28
  5468. #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_HI_OFST 32
  5469. /* Must be a power of 2, or zero if this buffer is not provided */
  5470. #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BLOCK_SIZE_OFST 36
  5471. /* Applies to all three buffers */
  5472. #define MC_CMD_PROXY_CONFIGURE_IN_NUM_BLOCKS_OFST 40
  5473. /* A bit mask defining which MCDI operations may be proxied */
  5474. #define MC_CMD_PROXY_CONFIGURE_IN_ALLOWED_MCDI_MASK_OFST 44
  5475. #define MC_CMD_PROXY_CONFIGURE_IN_ALLOWED_MCDI_MASK_LEN 64
  5476. /* MC_CMD_PROXY_CONFIGURE_EXT_IN msgrequest */
  5477. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_LEN 112
  5478. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_FLAGS_OFST 0
  5479. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_ENABLE_LBN 0
  5480. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_ENABLE_WIDTH 1
  5481. /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS
  5482. * of blocks, each of the size REQUEST_BLOCK_SIZE.
  5483. */
  5484. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_OFST 4
  5485. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_LEN 8
  5486. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_LO_OFST 4
  5487. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_HI_OFST 8
  5488. /* Must be a power of 2 */
  5489. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BLOCK_SIZE_OFST 12
  5490. /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS
  5491. * of blocks, each of the size REPLY_BLOCK_SIZE.
  5492. */
  5493. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_OFST 16
  5494. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_LEN 8
  5495. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_LO_OFST 16
  5496. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_HI_OFST 20
  5497. /* Must be a power of 2 */
  5498. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BLOCK_SIZE_OFST 24
  5499. /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS
  5500. * of blocks, each of the size STATUS_BLOCK_SIZE. This buffer is only needed if
  5501. * host intends to complete proxied operations by using MC_CMD_PROXY_CMD.
  5502. */
  5503. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_OFST 28
  5504. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_LEN 8
  5505. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_LO_OFST 28
  5506. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_HI_OFST 32
  5507. /* Must be a power of 2, or zero if this buffer is not provided */
  5508. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BLOCK_SIZE_OFST 36
  5509. /* Applies to all three buffers */
  5510. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_NUM_BLOCKS_OFST 40
  5511. /* A bit mask defining which MCDI operations may be proxied */
  5512. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_ALLOWED_MCDI_MASK_OFST 44
  5513. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_ALLOWED_MCDI_MASK_LEN 64
  5514. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_RESERVED_OFST 108
  5515. /* MC_CMD_PROXY_CONFIGURE_OUT msgresponse */
  5516. #define MC_CMD_PROXY_CONFIGURE_OUT_LEN 0
  5517. /***********************************/
  5518. /* MC_CMD_PROXY_COMPLETE
  5519. * Tells FW that a requested proxy operation has either been completed (by
  5520. * using MC_CMD_PROXY_CMD) or authorized/declined. May only be sent by the
  5521. * function that enabled proxying/authorization (by using
  5522. * MC_CMD_PROXY_CONFIGURE).
  5523. */
  5524. #define MC_CMD_PROXY_COMPLETE 0x5f
  5525. #define MC_CMD_0x5f_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  5526. /* MC_CMD_PROXY_COMPLETE_IN msgrequest */
  5527. #define MC_CMD_PROXY_COMPLETE_IN_LEN 12
  5528. #define MC_CMD_PROXY_COMPLETE_IN_BLOCK_INDEX_OFST 0
  5529. #define MC_CMD_PROXY_COMPLETE_IN_STATUS_OFST 4
  5530. /* enum: The operation has been completed by using MC_CMD_PROXY_CMD, the reply
  5531. * is stored in the REPLY_BUFF.
  5532. */
  5533. #define MC_CMD_PROXY_COMPLETE_IN_COMPLETE 0x0
  5534. /* enum: The operation has been authorized. The originating function may now
  5535. * try again.
  5536. */
  5537. #define MC_CMD_PROXY_COMPLETE_IN_AUTHORIZED 0x1
  5538. /* enum: The operation has been declined. */
  5539. #define MC_CMD_PROXY_COMPLETE_IN_DECLINED 0x2
  5540. /* enum: The authorization failed because the relevant application did not
  5541. * respond in time.
  5542. */
  5543. #define MC_CMD_PROXY_COMPLETE_IN_TIMEDOUT 0x3
  5544. #define MC_CMD_PROXY_COMPLETE_IN_HANDLE_OFST 8
  5545. /* MC_CMD_PROXY_COMPLETE_OUT msgresponse */
  5546. #define MC_CMD_PROXY_COMPLETE_OUT_LEN 0
  5547. /***********************************/
  5548. /* MC_CMD_ALLOC_BUFTBL_CHUNK
  5549. * Allocate a set of buffer table entries using the specified owner ID. This
  5550. * operation allocates the required buffer table entries (and fails if it
  5551. * cannot do so). The buffer table entries will initially be zeroed.
  5552. */
  5553. #define MC_CMD_ALLOC_BUFTBL_CHUNK 0x87
  5554. #define MC_CMD_0x87_PRIVILEGE_CTG SRIOV_CTG_ONLOAD
  5555. /* MC_CMD_ALLOC_BUFTBL_CHUNK_IN msgrequest */
  5556. #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_LEN 8
  5557. /* Owner ID to use */
  5558. #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_OWNER_OFST 0
  5559. /* Size of buffer table pages to use, in bytes (note that only a few values are
  5560. * legal on any specific hardware).
  5561. */
  5562. #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_PAGE_SIZE_OFST 4
  5563. /* MC_CMD_ALLOC_BUFTBL_CHUNK_OUT msgresponse */
  5564. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_LEN 12
  5565. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_HANDLE_OFST 0
  5566. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_NUMENTRIES_OFST 4
  5567. /* Buffer table IDs for use in DMA descriptors. */
  5568. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_ID_OFST 8
  5569. /***********************************/
  5570. /* MC_CMD_PROGRAM_BUFTBL_ENTRIES
  5571. * Reprogram a set of buffer table entries in the specified chunk.
  5572. */
  5573. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES 0x88
  5574. #define MC_CMD_0x88_PRIVILEGE_CTG SRIOV_CTG_ONLOAD
  5575. /* MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN msgrequest */
  5576. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LENMIN 20
  5577. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LENMAX 268
  5578. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LEN(num) (12+8*(num))
  5579. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_HANDLE_OFST 0
  5580. /* ID */
  5581. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_FIRSTID_OFST 4
  5582. /* Num entries */
  5583. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_NUMENTRIES_OFST 8
  5584. /* Buffer table entry address */
  5585. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_OFST 12
  5586. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LEN 8
  5587. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LO_OFST 12
  5588. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_HI_OFST 16
  5589. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_MINNUM 1
  5590. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_MAXNUM 32
  5591. /* MC_CMD_PROGRAM_BUFTBL_ENTRIES_OUT msgresponse */
  5592. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_OUT_LEN 0
  5593. /***********************************/
  5594. /* MC_CMD_FREE_BUFTBL_CHUNK
  5595. */
  5596. #define MC_CMD_FREE_BUFTBL_CHUNK 0x89
  5597. #define MC_CMD_0x89_PRIVILEGE_CTG SRIOV_CTG_ONLOAD
  5598. /* MC_CMD_FREE_BUFTBL_CHUNK_IN msgrequest */
  5599. #define MC_CMD_FREE_BUFTBL_CHUNK_IN_LEN 4
  5600. #define MC_CMD_FREE_BUFTBL_CHUNK_IN_HANDLE_OFST 0
  5601. /* MC_CMD_FREE_BUFTBL_CHUNK_OUT msgresponse */
  5602. #define MC_CMD_FREE_BUFTBL_CHUNK_OUT_LEN 0
  5603. /* PORT_CONFIG_ENTRY structuredef */
  5604. #define PORT_CONFIG_ENTRY_LEN 16
  5605. /* External port number (label) */
  5606. #define PORT_CONFIG_ENTRY_EXT_NUMBER_OFST 0
  5607. #define PORT_CONFIG_ENTRY_EXT_NUMBER_LEN 1
  5608. #define PORT_CONFIG_ENTRY_EXT_NUMBER_LBN 0
  5609. #define PORT_CONFIG_ENTRY_EXT_NUMBER_WIDTH 8
  5610. /* Port core location */
  5611. #define PORT_CONFIG_ENTRY_CORE_OFST 1
  5612. #define PORT_CONFIG_ENTRY_CORE_LEN 1
  5613. #define PORT_CONFIG_ENTRY_STANDALONE 0x0 /* enum */
  5614. #define PORT_CONFIG_ENTRY_MASTER 0x1 /* enum */
  5615. #define PORT_CONFIG_ENTRY_SLAVE 0x2 /* enum */
  5616. #define PORT_CONFIG_ENTRY_CORE_LBN 8
  5617. #define PORT_CONFIG_ENTRY_CORE_WIDTH 8
  5618. /* Internal number (HW resource) relative to the core */
  5619. #define PORT_CONFIG_ENTRY_INT_NUMBER_OFST 2
  5620. #define PORT_CONFIG_ENTRY_INT_NUMBER_LEN 1
  5621. #define PORT_CONFIG_ENTRY_INT_NUMBER_LBN 16
  5622. #define PORT_CONFIG_ENTRY_INT_NUMBER_WIDTH 8
  5623. /* Reserved */
  5624. #define PORT_CONFIG_ENTRY_RSVD_OFST 3
  5625. #define PORT_CONFIG_ENTRY_RSVD_LEN 1
  5626. #define PORT_CONFIG_ENTRY_RSVD_LBN 24
  5627. #define PORT_CONFIG_ENTRY_RSVD_WIDTH 8
  5628. /* Bitmask of KR lanes used by the port */
  5629. #define PORT_CONFIG_ENTRY_LANES_OFST 4
  5630. #define PORT_CONFIG_ENTRY_LANES_LBN 32
  5631. #define PORT_CONFIG_ENTRY_LANES_WIDTH 32
  5632. /* Port capabilities (MC_CMD_PHY_CAP_*) */
  5633. #define PORT_CONFIG_ENTRY_SUPPORTED_CAPS_OFST 8
  5634. #define PORT_CONFIG_ENTRY_SUPPORTED_CAPS_LBN 64
  5635. #define PORT_CONFIG_ENTRY_SUPPORTED_CAPS_WIDTH 32
  5636. /* Reserved (align to 16 bytes) */
  5637. #define PORT_CONFIG_ENTRY_RSVD2_OFST 12
  5638. #define PORT_CONFIG_ENTRY_RSVD2_LBN 96
  5639. #define PORT_CONFIG_ENTRY_RSVD2_WIDTH 32
  5640. /***********************************/
  5641. /* MC_CMD_FILTER_OP
  5642. * Multiplexed MCDI call for filter operations
  5643. */
  5644. #define MC_CMD_FILTER_OP 0x8a
  5645. #define MC_CMD_0x8a_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  5646. /* MC_CMD_FILTER_OP_IN msgrequest */
  5647. #define MC_CMD_FILTER_OP_IN_LEN 108
  5648. /* identifies the type of operation requested */
  5649. #define MC_CMD_FILTER_OP_IN_OP_OFST 0
  5650. /* enum: single-recipient filter insert */
  5651. #define MC_CMD_FILTER_OP_IN_OP_INSERT 0x0
  5652. /* enum: single-recipient filter remove */
  5653. #define MC_CMD_FILTER_OP_IN_OP_REMOVE 0x1
  5654. /* enum: multi-recipient filter subscribe */
  5655. #define MC_CMD_FILTER_OP_IN_OP_SUBSCRIBE 0x2
  5656. /* enum: multi-recipient filter unsubscribe */
  5657. #define MC_CMD_FILTER_OP_IN_OP_UNSUBSCRIBE 0x3
  5658. /* enum: replace one recipient with another (warning - the filter handle may
  5659. * change)
  5660. */
  5661. #define MC_CMD_FILTER_OP_IN_OP_REPLACE 0x4
  5662. /* filter handle (for remove / unsubscribe operations) */
  5663. #define MC_CMD_FILTER_OP_IN_HANDLE_OFST 4
  5664. #define MC_CMD_FILTER_OP_IN_HANDLE_LEN 8
  5665. #define MC_CMD_FILTER_OP_IN_HANDLE_LO_OFST 4
  5666. #define MC_CMD_FILTER_OP_IN_HANDLE_HI_OFST 8
  5667. /* The port ID associated with the v-adaptor which should contain this filter.
  5668. */
  5669. #define MC_CMD_FILTER_OP_IN_PORT_ID_OFST 12
  5670. /* fields to include in match criteria */
  5671. #define MC_CMD_FILTER_OP_IN_MATCH_FIELDS_OFST 16
  5672. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_IP_LBN 0
  5673. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_IP_WIDTH 1
  5674. #define MC_CMD_FILTER_OP_IN_MATCH_DST_IP_LBN 1
  5675. #define MC_CMD_FILTER_OP_IN_MATCH_DST_IP_WIDTH 1
  5676. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_MAC_LBN 2
  5677. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_MAC_WIDTH 1
  5678. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_PORT_LBN 3
  5679. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_PORT_WIDTH 1
  5680. #define MC_CMD_FILTER_OP_IN_MATCH_DST_MAC_LBN 4
  5681. #define MC_CMD_FILTER_OP_IN_MATCH_DST_MAC_WIDTH 1
  5682. #define MC_CMD_FILTER_OP_IN_MATCH_DST_PORT_LBN 5
  5683. #define MC_CMD_FILTER_OP_IN_MATCH_DST_PORT_WIDTH 1
  5684. #define MC_CMD_FILTER_OP_IN_MATCH_ETHER_TYPE_LBN 6
  5685. #define MC_CMD_FILTER_OP_IN_MATCH_ETHER_TYPE_WIDTH 1
  5686. #define MC_CMD_FILTER_OP_IN_MATCH_INNER_VLAN_LBN 7
  5687. #define MC_CMD_FILTER_OP_IN_MATCH_INNER_VLAN_WIDTH 1
  5688. #define MC_CMD_FILTER_OP_IN_MATCH_OUTER_VLAN_LBN 8
  5689. #define MC_CMD_FILTER_OP_IN_MATCH_OUTER_VLAN_WIDTH 1
  5690. #define MC_CMD_FILTER_OP_IN_MATCH_IP_PROTO_LBN 9
  5691. #define MC_CMD_FILTER_OP_IN_MATCH_IP_PROTO_WIDTH 1
  5692. #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF0_LBN 10
  5693. #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF0_WIDTH 1
  5694. #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF1_LBN 11
  5695. #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF1_WIDTH 1
  5696. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_MCAST_DST_LBN 30
  5697. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_MCAST_DST_WIDTH 1
  5698. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_UCAST_DST_LBN 31
  5699. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_UCAST_DST_WIDTH 1
  5700. /* receive destination */
  5701. #define MC_CMD_FILTER_OP_IN_RX_DEST_OFST 20
  5702. /* enum: drop packets */
  5703. #define MC_CMD_FILTER_OP_IN_RX_DEST_DROP 0x0
  5704. /* enum: receive to host */
  5705. #define MC_CMD_FILTER_OP_IN_RX_DEST_HOST 0x1
  5706. /* enum: receive to MC */
  5707. #define MC_CMD_FILTER_OP_IN_RX_DEST_MC 0x2
  5708. /* enum: loop back to TXDP 0 */
  5709. #define MC_CMD_FILTER_OP_IN_RX_DEST_TX0 0x3
  5710. /* enum: loop back to TXDP 1 */
  5711. #define MC_CMD_FILTER_OP_IN_RX_DEST_TX1 0x4
  5712. /* receive queue handle (for multiple queue modes, this is the base queue) */
  5713. #define MC_CMD_FILTER_OP_IN_RX_QUEUE_OFST 24
  5714. /* receive mode */
  5715. #define MC_CMD_FILTER_OP_IN_RX_MODE_OFST 28
  5716. /* enum: receive to just the specified queue */
  5717. #define MC_CMD_FILTER_OP_IN_RX_MODE_SIMPLE 0x0
  5718. /* enum: receive to multiple queues using RSS context */
  5719. #define MC_CMD_FILTER_OP_IN_RX_MODE_RSS 0x1
  5720. /* enum: receive to multiple queues using .1p mapping */
  5721. #define MC_CMD_FILTER_OP_IN_RX_MODE_DOT1P_MAPPING 0x2
  5722. /* enum: install a filter entry that will never match; for test purposes only
  5723. */
  5724. #define MC_CMD_FILTER_OP_IN_RX_MODE_TEST_NEVER_MATCH 0x80000000
  5725. /* RSS context (for RX_MODE_RSS) or .1p mapping handle (for
  5726. * RX_MODE_DOT1P_MAPPING), as returned by MC_CMD_RSS_CONTEXT_ALLOC or
  5727. * MC_CMD_DOT1P_MAPPING_ALLOC.
  5728. */
  5729. #define MC_CMD_FILTER_OP_IN_RX_CONTEXT_OFST 32
  5730. /* transmit domain (reserved; set to 0) */
  5731. #define MC_CMD_FILTER_OP_IN_TX_DOMAIN_OFST 36
  5732. /* transmit destination (either set the MAC and/or PM bits for explicit
  5733. * control, or set this field to TX_DEST_DEFAULT for sensible default
  5734. * behaviour)
  5735. */
  5736. #define MC_CMD_FILTER_OP_IN_TX_DEST_OFST 40
  5737. /* enum: request default behaviour (based on filter type) */
  5738. #define MC_CMD_FILTER_OP_IN_TX_DEST_DEFAULT 0xffffffff
  5739. #define MC_CMD_FILTER_OP_IN_TX_DEST_MAC_LBN 0
  5740. #define MC_CMD_FILTER_OP_IN_TX_DEST_MAC_WIDTH 1
  5741. #define MC_CMD_FILTER_OP_IN_TX_DEST_PM_LBN 1
  5742. #define MC_CMD_FILTER_OP_IN_TX_DEST_PM_WIDTH 1
  5743. /* source MAC address to match (as bytes in network order) */
  5744. #define MC_CMD_FILTER_OP_IN_SRC_MAC_OFST 44
  5745. #define MC_CMD_FILTER_OP_IN_SRC_MAC_LEN 6
  5746. /* source port to match (as bytes in network order) */
  5747. #define MC_CMD_FILTER_OP_IN_SRC_PORT_OFST 50
  5748. #define MC_CMD_FILTER_OP_IN_SRC_PORT_LEN 2
  5749. /* destination MAC address to match (as bytes in network order) */
  5750. #define MC_CMD_FILTER_OP_IN_DST_MAC_OFST 52
  5751. #define MC_CMD_FILTER_OP_IN_DST_MAC_LEN 6
  5752. /* destination port to match (as bytes in network order) */
  5753. #define MC_CMD_FILTER_OP_IN_DST_PORT_OFST 58
  5754. #define MC_CMD_FILTER_OP_IN_DST_PORT_LEN 2
  5755. /* Ethernet type to match (as bytes in network order) */
  5756. #define MC_CMD_FILTER_OP_IN_ETHER_TYPE_OFST 60
  5757. #define MC_CMD_FILTER_OP_IN_ETHER_TYPE_LEN 2
  5758. /* Inner VLAN tag to match (as bytes in network order) */
  5759. #define MC_CMD_FILTER_OP_IN_INNER_VLAN_OFST 62
  5760. #define MC_CMD_FILTER_OP_IN_INNER_VLAN_LEN 2
  5761. /* Outer VLAN tag to match (as bytes in network order) */
  5762. #define MC_CMD_FILTER_OP_IN_OUTER_VLAN_OFST 64
  5763. #define MC_CMD_FILTER_OP_IN_OUTER_VLAN_LEN 2
  5764. /* IP protocol to match (in low byte; set high byte to 0) */
  5765. #define MC_CMD_FILTER_OP_IN_IP_PROTO_OFST 66
  5766. #define MC_CMD_FILTER_OP_IN_IP_PROTO_LEN 2
  5767. /* Firmware defined register 0 to match (reserved; set to 0) */
  5768. #define MC_CMD_FILTER_OP_IN_FWDEF0_OFST 68
  5769. /* Firmware defined register 1 to match (reserved; set to 0) */
  5770. #define MC_CMD_FILTER_OP_IN_FWDEF1_OFST 72
  5771. /* source IP address to match (as bytes in network order; set last 12 bytes to
  5772. * 0 for IPv4 address)
  5773. */
  5774. #define MC_CMD_FILTER_OP_IN_SRC_IP_OFST 76
  5775. #define MC_CMD_FILTER_OP_IN_SRC_IP_LEN 16
  5776. /* destination IP address to match (as bytes in network order; set last 12
  5777. * bytes to 0 for IPv4 address)
  5778. */
  5779. #define MC_CMD_FILTER_OP_IN_DST_IP_OFST 92
  5780. #define MC_CMD_FILTER_OP_IN_DST_IP_LEN 16
  5781. /* MC_CMD_FILTER_OP_EXT_IN msgrequest: Extension to MC_CMD_FILTER_OP_IN to
  5782. * include handling of VXLAN/NVGRE encapsulated frame filtering (which is
  5783. * supported on Medford only).
  5784. */
  5785. #define MC_CMD_FILTER_OP_EXT_IN_LEN 172
  5786. /* identifies the type of operation requested */
  5787. #define MC_CMD_FILTER_OP_EXT_IN_OP_OFST 0
  5788. /* Enum values, see field(s): */
  5789. /* MC_CMD_FILTER_OP_IN/OP */
  5790. /* filter handle (for remove / unsubscribe operations) */
  5791. #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_OFST 4
  5792. #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_LEN 8
  5793. #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_LO_OFST 4
  5794. #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_HI_OFST 8
  5795. /* The port ID associated with the v-adaptor which should contain this filter.
  5796. */
  5797. #define MC_CMD_FILTER_OP_EXT_IN_PORT_ID_OFST 12
  5798. /* fields to include in match criteria */
  5799. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_FIELDS_OFST 16
  5800. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_IP_LBN 0
  5801. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_IP_WIDTH 1
  5802. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_IP_LBN 1
  5803. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_IP_WIDTH 1
  5804. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_MAC_LBN 2
  5805. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_MAC_WIDTH 1
  5806. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_PORT_LBN 3
  5807. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_PORT_WIDTH 1
  5808. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_MAC_LBN 4
  5809. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_MAC_WIDTH 1
  5810. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_PORT_LBN 5
  5811. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_PORT_WIDTH 1
  5812. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_ETHER_TYPE_LBN 6
  5813. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_ETHER_TYPE_WIDTH 1
  5814. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_INNER_VLAN_LBN 7
  5815. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_INNER_VLAN_WIDTH 1
  5816. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_OUTER_VLAN_LBN 8
  5817. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_OUTER_VLAN_WIDTH 1
  5818. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IP_PROTO_LBN 9
  5819. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IP_PROTO_WIDTH 1
  5820. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_FWDEF0_LBN 10
  5821. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_FWDEF0_WIDTH 1
  5822. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_VNI_OR_VSID_LBN 11
  5823. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_VNI_OR_VSID_WIDTH 1
  5824. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_IP_LBN 12
  5825. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_IP_WIDTH 1
  5826. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_IP_LBN 13
  5827. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_IP_WIDTH 1
  5828. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_MAC_LBN 14
  5829. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_MAC_WIDTH 1
  5830. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_PORT_LBN 15
  5831. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_PORT_WIDTH 1
  5832. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_MAC_LBN 16
  5833. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_MAC_WIDTH 1
  5834. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_PORT_LBN 17
  5835. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_PORT_WIDTH 1
  5836. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_ETHER_TYPE_LBN 18
  5837. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_ETHER_TYPE_WIDTH 1
  5838. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_INNER_VLAN_LBN 19
  5839. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_INNER_VLAN_WIDTH 1
  5840. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_OUTER_VLAN_LBN 20
  5841. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_OUTER_VLAN_WIDTH 1
  5842. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_IP_PROTO_LBN 21
  5843. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_IP_PROTO_WIDTH 1
  5844. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF0_LBN 22
  5845. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF0_WIDTH 1
  5846. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF1_LBN 23
  5847. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF1_WIDTH 1
  5848. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_MCAST_DST_LBN 24
  5849. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_MCAST_DST_WIDTH 1
  5850. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_UCAST_DST_LBN 25
  5851. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_UCAST_DST_WIDTH 1
  5852. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_MCAST_DST_LBN 30
  5853. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_MCAST_DST_WIDTH 1
  5854. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_UCAST_DST_LBN 31
  5855. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_UCAST_DST_WIDTH 1
  5856. /* receive destination */
  5857. #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_OFST 20
  5858. /* enum: drop packets */
  5859. #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_DROP 0x0
  5860. /* enum: receive to host */
  5861. #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_HOST 0x1
  5862. /* enum: receive to MC */
  5863. #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_MC 0x2
  5864. /* enum: loop back to TXDP 0 */
  5865. #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_TX0 0x3
  5866. /* enum: loop back to TXDP 1 */
  5867. #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_TX1 0x4
  5868. /* receive queue handle (for multiple queue modes, this is the base queue) */
  5869. #define MC_CMD_FILTER_OP_EXT_IN_RX_QUEUE_OFST 24
  5870. /* receive mode */
  5871. #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_OFST 28
  5872. /* enum: receive to just the specified queue */
  5873. #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_SIMPLE 0x0
  5874. /* enum: receive to multiple queues using RSS context */
  5875. #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_RSS 0x1
  5876. /* enum: receive to multiple queues using .1p mapping */
  5877. #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_DOT1P_MAPPING 0x2
  5878. /* enum: install a filter entry that will never match; for test purposes only
  5879. */
  5880. #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_TEST_NEVER_MATCH 0x80000000
  5881. /* RSS context (for RX_MODE_RSS) or .1p mapping handle (for
  5882. * RX_MODE_DOT1P_MAPPING), as returned by MC_CMD_RSS_CONTEXT_ALLOC or
  5883. * MC_CMD_DOT1P_MAPPING_ALLOC.
  5884. */
  5885. #define MC_CMD_FILTER_OP_EXT_IN_RX_CONTEXT_OFST 32
  5886. /* transmit domain (reserved; set to 0) */
  5887. #define MC_CMD_FILTER_OP_EXT_IN_TX_DOMAIN_OFST 36
  5888. /* transmit destination (either set the MAC and/or PM bits for explicit
  5889. * control, or set this field to TX_DEST_DEFAULT for sensible default
  5890. * behaviour)
  5891. */
  5892. #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_OFST 40
  5893. /* enum: request default behaviour (based on filter type) */
  5894. #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_DEFAULT 0xffffffff
  5895. #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_MAC_LBN 0
  5896. #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_MAC_WIDTH 1
  5897. #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_PM_LBN 1
  5898. #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_PM_WIDTH 1
  5899. /* source MAC address to match (as bytes in network order) */
  5900. #define MC_CMD_FILTER_OP_EXT_IN_SRC_MAC_OFST 44
  5901. #define MC_CMD_FILTER_OP_EXT_IN_SRC_MAC_LEN 6
  5902. /* source port to match (as bytes in network order) */
  5903. #define MC_CMD_FILTER_OP_EXT_IN_SRC_PORT_OFST 50
  5904. #define MC_CMD_FILTER_OP_EXT_IN_SRC_PORT_LEN 2
  5905. /* destination MAC address to match (as bytes in network order) */
  5906. #define MC_CMD_FILTER_OP_EXT_IN_DST_MAC_OFST 52
  5907. #define MC_CMD_FILTER_OP_EXT_IN_DST_MAC_LEN 6
  5908. /* destination port to match (as bytes in network order) */
  5909. #define MC_CMD_FILTER_OP_EXT_IN_DST_PORT_OFST 58
  5910. #define MC_CMD_FILTER_OP_EXT_IN_DST_PORT_LEN 2
  5911. /* Ethernet type to match (as bytes in network order) */
  5912. #define MC_CMD_FILTER_OP_EXT_IN_ETHER_TYPE_OFST 60
  5913. #define MC_CMD_FILTER_OP_EXT_IN_ETHER_TYPE_LEN 2
  5914. /* Inner VLAN tag to match (as bytes in network order) */
  5915. #define MC_CMD_FILTER_OP_EXT_IN_INNER_VLAN_OFST 62
  5916. #define MC_CMD_FILTER_OP_EXT_IN_INNER_VLAN_LEN 2
  5917. /* Outer VLAN tag to match (as bytes in network order) */
  5918. #define MC_CMD_FILTER_OP_EXT_IN_OUTER_VLAN_OFST 64
  5919. #define MC_CMD_FILTER_OP_EXT_IN_OUTER_VLAN_LEN 2
  5920. /* IP protocol to match (in low byte; set high byte to 0) */
  5921. #define MC_CMD_FILTER_OP_EXT_IN_IP_PROTO_OFST 66
  5922. #define MC_CMD_FILTER_OP_EXT_IN_IP_PROTO_LEN 2
  5923. /* Firmware defined register 0 to match (reserved; set to 0) */
  5924. #define MC_CMD_FILTER_OP_EXT_IN_FWDEF0_OFST 68
  5925. /* VNI (for VXLAN/Geneve, when IP protocol is UDP) or VSID (for NVGRE, when IP
  5926. * protocol is GRE) to match (as bytes in network order; set last byte to 0 for
  5927. * VXLAN/NVGRE, or 1 for Geneve)
  5928. */
  5929. #define MC_CMD_FILTER_OP_EXT_IN_VNI_OR_VSID_OFST 72
  5930. #define MC_CMD_FILTER_OP_EXT_IN_VNI_VALUE_LBN 0
  5931. #define MC_CMD_FILTER_OP_EXT_IN_VNI_VALUE_WIDTH 24
  5932. #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_LBN 24
  5933. #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_WIDTH 8
  5934. /* enum: Match VXLAN traffic with this VNI */
  5935. #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_VXLAN 0x0
  5936. /* enum: Match Geneve traffic with this VNI */
  5937. #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_GENEVE 0x1
  5938. /* enum: Reserved for experimental development use */
  5939. #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_EXPERIMENTAL 0xfe
  5940. #define MC_CMD_FILTER_OP_EXT_IN_VSID_VALUE_LBN 0
  5941. #define MC_CMD_FILTER_OP_EXT_IN_VSID_VALUE_WIDTH 24
  5942. #define MC_CMD_FILTER_OP_EXT_IN_VSID_TYPE_LBN 24
  5943. #define MC_CMD_FILTER_OP_EXT_IN_VSID_TYPE_WIDTH 8
  5944. /* enum: Match NVGRE traffic with this VSID */
  5945. #define MC_CMD_FILTER_OP_EXT_IN_VSID_TYPE_NVGRE 0x0
  5946. /* source IP address to match (as bytes in network order; set last 12 bytes to
  5947. * 0 for IPv4 address)
  5948. */
  5949. #define MC_CMD_FILTER_OP_EXT_IN_SRC_IP_OFST 76
  5950. #define MC_CMD_FILTER_OP_EXT_IN_SRC_IP_LEN 16
  5951. /* destination IP address to match (as bytes in network order; set last 12
  5952. * bytes to 0 for IPv4 address)
  5953. */
  5954. #define MC_CMD_FILTER_OP_EXT_IN_DST_IP_OFST 92
  5955. #define MC_CMD_FILTER_OP_EXT_IN_DST_IP_LEN 16
  5956. /* VXLAN/NVGRE inner frame source MAC address to match (as bytes in network
  5957. * order)
  5958. */
  5959. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_MAC_OFST 108
  5960. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_MAC_LEN 6
  5961. /* VXLAN/NVGRE inner frame source port to match (as bytes in network order) */
  5962. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_PORT_OFST 114
  5963. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_PORT_LEN 2
  5964. /* VXLAN/NVGRE inner frame destination MAC address to match (as bytes in
  5965. * network order)
  5966. */
  5967. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_MAC_OFST 116
  5968. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_MAC_LEN 6
  5969. /* VXLAN/NVGRE inner frame destination port to match (as bytes in network
  5970. * order)
  5971. */
  5972. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_PORT_OFST 122
  5973. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_PORT_LEN 2
  5974. /* VXLAN/NVGRE inner frame Ethernet type to match (as bytes in network order)
  5975. */
  5976. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_ETHER_TYPE_OFST 124
  5977. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_ETHER_TYPE_LEN 2
  5978. /* VXLAN/NVGRE inner frame Inner VLAN tag to match (as bytes in network order)
  5979. */
  5980. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_INNER_VLAN_OFST 126
  5981. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_INNER_VLAN_LEN 2
  5982. /* VXLAN/NVGRE inner frame Outer VLAN tag to match (as bytes in network order)
  5983. */
  5984. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_OUTER_VLAN_OFST 128
  5985. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_OUTER_VLAN_LEN 2
  5986. /* VXLAN/NVGRE inner frame IP protocol to match (in low byte; set high byte to
  5987. * 0)
  5988. */
  5989. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_IP_PROTO_OFST 130
  5990. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_IP_PROTO_LEN 2
  5991. /* VXLAN/NVGRE inner frame Firmware defined register 0 to match (reserved; set
  5992. * to 0)
  5993. */
  5994. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_FWDEF0_OFST 132
  5995. /* VXLAN/NVGRE inner frame Firmware defined register 1 to match (reserved; set
  5996. * to 0)
  5997. */
  5998. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_FWDEF1_OFST 136
  5999. /* VXLAN/NVGRE inner frame source IP address to match (as bytes in network
  6000. * order; set last 12 bytes to 0 for IPv4 address)
  6001. */
  6002. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_IP_OFST 140
  6003. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_IP_LEN 16
  6004. /* VXLAN/NVGRE inner frame destination IP address to match (as bytes in network
  6005. * order; set last 12 bytes to 0 for IPv4 address)
  6006. */
  6007. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_IP_OFST 156
  6008. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_IP_LEN 16
  6009. /* MC_CMD_FILTER_OP_OUT msgresponse */
  6010. #define MC_CMD_FILTER_OP_OUT_LEN 12
  6011. /* identifies the type of operation requested */
  6012. #define MC_CMD_FILTER_OP_OUT_OP_OFST 0
  6013. /* Enum values, see field(s): */
  6014. /* MC_CMD_FILTER_OP_IN/OP */
  6015. /* Returned filter handle (for insert / subscribe operations). Note that these
  6016. * handles should be considered opaque to the host, although a value of
  6017. * 0xFFFFFFFF_FFFFFFFF is guaranteed never to be a valid handle.
  6018. */
  6019. #define MC_CMD_FILTER_OP_OUT_HANDLE_OFST 4
  6020. #define MC_CMD_FILTER_OP_OUT_HANDLE_LEN 8
  6021. #define MC_CMD_FILTER_OP_OUT_HANDLE_LO_OFST 4
  6022. #define MC_CMD_FILTER_OP_OUT_HANDLE_HI_OFST 8
  6023. /* enum: guaranteed invalid filter handle (low 32 bits) */
  6024. #define MC_CMD_FILTER_OP_OUT_HANDLE_LO_INVALID 0xffffffff
  6025. /* enum: guaranteed invalid filter handle (high 32 bits) */
  6026. #define MC_CMD_FILTER_OP_OUT_HANDLE_HI_INVALID 0xffffffff
  6027. /* MC_CMD_FILTER_OP_EXT_OUT msgresponse */
  6028. #define MC_CMD_FILTER_OP_EXT_OUT_LEN 12
  6029. /* identifies the type of operation requested */
  6030. #define MC_CMD_FILTER_OP_EXT_OUT_OP_OFST 0
  6031. /* Enum values, see field(s): */
  6032. /* MC_CMD_FILTER_OP_EXT_IN/OP */
  6033. /* Returned filter handle (for insert / subscribe operations). Note that these
  6034. * handles should be considered opaque to the host, although a value of
  6035. * 0xFFFFFFFF_FFFFFFFF is guaranteed never to be a valid handle.
  6036. */
  6037. #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_OFST 4
  6038. #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_LEN 8
  6039. #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_LO_OFST 4
  6040. #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_HI_OFST 8
  6041. /* Enum values, see field(s): */
  6042. /* MC_CMD_FILTER_OP_OUT/HANDLE */
  6043. /***********************************/
  6044. /* MC_CMD_GET_PARSER_DISP_INFO
  6045. * Get information related to the parser-dispatcher subsystem
  6046. */
  6047. #define MC_CMD_GET_PARSER_DISP_INFO 0xe4
  6048. #define MC_CMD_0xe4_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  6049. /* MC_CMD_GET_PARSER_DISP_INFO_IN msgrequest */
  6050. #define MC_CMD_GET_PARSER_DISP_INFO_IN_LEN 4
  6051. /* identifies the type of operation requested */
  6052. #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_OFST 0
  6053. /* enum: read the list of supported RX filter matches */
  6054. #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SUPPORTED_RX_MATCHES 0x1
  6055. /* enum: read flags indicating restrictions on filter insertion for the calling
  6056. * client
  6057. */
  6058. #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_RESTRICTIONS 0x2
  6059. /* enum: read properties relating to security rules (Medford-only; for use by
  6060. * SolarSecure apps, not directly by drivers. See SF-114946-SW.)
  6061. */
  6062. #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SECURITY_RULE_INFO 0x3
  6063. /* enum: read the list of supported RX filter matches for VXLAN/NVGRE
  6064. * encapsulated frames, which follow a different match sequence to normal
  6065. * frames (Medford only)
  6066. */
  6067. #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SUPPORTED_ENCAP_RX_MATCHES 0x4
  6068. /* MC_CMD_GET_PARSER_DISP_INFO_OUT msgresponse */
  6069. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LENMIN 8
  6070. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LENMAX 252
  6071. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LEN(num) (8+4*(num))
  6072. /* identifies the type of operation requested */
  6073. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_OP_OFST 0
  6074. /* Enum values, see field(s): */
  6075. /* MC_CMD_GET_PARSER_DISP_INFO_IN/OP */
  6076. /* number of supported match types */
  6077. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_NUM_SUPPORTED_MATCHES_OFST 4
  6078. /* array of supported match types (valid MATCH_FIELDS values for
  6079. * MC_CMD_FILTER_OP) sorted in decreasing priority order
  6080. */
  6081. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_OFST 8
  6082. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_LEN 4
  6083. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_MINNUM 0
  6084. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_MAXNUM 61
  6085. /* MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT msgresponse */
  6086. #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_LEN 8
  6087. /* identifies the type of operation requested */
  6088. #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_OP_OFST 0
  6089. /* Enum values, see field(s): */
  6090. /* MC_CMD_GET_PARSER_DISP_INFO_IN/OP */
  6091. /* bitfield of filter insertion restrictions */
  6092. #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_RESTRICTION_FLAGS_OFST 4
  6093. #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_DST_IP_MCAST_ONLY_LBN 0
  6094. #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_DST_IP_MCAST_ONLY_WIDTH 1
  6095. /***********************************/
  6096. /* MC_CMD_PARSER_DISP_RW
  6097. * Direct read/write of parser-dispatcher state (DICPUs and LUE) for debugging.
  6098. * Please note that this interface is only of use to debug tools which have
  6099. * knowledge of firmware and hardware data structures; nothing here is intended
  6100. * for use by normal driver code.
  6101. */
  6102. #define MC_CMD_PARSER_DISP_RW 0xe5
  6103. #define MC_CMD_0xe5_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  6104. /* MC_CMD_PARSER_DISP_RW_IN msgrequest */
  6105. #define MC_CMD_PARSER_DISP_RW_IN_LEN 32
  6106. /* identifies the target of the operation */
  6107. #define MC_CMD_PARSER_DISP_RW_IN_TARGET_OFST 0
  6108. /* enum: RX dispatcher CPU */
  6109. #define MC_CMD_PARSER_DISP_RW_IN_RX_DICPU 0x0
  6110. /* enum: TX dispatcher CPU */
  6111. #define MC_CMD_PARSER_DISP_RW_IN_TX_DICPU 0x1
  6112. /* enum: Lookup engine (with original metadata format) */
  6113. #define MC_CMD_PARSER_DISP_RW_IN_LUE 0x2
  6114. /* enum: Lookup engine (with requested metadata format) */
  6115. #define MC_CMD_PARSER_DISP_RW_IN_LUE_VERSIONED_METADATA 0x3
  6116. /* enum: RX0 dispatcher CPU (alias for RX_DICPU; Medford has 2 RX DICPUs) */
  6117. #define MC_CMD_PARSER_DISP_RW_IN_RX0_DICPU 0x0
  6118. /* enum: RX1 dispatcher CPU (only valid for Medford) */
  6119. #define MC_CMD_PARSER_DISP_RW_IN_RX1_DICPU 0x4
  6120. /* enum: Miscellaneous other state (only valid for Medford) */
  6121. #define MC_CMD_PARSER_DISP_RW_IN_MISC_STATE 0x5
  6122. /* identifies the type of operation requested */
  6123. #define MC_CMD_PARSER_DISP_RW_IN_OP_OFST 4
  6124. /* enum: read a word of DICPU DMEM or a LUE entry */
  6125. #define MC_CMD_PARSER_DISP_RW_IN_READ 0x0
  6126. /* enum: write a word of DICPU DMEM or a LUE entry */
  6127. #define MC_CMD_PARSER_DISP_RW_IN_WRITE 0x1
  6128. /* enum: read-modify-write a word of DICPU DMEM (not valid for LUE) */
  6129. #define MC_CMD_PARSER_DISP_RW_IN_RMW 0x2
  6130. /* data memory address (DICPU targets) or LUE index (LUE targets) */
  6131. #define MC_CMD_PARSER_DISP_RW_IN_ADDRESS_OFST 8
  6132. /* selector (for MISC_STATE target) */
  6133. #define MC_CMD_PARSER_DISP_RW_IN_SELECTOR_OFST 8
  6134. /* enum: Port to datapath mapping */
  6135. #define MC_CMD_PARSER_DISP_RW_IN_PORT_DP_MAPPING 0x1
  6136. /* value to write (for DMEM writes) */
  6137. #define MC_CMD_PARSER_DISP_RW_IN_DMEM_WRITE_VALUE_OFST 12
  6138. /* XOR value (for DMEM read-modify-writes: new = (old & mask) ^ value) */
  6139. #define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_XOR_VALUE_OFST 12
  6140. /* AND mask (for DMEM read-modify-writes: new = (old & mask) ^ value) */
  6141. #define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_AND_MASK_OFST 16
  6142. /* metadata format (for LUE reads using LUE_VERSIONED_METADATA) */
  6143. #define MC_CMD_PARSER_DISP_RW_IN_LUE_READ_METADATA_VERSION_OFST 12
  6144. /* value to write (for LUE writes) */
  6145. #define MC_CMD_PARSER_DISP_RW_IN_LUE_WRITE_VALUE_OFST 12
  6146. #define MC_CMD_PARSER_DISP_RW_IN_LUE_WRITE_VALUE_LEN 20
  6147. /* MC_CMD_PARSER_DISP_RW_OUT msgresponse */
  6148. #define MC_CMD_PARSER_DISP_RW_OUT_LEN 52
  6149. /* value read (for DMEM reads) */
  6150. #define MC_CMD_PARSER_DISP_RW_OUT_DMEM_READ_VALUE_OFST 0
  6151. /* value read (for LUE reads) */
  6152. #define MC_CMD_PARSER_DISP_RW_OUT_LUE_READ_VALUE_OFST 0
  6153. #define MC_CMD_PARSER_DISP_RW_OUT_LUE_READ_VALUE_LEN 20
  6154. /* up to 8 32-bit words of additional soft state from the LUE manager (the
  6155. * exact content is firmware-dependent and intended only for debug use)
  6156. */
  6157. #define MC_CMD_PARSER_DISP_RW_OUT_LUE_MGR_STATE_OFST 20
  6158. #define MC_CMD_PARSER_DISP_RW_OUT_LUE_MGR_STATE_LEN 32
  6159. /* datapath(s) used for each port (for MISC_STATE PORT_DP_MAPPING selector) */
  6160. #define MC_CMD_PARSER_DISP_RW_OUT_PORT_DP_MAPPING_OFST 0
  6161. #define MC_CMD_PARSER_DISP_RW_OUT_PORT_DP_MAPPING_LEN 4
  6162. #define MC_CMD_PARSER_DISP_RW_OUT_PORT_DP_MAPPING_NUM 4
  6163. #define MC_CMD_PARSER_DISP_RW_OUT_DP0 0x1 /* enum */
  6164. #define MC_CMD_PARSER_DISP_RW_OUT_DP1 0x2 /* enum */
  6165. /***********************************/
  6166. /* MC_CMD_GET_PF_COUNT
  6167. * Get number of PFs on the device.
  6168. */
  6169. #define MC_CMD_GET_PF_COUNT 0xb6
  6170. #define MC_CMD_0xb6_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  6171. /* MC_CMD_GET_PF_COUNT_IN msgrequest */
  6172. #define MC_CMD_GET_PF_COUNT_IN_LEN 0
  6173. /* MC_CMD_GET_PF_COUNT_OUT msgresponse */
  6174. #define MC_CMD_GET_PF_COUNT_OUT_LEN 1
  6175. /* Identifies the number of PFs on the device. */
  6176. #define MC_CMD_GET_PF_COUNT_OUT_PF_COUNT_OFST 0
  6177. #define MC_CMD_GET_PF_COUNT_OUT_PF_COUNT_LEN 1
  6178. /***********************************/
  6179. /* MC_CMD_SET_PF_COUNT
  6180. * Set number of PFs on the device.
  6181. */
  6182. #define MC_CMD_SET_PF_COUNT 0xb7
  6183. /* MC_CMD_SET_PF_COUNT_IN msgrequest */
  6184. #define MC_CMD_SET_PF_COUNT_IN_LEN 4
  6185. /* New number of PFs on the device. */
  6186. #define MC_CMD_SET_PF_COUNT_IN_PF_COUNT_OFST 0
  6187. /* MC_CMD_SET_PF_COUNT_OUT msgresponse */
  6188. #define MC_CMD_SET_PF_COUNT_OUT_LEN 0
  6189. /***********************************/
  6190. /* MC_CMD_GET_PORT_ASSIGNMENT
  6191. * Get port assignment for current PCI function.
  6192. */
  6193. #define MC_CMD_GET_PORT_ASSIGNMENT 0xb8
  6194. #define MC_CMD_0xb8_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  6195. /* MC_CMD_GET_PORT_ASSIGNMENT_IN msgrequest */
  6196. #define MC_CMD_GET_PORT_ASSIGNMENT_IN_LEN 0
  6197. /* MC_CMD_GET_PORT_ASSIGNMENT_OUT msgresponse */
  6198. #define MC_CMD_GET_PORT_ASSIGNMENT_OUT_LEN 4
  6199. /* Identifies the port assignment for this function. */
  6200. #define MC_CMD_GET_PORT_ASSIGNMENT_OUT_PORT_OFST 0
  6201. /***********************************/
  6202. /* MC_CMD_SET_PORT_ASSIGNMENT
  6203. * Set port assignment for current PCI function.
  6204. */
  6205. #define MC_CMD_SET_PORT_ASSIGNMENT 0xb9
  6206. #define MC_CMD_0xb9_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  6207. /* MC_CMD_SET_PORT_ASSIGNMENT_IN msgrequest */
  6208. #define MC_CMD_SET_PORT_ASSIGNMENT_IN_LEN 4
  6209. /* Identifies the port assignment for this function. */
  6210. #define MC_CMD_SET_PORT_ASSIGNMENT_IN_PORT_OFST 0
  6211. /* MC_CMD_SET_PORT_ASSIGNMENT_OUT msgresponse */
  6212. #define MC_CMD_SET_PORT_ASSIGNMENT_OUT_LEN 0
  6213. /***********************************/
  6214. /* MC_CMD_ALLOC_VIS
  6215. * Allocate VIs for current PCI function.
  6216. */
  6217. #define MC_CMD_ALLOC_VIS 0x8b
  6218. #define MC_CMD_0x8b_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  6219. /* MC_CMD_ALLOC_VIS_IN msgrequest */
  6220. #define MC_CMD_ALLOC_VIS_IN_LEN 8
  6221. /* The minimum number of VIs that is acceptable */
  6222. #define MC_CMD_ALLOC_VIS_IN_MIN_VI_COUNT_OFST 0
  6223. /* The maximum number of VIs that would be useful */
  6224. #define MC_CMD_ALLOC_VIS_IN_MAX_VI_COUNT_OFST 4
  6225. /* MC_CMD_ALLOC_VIS_OUT msgresponse: Huntington-compatible VI_ALLOC request.
  6226. * Use extended version in new code.
  6227. */
  6228. #define MC_CMD_ALLOC_VIS_OUT_LEN 8
  6229. /* The number of VIs allocated on this function */
  6230. #define MC_CMD_ALLOC_VIS_OUT_VI_COUNT_OFST 0
  6231. /* The base absolute VI number allocated to this function. Required to
  6232. * correctly interpret wakeup events.
  6233. */
  6234. #define MC_CMD_ALLOC_VIS_OUT_VI_BASE_OFST 4
  6235. /* MC_CMD_ALLOC_VIS_EXT_OUT msgresponse */
  6236. #define MC_CMD_ALLOC_VIS_EXT_OUT_LEN 12
  6237. /* The number of VIs allocated on this function */
  6238. #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_COUNT_OFST 0
  6239. /* The base absolute VI number allocated to this function. Required to
  6240. * correctly interpret wakeup events.
  6241. */
  6242. #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_BASE_OFST 4
  6243. /* Function's port vi_shift value (always 0 on Huntington) */
  6244. #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_SHIFT_OFST 8
  6245. /***********************************/
  6246. /* MC_CMD_FREE_VIS
  6247. * Free VIs for current PCI function. Any linked PIO buffers will be unlinked,
  6248. * but not freed.
  6249. */
  6250. #define MC_CMD_FREE_VIS 0x8c
  6251. #define MC_CMD_0x8c_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  6252. /* MC_CMD_FREE_VIS_IN msgrequest */
  6253. #define MC_CMD_FREE_VIS_IN_LEN 0
  6254. /* MC_CMD_FREE_VIS_OUT msgresponse */
  6255. #define MC_CMD_FREE_VIS_OUT_LEN 0
  6256. /***********************************/
  6257. /* MC_CMD_GET_SRIOV_CFG
  6258. * Get SRIOV config for this PF.
  6259. */
  6260. #define MC_CMD_GET_SRIOV_CFG 0xba
  6261. #define MC_CMD_0xba_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  6262. /* MC_CMD_GET_SRIOV_CFG_IN msgrequest */
  6263. #define MC_CMD_GET_SRIOV_CFG_IN_LEN 0
  6264. /* MC_CMD_GET_SRIOV_CFG_OUT msgresponse */
  6265. #define MC_CMD_GET_SRIOV_CFG_OUT_LEN 20
  6266. /* Number of VFs currently enabled. */
  6267. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_CURRENT_OFST 0
  6268. /* Max number of VFs before sriov stride and offset may need to be changed. */
  6269. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_MAX_OFST 4
  6270. #define MC_CMD_GET_SRIOV_CFG_OUT_FLAGS_OFST 8
  6271. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_ENABLED_LBN 0
  6272. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_ENABLED_WIDTH 1
  6273. /* RID offset of first VF from PF. */
  6274. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_OFFSET_OFST 12
  6275. /* RID offset of each subsequent VF from the previous. */
  6276. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_STRIDE_OFST 16
  6277. /***********************************/
  6278. /* MC_CMD_SET_SRIOV_CFG
  6279. * Set SRIOV config for this PF.
  6280. */
  6281. #define MC_CMD_SET_SRIOV_CFG 0xbb
  6282. #define MC_CMD_0xbb_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  6283. /* MC_CMD_SET_SRIOV_CFG_IN msgrequest */
  6284. #define MC_CMD_SET_SRIOV_CFG_IN_LEN 20
  6285. /* Number of VFs currently enabled. */
  6286. #define MC_CMD_SET_SRIOV_CFG_IN_VF_CURRENT_OFST 0
  6287. /* Max number of VFs before sriov stride and offset may need to be changed. */
  6288. #define MC_CMD_SET_SRIOV_CFG_IN_VF_MAX_OFST 4
  6289. #define MC_CMD_SET_SRIOV_CFG_IN_FLAGS_OFST 8
  6290. #define MC_CMD_SET_SRIOV_CFG_IN_VF_ENABLED_LBN 0
  6291. #define MC_CMD_SET_SRIOV_CFG_IN_VF_ENABLED_WIDTH 1
  6292. /* RID offset of first VF from PF, or 0 for no change, or
  6293. * MC_CMD_RESOURCE_INSTANCE_ANY to allow the system to allocate an offset.
  6294. */
  6295. #define MC_CMD_SET_SRIOV_CFG_IN_VF_OFFSET_OFST 12
  6296. /* RID offset of each subsequent VF from the previous, 0 for no change, or
  6297. * MC_CMD_RESOURCE_INSTANCE_ANY to allow the system to allocate a stride.
  6298. */
  6299. #define MC_CMD_SET_SRIOV_CFG_IN_VF_STRIDE_OFST 16
  6300. /* MC_CMD_SET_SRIOV_CFG_OUT msgresponse */
  6301. #define MC_CMD_SET_SRIOV_CFG_OUT_LEN 0
  6302. /***********************************/
  6303. /* MC_CMD_GET_VI_ALLOC_INFO
  6304. * Get information about number of VI's and base VI number allocated to this
  6305. * function.
  6306. */
  6307. #define MC_CMD_GET_VI_ALLOC_INFO 0x8d
  6308. #define MC_CMD_0x8d_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  6309. /* MC_CMD_GET_VI_ALLOC_INFO_IN msgrequest */
  6310. #define MC_CMD_GET_VI_ALLOC_INFO_IN_LEN 0
  6311. /* MC_CMD_GET_VI_ALLOC_INFO_OUT msgresponse */
  6312. #define MC_CMD_GET_VI_ALLOC_INFO_OUT_LEN 12
  6313. /* The number of VIs allocated on this function */
  6314. #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_COUNT_OFST 0
  6315. /* The base absolute VI number allocated to this function. Required to
  6316. * correctly interpret wakeup events.
  6317. */
  6318. #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_BASE_OFST 4
  6319. /* Function's port vi_shift value (always 0 on Huntington) */
  6320. #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_SHIFT_OFST 8
  6321. /***********************************/
  6322. /* MC_CMD_DUMP_VI_STATE
  6323. * For CmdClient use. Dump pertinent information on a specific absolute VI.
  6324. */
  6325. #define MC_CMD_DUMP_VI_STATE 0x8e
  6326. #define MC_CMD_0x8e_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  6327. /* MC_CMD_DUMP_VI_STATE_IN msgrequest */
  6328. #define MC_CMD_DUMP_VI_STATE_IN_LEN 4
  6329. /* The VI number to query. */
  6330. #define MC_CMD_DUMP_VI_STATE_IN_VI_NUMBER_OFST 0
  6331. /* MC_CMD_DUMP_VI_STATE_OUT msgresponse */
  6332. #define MC_CMD_DUMP_VI_STATE_OUT_LEN 96
  6333. /* The PF part of the function owning this VI. */
  6334. #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_PF_OFST 0
  6335. #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_PF_LEN 2
  6336. /* The VF part of the function owning this VI. */
  6337. #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_VF_OFST 2
  6338. #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_VF_LEN 2
  6339. /* Base of VIs allocated to this function. */
  6340. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_BASE_OFST 4
  6341. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_BASE_LEN 2
  6342. /* Count of VIs allocated to the owner function. */
  6343. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_COUNT_OFST 6
  6344. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_COUNT_LEN 2
  6345. /* Base interrupt vector allocated to this function. */
  6346. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_BASE_OFST 8
  6347. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_BASE_LEN 2
  6348. /* Number of interrupt vectors allocated to this function. */
  6349. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_COUNT_OFST 10
  6350. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_COUNT_LEN 2
  6351. /* Raw evq ptr table data. */
  6352. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_OFST 12
  6353. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LEN 8
  6354. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LO_OFST 12
  6355. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_HI_OFST 16
  6356. /* Raw evq timer table data. */
  6357. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_OFST 20
  6358. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LEN 8
  6359. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LO_OFST 20
  6360. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_HI_OFST 24
  6361. /* Combined metadata field. */
  6362. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_OFST 28
  6363. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_BASE_LBN 0
  6364. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_BASE_WIDTH 16
  6365. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_NPAGES_LBN 16
  6366. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_NPAGES_WIDTH 8
  6367. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_WKUP_REF_LBN 24
  6368. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_WKUP_REF_WIDTH 8
  6369. /* TXDPCPU raw table data for queue. */
  6370. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_OFST 32
  6371. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LEN 8
  6372. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LO_OFST 32
  6373. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_HI_OFST 36
  6374. /* TXDPCPU raw table data for queue. */
  6375. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_OFST 40
  6376. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LEN 8
  6377. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LO_OFST 40
  6378. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_HI_OFST 44
  6379. /* TXDPCPU raw table data for queue. */
  6380. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_OFST 48
  6381. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LEN 8
  6382. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LO_OFST 48
  6383. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_HI_OFST 52
  6384. /* Combined metadata field. */
  6385. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_OFST 56
  6386. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LEN 8
  6387. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LO_OFST 56
  6388. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_HI_OFST 60
  6389. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_BASE_LBN 0
  6390. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_BASE_WIDTH 16
  6391. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_NPAGES_LBN 16
  6392. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_NPAGES_WIDTH 8
  6393. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_QSTATE_LBN 24
  6394. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_QSTATE_WIDTH 8
  6395. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_WAITCOUNT_LBN 32
  6396. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_WAITCOUNT_WIDTH 8
  6397. #define MC_CMD_DUMP_VI_STATE_OUT_VI_PADDING_LBN 40
  6398. #define MC_CMD_DUMP_VI_STATE_OUT_VI_PADDING_WIDTH 24
  6399. /* RXDPCPU raw table data for queue. */
  6400. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_OFST 64
  6401. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LEN 8
  6402. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LO_OFST 64
  6403. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_HI_OFST 68
  6404. /* RXDPCPU raw table data for queue. */
  6405. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_OFST 72
  6406. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LEN 8
  6407. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LO_OFST 72
  6408. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_HI_OFST 76
  6409. /* Reserved, currently 0. */
  6410. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_OFST 80
  6411. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LEN 8
  6412. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LO_OFST 80
  6413. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_HI_OFST 84
  6414. /* Combined metadata field. */
  6415. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_OFST 88
  6416. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LEN 8
  6417. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LO_OFST 88
  6418. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_HI_OFST 92
  6419. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_BASE_LBN 0
  6420. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_BASE_WIDTH 16
  6421. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_NPAGES_LBN 16
  6422. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_NPAGES_WIDTH 8
  6423. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_QSTATE_LBN 24
  6424. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_QSTATE_WIDTH 8
  6425. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_WAITCOUNT_LBN 32
  6426. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_WAITCOUNT_WIDTH 8
  6427. /***********************************/
  6428. /* MC_CMD_ALLOC_PIOBUF
  6429. * Allocate a push I/O buffer for later use with a tx queue.
  6430. */
  6431. #define MC_CMD_ALLOC_PIOBUF 0x8f
  6432. #define MC_CMD_0x8f_PRIVILEGE_CTG SRIOV_CTG_ONLOAD
  6433. /* MC_CMD_ALLOC_PIOBUF_IN msgrequest */
  6434. #define MC_CMD_ALLOC_PIOBUF_IN_LEN 0
  6435. /* MC_CMD_ALLOC_PIOBUF_OUT msgresponse */
  6436. #define MC_CMD_ALLOC_PIOBUF_OUT_LEN 4
  6437. /* Handle for allocated push I/O buffer. */
  6438. #define MC_CMD_ALLOC_PIOBUF_OUT_PIOBUF_HANDLE_OFST 0
  6439. /***********************************/
  6440. /* MC_CMD_FREE_PIOBUF
  6441. * Free a push I/O buffer.
  6442. */
  6443. #define MC_CMD_FREE_PIOBUF 0x90
  6444. #define MC_CMD_0x90_PRIVILEGE_CTG SRIOV_CTG_ONLOAD
  6445. /* MC_CMD_FREE_PIOBUF_IN msgrequest */
  6446. #define MC_CMD_FREE_PIOBUF_IN_LEN 4
  6447. /* Handle for allocated push I/O buffer. */
  6448. #define MC_CMD_FREE_PIOBUF_IN_PIOBUF_HANDLE_OFST 0
  6449. /* MC_CMD_FREE_PIOBUF_OUT msgresponse */
  6450. #define MC_CMD_FREE_PIOBUF_OUT_LEN 0
  6451. /***********************************/
  6452. /* MC_CMD_GET_VI_TLP_PROCESSING
  6453. * Get TLP steering and ordering information for a VI.
  6454. */
  6455. #define MC_CMD_GET_VI_TLP_PROCESSING 0xb0
  6456. #define MC_CMD_0xb0_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  6457. /* MC_CMD_GET_VI_TLP_PROCESSING_IN msgrequest */
  6458. #define MC_CMD_GET_VI_TLP_PROCESSING_IN_LEN 4
  6459. /* VI number to get information for. */
  6460. #define MC_CMD_GET_VI_TLP_PROCESSING_IN_INSTANCE_OFST 0
  6461. /* MC_CMD_GET_VI_TLP_PROCESSING_OUT msgresponse */
  6462. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_LEN 4
  6463. /* Transaction processing steering hint 1 for use with the Rx Queue. */
  6464. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG1_RX_OFST 0
  6465. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG1_RX_LEN 1
  6466. /* Transaction processing steering hint 2 for use with the Ev Queue. */
  6467. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG2_EV_OFST 1
  6468. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG2_EV_LEN 1
  6469. /* Use Relaxed ordering model for TLPs on this VI. */
  6470. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_RELAXED_ORDERING_LBN 16
  6471. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_RELAXED_ORDERING_WIDTH 1
  6472. /* Use ID based ordering for TLPs on this VI. */
  6473. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_ID_BASED_ORDERING_LBN 17
  6474. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_ID_BASED_ORDERING_WIDTH 1
  6475. /* Set no snoop bit for TLPs on this VI. */
  6476. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_NO_SNOOP_LBN 18
  6477. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_NO_SNOOP_WIDTH 1
  6478. /* Enable TPH for TLPs on this VI. */
  6479. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_ON_LBN 19
  6480. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_ON_WIDTH 1
  6481. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_DATA_OFST 0
  6482. /***********************************/
  6483. /* MC_CMD_SET_VI_TLP_PROCESSING
  6484. * Set TLP steering and ordering information for a VI.
  6485. */
  6486. #define MC_CMD_SET_VI_TLP_PROCESSING 0xb1
  6487. #define MC_CMD_0xb1_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  6488. /* MC_CMD_SET_VI_TLP_PROCESSING_IN msgrequest */
  6489. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_LEN 8
  6490. /* VI number to set information for. */
  6491. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_INSTANCE_OFST 0
  6492. /* Transaction processing steering hint 1 for use with the Rx Queue. */
  6493. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG1_RX_OFST 4
  6494. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG1_RX_LEN 1
  6495. /* Transaction processing steering hint 2 for use with the Ev Queue. */
  6496. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG2_EV_OFST 5
  6497. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG2_EV_LEN 1
  6498. /* Use Relaxed ordering model for TLPs on this VI. */
  6499. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_RELAXED_ORDERING_LBN 48
  6500. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_RELAXED_ORDERING_WIDTH 1
  6501. /* Use ID based ordering for TLPs on this VI. */
  6502. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_ID_BASED_ORDERING_LBN 49
  6503. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_ID_BASED_ORDERING_WIDTH 1
  6504. /* Set the no snoop bit for TLPs on this VI. */
  6505. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_NO_SNOOP_LBN 50
  6506. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_NO_SNOOP_WIDTH 1
  6507. /* Enable TPH for TLPs on this VI. */
  6508. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_ON_LBN 51
  6509. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_ON_WIDTH 1
  6510. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_DATA_OFST 4
  6511. /* MC_CMD_SET_VI_TLP_PROCESSING_OUT msgresponse */
  6512. #define MC_CMD_SET_VI_TLP_PROCESSING_OUT_LEN 0
  6513. /***********************************/
  6514. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS
  6515. * Get global PCIe steering and transaction processing configuration.
  6516. */
  6517. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS 0xbc
  6518. #define MC_CMD_0xbc_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  6519. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN msgrequest */
  6520. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_LEN 4
  6521. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_OFST 0
  6522. /* enum: MISC. */
  6523. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_MISC 0x0
  6524. /* enum: IDO. */
  6525. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_IDO 0x1
  6526. /* enum: RO. */
  6527. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_RO 0x2
  6528. /* enum: TPH Type. */
  6529. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_TPH_TYPE 0x3
  6530. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT msgresponse */
  6531. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_LEN 8
  6532. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_GLOBAL_CATEGORY_OFST 0
  6533. /* Enum values, see field(s): */
  6534. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN/TLP_GLOBAL_CATEGORY */
  6535. /* Amalgamated TLP info word. */
  6536. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_WORD_OFST 4
  6537. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_WTAG_EN_LBN 0
  6538. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_WTAG_EN_WIDTH 1
  6539. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_SPARE_LBN 1
  6540. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_SPARE_WIDTH 31
  6541. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_DL_EN_LBN 0
  6542. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_DL_EN_WIDTH 1
  6543. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_TX_EN_LBN 1
  6544. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_TX_EN_WIDTH 1
  6545. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_EV_EN_LBN 2
  6546. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_EV_EN_WIDTH 1
  6547. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_RX_EN_LBN 3
  6548. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_RX_EN_WIDTH 1
  6549. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_SPARE_LBN 4
  6550. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_SPARE_WIDTH 28
  6551. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_RXDMA_EN_LBN 0
  6552. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_RXDMA_EN_WIDTH 1
  6553. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_TXDMA_EN_LBN 1
  6554. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_TXDMA_EN_WIDTH 1
  6555. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_DL_EN_LBN 2
  6556. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_DL_EN_WIDTH 1
  6557. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_SPARE_LBN 3
  6558. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_SPARE_WIDTH 29
  6559. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_MSIX_LBN 0
  6560. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_MSIX_WIDTH 2
  6561. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_DL_LBN 2
  6562. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_DL_WIDTH 2
  6563. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_TX_LBN 4
  6564. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_TX_WIDTH 2
  6565. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_EV_LBN 6
  6566. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_EV_WIDTH 2
  6567. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_RX_LBN 8
  6568. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_RX_WIDTH 2
  6569. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TLP_TYPE_SPARE_LBN 9
  6570. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TLP_TYPE_SPARE_WIDTH 23
  6571. /***********************************/
  6572. /* MC_CMD_SET_TLP_PROCESSING_GLOBALS
  6573. * Set global PCIe steering and transaction processing configuration.
  6574. */
  6575. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS 0xbd
  6576. #define MC_CMD_0xbd_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  6577. /* MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN msgrequest */
  6578. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_LEN 8
  6579. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_OFST 0
  6580. /* Enum values, see field(s): */
  6581. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS/MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN/TLP_GLOBAL_CATEGORY */
  6582. /* Amalgamated TLP info word. */
  6583. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_WORD_OFST 4
  6584. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_MISC_WTAG_EN_LBN 0
  6585. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_MISC_WTAG_EN_WIDTH 1
  6586. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_DL_EN_LBN 0
  6587. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_DL_EN_WIDTH 1
  6588. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_TX_EN_LBN 1
  6589. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_TX_EN_WIDTH 1
  6590. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_EV_EN_LBN 2
  6591. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_EV_EN_WIDTH 1
  6592. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_RX_EN_LBN 3
  6593. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_RX_EN_WIDTH 1
  6594. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_RXDMA_EN_LBN 0
  6595. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_RXDMA_EN_WIDTH 1
  6596. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_TXDMA_EN_LBN 1
  6597. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_TXDMA_EN_WIDTH 1
  6598. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_DL_EN_LBN 2
  6599. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_DL_EN_WIDTH 1
  6600. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_MSIX_LBN 0
  6601. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_MSIX_WIDTH 2
  6602. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_DL_LBN 2
  6603. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_DL_WIDTH 2
  6604. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_TX_LBN 4
  6605. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_TX_WIDTH 2
  6606. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_EV_LBN 6
  6607. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_EV_WIDTH 2
  6608. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_RX_LBN 8
  6609. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_RX_WIDTH 2
  6610. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_SPARE_LBN 10
  6611. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_SPARE_WIDTH 22
  6612. /* MC_CMD_SET_TLP_PROCESSING_GLOBALS_OUT msgresponse */
  6613. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_OUT_LEN 0
  6614. /***********************************/
  6615. /* MC_CMD_SATELLITE_DOWNLOAD
  6616. * Download a new set of images to the satellite CPUs from the host.
  6617. */
  6618. #define MC_CMD_SATELLITE_DOWNLOAD 0x91
  6619. #define MC_CMD_0x91_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  6620. /* MC_CMD_SATELLITE_DOWNLOAD_IN msgrequest: The reset requirements for the CPUs
  6621. * are subtle, and so downloads must proceed in a number of phases.
  6622. *
  6623. * 1) PHASE_RESET with a target of TARGET_ALL and chunk ID/length of 0.
  6624. *
  6625. * 2) PHASE_IMEMS for each of the IMEM targets (target IDs 0-11). Each download
  6626. * may consist of multiple chunks. The final chunk (with CHUNK_ID_LAST) should
  6627. * be a checksum (a simple 32-bit sum) of the transferred data. An individual
  6628. * download may be aborted using CHUNK_ID_ABORT.
  6629. *
  6630. * 3) PHASE_VECTORS for each of the vector table targets (target IDs 12-15),
  6631. * similar to PHASE_IMEMS.
  6632. *
  6633. * 4) PHASE_READY with a target of TARGET_ALL and chunk ID/length of 0.
  6634. *
  6635. * After any error (a requested abort is not considered to be an error) the
  6636. * sequence must be restarted from PHASE_RESET.
  6637. */
  6638. #define MC_CMD_SATELLITE_DOWNLOAD_IN_LENMIN 20
  6639. #define MC_CMD_SATELLITE_DOWNLOAD_IN_LENMAX 252
  6640. #define MC_CMD_SATELLITE_DOWNLOAD_IN_LEN(num) (16+4*(num))
  6641. /* Download phase. (Note: the IDLE phase is used internally and is never valid
  6642. * in a command from the host.)
  6643. */
  6644. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_OFST 0
  6645. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_IDLE 0x0 /* enum */
  6646. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_RESET 0x1 /* enum */
  6647. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_IMEMS 0x2 /* enum */
  6648. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_VECTORS 0x3 /* enum */
  6649. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_READY 0x4 /* enum */
  6650. /* Target for download. (These match the blob numbers defined in
  6651. * mc_flash_layout.h.)
  6652. */
  6653. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_OFST 4
  6654. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  6655. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_TEXT 0x0
  6656. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  6657. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_TEXT 0x1
  6658. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  6659. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDP_TEXT 0x2
  6660. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  6661. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDP_TEXT 0x3
  6662. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  6663. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_LUT 0x4
  6664. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  6665. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_LUT_CFG 0x5
  6666. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  6667. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_LUT 0x6
  6668. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  6669. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_LUT_CFG 0x7
  6670. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  6671. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_PGM 0x8
  6672. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  6673. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_SL_PGM 0x9
  6674. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  6675. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_PGM 0xa
  6676. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  6677. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_SL_PGM 0xb
  6678. /* enum: Valid in phase 3 (PHASE_VECTORS) only */
  6679. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_VTBL0 0xc
  6680. /* enum: Valid in phase 3 (PHASE_VECTORS) only */
  6681. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_VTBL0 0xd
  6682. /* enum: Valid in phase 3 (PHASE_VECTORS) only */
  6683. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_VTBL1 0xe
  6684. /* enum: Valid in phase 3 (PHASE_VECTORS) only */
  6685. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_VTBL1 0xf
  6686. /* enum: Valid in phases 1 (PHASE_RESET) and 4 (PHASE_READY) only */
  6687. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_ALL 0xffffffff
  6688. /* Chunk ID, or CHUNK_ID_LAST or CHUNK_ID_ABORT */
  6689. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_OFST 8
  6690. /* enum: Last chunk, containing checksum rather than data */
  6691. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_LAST 0xffffffff
  6692. /* enum: Abort download of this item */
  6693. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_ABORT 0xfffffffe
  6694. /* Length of this chunk in bytes */
  6695. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_LEN_OFST 12
  6696. /* Data for this chunk */
  6697. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_OFST 16
  6698. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_LEN 4
  6699. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_MINNUM 1
  6700. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_MAXNUM 59
  6701. /* MC_CMD_SATELLITE_DOWNLOAD_OUT msgresponse */
  6702. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_LEN 8
  6703. /* Same as MC_CMD_ERR field, but included as 0 in success cases */
  6704. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_RESULT_OFST 0
  6705. /* Extra status information */
  6706. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_INFO_OFST 4
  6707. /* enum: Code download OK, completed. */
  6708. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_COMPLETE 0x0
  6709. /* enum: Code download aborted as requested. */
  6710. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_ABORTED 0x1
  6711. /* enum: Code download OK so far, send next chunk. */
  6712. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_NEXT_CHUNK 0x2
  6713. /* enum: Download phases out of sequence */
  6714. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_PHASE 0x100
  6715. /* enum: Bad target for this phase */
  6716. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_TARGET 0x101
  6717. /* enum: Chunk ID out of sequence */
  6718. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHUNK_ID 0x200
  6719. /* enum: Chunk length zero or too large */
  6720. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHUNK_LEN 0x201
  6721. /* enum: Checksum was incorrect */
  6722. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHECKSUM 0x300
  6723. /***********************************/
  6724. /* MC_CMD_GET_CAPABILITIES
  6725. * Get device capabilities.
  6726. *
  6727. * This is supplementary to the MC_CMD_GET_BOARD_CFG command, and intended to
  6728. * reference inherent device capabilities as opposed to current NVRAM config.
  6729. */
  6730. #define MC_CMD_GET_CAPABILITIES 0xbe
  6731. #define MC_CMD_0xbe_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  6732. /* MC_CMD_GET_CAPABILITIES_IN msgrequest */
  6733. #define MC_CMD_GET_CAPABILITIES_IN_LEN 0
  6734. /* MC_CMD_GET_CAPABILITIES_OUT msgresponse */
  6735. #define MC_CMD_GET_CAPABILITIES_OUT_LEN 20
  6736. /* First word of flags. */
  6737. #define MC_CMD_GET_CAPABILITIES_OUT_FLAGS1_OFST 0
  6738. #define MC_CMD_GET_CAPABILITIES_OUT_VPORT_RECONFIGURE_LBN 3
  6739. #define MC_CMD_GET_CAPABILITIES_OUT_VPORT_RECONFIGURE_WIDTH 1
  6740. #define MC_CMD_GET_CAPABILITIES_OUT_TX_STRIPING_LBN 4
  6741. #define MC_CMD_GET_CAPABILITIES_OUT_TX_STRIPING_WIDTH 1
  6742. #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_QUERY_LBN 5
  6743. #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_QUERY_WIDTH 1
  6744. #define MC_CMD_GET_CAPABILITIES_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6
  6745. #define MC_CMD_GET_CAPABILITIES_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1
  6746. #define MC_CMD_GET_CAPABILITIES_OUT_DRV_ATTACH_PREBOOT_LBN 7
  6747. #define MC_CMD_GET_CAPABILITIES_OUT_DRV_ATTACH_PREBOOT_WIDTH 1
  6748. #define MC_CMD_GET_CAPABILITIES_OUT_RX_FORCE_EVENT_MERGING_LBN 8
  6749. #define MC_CMD_GET_CAPABILITIES_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1
  6750. #define MC_CMD_GET_CAPABILITIES_OUT_SET_MAC_ENHANCED_LBN 9
  6751. #define MC_CMD_GET_CAPABILITIES_OUT_SET_MAC_ENHANCED_WIDTH 1
  6752. #define MC_CMD_GET_CAPABILITIES_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10
  6753. #define MC_CMD_GET_CAPABILITIES_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1
  6754. #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11
  6755. #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1
  6756. #define MC_CMD_GET_CAPABILITIES_OUT_TX_MAC_SECURITY_FILTERING_LBN 12
  6757. #define MC_CMD_GET_CAPABILITIES_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1
  6758. #define MC_CMD_GET_CAPABILITIES_OUT_ADDITIONAL_RSS_MODES_LBN 13
  6759. #define MC_CMD_GET_CAPABILITIES_OUT_ADDITIONAL_RSS_MODES_WIDTH 1
  6760. #define MC_CMD_GET_CAPABILITIES_OUT_QBB_LBN 14
  6761. #define MC_CMD_GET_CAPABILITIES_OUT_QBB_WIDTH 1
  6762. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15
  6763. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1
  6764. #define MC_CMD_GET_CAPABILITIES_OUT_RX_RSS_LIMITED_LBN 16
  6765. #define MC_CMD_GET_CAPABILITIES_OUT_RX_RSS_LIMITED_WIDTH 1
  6766. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_LBN 17
  6767. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_WIDTH 1
  6768. #define MC_CMD_GET_CAPABILITIES_OUT_RX_INCLUDE_FCS_LBN 18
  6769. #define MC_CMD_GET_CAPABILITIES_OUT_RX_INCLUDE_FCS_WIDTH 1
  6770. #define MC_CMD_GET_CAPABILITIES_OUT_TX_VLAN_INSERTION_LBN 19
  6771. #define MC_CMD_GET_CAPABILITIES_OUT_TX_VLAN_INSERTION_WIDTH 1
  6772. #define MC_CMD_GET_CAPABILITIES_OUT_RX_VLAN_STRIPPING_LBN 20
  6773. #define MC_CMD_GET_CAPABILITIES_OUT_RX_VLAN_STRIPPING_WIDTH 1
  6774. #define MC_CMD_GET_CAPABILITIES_OUT_TX_TSO_LBN 21
  6775. #define MC_CMD_GET_CAPABILITIES_OUT_TX_TSO_WIDTH 1
  6776. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_0_LBN 22
  6777. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_0_WIDTH 1
  6778. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_14_LBN 23
  6779. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_14_WIDTH 1
  6780. #define MC_CMD_GET_CAPABILITIES_OUT_RX_TIMESTAMP_LBN 24
  6781. #define MC_CMD_GET_CAPABILITIES_OUT_RX_TIMESTAMP_WIDTH 1
  6782. #define MC_CMD_GET_CAPABILITIES_OUT_RX_BATCHING_LBN 25
  6783. #define MC_CMD_GET_CAPABILITIES_OUT_RX_BATCHING_WIDTH 1
  6784. #define MC_CMD_GET_CAPABILITIES_OUT_MCAST_FILTER_CHAINING_LBN 26
  6785. #define MC_CMD_GET_CAPABILITIES_OUT_MCAST_FILTER_CHAINING_WIDTH 1
  6786. #define MC_CMD_GET_CAPABILITIES_OUT_PM_AND_RXDP_COUNTERS_LBN 27
  6787. #define MC_CMD_GET_CAPABILITIES_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1
  6788. #define MC_CMD_GET_CAPABILITIES_OUT_RX_DISABLE_SCATTER_LBN 28
  6789. #define MC_CMD_GET_CAPABILITIES_OUT_RX_DISABLE_SCATTER_WIDTH 1
  6790. #define MC_CMD_GET_CAPABILITIES_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29
  6791. #define MC_CMD_GET_CAPABILITIES_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1
  6792. #define MC_CMD_GET_CAPABILITIES_OUT_EVB_LBN 30
  6793. #define MC_CMD_GET_CAPABILITIES_OUT_EVB_WIDTH 1
  6794. #define MC_CMD_GET_CAPABILITIES_OUT_VXLAN_NVGRE_LBN 31
  6795. #define MC_CMD_GET_CAPABILITIES_OUT_VXLAN_NVGRE_WIDTH 1
  6796. /* RxDPCPU firmware id. */
  6797. #define MC_CMD_GET_CAPABILITIES_OUT_RX_DPCPU_FW_ID_OFST 4
  6798. #define MC_CMD_GET_CAPABILITIES_OUT_RX_DPCPU_FW_ID_LEN 2
  6799. /* enum: Standard RXDP firmware */
  6800. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP 0x0
  6801. /* enum: Low latency RXDP firmware */
  6802. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_LOW_LATENCY 0x1
  6803. /* enum: Packed stream RXDP firmware */
  6804. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_PACKED_STREAM 0x2
  6805. /* enum: BIST RXDP firmware */
  6806. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_BIST 0x10a
  6807. /* enum: RXDP Test firmware image 1 */
  6808. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101
  6809. /* enum: RXDP Test firmware image 2 */
  6810. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102
  6811. /* enum: RXDP Test firmware image 3 */
  6812. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103
  6813. /* enum: RXDP Test firmware image 4 */
  6814. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104
  6815. /* enum: RXDP Test firmware image 5 */
  6816. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_BACKPRESSURE 0x105
  6817. /* enum: RXDP Test firmware image 6 */
  6818. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106
  6819. /* enum: RXDP Test firmware image 7 */
  6820. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107
  6821. /* enum: RXDP Test firmware image 8 */
  6822. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_DISABLE_DL 0x108
  6823. /* enum: RXDP Test firmware image 9 */
  6824. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b
  6825. /* TxDPCPU firmware id. */
  6826. #define MC_CMD_GET_CAPABILITIES_OUT_TX_DPCPU_FW_ID_OFST 6
  6827. #define MC_CMD_GET_CAPABILITIES_OUT_TX_DPCPU_FW_ID_LEN 2
  6828. /* enum: Standard TXDP firmware */
  6829. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP 0x0
  6830. /* enum: Low latency TXDP firmware */
  6831. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_LOW_LATENCY 0x1
  6832. /* enum: High packet rate TXDP firmware */
  6833. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_HIGH_PACKET_RATE 0x3
  6834. /* enum: BIST TXDP firmware */
  6835. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_BIST 0x12d
  6836. /* enum: TXDP Test firmware image 1 */
  6837. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_TEST_FW_TSO_EDIT 0x101
  6838. /* enum: TXDP Test firmware image 2 */
  6839. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102
  6840. /* enum: TXDP CSR bus test firmware */
  6841. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_TEST_FW_CSR 0x103
  6842. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_OFST 8
  6843. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_LEN 2
  6844. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_REV_LBN 0
  6845. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_REV_WIDTH 12
  6846. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_TYPE_LBN 12
  6847. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4
  6848. /* enum: reserved value - do not use (may indicate alternative interpretation
  6849. * of REV field in future)
  6850. */
  6851. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_RESERVED 0x0
  6852. /* enum: Trivial RX PD firmware for early Huntington development (Huntington
  6853. * development only)
  6854. */
  6855. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1
  6856. /* enum: RX PD firmware with approximately Siena-compatible behaviour
  6857. * (Huntington development only)
  6858. */
  6859. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2
  6860. /* enum: Virtual switching (full feature) RX PD production firmware */
  6861. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_VSWITCH 0x3
  6862. /* enum: siena_compat variant RX PD firmware using PM rather than MAC
  6863. * (Huntington development only)
  6864. */
  6865. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  6866. /* enum: Low latency RX PD production firmware */
  6867. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5
  6868. /* enum: Packed stream RX PD production firmware */
  6869. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6
  6870. /* enum: RX PD firmware handling layer 2 only for high packet rate performance
  6871. * tests (Medford development only)
  6872. */
  6873. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7
  6874. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  6875. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  6876. /* enum: RX PD firmware parsing but not filtering network overlay tunnel
  6877. * encapsulations (Medford development only)
  6878. */
  6879. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf
  6880. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_OFST 10
  6881. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_LEN 2
  6882. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_REV_LBN 0
  6883. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_REV_WIDTH 12
  6884. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_TYPE_LBN 12
  6885. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4
  6886. /* enum: reserved value - do not use (may indicate alternative interpretation
  6887. * of REV field in future)
  6888. */
  6889. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_RESERVED 0x0
  6890. /* enum: Trivial TX PD firmware for early Huntington development (Huntington
  6891. * development only)
  6892. */
  6893. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1
  6894. /* enum: TX PD firmware with approximately Siena-compatible behaviour
  6895. * (Huntington development only)
  6896. */
  6897. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2
  6898. /* enum: Virtual switching (full feature) TX PD production firmware */
  6899. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_VSWITCH 0x3
  6900. /* enum: siena_compat variant TX PD firmware using PM rather than MAC
  6901. * (Huntington development only)
  6902. */
  6903. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  6904. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */
  6905. /* enum: TX PD firmware handling layer 2 only for high packet rate performance
  6906. * tests (Medford development only)
  6907. */
  6908. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7
  6909. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  6910. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  6911. /* Hardware capabilities of NIC */
  6912. #define MC_CMD_GET_CAPABILITIES_OUT_HW_CAPABILITIES_OFST 12
  6913. /* Licensed capabilities */
  6914. #define MC_CMD_GET_CAPABILITIES_OUT_LICENSE_CAPABILITIES_OFST 16
  6915. /* MC_CMD_GET_CAPABILITIES_V2_IN msgrequest */
  6916. #define MC_CMD_GET_CAPABILITIES_V2_IN_LEN 0
  6917. /* MC_CMD_GET_CAPABILITIES_V2_OUT msgresponse */
  6918. #define MC_CMD_GET_CAPABILITIES_V2_OUT_LEN 72
  6919. /* First word of flags. */
  6920. #define MC_CMD_GET_CAPABILITIES_V2_OUT_FLAGS1_OFST 0
  6921. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VPORT_RECONFIGURE_LBN 3
  6922. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VPORT_RECONFIGURE_WIDTH 1
  6923. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_STRIPING_LBN 4
  6924. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_STRIPING_WIDTH 1
  6925. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_QUERY_LBN 5
  6926. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_QUERY_WIDTH 1
  6927. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6
  6928. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1
  6929. #define MC_CMD_GET_CAPABILITIES_V2_OUT_DRV_ATTACH_PREBOOT_LBN 7
  6930. #define MC_CMD_GET_CAPABILITIES_V2_OUT_DRV_ATTACH_PREBOOT_WIDTH 1
  6931. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_FORCE_EVENT_MERGING_LBN 8
  6932. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1
  6933. #define MC_CMD_GET_CAPABILITIES_V2_OUT_SET_MAC_ENHANCED_LBN 9
  6934. #define MC_CMD_GET_CAPABILITIES_V2_OUT_SET_MAC_ENHANCED_WIDTH 1
  6935. #define MC_CMD_GET_CAPABILITIES_V2_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10
  6936. #define MC_CMD_GET_CAPABILITIES_V2_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1
  6937. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11
  6938. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1
  6939. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MAC_SECURITY_FILTERING_LBN 12
  6940. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1
  6941. #define MC_CMD_GET_CAPABILITIES_V2_OUT_ADDITIONAL_RSS_MODES_LBN 13
  6942. #define MC_CMD_GET_CAPABILITIES_V2_OUT_ADDITIONAL_RSS_MODES_WIDTH 1
  6943. #define MC_CMD_GET_CAPABILITIES_V2_OUT_QBB_LBN 14
  6944. #define MC_CMD_GET_CAPABILITIES_V2_OUT_QBB_WIDTH 1
  6945. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15
  6946. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1
  6947. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_RSS_LIMITED_LBN 16
  6948. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_RSS_LIMITED_WIDTH 1
  6949. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_LBN 17
  6950. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_WIDTH 1
  6951. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_INCLUDE_FCS_LBN 18
  6952. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_INCLUDE_FCS_WIDTH 1
  6953. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_VLAN_INSERTION_LBN 19
  6954. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_VLAN_INSERTION_WIDTH 1
  6955. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_VLAN_STRIPPING_LBN 20
  6956. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_VLAN_STRIPPING_WIDTH 1
  6957. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_LBN 21
  6958. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_WIDTH 1
  6959. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_0_LBN 22
  6960. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_0_WIDTH 1
  6961. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_14_LBN 23
  6962. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_14_WIDTH 1
  6963. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_TIMESTAMP_LBN 24
  6964. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_TIMESTAMP_WIDTH 1
  6965. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_BATCHING_LBN 25
  6966. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_BATCHING_WIDTH 1
  6967. #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCAST_FILTER_CHAINING_LBN 26
  6968. #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCAST_FILTER_CHAINING_WIDTH 1
  6969. #define MC_CMD_GET_CAPABILITIES_V2_OUT_PM_AND_RXDP_COUNTERS_LBN 27
  6970. #define MC_CMD_GET_CAPABILITIES_V2_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1
  6971. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DISABLE_SCATTER_LBN 28
  6972. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DISABLE_SCATTER_WIDTH 1
  6973. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29
  6974. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1
  6975. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_LBN 30
  6976. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_WIDTH 1
  6977. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VXLAN_NVGRE_LBN 31
  6978. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VXLAN_NVGRE_WIDTH 1
  6979. /* RxDPCPU firmware id. */
  6980. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DPCPU_FW_ID_OFST 4
  6981. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DPCPU_FW_ID_LEN 2
  6982. /* enum: Standard RXDP firmware */
  6983. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP 0x0
  6984. /* enum: Low latency RXDP firmware */
  6985. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_LOW_LATENCY 0x1
  6986. /* enum: Packed stream RXDP firmware */
  6987. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_PACKED_STREAM 0x2
  6988. /* enum: BIST RXDP firmware */
  6989. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_BIST 0x10a
  6990. /* enum: RXDP Test firmware image 1 */
  6991. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101
  6992. /* enum: RXDP Test firmware image 2 */
  6993. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102
  6994. /* enum: RXDP Test firmware image 3 */
  6995. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103
  6996. /* enum: RXDP Test firmware image 4 */
  6997. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104
  6998. /* enum: RXDP Test firmware image 5 */
  6999. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_BACKPRESSURE 0x105
  7000. /* enum: RXDP Test firmware image 6 */
  7001. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106
  7002. /* enum: RXDP Test firmware image 7 */
  7003. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107
  7004. /* enum: RXDP Test firmware image 8 */
  7005. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_DISABLE_DL 0x108
  7006. /* enum: RXDP Test firmware image 9 */
  7007. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b
  7008. /* TxDPCPU firmware id. */
  7009. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_DPCPU_FW_ID_OFST 6
  7010. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_DPCPU_FW_ID_LEN 2
  7011. /* enum: Standard TXDP firmware */
  7012. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP 0x0
  7013. /* enum: Low latency TXDP firmware */
  7014. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_LOW_LATENCY 0x1
  7015. /* enum: High packet rate TXDP firmware */
  7016. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_HIGH_PACKET_RATE 0x3
  7017. /* enum: BIST TXDP firmware */
  7018. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_BIST 0x12d
  7019. /* enum: TXDP Test firmware image 1 */
  7020. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_TEST_FW_TSO_EDIT 0x101
  7021. /* enum: TXDP Test firmware image 2 */
  7022. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102
  7023. /* enum: TXDP CSR bus test firmware */
  7024. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_TEST_FW_CSR 0x103
  7025. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_OFST 8
  7026. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_LEN 2
  7027. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_REV_LBN 0
  7028. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_REV_WIDTH 12
  7029. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_TYPE_LBN 12
  7030. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4
  7031. /* enum: reserved value - do not use (may indicate alternative interpretation
  7032. * of REV field in future)
  7033. */
  7034. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_RESERVED 0x0
  7035. /* enum: Trivial RX PD firmware for early Huntington development (Huntington
  7036. * development only)
  7037. */
  7038. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1
  7039. /* enum: RX PD firmware with approximately Siena-compatible behaviour
  7040. * (Huntington development only)
  7041. */
  7042. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2
  7043. /* enum: Virtual switching (full feature) RX PD production firmware */
  7044. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_VSWITCH 0x3
  7045. /* enum: siena_compat variant RX PD firmware using PM rather than MAC
  7046. * (Huntington development only)
  7047. */
  7048. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  7049. /* enum: Low latency RX PD production firmware */
  7050. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5
  7051. /* enum: Packed stream RX PD production firmware */
  7052. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6
  7053. /* enum: RX PD firmware handling layer 2 only for high packet rate performance
  7054. * tests (Medford development only)
  7055. */
  7056. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7
  7057. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  7058. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  7059. /* enum: RX PD firmware parsing but not filtering network overlay tunnel
  7060. * encapsulations (Medford development only)
  7061. */
  7062. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf
  7063. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_OFST 10
  7064. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_LEN 2
  7065. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_REV_LBN 0
  7066. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_REV_WIDTH 12
  7067. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_TYPE_LBN 12
  7068. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4
  7069. /* enum: reserved value - do not use (may indicate alternative interpretation
  7070. * of REV field in future)
  7071. */
  7072. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_RESERVED 0x0
  7073. /* enum: Trivial TX PD firmware for early Huntington development (Huntington
  7074. * development only)
  7075. */
  7076. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1
  7077. /* enum: TX PD firmware with approximately Siena-compatible behaviour
  7078. * (Huntington development only)
  7079. */
  7080. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2
  7081. /* enum: Virtual switching (full feature) TX PD production firmware */
  7082. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_VSWITCH 0x3
  7083. /* enum: siena_compat variant TX PD firmware using PM rather than MAC
  7084. * (Huntington development only)
  7085. */
  7086. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  7087. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */
  7088. /* enum: TX PD firmware handling layer 2 only for high packet rate performance
  7089. * tests (Medford development only)
  7090. */
  7091. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7
  7092. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  7093. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  7094. /* Hardware capabilities of NIC */
  7095. #define MC_CMD_GET_CAPABILITIES_V2_OUT_HW_CAPABILITIES_OFST 12
  7096. /* Licensed capabilities */
  7097. #define MC_CMD_GET_CAPABILITIES_V2_OUT_LICENSE_CAPABILITIES_OFST 16
  7098. /* Second word of flags. Not present on older firmware (check the length). */
  7099. #define MC_CMD_GET_CAPABILITIES_V2_OUT_FLAGS2_OFST 20
  7100. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_LBN 0
  7101. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_WIDTH 1
  7102. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_ENCAP_LBN 1
  7103. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_ENCAP_WIDTH 1
  7104. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVQ_TIMER_CTRL_LBN 2
  7105. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVQ_TIMER_CTRL_WIDTH 1
  7106. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVENT_CUT_THROUGH_LBN 3
  7107. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVENT_CUT_THROUGH_WIDTH 1
  7108. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_CUT_THROUGH_LBN 4
  7109. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_CUT_THROUGH_WIDTH 1
  7110. /* Number of FATSOv2 contexts per datapath supported by this NIC. Not present
  7111. * on older firmware (check the length).
  7112. */
  7113. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24
  7114. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2
  7115. /* One byte per PF containing the number of the external port assigned to this
  7116. * PF, indexed by PF number. Special values indicate that a PF is either not
  7117. * present or not assigned.
  7118. */
  7119. #define MC_CMD_GET_CAPABILITIES_V2_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26
  7120. #define MC_CMD_GET_CAPABILITIES_V2_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1
  7121. #define MC_CMD_GET_CAPABILITIES_V2_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16
  7122. /* enum: The caller is not permitted to access information on this PF. */
  7123. #define MC_CMD_GET_CAPABILITIES_V2_OUT_ACCESS_NOT_PERMITTED 0xff
  7124. /* enum: PF does not exist. */
  7125. #define MC_CMD_GET_CAPABILITIES_V2_OUT_PF_NOT_PRESENT 0xfe
  7126. /* enum: PF does exist but is not assigned to any external port. */
  7127. #define MC_CMD_GET_CAPABILITIES_V2_OUT_PF_NOT_ASSIGNED 0xfd
  7128. /* enum: This value indicates that PF is assigned, but it cannot be expressed
  7129. * in this field. It is intended for a possible future situation where a more
  7130. * complex scheme of PFs to ports mapping is being used. The future driver
  7131. * should look for a new field supporting the new scheme. The current/old
  7132. * driver should treat this value as PF_NOT_ASSIGNED.
  7133. */
  7134. #define MC_CMD_GET_CAPABILITIES_V2_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc
  7135. /* One byte per PF containing the number of its VFs, indexed by PF number. A
  7136. * special value indicates that a PF is not present.
  7137. */
  7138. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VFS_PER_PF_OFST 42
  7139. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VFS_PER_PF_LEN 1
  7140. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VFS_PER_PF_NUM 16
  7141. /* enum: The caller is not permitted to access information on this PF. */
  7142. /* MC_CMD_GET_CAPABILITIES_V2_OUT_ACCESS_NOT_PERMITTED 0xff */
  7143. /* enum: PF does not exist. */
  7144. /* MC_CMD_GET_CAPABILITIES_V2_OUT_PF_NOT_PRESENT 0xfe */
  7145. /* Number of VIs available for each external port */
  7146. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VIS_PER_PORT_OFST 58
  7147. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VIS_PER_PORT_LEN 2
  7148. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VIS_PER_PORT_NUM 4
  7149. /* Size of RX descriptor cache expressed as binary logarithm The actual size
  7150. * equals (2 ^ RX_DESC_CACHE_SIZE)
  7151. */
  7152. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DESC_CACHE_SIZE_OFST 66
  7153. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DESC_CACHE_SIZE_LEN 1
  7154. /* Size of TX descriptor cache expressed as binary logarithm The actual size
  7155. * equals (2 ^ TX_DESC_CACHE_SIZE)
  7156. */
  7157. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_DESC_CACHE_SIZE_OFST 67
  7158. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_DESC_CACHE_SIZE_LEN 1
  7159. /* Total number of available PIO buffers */
  7160. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_PIO_BUFFS_OFST 68
  7161. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_PIO_BUFFS_LEN 2
  7162. /* Size of a single PIO buffer */
  7163. #define MC_CMD_GET_CAPABILITIES_V2_OUT_SIZE_PIO_BUFF_OFST 70
  7164. #define MC_CMD_GET_CAPABILITIES_V2_OUT_SIZE_PIO_BUFF_LEN 2
  7165. /***********************************/
  7166. /* MC_CMD_V2_EXTN
  7167. * Encapsulation for a v2 extended command
  7168. */
  7169. #define MC_CMD_V2_EXTN 0x7f
  7170. /* MC_CMD_V2_EXTN_IN msgrequest */
  7171. #define MC_CMD_V2_EXTN_IN_LEN 4
  7172. /* the extended command number */
  7173. #define MC_CMD_V2_EXTN_IN_EXTENDED_CMD_LBN 0
  7174. #define MC_CMD_V2_EXTN_IN_EXTENDED_CMD_WIDTH 15
  7175. #define MC_CMD_V2_EXTN_IN_UNUSED_LBN 15
  7176. #define MC_CMD_V2_EXTN_IN_UNUSED_WIDTH 1
  7177. /* the actual length of the encapsulated command (which is not in the v1
  7178. * header)
  7179. */
  7180. #define MC_CMD_V2_EXTN_IN_ACTUAL_LEN_LBN 16
  7181. #define MC_CMD_V2_EXTN_IN_ACTUAL_LEN_WIDTH 10
  7182. #define MC_CMD_V2_EXTN_IN_UNUSED2_LBN 26
  7183. #define MC_CMD_V2_EXTN_IN_UNUSED2_WIDTH 6
  7184. /***********************************/
  7185. /* MC_CMD_TCM_BUCKET_ALLOC
  7186. * Allocate a pacer bucket (for qau rp or a snapper test)
  7187. */
  7188. #define MC_CMD_TCM_BUCKET_ALLOC 0xb2
  7189. #define MC_CMD_0xb2_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7190. /* MC_CMD_TCM_BUCKET_ALLOC_IN msgrequest */
  7191. #define MC_CMD_TCM_BUCKET_ALLOC_IN_LEN 0
  7192. /* MC_CMD_TCM_BUCKET_ALLOC_OUT msgresponse */
  7193. #define MC_CMD_TCM_BUCKET_ALLOC_OUT_LEN 4
  7194. /* the bucket id */
  7195. #define MC_CMD_TCM_BUCKET_ALLOC_OUT_BUCKET_OFST 0
  7196. /***********************************/
  7197. /* MC_CMD_TCM_BUCKET_FREE
  7198. * Free a pacer bucket
  7199. */
  7200. #define MC_CMD_TCM_BUCKET_FREE 0xb3
  7201. #define MC_CMD_0xb3_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7202. /* MC_CMD_TCM_BUCKET_FREE_IN msgrequest */
  7203. #define MC_CMD_TCM_BUCKET_FREE_IN_LEN 4
  7204. /* the bucket id */
  7205. #define MC_CMD_TCM_BUCKET_FREE_IN_BUCKET_OFST 0
  7206. /* MC_CMD_TCM_BUCKET_FREE_OUT msgresponse */
  7207. #define MC_CMD_TCM_BUCKET_FREE_OUT_LEN 0
  7208. /***********************************/
  7209. /* MC_CMD_TCM_BUCKET_INIT
  7210. * Initialise pacer bucket with a given rate
  7211. */
  7212. #define MC_CMD_TCM_BUCKET_INIT 0xb4
  7213. #define MC_CMD_0xb4_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7214. /* MC_CMD_TCM_BUCKET_INIT_IN msgrequest */
  7215. #define MC_CMD_TCM_BUCKET_INIT_IN_LEN 8
  7216. /* the bucket id */
  7217. #define MC_CMD_TCM_BUCKET_INIT_IN_BUCKET_OFST 0
  7218. /* the rate in mbps */
  7219. #define MC_CMD_TCM_BUCKET_INIT_IN_RATE_OFST 4
  7220. /* MC_CMD_TCM_BUCKET_INIT_EXT_IN msgrequest */
  7221. #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_LEN 12
  7222. /* the bucket id */
  7223. #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_BUCKET_OFST 0
  7224. /* the rate in mbps */
  7225. #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_RATE_OFST 4
  7226. /* the desired maximum fill level */
  7227. #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_MAX_FILL_OFST 8
  7228. /* MC_CMD_TCM_BUCKET_INIT_OUT msgresponse */
  7229. #define MC_CMD_TCM_BUCKET_INIT_OUT_LEN 0
  7230. /***********************************/
  7231. /* MC_CMD_TCM_TXQ_INIT
  7232. * Initialise txq in pacer with given options or set options
  7233. */
  7234. #define MC_CMD_TCM_TXQ_INIT 0xb5
  7235. #define MC_CMD_0xb5_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7236. /* MC_CMD_TCM_TXQ_INIT_IN msgrequest */
  7237. #define MC_CMD_TCM_TXQ_INIT_IN_LEN 28
  7238. /* the txq id */
  7239. #define MC_CMD_TCM_TXQ_INIT_IN_QID_OFST 0
  7240. /* the static priority associated with the txq */
  7241. #define MC_CMD_TCM_TXQ_INIT_IN_LABEL_OFST 4
  7242. /* bitmask of the priority queues this txq is inserted into when inserted. */
  7243. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAGS_OFST 8
  7244. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_GUARANTEED_LBN 0
  7245. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_GUARANTEED_WIDTH 1
  7246. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_NORMAL_LBN 1
  7247. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_NORMAL_WIDTH 1
  7248. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_LOW_LBN 2
  7249. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_LOW_WIDTH 1
  7250. /* the reaction point (RP) bucket */
  7251. #define MC_CMD_TCM_TXQ_INIT_IN_RP_BKT_OFST 12
  7252. /* an already reserved bucket (typically set to bucket associated with outer
  7253. * vswitch)
  7254. */
  7255. #define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT1_OFST 16
  7256. /* an already reserved bucket (typically set to bucket associated with inner
  7257. * vswitch)
  7258. */
  7259. #define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT2_OFST 20
  7260. /* the min bucket (typically for ETS/minimum bandwidth) */
  7261. #define MC_CMD_TCM_TXQ_INIT_IN_MIN_BKT_OFST 24
  7262. /* MC_CMD_TCM_TXQ_INIT_EXT_IN msgrequest */
  7263. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_LEN 32
  7264. /* the txq id */
  7265. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_QID_OFST 0
  7266. /* the static priority associated with the txq */
  7267. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_LABEL_NORMAL_OFST 4
  7268. /* bitmask of the priority queues this txq is inserted into when inserted. */
  7269. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAGS_OFST 8
  7270. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_GUARANTEED_LBN 0
  7271. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_GUARANTEED_WIDTH 1
  7272. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_NORMAL_LBN 1
  7273. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_NORMAL_WIDTH 1
  7274. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_LOW_LBN 2
  7275. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_LOW_WIDTH 1
  7276. /* the reaction point (RP) bucket */
  7277. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_RP_BKT_OFST 12
  7278. /* an already reserved bucket (typically set to bucket associated with outer
  7279. * vswitch)
  7280. */
  7281. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MAX_BKT1_OFST 16
  7282. /* an already reserved bucket (typically set to bucket associated with inner
  7283. * vswitch)
  7284. */
  7285. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MAX_BKT2_OFST 20
  7286. /* the min bucket (typically for ETS/minimum bandwidth) */
  7287. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MIN_BKT_OFST 24
  7288. /* the static priority associated with the txq */
  7289. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_LABEL_GUARANTEED_OFST 28
  7290. /* MC_CMD_TCM_TXQ_INIT_OUT msgresponse */
  7291. #define MC_CMD_TCM_TXQ_INIT_OUT_LEN 0
  7292. /***********************************/
  7293. /* MC_CMD_LINK_PIOBUF
  7294. * Link a push I/O buffer to a TxQ
  7295. */
  7296. #define MC_CMD_LINK_PIOBUF 0x92
  7297. #define MC_CMD_0x92_PRIVILEGE_CTG SRIOV_CTG_ONLOAD
  7298. /* MC_CMD_LINK_PIOBUF_IN msgrequest */
  7299. #define MC_CMD_LINK_PIOBUF_IN_LEN 8
  7300. /* Handle for allocated push I/O buffer. */
  7301. #define MC_CMD_LINK_PIOBUF_IN_PIOBUF_HANDLE_OFST 0
  7302. /* Function Local Instance (VI) number. */
  7303. #define MC_CMD_LINK_PIOBUF_IN_TXQ_INSTANCE_OFST 4
  7304. /* MC_CMD_LINK_PIOBUF_OUT msgresponse */
  7305. #define MC_CMD_LINK_PIOBUF_OUT_LEN 0
  7306. /***********************************/
  7307. /* MC_CMD_UNLINK_PIOBUF
  7308. * Unlink a push I/O buffer from a TxQ
  7309. */
  7310. #define MC_CMD_UNLINK_PIOBUF 0x93
  7311. #define MC_CMD_0x93_PRIVILEGE_CTG SRIOV_CTG_ONLOAD
  7312. /* MC_CMD_UNLINK_PIOBUF_IN msgrequest */
  7313. #define MC_CMD_UNLINK_PIOBUF_IN_LEN 4
  7314. /* Function Local Instance (VI) number. */
  7315. #define MC_CMD_UNLINK_PIOBUF_IN_TXQ_INSTANCE_OFST 0
  7316. /* MC_CMD_UNLINK_PIOBUF_OUT msgresponse */
  7317. #define MC_CMD_UNLINK_PIOBUF_OUT_LEN 0
  7318. /***********************************/
  7319. /* MC_CMD_VSWITCH_ALLOC
  7320. * allocate and initialise a v-switch.
  7321. */
  7322. #define MC_CMD_VSWITCH_ALLOC 0x94
  7323. #define MC_CMD_0x94_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7324. /* MC_CMD_VSWITCH_ALLOC_IN msgrequest */
  7325. #define MC_CMD_VSWITCH_ALLOC_IN_LEN 16
  7326. /* The port to connect to the v-switch's upstream port. */
  7327. #define MC_CMD_VSWITCH_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  7328. /* The type of v-switch to create. */
  7329. #define MC_CMD_VSWITCH_ALLOC_IN_TYPE_OFST 4
  7330. /* enum: VLAN */
  7331. #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VLAN 0x1
  7332. /* enum: VEB */
  7333. #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VEB 0x2
  7334. /* enum: VEPA (obsolete) */
  7335. #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VEPA 0x3
  7336. /* enum: MUX */
  7337. #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_MUX 0x4
  7338. /* enum: Snapper specific; semantics TBD */
  7339. #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_TEST 0x5
  7340. /* Flags controlling v-port creation */
  7341. #define MC_CMD_VSWITCH_ALLOC_IN_FLAGS_OFST 8
  7342. #define MC_CMD_VSWITCH_ALLOC_IN_FLAG_AUTO_PORT_LBN 0
  7343. #define MC_CMD_VSWITCH_ALLOC_IN_FLAG_AUTO_PORT_WIDTH 1
  7344. /* The number of VLAN tags to allow for attached v-ports. For VLAN aggregators,
  7345. * this must be one or greated, and the attached v-ports must have exactly this
  7346. * number of tags. For other v-switch types, this must be zero of greater, and
  7347. * is an upper limit on the number of VLAN tags for attached v-ports. An error
  7348. * will be returned if existing configuration means we can't support attached
  7349. * v-ports with this number of tags.
  7350. */
  7351. #define MC_CMD_VSWITCH_ALLOC_IN_NUM_VLAN_TAGS_OFST 12
  7352. /* MC_CMD_VSWITCH_ALLOC_OUT msgresponse */
  7353. #define MC_CMD_VSWITCH_ALLOC_OUT_LEN 0
  7354. /***********************************/
  7355. /* MC_CMD_VSWITCH_FREE
  7356. * de-allocate a v-switch.
  7357. */
  7358. #define MC_CMD_VSWITCH_FREE 0x95
  7359. #define MC_CMD_0x95_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7360. /* MC_CMD_VSWITCH_FREE_IN msgrequest */
  7361. #define MC_CMD_VSWITCH_FREE_IN_LEN 4
  7362. /* The port to which the v-switch is connected. */
  7363. #define MC_CMD_VSWITCH_FREE_IN_UPSTREAM_PORT_ID_OFST 0
  7364. /* MC_CMD_VSWITCH_FREE_OUT msgresponse */
  7365. #define MC_CMD_VSWITCH_FREE_OUT_LEN 0
  7366. /***********************************/
  7367. /* MC_CMD_VSWITCH_QUERY
  7368. * read some config of v-switch. For now this command is an empty placeholder.
  7369. * It may be used to check if a v-switch is connected to a given EVB port (if
  7370. * not, then the command returns ENOENT).
  7371. */
  7372. #define MC_CMD_VSWITCH_QUERY 0x63
  7373. #define MC_CMD_0x63_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7374. /* MC_CMD_VSWITCH_QUERY_IN msgrequest */
  7375. #define MC_CMD_VSWITCH_QUERY_IN_LEN 4
  7376. /* The port to which the v-switch is connected. */
  7377. #define MC_CMD_VSWITCH_QUERY_IN_UPSTREAM_PORT_ID_OFST 0
  7378. /* MC_CMD_VSWITCH_QUERY_OUT msgresponse */
  7379. #define MC_CMD_VSWITCH_QUERY_OUT_LEN 0
  7380. /***********************************/
  7381. /* MC_CMD_VPORT_ALLOC
  7382. * allocate a v-port.
  7383. */
  7384. #define MC_CMD_VPORT_ALLOC 0x96
  7385. #define MC_CMD_0x96_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7386. /* MC_CMD_VPORT_ALLOC_IN msgrequest */
  7387. #define MC_CMD_VPORT_ALLOC_IN_LEN 20
  7388. /* The port to which the v-switch is connected. */
  7389. #define MC_CMD_VPORT_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  7390. /* The type of the new v-port. */
  7391. #define MC_CMD_VPORT_ALLOC_IN_TYPE_OFST 4
  7392. /* enum: VLAN (obsolete) */
  7393. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VLAN 0x1
  7394. /* enum: VEB (obsolete) */
  7395. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VEB 0x2
  7396. /* enum: VEPA (obsolete) */
  7397. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VEPA 0x3
  7398. /* enum: A normal v-port receives packets which match a specified MAC and/or
  7399. * VLAN.
  7400. */
  7401. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_NORMAL 0x4
  7402. /* enum: An expansion v-port packets traffic which don't match any other
  7403. * v-port.
  7404. */
  7405. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_EXPANSION 0x5
  7406. /* enum: An test v-port receives packets which match any filters installed by
  7407. * its downstream components.
  7408. */
  7409. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_TEST 0x6
  7410. /* Flags controlling v-port creation */
  7411. #define MC_CMD_VPORT_ALLOC_IN_FLAGS_OFST 8
  7412. #define MC_CMD_VPORT_ALLOC_IN_FLAG_AUTO_PORT_LBN 0
  7413. #define MC_CMD_VPORT_ALLOC_IN_FLAG_AUTO_PORT_WIDTH 1
  7414. #define MC_CMD_VPORT_ALLOC_IN_FLAG_VLAN_RESTRICT_LBN 1
  7415. #define MC_CMD_VPORT_ALLOC_IN_FLAG_VLAN_RESTRICT_WIDTH 1
  7416. /* The number of VLAN tags to insert/remove. An error will be returned if
  7417. * incompatible with the number of VLAN tags specified for the upstream
  7418. * v-switch.
  7419. */
  7420. #define MC_CMD_VPORT_ALLOC_IN_NUM_VLAN_TAGS_OFST 12
  7421. /* The actual VLAN tags to insert/remove */
  7422. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAGS_OFST 16
  7423. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_0_LBN 0
  7424. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_0_WIDTH 16
  7425. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_1_LBN 16
  7426. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_1_WIDTH 16
  7427. /* MC_CMD_VPORT_ALLOC_OUT msgresponse */
  7428. #define MC_CMD_VPORT_ALLOC_OUT_LEN 4
  7429. /* The handle of the new v-port */
  7430. #define MC_CMD_VPORT_ALLOC_OUT_VPORT_ID_OFST 0
  7431. /***********************************/
  7432. /* MC_CMD_VPORT_FREE
  7433. * de-allocate a v-port.
  7434. */
  7435. #define MC_CMD_VPORT_FREE 0x97
  7436. #define MC_CMD_0x97_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7437. /* MC_CMD_VPORT_FREE_IN msgrequest */
  7438. #define MC_CMD_VPORT_FREE_IN_LEN 4
  7439. /* The handle of the v-port */
  7440. #define MC_CMD_VPORT_FREE_IN_VPORT_ID_OFST 0
  7441. /* MC_CMD_VPORT_FREE_OUT msgresponse */
  7442. #define MC_CMD_VPORT_FREE_OUT_LEN 0
  7443. /***********************************/
  7444. /* MC_CMD_VADAPTOR_ALLOC
  7445. * allocate a v-adaptor.
  7446. */
  7447. #define MC_CMD_VADAPTOR_ALLOC 0x98
  7448. #define MC_CMD_0x98_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7449. /* MC_CMD_VADAPTOR_ALLOC_IN msgrequest */
  7450. #define MC_CMD_VADAPTOR_ALLOC_IN_LEN 30
  7451. /* The port to connect to the v-adaptor's port. */
  7452. #define MC_CMD_VADAPTOR_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  7453. /* Flags controlling v-adaptor creation */
  7454. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAGS_OFST 8
  7455. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_AUTO_VADAPTOR_LBN 0
  7456. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_AUTO_VADAPTOR_WIDTH 1
  7457. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 1
  7458. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1
  7459. /* The number of VLAN tags to strip on receive */
  7460. #define MC_CMD_VADAPTOR_ALLOC_IN_NUM_VLANS_OFST 12
  7461. /* The number of VLAN tags to transparently insert/remove. */
  7462. #define MC_CMD_VADAPTOR_ALLOC_IN_NUM_VLAN_TAGS_OFST 16
  7463. /* The actual VLAN tags to insert/remove */
  7464. #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAGS_OFST 20
  7465. #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_0_LBN 0
  7466. #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_0_WIDTH 16
  7467. #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_1_LBN 16
  7468. #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_1_WIDTH 16
  7469. /* The MAC address to assign to this v-adaptor */
  7470. #define MC_CMD_VADAPTOR_ALLOC_IN_MACADDR_OFST 24
  7471. #define MC_CMD_VADAPTOR_ALLOC_IN_MACADDR_LEN 6
  7472. /* enum: Derive the MAC address from the upstream port */
  7473. #define MC_CMD_VADAPTOR_ALLOC_IN_AUTO_MAC 0x0
  7474. /* MC_CMD_VADAPTOR_ALLOC_OUT msgresponse */
  7475. #define MC_CMD_VADAPTOR_ALLOC_OUT_LEN 0
  7476. /***********************************/
  7477. /* MC_CMD_VADAPTOR_FREE
  7478. * de-allocate a v-adaptor.
  7479. */
  7480. #define MC_CMD_VADAPTOR_FREE 0x99
  7481. #define MC_CMD_0x99_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7482. /* MC_CMD_VADAPTOR_FREE_IN msgrequest */
  7483. #define MC_CMD_VADAPTOR_FREE_IN_LEN 4
  7484. /* The port to which the v-adaptor is connected. */
  7485. #define MC_CMD_VADAPTOR_FREE_IN_UPSTREAM_PORT_ID_OFST 0
  7486. /* MC_CMD_VADAPTOR_FREE_OUT msgresponse */
  7487. #define MC_CMD_VADAPTOR_FREE_OUT_LEN 0
  7488. /***********************************/
  7489. /* MC_CMD_VADAPTOR_SET_MAC
  7490. * assign a new MAC address to a v-adaptor.
  7491. */
  7492. #define MC_CMD_VADAPTOR_SET_MAC 0x5d
  7493. #define MC_CMD_0x5d_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7494. /* MC_CMD_VADAPTOR_SET_MAC_IN msgrequest */
  7495. #define MC_CMD_VADAPTOR_SET_MAC_IN_LEN 10
  7496. /* The port to which the v-adaptor is connected. */
  7497. #define MC_CMD_VADAPTOR_SET_MAC_IN_UPSTREAM_PORT_ID_OFST 0
  7498. /* The new MAC address to assign to this v-adaptor */
  7499. #define MC_CMD_VADAPTOR_SET_MAC_IN_MACADDR_OFST 4
  7500. #define MC_CMD_VADAPTOR_SET_MAC_IN_MACADDR_LEN 6
  7501. /* MC_CMD_VADAPTOR_SET_MAC_OUT msgresponse */
  7502. #define MC_CMD_VADAPTOR_SET_MAC_OUT_LEN 0
  7503. /***********************************/
  7504. /* MC_CMD_VADAPTOR_GET_MAC
  7505. * read the MAC address assigned to a v-adaptor.
  7506. */
  7507. #define MC_CMD_VADAPTOR_GET_MAC 0x5e
  7508. #define MC_CMD_0x5e_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7509. /* MC_CMD_VADAPTOR_GET_MAC_IN msgrequest */
  7510. #define MC_CMD_VADAPTOR_GET_MAC_IN_LEN 4
  7511. /* The port to which the v-adaptor is connected. */
  7512. #define MC_CMD_VADAPTOR_GET_MAC_IN_UPSTREAM_PORT_ID_OFST 0
  7513. /* MC_CMD_VADAPTOR_GET_MAC_OUT msgresponse */
  7514. #define MC_CMD_VADAPTOR_GET_MAC_OUT_LEN 6
  7515. /* The MAC address assigned to this v-adaptor */
  7516. #define MC_CMD_VADAPTOR_GET_MAC_OUT_MACADDR_OFST 0
  7517. #define MC_CMD_VADAPTOR_GET_MAC_OUT_MACADDR_LEN 6
  7518. /***********************************/
  7519. /* MC_CMD_VADAPTOR_QUERY
  7520. * read some config of v-adaptor.
  7521. */
  7522. #define MC_CMD_VADAPTOR_QUERY 0x61
  7523. #define MC_CMD_0x61_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7524. /* MC_CMD_VADAPTOR_QUERY_IN msgrequest */
  7525. #define MC_CMD_VADAPTOR_QUERY_IN_LEN 4
  7526. /* The port to which the v-adaptor is connected. */
  7527. #define MC_CMD_VADAPTOR_QUERY_IN_UPSTREAM_PORT_ID_OFST 0
  7528. /* MC_CMD_VADAPTOR_QUERY_OUT msgresponse */
  7529. #define MC_CMD_VADAPTOR_QUERY_OUT_LEN 12
  7530. /* The EVB port flags as defined at MC_CMD_VPORT_ALLOC. */
  7531. #define MC_CMD_VADAPTOR_QUERY_OUT_PORT_FLAGS_OFST 0
  7532. /* The v-adaptor flags as defined at MC_CMD_VADAPTOR_ALLOC. */
  7533. #define MC_CMD_VADAPTOR_QUERY_OUT_VADAPTOR_FLAGS_OFST 4
  7534. /* The number of VLAN tags that may still be added */
  7535. #define MC_CMD_VADAPTOR_QUERY_OUT_NUM_AVAILABLE_VLAN_TAGS_OFST 8
  7536. /***********************************/
  7537. /* MC_CMD_EVB_PORT_ASSIGN
  7538. * assign a port to a PCI function.
  7539. */
  7540. #define MC_CMD_EVB_PORT_ASSIGN 0x9a
  7541. #define MC_CMD_0x9a_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7542. /* MC_CMD_EVB_PORT_ASSIGN_IN msgrequest */
  7543. #define MC_CMD_EVB_PORT_ASSIGN_IN_LEN 8
  7544. /* The port to assign. */
  7545. #define MC_CMD_EVB_PORT_ASSIGN_IN_PORT_ID_OFST 0
  7546. /* The target function to modify. */
  7547. #define MC_CMD_EVB_PORT_ASSIGN_IN_FUNCTION_OFST 4
  7548. #define MC_CMD_EVB_PORT_ASSIGN_IN_PF_LBN 0
  7549. #define MC_CMD_EVB_PORT_ASSIGN_IN_PF_WIDTH 16
  7550. #define MC_CMD_EVB_PORT_ASSIGN_IN_VF_LBN 16
  7551. #define MC_CMD_EVB_PORT_ASSIGN_IN_VF_WIDTH 16
  7552. /* MC_CMD_EVB_PORT_ASSIGN_OUT msgresponse */
  7553. #define MC_CMD_EVB_PORT_ASSIGN_OUT_LEN 0
  7554. /***********************************/
  7555. /* MC_CMD_RDWR_A64_REGIONS
  7556. * Assign the 64 bit region addresses.
  7557. */
  7558. #define MC_CMD_RDWR_A64_REGIONS 0x9b
  7559. #define MC_CMD_0x9b_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  7560. /* MC_CMD_RDWR_A64_REGIONS_IN msgrequest */
  7561. #define MC_CMD_RDWR_A64_REGIONS_IN_LEN 17
  7562. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION0_OFST 0
  7563. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION1_OFST 4
  7564. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION2_OFST 8
  7565. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION3_OFST 12
  7566. /* Write enable bits 0-3, set to write, clear to read. */
  7567. #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_LBN 128
  7568. #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_WIDTH 4
  7569. #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_BYTE_OFST 16
  7570. #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_BYTE_LEN 1
  7571. /* MC_CMD_RDWR_A64_REGIONS_OUT msgresponse: This data always included
  7572. * regardless of state of write bits in the request.
  7573. */
  7574. #define MC_CMD_RDWR_A64_REGIONS_OUT_LEN 16
  7575. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION0_OFST 0
  7576. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION1_OFST 4
  7577. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION2_OFST 8
  7578. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION3_OFST 12
  7579. /***********************************/
  7580. /* MC_CMD_ONLOAD_STACK_ALLOC
  7581. * Allocate an Onload stack ID.
  7582. */
  7583. #define MC_CMD_ONLOAD_STACK_ALLOC 0x9c
  7584. #define MC_CMD_0x9c_PRIVILEGE_CTG SRIOV_CTG_ONLOAD
  7585. /* MC_CMD_ONLOAD_STACK_ALLOC_IN msgrequest */
  7586. #define MC_CMD_ONLOAD_STACK_ALLOC_IN_LEN 4
  7587. /* The handle of the owning upstream port */
  7588. #define MC_CMD_ONLOAD_STACK_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  7589. /* MC_CMD_ONLOAD_STACK_ALLOC_OUT msgresponse */
  7590. #define MC_CMD_ONLOAD_STACK_ALLOC_OUT_LEN 4
  7591. /* The handle of the new Onload stack */
  7592. #define MC_CMD_ONLOAD_STACK_ALLOC_OUT_ONLOAD_STACK_ID_OFST 0
  7593. /***********************************/
  7594. /* MC_CMD_ONLOAD_STACK_FREE
  7595. * Free an Onload stack ID.
  7596. */
  7597. #define MC_CMD_ONLOAD_STACK_FREE 0x9d
  7598. #define MC_CMD_0x9d_PRIVILEGE_CTG SRIOV_CTG_ONLOAD
  7599. /* MC_CMD_ONLOAD_STACK_FREE_IN msgrequest */
  7600. #define MC_CMD_ONLOAD_STACK_FREE_IN_LEN 4
  7601. /* The handle of the Onload stack */
  7602. #define MC_CMD_ONLOAD_STACK_FREE_IN_ONLOAD_STACK_ID_OFST 0
  7603. /* MC_CMD_ONLOAD_STACK_FREE_OUT msgresponse */
  7604. #define MC_CMD_ONLOAD_STACK_FREE_OUT_LEN 0
  7605. /***********************************/
  7606. /* MC_CMD_RSS_CONTEXT_ALLOC
  7607. * Allocate an RSS context.
  7608. */
  7609. #define MC_CMD_RSS_CONTEXT_ALLOC 0x9e
  7610. #define MC_CMD_0x9e_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7611. /* MC_CMD_RSS_CONTEXT_ALLOC_IN msgrequest */
  7612. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_LEN 12
  7613. /* The handle of the owning upstream port */
  7614. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  7615. /* The type of context to allocate */
  7616. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_OFST 4
  7617. /* enum: Allocate a context for exclusive use. The key and indirection table
  7618. * must be explicitly configured.
  7619. */
  7620. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_EXCLUSIVE 0x0
  7621. /* enum: Allocate a context for shared use; this will spread across a range of
  7622. * queues, but the key and indirection table are pre-configured and may not be
  7623. * changed. For this mode, NUM_QUEUES must 2, 4, 8, 16, 32 or 64.
  7624. */
  7625. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_SHARED 0x1
  7626. /* Number of queues spanned by this context, in the range 1-64; valid offsets
  7627. * in the indirection table will be in the range 0 to NUM_QUEUES-1.
  7628. */
  7629. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_NUM_QUEUES_OFST 8
  7630. /* MC_CMD_RSS_CONTEXT_ALLOC_OUT msgresponse */
  7631. #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_LEN 4
  7632. /* The handle of the new RSS context. This should be considered opaque to the
  7633. * host, although a value of 0xFFFFFFFF is guaranteed never to be a valid
  7634. * handle.
  7635. */
  7636. #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_RSS_CONTEXT_ID_OFST 0
  7637. /* enum: guaranteed invalid RSS context handle value */
  7638. #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_RSS_CONTEXT_ID_INVALID 0xffffffff
  7639. /***********************************/
  7640. /* MC_CMD_RSS_CONTEXT_FREE
  7641. * Free an RSS context.
  7642. */
  7643. #define MC_CMD_RSS_CONTEXT_FREE 0x9f
  7644. #define MC_CMD_0x9f_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7645. /* MC_CMD_RSS_CONTEXT_FREE_IN msgrequest */
  7646. #define MC_CMD_RSS_CONTEXT_FREE_IN_LEN 4
  7647. /* The handle of the RSS context */
  7648. #define MC_CMD_RSS_CONTEXT_FREE_IN_RSS_CONTEXT_ID_OFST 0
  7649. /* MC_CMD_RSS_CONTEXT_FREE_OUT msgresponse */
  7650. #define MC_CMD_RSS_CONTEXT_FREE_OUT_LEN 0
  7651. /***********************************/
  7652. /* MC_CMD_RSS_CONTEXT_SET_KEY
  7653. * Set the Toeplitz hash key for an RSS context.
  7654. */
  7655. #define MC_CMD_RSS_CONTEXT_SET_KEY 0xa0
  7656. #define MC_CMD_0xa0_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7657. /* MC_CMD_RSS_CONTEXT_SET_KEY_IN msgrequest */
  7658. #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_LEN 44
  7659. /* The handle of the RSS context */
  7660. #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_RSS_CONTEXT_ID_OFST 0
  7661. /* The 40-byte Toeplitz hash key (TBD endianness issues?) */
  7662. #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_TOEPLITZ_KEY_OFST 4
  7663. #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_TOEPLITZ_KEY_LEN 40
  7664. /* MC_CMD_RSS_CONTEXT_SET_KEY_OUT msgresponse */
  7665. #define MC_CMD_RSS_CONTEXT_SET_KEY_OUT_LEN 0
  7666. /***********************************/
  7667. /* MC_CMD_RSS_CONTEXT_GET_KEY
  7668. * Get the Toeplitz hash key for an RSS context.
  7669. */
  7670. #define MC_CMD_RSS_CONTEXT_GET_KEY 0xa1
  7671. #define MC_CMD_0xa1_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7672. /* MC_CMD_RSS_CONTEXT_GET_KEY_IN msgrequest */
  7673. #define MC_CMD_RSS_CONTEXT_GET_KEY_IN_LEN 4
  7674. /* The handle of the RSS context */
  7675. #define MC_CMD_RSS_CONTEXT_GET_KEY_IN_RSS_CONTEXT_ID_OFST 0
  7676. /* MC_CMD_RSS_CONTEXT_GET_KEY_OUT msgresponse */
  7677. #define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_LEN 44
  7678. /* The 40-byte Toeplitz hash key (TBD endianness issues?) */
  7679. #define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_TOEPLITZ_KEY_OFST 4
  7680. #define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_TOEPLITZ_KEY_LEN 40
  7681. /***********************************/
  7682. /* MC_CMD_RSS_CONTEXT_SET_TABLE
  7683. * Set the indirection table for an RSS context.
  7684. */
  7685. #define MC_CMD_RSS_CONTEXT_SET_TABLE 0xa2
  7686. #define MC_CMD_0xa2_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7687. /* MC_CMD_RSS_CONTEXT_SET_TABLE_IN msgrequest */
  7688. #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_LEN 132
  7689. /* The handle of the RSS context */
  7690. #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_RSS_CONTEXT_ID_OFST 0
  7691. /* The 128-byte indirection table (1 byte per entry) */
  7692. #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_INDIRECTION_TABLE_OFST 4
  7693. #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_INDIRECTION_TABLE_LEN 128
  7694. /* MC_CMD_RSS_CONTEXT_SET_TABLE_OUT msgresponse */
  7695. #define MC_CMD_RSS_CONTEXT_SET_TABLE_OUT_LEN 0
  7696. /***********************************/
  7697. /* MC_CMD_RSS_CONTEXT_GET_TABLE
  7698. * Get the indirection table for an RSS context.
  7699. */
  7700. #define MC_CMD_RSS_CONTEXT_GET_TABLE 0xa3
  7701. #define MC_CMD_0xa3_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7702. /* MC_CMD_RSS_CONTEXT_GET_TABLE_IN msgrequest */
  7703. #define MC_CMD_RSS_CONTEXT_GET_TABLE_IN_LEN 4
  7704. /* The handle of the RSS context */
  7705. #define MC_CMD_RSS_CONTEXT_GET_TABLE_IN_RSS_CONTEXT_ID_OFST 0
  7706. /* MC_CMD_RSS_CONTEXT_GET_TABLE_OUT msgresponse */
  7707. #define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_LEN 132
  7708. /* The 128-byte indirection table (1 byte per entry) */
  7709. #define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_INDIRECTION_TABLE_OFST 4
  7710. #define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_INDIRECTION_TABLE_LEN 128
  7711. /***********************************/
  7712. /* MC_CMD_RSS_CONTEXT_SET_FLAGS
  7713. * Set various control flags for an RSS context.
  7714. */
  7715. #define MC_CMD_RSS_CONTEXT_SET_FLAGS 0xe1
  7716. #define MC_CMD_0xe1_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7717. /* MC_CMD_RSS_CONTEXT_SET_FLAGS_IN msgrequest */
  7718. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_LEN 8
  7719. /* The handle of the RSS context */
  7720. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RSS_CONTEXT_ID_OFST 0
  7721. /* Hash control flags. The _EN bits are always supported, but new modes are
  7722. * available when ADDITIONAL_RSS_MODES is reported by MC_CMD_GET_CAPABILITIES:
  7723. * in this case, the MODE fields may be set to non-zero values, and will take
  7724. * effect regardless of the settings of the _EN flags. See the RSS_MODE
  7725. * structure for the meaning of the mode bits. Drivers must check the
  7726. * capability before trying to set any _MODE fields, as older firmware will
  7727. * reject any attempt to set the FLAGS field to a value > 0xff with EINVAL. In
  7728. * the case where all the _MODE flags are zero, the _EN flags take effect,
  7729. * providing backward compatibility for existing drivers. (Setting all _MODE
  7730. * *and* all _EN flags to zero is valid, to disable RSS spreading for that
  7731. * particular packet type.)
  7732. */
  7733. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_FLAGS_OFST 4
  7734. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV4_EN_LBN 0
  7735. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV4_EN_WIDTH 1
  7736. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV4_EN_LBN 1
  7737. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV4_EN_WIDTH 1
  7738. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV6_EN_LBN 2
  7739. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV6_EN_WIDTH 1
  7740. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV6_EN_LBN 3
  7741. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV6_EN_WIDTH 1
  7742. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RESERVED_LBN 4
  7743. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RESERVED_WIDTH 4
  7744. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV4_RSS_MODE_LBN 8
  7745. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV4_RSS_MODE_WIDTH 4
  7746. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV4_RSS_MODE_LBN 12
  7747. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV4_RSS_MODE_WIDTH 4
  7748. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV4_RSS_MODE_LBN 16
  7749. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV4_RSS_MODE_WIDTH 4
  7750. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV6_RSS_MODE_LBN 20
  7751. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV6_RSS_MODE_WIDTH 4
  7752. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV6_RSS_MODE_LBN 24
  7753. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV6_RSS_MODE_WIDTH 4
  7754. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV6_RSS_MODE_LBN 28
  7755. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV6_RSS_MODE_WIDTH 4
  7756. /* MC_CMD_RSS_CONTEXT_SET_FLAGS_OUT msgresponse */
  7757. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_OUT_LEN 0
  7758. /***********************************/
  7759. /* MC_CMD_RSS_CONTEXT_GET_FLAGS
  7760. * Get various control flags for an RSS context.
  7761. */
  7762. #define MC_CMD_RSS_CONTEXT_GET_FLAGS 0xe2
  7763. #define MC_CMD_0xe2_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7764. /* MC_CMD_RSS_CONTEXT_GET_FLAGS_IN msgrequest */
  7765. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_IN_LEN 4
  7766. /* The handle of the RSS context */
  7767. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_IN_RSS_CONTEXT_ID_OFST 0
  7768. /* MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT msgresponse */
  7769. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_LEN 8
  7770. /* Hash control flags. If all _MODE bits are zero (which will always be true
  7771. * for older firmware which does not report the ADDITIONAL_RSS_MODES
  7772. * capability), the _EN bits report the state. If any _MODE bits are non-zero
  7773. * (which will only be true when the firmware reports ADDITIONAL_RSS_MODES)
  7774. * then the _EN bits should be disregarded, although the _MODE flags are
  7775. * guaranteed to be consistent with the _EN flags for a freshly-allocated RSS
  7776. * context and in the case where the _EN flags were used in the SET. This
  7777. * provides backward compatibility: old drivers will not be attempting to
  7778. * derive any meaning from the _MODE bits (and can never set them to any value
  7779. * not representable by the _EN bits); new drivers can always determine the
  7780. * mode by looking only at the _MODE bits; the value returned by a GET can
  7781. * always be used for a SET regardless of old/new driver vs. old/new firmware.
  7782. */
  7783. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_FLAGS_OFST 4
  7784. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV4_EN_LBN 0
  7785. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV4_EN_WIDTH 1
  7786. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV4_EN_LBN 1
  7787. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV4_EN_WIDTH 1
  7788. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV6_EN_LBN 2
  7789. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV6_EN_WIDTH 1
  7790. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV6_EN_LBN 3
  7791. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV6_EN_WIDTH 1
  7792. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_RESERVED_LBN 4
  7793. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_RESERVED_WIDTH 4
  7794. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV4_RSS_MODE_LBN 8
  7795. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV4_RSS_MODE_WIDTH 4
  7796. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV4_RSS_MODE_LBN 12
  7797. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV4_RSS_MODE_WIDTH 4
  7798. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV4_RSS_MODE_LBN 16
  7799. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV4_RSS_MODE_WIDTH 4
  7800. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV6_RSS_MODE_LBN 20
  7801. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV6_RSS_MODE_WIDTH 4
  7802. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV6_RSS_MODE_LBN 24
  7803. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV6_RSS_MODE_WIDTH 4
  7804. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV6_RSS_MODE_LBN 28
  7805. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV6_RSS_MODE_WIDTH 4
  7806. /***********************************/
  7807. /* MC_CMD_DOT1P_MAPPING_ALLOC
  7808. * Allocate a .1p mapping.
  7809. */
  7810. #define MC_CMD_DOT1P_MAPPING_ALLOC 0xa4
  7811. #define MC_CMD_0xa4_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  7812. /* MC_CMD_DOT1P_MAPPING_ALLOC_IN msgrequest */
  7813. #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_LEN 8
  7814. /* The handle of the owning upstream port */
  7815. #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  7816. /* Number of queues spanned by this mapping, in the range 1-64; valid fixed
  7817. * offsets in the mapping table will be in the range 0 to NUM_QUEUES-1, and
  7818. * referenced RSS contexts must span no more than this number.
  7819. */
  7820. #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_NUM_QUEUES_OFST 4
  7821. /* MC_CMD_DOT1P_MAPPING_ALLOC_OUT msgresponse */
  7822. #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_LEN 4
  7823. /* The handle of the new .1p mapping. This should be considered opaque to the
  7824. * host, although a value of 0xFFFFFFFF is guaranteed never to be a valid
  7825. * handle.
  7826. */
  7827. #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_DOT1P_MAPPING_ID_OFST 0
  7828. /* enum: guaranteed invalid .1p mapping handle value */
  7829. #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_DOT1P_MAPPING_ID_INVALID 0xffffffff
  7830. /***********************************/
  7831. /* MC_CMD_DOT1P_MAPPING_FREE
  7832. * Free a .1p mapping.
  7833. */
  7834. #define MC_CMD_DOT1P_MAPPING_FREE 0xa5
  7835. #define MC_CMD_0xa5_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  7836. /* MC_CMD_DOT1P_MAPPING_FREE_IN msgrequest */
  7837. #define MC_CMD_DOT1P_MAPPING_FREE_IN_LEN 4
  7838. /* The handle of the .1p mapping */
  7839. #define MC_CMD_DOT1P_MAPPING_FREE_IN_DOT1P_MAPPING_ID_OFST 0
  7840. /* MC_CMD_DOT1P_MAPPING_FREE_OUT msgresponse */
  7841. #define MC_CMD_DOT1P_MAPPING_FREE_OUT_LEN 0
  7842. /***********************************/
  7843. /* MC_CMD_DOT1P_MAPPING_SET_TABLE
  7844. * Set the mapping table for a .1p mapping.
  7845. */
  7846. #define MC_CMD_DOT1P_MAPPING_SET_TABLE 0xa6
  7847. #define MC_CMD_0xa6_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  7848. /* MC_CMD_DOT1P_MAPPING_SET_TABLE_IN msgrequest */
  7849. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_LEN 36
  7850. /* The handle of the .1p mapping */
  7851. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_DOT1P_MAPPING_ID_OFST 0
  7852. /* Per-priority mappings (1 32-bit word per entry - an offset or RSS context
  7853. * handle)
  7854. */
  7855. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_MAPPING_TABLE_OFST 4
  7856. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_MAPPING_TABLE_LEN 32
  7857. /* MC_CMD_DOT1P_MAPPING_SET_TABLE_OUT msgresponse */
  7858. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_OUT_LEN 0
  7859. /***********************************/
  7860. /* MC_CMD_DOT1P_MAPPING_GET_TABLE
  7861. * Get the mapping table for a .1p mapping.
  7862. */
  7863. #define MC_CMD_DOT1P_MAPPING_GET_TABLE 0xa7
  7864. #define MC_CMD_0xa7_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  7865. /* MC_CMD_DOT1P_MAPPING_GET_TABLE_IN msgrequest */
  7866. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_IN_LEN 4
  7867. /* The handle of the .1p mapping */
  7868. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_IN_DOT1P_MAPPING_ID_OFST 0
  7869. /* MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT msgresponse */
  7870. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_LEN 36
  7871. /* Per-priority mappings (1 32-bit word per entry - an offset or RSS context
  7872. * handle)
  7873. */
  7874. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_MAPPING_TABLE_OFST 4
  7875. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_MAPPING_TABLE_LEN 32
  7876. /***********************************/
  7877. /* MC_CMD_GET_VECTOR_CFG
  7878. * Get Interrupt Vector config for this PF.
  7879. */
  7880. #define MC_CMD_GET_VECTOR_CFG 0xbf
  7881. #define MC_CMD_0xbf_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7882. /* MC_CMD_GET_VECTOR_CFG_IN msgrequest */
  7883. #define MC_CMD_GET_VECTOR_CFG_IN_LEN 0
  7884. /* MC_CMD_GET_VECTOR_CFG_OUT msgresponse */
  7885. #define MC_CMD_GET_VECTOR_CFG_OUT_LEN 12
  7886. /* Base absolute interrupt vector number. */
  7887. #define MC_CMD_GET_VECTOR_CFG_OUT_VEC_BASE_OFST 0
  7888. /* Number of interrupt vectors allocate to this PF. */
  7889. #define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_PF_OFST 4
  7890. /* Number of interrupt vectors to allocate per VF. */
  7891. #define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_VF_OFST 8
  7892. /***********************************/
  7893. /* MC_CMD_SET_VECTOR_CFG
  7894. * Set Interrupt Vector config for this PF.
  7895. */
  7896. #define MC_CMD_SET_VECTOR_CFG 0xc0
  7897. #define MC_CMD_0xc0_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7898. /* MC_CMD_SET_VECTOR_CFG_IN msgrequest */
  7899. #define MC_CMD_SET_VECTOR_CFG_IN_LEN 12
  7900. /* Base absolute interrupt vector number, or MC_CMD_RESOURCE_INSTANCE_ANY to
  7901. * let the system find a suitable base.
  7902. */
  7903. #define MC_CMD_SET_VECTOR_CFG_IN_VEC_BASE_OFST 0
  7904. /* Number of interrupt vectors allocate to this PF. */
  7905. #define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_PF_OFST 4
  7906. /* Number of interrupt vectors to allocate per VF. */
  7907. #define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_VF_OFST 8
  7908. /* MC_CMD_SET_VECTOR_CFG_OUT msgresponse */
  7909. #define MC_CMD_SET_VECTOR_CFG_OUT_LEN 0
  7910. /***********************************/
  7911. /* MC_CMD_VPORT_ADD_MAC_ADDRESS
  7912. * Add a MAC address to a v-port
  7913. */
  7914. #define MC_CMD_VPORT_ADD_MAC_ADDRESS 0xa8
  7915. #define MC_CMD_0xa8_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7916. /* MC_CMD_VPORT_ADD_MAC_ADDRESS_IN msgrequest */
  7917. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_LEN 10
  7918. /* The handle of the v-port */
  7919. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_VPORT_ID_OFST 0
  7920. /* MAC address to add */
  7921. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_MACADDR_OFST 4
  7922. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_MACADDR_LEN 6
  7923. /* MC_CMD_VPORT_ADD_MAC_ADDRESS_OUT msgresponse */
  7924. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_OUT_LEN 0
  7925. /***********************************/
  7926. /* MC_CMD_VPORT_DEL_MAC_ADDRESS
  7927. * Delete a MAC address from a v-port
  7928. */
  7929. #define MC_CMD_VPORT_DEL_MAC_ADDRESS 0xa9
  7930. #define MC_CMD_0xa9_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7931. /* MC_CMD_VPORT_DEL_MAC_ADDRESS_IN msgrequest */
  7932. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_LEN 10
  7933. /* The handle of the v-port */
  7934. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_VPORT_ID_OFST 0
  7935. /* MAC address to add */
  7936. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_MACADDR_OFST 4
  7937. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_MACADDR_LEN 6
  7938. /* MC_CMD_VPORT_DEL_MAC_ADDRESS_OUT msgresponse */
  7939. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_OUT_LEN 0
  7940. /***********************************/
  7941. /* MC_CMD_VPORT_GET_MAC_ADDRESSES
  7942. * Delete a MAC address from a v-port
  7943. */
  7944. #define MC_CMD_VPORT_GET_MAC_ADDRESSES 0xaa
  7945. #define MC_CMD_0xaa_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7946. /* MC_CMD_VPORT_GET_MAC_ADDRESSES_IN msgrequest */
  7947. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_IN_LEN 4
  7948. /* The handle of the v-port */
  7949. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_IN_VPORT_ID_OFST 0
  7950. /* MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT msgresponse */
  7951. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LENMIN 4
  7952. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LENMAX 250
  7953. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LEN(num) (4+6*(num))
  7954. /* The number of MAC addresses returned */
  7955. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_COUNT_OFST 0
  7956. /* Array of MAC addresses */
  7957. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_OFST 4
  7958. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_LEN 6
  7959. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_MINNUM 0
  7960. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_MAXNUM 41
  7961. /***********************************/
  7962. /* MC_CMD_VPORT_RECONFIGURE
  7963. * Replace VLAN tags and/or MAC addresses of an existing v-port. If the v-port
  7964. * has already been passed to another function (v-port's user), then that
  7965. * function will be reset before applying the changes.
  7966. */
  7967. #define MC_CMD_VPORT_RECONFIGURE 0xeb
  7968. #define MC_CMD_0xeb_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7969. /* MC_CMD_VPORT_RECONFIGURE_IN msgrequest */
  7970. #define MC_CMD_VPORT_RECONFIGURE_IN_LEN 44
  7971. /* The handle of the v-port */
  7972. #define MC_CMD_VPORT_RECONFIGURE_IN_VPORT_ID_OFST 0
  7973. /* Flags requesting what should be changed. */
  7974. #define MC_CMD_VPORT_RECONFIGURE_IN_FLAGS_OFST 4
  7975. #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_VLAN_TAGS_LBN 0
  7976. #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_VLAN_TAGS_WIDTH 1
  7977. #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_MACADDRS_LBN 1
  7978. #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_MACADDRS_WIDTH 1
  7979. /* The number of VLAN tags to insert/remove. An error will be returned if
  7980. * incompatible with the number of VLAN tags specified for the upstream
  7981. * v-switch.
  7982. */
  7983. #define MC_CMD_VPORT_RECONFIGURE_IN_NUM_VLAN_TAGS_OFST 8
  7984. /* The actual VLAN tags to insert/remove */
  7985. #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAGS_OFST 12
  7986. #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_0_LBN 0
  7987. #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_0_WIDTH 16
  7988. #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_1_LBN 16
  7989. #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_1_WIDTH 16
  7990. /* The number of MAC addresses to add */
  7991. #define MC_CMD_VPORT_RECONFIGURE_IN_NUM_MACADDRS_OFST 16
  7992. /* MAC addresses to add */
  7993. #define MC_CMD_VPORT_RECONFIGURE_IN_MACADDRS_OFST 20
  7994. #define MC_CMD_VPORT_RECONFIGURE_IN_MACADDRS_LEN 6
  7995. #define MC_CMD_VPORT_RECONFIGURE_IN_MACADDRS_NUM 4
  7996. /* MC_CMD_VPORT_RECONFIGURE_OUT msgresponse */
  7997. #define MC_CMD_VPORT_RECONFIGURE_OUT_LEN 4
  7998. #define MC_CMD_VPORT_RECONFIGURE_OUT_FLAGS_OFST 0
  7999. #define MC_CMD_VPORT_RECONFIGURE_OUT_RESET_DONE_LBN 0
  8000. #define MC_CMD_VPORT_RECONFIGURE_OUT_RESET_DONE_WIDTH 1
  8001. /***********************************/
  8002. /* MC_CMD_EVB_PORT_QUERY
  8003. * read some config of v-port.
  8004. */
  8005. #define MC_CMD_EVB_PORT_QUERY 0x62
  8006. #define MC_CMD_0x62_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  8007. /* MC_CMD_EVB_PORT_QUERY_IN msgrequest */
  8008. #define MC_CMD_EVB_PORT_QUERY_IN_LEN 4
  8009. /* The handle of the v-port */
  8010. #define MC_CMD_EVB_PORT_QUERY_IN_PORT_ID_OFST 0
  8011. /* MC_CMD_EVB_PORT_QUERY_OUT msgresponse */
  8012. #define MC_CMD_EVB_PORT_QUERY_OUT_LEN 8
  8013. /* The EVB port flags as defined at MC_CMD_VPORT_ALLOC. */
  8014. #define MC_CMD_EVB_PORT_QUERY_OUT_PORT_FLAGS_OFST 0
  8015. /* The number of VLAN tags that may be used on a v-adaptor connected to this
  8016. * EVB port.
  8017. */
  8018. #define MC_CMD_EVB_PORT_QUERY_OUT_NUM_AVAILABLE_VLAN_TAGS_OFST 4
  8019. /***********************************/
  8020. /* MC_CMD_DUMP_BUFTBL_ENTRIES
  8021. * Dump buffer table entries, mainly for command client debug use. Dumps
  8022. * absolute entries, and does not use chunk handles. All entries must be in
  8023. * range, and used for q page mapping, Although the latter restriction may be
  8024. * lifted in future.
  8025. */
  8026. #define MC_CMD_DUMP_BUFTBL_ENTRIES 0xab
  8027. #define MC_CMD_0xab_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  8028. /* MC_CMD_DUMP_BUFTBL_ENTRIES_IN msgrequest */
  8029. #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_LEN 8
  8030. /* Index of the first buffer table entry. */
  8031. #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_FIRSTID_OFST 0
  8032. /* Number of buffer table entries to dump. */
  8033. #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_NUMENTRIES_OFST 4
  8034. /* MC_CMD_DUMP_BUFTBL_ENTRIES_OUT msgresponse */
  8035. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LENMIN 12
  8036. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LENMAX 252
  8037. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LEN(num) (0+12*(num))
  8038. /* Raw buffer table entries, layed out as BUFTBL_ENTRY. */
  8039. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_OFST 0
  8040. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_LEN 12
  8041. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_MINNUM 1
  8042. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_MAXNUM 21
  8043. /***********************************/
  8044. /* MC_CMD_SET_RXDP_CONFIG
  8045. * Set global RXDP configuration settings
  8046. */
  8047. #define MC_CMD_SET_RXDP_CONFIG 0xc1
  8048. #define MC_CMD_0xc1_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  8049. /* MC_CMD_SET_RXDP_CONFIG_IN msgrequest */
  8050. #define MC_CMD_SET_RXDP_CONFIG_IN_LEN 4
  8051. #define MC_CMD_SET_RXDP_CONFIG_IN_DATA_OFST 0
  8052. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_DMA_LBN 0
  8053. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_DMA_WIDTH 1
  8054. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_LEN_LBN 1
  8055. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_LEN_WIDTH 2
  8056. /* enum: pad to 64 bytes */
  8057. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_64 0x0
  8058. /* enum: pad to 128 bytes (Medford only) */
  8059. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_128 0x1
  8060. /* enum: pad to 256 bytes (Medford only) */
  8061. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_256 0x2
  8062. /* MC_CMD_SET_RXDP_CONFIG_OUT msgresponse */
  8063. #define MC_CMD_SET_RXDP_CONFIG_OUT_LEN 0
  8064. /***********************************/
  8065. /* MC_CMD_GET_RXDP_CONFIG
  8066. * Get global RXDP configuration settings
  8067. */
  8068. #define MC_CMD_GET_RXDP_CONFIG 0xc2
  8069. #define MC_CMD_0xc2_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  8070. /* MC_CMD_GET_RXDP_CONFIG_IN msgrequest */
  8071. #define MC_CMD_GET_RXDP_CONFIG_IN_LEN 0
  8072. /* MC_CMD_GET_RXDP_CONFIG_OUT msgresponse */
  8073. #define MC_CMD_GET_RXDP_CONFIG_OUT_LEN 4
  8074. #define MC_CMD_GET_RXDP_CONFIG_OUT_DATA_OFST 0
  8075. #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_DMA_LBN 0
  8076. #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_DMA_WIDTH 1
  8077. #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_LEN_LBN 1
  8078. #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_LEN_WIDTH 2
  8079. /* Enum values, see field(s): */
  8080. /* MC_CMD_SET_RXDP_CONFIG/MC_CMD_SET_RXDP_CONFIG_IN/PAD_HOST_LEN */
  8081. /***********************************/
  8082. /* MC_CMD_GET_CLOCK
  8083. * Return the system and PDCPU clock frequencies.
  8084. */
  8085. #define MC_CMD_GET_CLOCK 0xac
  8086. #define MC_CMD_0xac_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  8087. /* MC_CMD_GET_CLOCK_IN msgrequest */
  8088. #define MC_CMD_GET_CLOCK_IN_LEN 0
  8089. /* MC_CMD_GET_CLOCK_OUT msgresponse */
  8090. #define MC_CMD_GET_CLOCK_OUT_LEN 8
  8091. /* System frequency, MHz */
  8092. #define MC_CMD_GET_CLOCK_OUT_SYS_FREQ_OFST 0
  8093. /* DPCPU frequency, MHz */
  8094. #define MC_CMD_GET_CLOCK_OUT_DPCPU_FREQ_OFST 4
  8095. /***********************************/
  8096. /* MC_CMD_SET_CLOCK
  8097. * Control the system and DPCPU clock frequencies. Changes are lost reboot.
  8098. */
  8099. #define MC_CMD_SET_CLOCK 0xad
  8100. #define MC_CMD_0xad_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  8101. /* MC_CMD_SET_CLOCK_IN msgrequest */
  8102. #define MC_CMD_SET_CLOCK_IN_LEN 28
  8103. /* Requested frequency in MHz for system clock domain */
  8104. #define MC_CMD_SET_CLOCK_IN_SYS_FREQ_OFST 0
  8105. /* enum: Leave the system clock domain frequency unchanged */
  8106. #define MC_CMD_SET_CLOCK_IN_SYS_DOMAIN_DONT_CHANGE 0x0
  8107. /* Requested frequency in MHz for inter-core clock domain */
  8108. #define MC_CMD_SET_CLOCK_IN_ICORE_FREQ_OFST 4
  8109. /* enum: Leave the inter-core clock domain frequency unchanged */
  8110. #define MC_CMD_SET_CLOCK_IN_ICORE_DOMAIN_DONT_CHANGE 0x0
  8111. /* Requested frequency in MHz for DPCPU clock domain */
  8112. #define MC_CMD_SET_CLOCK_IN_DPCPU_FREQ_OFST 8
  8113. /* enum: Leave the DPCPU clock domain frequency unchanged */
  8114. #define MC_CMD_SET_CLOCK_IN_DPCPU_DOMAIN_DONT_CHANGE 0x0
  8115. /* Requested frequency in MHz for PCS clock domain */
  8116. #define MC_CMD_SET_CLOCK_IN_PCS_FREQ_OFST 12
  8117. /* enum: Leave the PCS clock domain frequency unchanged */
  8118. #define MC_CMD_SET_CLOCK_IN_PCS_DOMAIN_DONT_CHANGE 0x0
  8119. /* Requested frequency in MHz for MC clock domain */
  8120. #define MC_CMD_SET_CLOCK_IN_MC_FREQ_OFST 16
  8121. /* enum: Leave the MC clock domain frequency unchanged */
  8122. #define MC_CMD_SET_CLOCK_IN_MC_DOMAIN_DONT_CHANGE 0x0
  8123. /* Requested frequency in MHz for rmon clock domain */
  8124. #define MC_CMD_SET_CLOCK_IN_RMON_FREQ_OFST 20
  8125. /* enum: Leave the rmon clock domain frequency unchanged */
  8126. #define MC_CMD_SET_CLOCK_IN_RMON_DOMAIN_DONT_CHANGE 0x0
  8127. /* Requested frequency in MHz for vswitch clock domain */
  8128. #define MC_CMD_SET_CLOCK_IN_VSWITCH_FREQ_OFST 24
  8129. /* enum: Leave the vswitch clock domain frequency unchanged */
  8130. #define MC_CMD_SET_CLOCK_IN_VSWITCH_DOMAIN_DONT_CHANGE 0x0
  8131. /* MC_CMD_SET_CLOCK_OUT msgresponse */
  8132. #define MC_CMD_SET_CLOCK_OUT_LEN 28
  8133. /* Resulting system frequency in MHz */
  8134. #define MC_CMD_SET_CLOCK_OUT_SYS_FREQ_OFST 0
  8135. /* enum: The system clock domain doesn't exist */
  8136. #define MC_CMD_SET_CLOCK_OUT_SYS_DOMAIN_UNSUPPORTED 0x0
  8137. /* Resulting inter-core frequency in MHz */
  8138. #define MC_CMD_SET_CLOCK_OUT_ICORE_FREQ_OFST 4
  8139. /* enum: The inter-core clock domain doesn't exist / isn't used */
  8140. #define MC_CMD_SET_CLOCK_OUT_ICORE_DOMAIN_UNSUPPORTED 0x0
  8141. /* Resulting DPCPU frequency in MHz */
  8142. #define MC_CMD_SET_CLOCK_OUT_DPCPU_FREQ_OFST 8
  8143. /* enum: The dpcpu clock domain doesn't exist */
  8144. #define MC_CMD_SET_CLOCK_OUT_DPCPU_DOMAIN_UNSUPPORTED 0x0
  8145. /* Resulting PCS frequency in MHz */
  8146. #define MC_CMD_SET_CLOCK_OUT_PCS_FREQ_OFST 12
  8147. /* enum: The PCS clock domain doesn't exist / isn't controlled */
  8148. #define MC_CMD_SET_CLOCK_OUT_PCS_DOMAIN_UNSUPPORTED 0x0
  8149. /* Resulting MC frequency in MHz */
  8150. #define MC_CMD_SET_CLOCK_OUT_MC_FREQ_OFST 16
  8151. /* enum: The MC clock domain doesn't exist / isn't controlled */
  8152. #define MC_CMD_SET_CLOCK_OUT_MC_DOMAIN_UNSUPPORTED 0x0
  8153. /* Resulting rmon frequency in MHz */
  8154. #define MC_CMD_SET_CLOCK_OUT_RMON_FREQ_OFST 20
  8155. /* enum: The rmon clock domain doesn't exist / isn't controlled */
  8156. #define MC_CMD_SET_CLOCK_OUT_RMON_DOMAIN_UNSUPPORTED 0x0
  8157. /* Resulting vswitch frequency in MHz */
  8158. #define MC_CMD_SET_CLOCK_OUT_VSWITCH_FREQ_OFST 24
  8159. /* enum: The vswitch clock domain doesn't exist / isn't controlled */
  8160. #define MC_CMD_SET_CLOCK_OUT_VSWITCH_DOMAIN_UNSUPPORTED 0x0
  8161. /***********************************/
  8162. /* MC_CMD_DPCPU_RPC
  8163. * Send an arbitrary DPCPU message.
  8164. */
  8165. #define MC_CMD_DPCPU_RPC 0xae
  8166. #define MC_CMD_0xae_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  8167. /* MC_CMD_DPCPU_RPC_IN msgrequest */
  8168. #define MC_CMD_DPCPU_RPC_IN_LEN 36
  8169. #define MC_CMD_DPCPU_RPC_IN_CPU_OFST 0
  8170. /* enum: RxDPCPU0 */
  8171. #define MC_CMD_DPCPU_RPC_IN_DPCPU_RX0 0x0
  8172. /* enum: TxDPCPU0 */
  8173. #define MC_CMD_DPCPU_RPC_IN_DPCPU_TX0 0x1
  8174. /* enum: TxDPCPU1 */
  8175. #define MC_CMD_DPCPU_RPC_IN_DPCPU_TX1 0x2
  8176. /* enum: RxDPCPU1 (Medford only) */
  8177. #define MC_CMD_DPCPU_RPC_IN_DPCPU_RX1 0x3
  8178. /* enum: RxDPCPU (will be for the calling function; for now, just an alias of
  8179. * DPCPU_RX0)
  8180. */
  8181. #define MC_CMD_DPCPU_RPC_IN_DPCPU_RX 0x80
  8182. /* enum: TxDPCPU (will be for the calling function; for now, just an alias of
  8183. * DPCPU_TX0)
  8184. */
  8185. #define MC_CMD_DPCPU_RPC_IN_DPCPU_TX 0x81
  8186. /* First 8 bits [39:32] of DATA are consumed by MC-DPCPU protocol and must be
  8187. * initialised to zero
  8188. */
  8189. #define MC_CMD_DPCPU_RPC_IN_DATA_OFST 4
  8190. #define MC_CMD_DPCPU_RPC_IN_DATA_LEN 32
  8191. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_CMDNUM_LBN 8
  8192. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_CMDNUM_WIDTH 8
  8193. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_READ 0x6 /* enum */
  8194. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_WRITE 0x7 /* enum */
  8195. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_SELF_TEST 0xc /* enum */
  8196. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_CSR_ACCESS 0xe /* enum */
  8197. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_READ 0x46 /* enum */
  8198. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_WRITE 0x47 /* enum */
  8199. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_SELF_TEST 0x4a /* enum */
  8200. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_CSR_ACCESS 0x4c /* enum */
  8201. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_SET_MC_REPLAY_CNTXT 0x4d /* enum */
  8202. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_OBJID_LBN 16
  8203. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_OBJID_WIDTH 16
  8204. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_ADDR_LBN 16
  8205. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_ADDR_WIDTH 16
  8206. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_COUNT_LBN 48
  8207. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_COUNT_WIDTH 16
  8208. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_INFO_LBN 16
  8209. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_INFO_WIDTH 240
  8210. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_LBN 16
  8211. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_WIDTH 16
  8212. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_STOP_RETURN_RESULT 0x0 /* enum */
  8213. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_READ 0x1 /* enum */
  8214. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_WRITE 0x2 /* enum */
  8215. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_WRITE_READ 0x3 /* enum */
  8216. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_PIPELINED_READ 0x4 /* enum */
  8217. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_START_DELAY_LBN 48
  8218. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_START_DELAY_WIDTH 16
  8219. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_RPT_COUNT_LBN 64
  8220. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_RPT_COUNT_WIDTH 16
  8221. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_GAP_DELAY_LBN 80
  8222. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_GAP_DELAY_WIDTH 16
  8223. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_LBN 16
  8224. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_WIDTH 16
  8225. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_CUT_THROUGH 0x1 /* enum */
  8226. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_STORE_FORWARD 0x2 /* enum */
  8227. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_STORE_FORWARD_FIRST 0x3 /* enum */
  8228. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_CNTXT_LBN 64
  8229. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_CNTXT_WIDTH 16
  8230. #define MC_CMD_DPCPU_RPC_IN_WDATA_OFST 12
  8231. #define MC_CMD_DPCPU_RPC_IN_WDATA_LEN 24
  8232. /* Register data to write. Only valid in write/write-read. */
  8233. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_DATA_OFST 16
  8234. /* Register address. */
  8235. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_ADDRESS_OFST 20
  8236. /* MC_CMD_DPCPU_RPC_OUT msgresponse */
  8237. #define MC_CMD_DPCPU_RPC_OUT_LEN 36
  8238. #define MC_CMD_DPCPU_RPC_OUT_RC_OFST 0
  8239. /* DATA */
  8240. #define MC_CMD_DPCPU_RPC_OUT_DATA_OFST 4
  8241. #define MC_CMD_DPCPU_RPC_OUT_DATA_LEN 32
  8242. #define MC_CMD_DPCPU_RPC_OUT_HDR_CMD_RESP_ERRCODE_LBN 32
  8243. #define MC_CMD_DPCPU_RPC_OUT_HDR_CMD_RESP_ERRCODE_WIDTH 16
  8244. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_COUNT_LBN 48
  8245. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_COUNT_WIDTH 16
  8246. #define MC_CMD_DPCPU_RPC_OUT_RDATA_OFST 12
  8247. #define MC_CMD_DPCPU_RPC_OUT_RDATA_LEN 24
  8248. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_1_OFST 12
  8249. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_2_OFST 16
  8250. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_3_OFST 20
  8251. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_4_OFST 24
  8252. /***********************************/
  8253. /* MC_CMD_TRIGGER_INTERRUPT
  8254. * Trigger an interrupt by prodding the BIU.
  8255. */
  8256. #define MC_CMD_TRIGGER_INTERRUPT 0xe3
  8257. #define MC_CMD_0xe3_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  8258. /* MC_CMD_TRIGGER_INTERRUPT_IN msgrequest */
  8259. #define MC_CMD_TRIGGER_INTERRUPT_IN_LEN 4
  8260. /* Interrupt level relative to base for function. */
  8261. #define MC_CMD_TRIGGER_INTERRUPT_IN_INTR_LEVEL_OFST 0
  8262. /* MC_CMD_TRIGGER_INTERRUPT_OUT msgresponse */
  8263. #define MC_CMD_TRIGGER_INTERRUPT_OUT_LEN 0
  8264. /***********************************/
  8265. /* MC_CMD_SHMBOOT_OP
  8266. * Special operations to support (for now) shmboot.
  8267. */
  8268. #define MC_CMD_SHMBOOT_OP 0xe6
  8269. #define MC_CMD_0xe6_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  8270. /* MC_CMD_SHMBOOT_OP_IN msgrequest */
  8271. #define MC_CMD_SHMBOOT_OP_IN_LEN 4
  8272. /* Identifies the operation to perform */
  8273. #define MC_CMD_SHMBOOT_OP_IN_SHMBOOT_OP_OFST 0
  8274. /* enum: Copy slave_data section to the slave core. (Greenport only) */
  8275. #define MC_CMD_SHMBOOT_OP_IN_PUSH_SLAVE_DATA 0x0
  8276. /* MC_CMD_SHMBOOT_OP_OUT msgresponse */
  8277. #define MC_CMD_SHMBOOT_OP_OUT_LEN 0
  8278. /***********************************/
  8279. /* MC_CMD_CAP_BLK_READ
  8280. * Read multiple 64bit words from capture block memory
  8281. */
  8282. #define MC_CMD_CAP_BLK_READ 0xe7
  8283. #define MC_CMD_0xe7_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  8284. /* MC_CMD_CAP_BLK_READ_IN msgrequest */
  8285. #define MC_CMD_CAP_BLK_READ_IN_LEN 12
  8286. #define MC_CMD_CAP_BLK_READ_IN_CAP_REG_OFST 0
  8287. #define MC_CMD_CAP_BLK_READ_IN_ADDR_OFST 4
  8288. #define MC_CMD_CAP_BLK_READ_IN_COUNT_OFST 8
  8289. /* MC_CMD_CAP_BLK_READ_OUT msgresponse */
  8290. #define MC_CMD_CAP_BLK_READ_OUT_LENMIN 8
  8291. #define MC_CMD_CAP_BLK_READ_OUT_LENMAX 248
  8292. #define MC_CMD_CAP_BLK_READ_OUT_LEN(num) (0+8*(num))
  8293. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_OFST 0
  8294. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_LEN 8
  8295. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_LO_OFST 0
  8296. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_HI_OFST 4
  8297. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_MINNUM 1
  8298. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_MAXNUM 31
  8299. /***********************************/
  8300. /* MC_CMD_DUMP_DO
  8301. * Take a dump of the DUT state
  8302. */
  8303. #define MC_CMD_DUMP_DO 0xe8
  8304. #define MC_CMD_0xe8_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  8305. /* MC_CMD_DUMP_DO_IN msgrequest */
  8306. #define MC_CMD_DUMP_DO_IN_LEN 52
  8307. #define MC_CMD_DUMP_DO_IN_PADDING_OFST 0
  8308. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_OFST 4
  8309. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM 0x0 /* enum */
  8310. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_DEFAULT 0x1 /* enum */
  8311. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_TYPE_OFST 8
  8312. #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_NVRAM 0x1 /* enum */
  8313. #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_HOST_MEMORY 0x2 /* enum */
  8314. #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_HOST_MEMORY_MLI 0x3 /* enum */
  8315. #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_UART 0x4 /* enum */
  8316. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 12
  8317. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_OFST 16
  8318. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 12
  8319. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 16
  8320. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 12
  8321. #define MC_CMD_DUMP_DO_IN_HOST_MEMORY_MLI_PAGE_SIZE 0x1000 /* enum */
  8322. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 16
  8323. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 20
  8324. #define MC_CMD_DUMP_DO_IN_HOST_MEMORY_MLI_MAX_DEPTH 0x2 /* enum */
  8325. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_OFST 12
  8326. /* enum: The uart port this command was received over (if using a uart
  8327. * transport)
  8328. */
  8329. #define MC_CMD_DUMP_DO_IN_UART_PORT_SRC 0xff
  8330. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_SIZE_OFST 24
  8331. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_OFST 28
  8332. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM 0x0 /* enum */
  8333. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_NVRAM_DUMP_PARTITION 0x1 /* enum */
  8334. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_TYPE_OFST 32
  8335. /* Enum values, see field(s): */
  8336. /* MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */
  8337. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 36
  8338. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_OFST 40
  8339. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 36
  8340. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 40
  8341. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 36
  8342. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 40
  8343. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 44
  8344. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_UART_PORT_OFST 36
  8345. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_SIZE_OFST 48
  8346. /* MC_CMD_DUMP_DO_OUT msgresponse */
  8347. #define MC_CMD_DUMP_DO_OUT_LEN 4
  8348. #define MC_CMD_DUMP_DO_OUT_DUMPFILE_SIZE_OFST 0
  8349. /***********************************/
  8350. /* MC_CMD_DUMP_CONFIGURE_UNSOLICITED
  8351. * Configure unsolicited dumps
  8352. */
  8353. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED 0xe9
  8354. #define MC_CMD_0xe9_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  8355. /* MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN msgrequest */
  8356. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_LEN 52
  8357. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_ENABLE_OFST 0
  8358. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_OFST 4
  8359. /* Enum values, see field(s): */
  8360. /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC */
  8361. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_TYPE_OFST 8
  8362. /* Enum values, see field(s): */
  8363. /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */
  8364. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 12
  8365. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_OFST 16
  8366. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 12
  8367. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 16
  8368. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 12
  8369. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 16
  8370. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 20
  8371. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_OFST 12
  8372. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_SIZE_OFST 24
  8373. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_OFST 28
  8374. /* Enum values, see field(s): */
  8375. /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPFILE_DST */
  8376. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_TYPE_OFST 32
  8377. /* Enum values, see field(s): */
  8378. /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */
  8379. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 36
  8380. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_OFST 40
  8381. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 36
  8382. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 40
  8383. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 36
  8384. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 40
  8385. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 44
  8386. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_UART_PORT_OFST 36
  8387. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_SIZE_OFST 48
  8388. /***********************************/
  8389. /* MC_CMD_SET_PSU
  8390. * Adjusts power supply parameters. This is a warranty-voiding operation.
  8391. * Returns: ENOENT if the parameter or rail specified does not exist, EINVAL if
  8392. * the parameter is out of range.
  8393. */
  8394. #define MC_CMD_SET_PSU 0xea
  8395. #define MC_CMD_0xea_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  8396. /* MC_CMD_SET_PSU_IN msgrequest */
  8397. #define MC_CMD_SET_PSU_IN_LEN 12
  8398. #define MC_CMD_SET_PSU_IN_PARAM_OFST 0
  8399. #define MC_CMD_SET_PSU_IN_PARAM_SUPPLY_VOLTAGE 0x0 /* enum */
  8400. #define MC_CMD_SET_PSU_IN_RAIL_OFST 4
  8401. #define MC_CMD_SET_PSU_IN_RAIL_0V9 0x0 /* enum */
  8402. #define MC_CMD_SET_PSU_IN_RAIL_1V2 0x1 /* enum */
  8403. /* desired value, eg voltage in mV */
  8404. #define MC_CMD_SET_PSU_IN_VALUE_OFST 8
  8405. /* MC_CMD_SET_PSU_OUT msgresponse */
  8406. #define MC_CMD_SET_PSU_OUT_LEN 0
  8407. /***********************************/
  8408. /* MC_CMD_GET_FUNCTION_INFO
  8409. * Get function information. PF and VF number.
  8410. */
  8411. #define MC_CMD_GET_FUNCTION_INFO 0xec
  8412. #define MC_CMD_0xec_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  8413. /* MC_CMD_GET_FUNCTION_INFO_IN msgrequest */
  8414. #define MC_CMD_GET_FUNCTION_INFO_IN_LEN 0
  8415. /* MC_CMD_GET_FUNCTION_INFO_OUT msgresponse */
  8416. #define MC_CMD_GET_FUNCTION_INFO_OUT_LEN 8
  8417. #define MC_CMD_GET_FUNCTION_INFO_OUT_PF_OFST 0
  8418. #define MC_CMD_GET_FUNCTION_INFO_OUT_VF_OFST 4
  8419. /***********************************/
  8420. /* MC_CMD_ENABLE_OFFLINE_BIST
  8421. * Enters offline BIST mode. All queues are torn down, chip enters quiescent
  8422. * mode, calling function gets exclusive MCDI ownership. The only way out is
  8423. * reboot.
  8424. */
  8425. #define MC_CMD_ENABLE_OFFLINE_BIST 0xed
  8426. #define MC_CMD_0xed_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  8427. /* MC_CMD_ENABLE_OFFLINE_BIST_IN msgrequest */
  8428. #define MC_CMD_ENABLE_OFFLINE_BIST_IN_LEN 0
  8429. /* MC_CMD_ENABLE_OFFLINE_BIST_OUT msgresponse */
  8430. #define MC_CMD_ENABLE_OFFLINE_BIST_OUT_LEN 0
  8431. /***********************************/
  8432. /* MC_CMD_UART_SEND_DATA
  8433. * Send checksummed[sic] block of data over the uart. Response is a placeholder
  8434. * should we wish to make this reliable; currently requests are fire-and-
  8435. * forget.
  8436. */
  8437. #define MC_CMD_UART_SEND_DATA 0xee
  8438. #define MC_CMD_0xee_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  8439. /* MC_CMD_UART_SEND_DATA_OUT msgrequest */
  8440. #define MC_CMD_UART_SEND_DATA_OUT_LENMIN 16
  8441. #define MC_CMD_UART_SEND_DATA_OUT_LENMAX 252
  8442. #define MC_CMD_UART_SEND_DATA_OUT_LEN(num) (16+1*(num))
  8443. /* CRC32 over OFFSET, LENGTH, RESERVED, DATA */
  8444. #define MC_CMD_UART_SEND_DATA_OUT_CHECKSUM_OFST 0
  8445. /* Offset at which to write the data */
  8446. #define MC_CMD_UART_SEND_DATA_OUT_OFFSET_OFST 4
  8447. /* Length of data */
  8448. #define MC_CMD_UART_SEND_DATA_OUT_LENGTH_OFST 8
  8449. /* Reserved for future use */
  8450. #define MC_CMD_UART_SEND_DATA_OUT_RESERVED_OFST 12
  8451. #define MC_CMD_UART_SEND_DATA_OUT_DATA_OFST 16
  8452. #define MC_CMD_UART_SEND_DATA_OUT_DATA_LEN 1
  8453. #define MC_CMD_UART_SEND_DATA_OUT_DATA_MINNUM 0
  8454. #define MC_CMD_UART_SEND_DATA_OUT_DATA_MAXNUM 236
  8455. /* MC_CMD_UART_SEND_DATA_IN msgresponse */
  8456. #define MC_CMD_UART_SEND_DATA_IN_LEN 0
  8457. /***********************************/
  8458. /* MC_CMD_UART_RECV_DATA
  8459. * Request checksummed[sic] block of data over the uart. Only a placeholder,
  8460. * subject to change and not currently implemented.
  8461. */
  8462. #define MC_CMD_UART_RECV_DATA 0xef
  8463. #define MC_CMD_0xef_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  8464. /* MC_CMD_UART_RECV_DATA_OUT msgrequest */
  8465. #define MC_CMD_UART_RECV_DATA_OUT_LEN 16
  8466. /* CRC32 over OFFSET, LENGTH, RESERVED */
  8467. #define MC_CMD_UART_RECV_DATA_OUT_CHECKSUM_OFST 0
  8468. /* Offset from which to read the data */
  8469. #define MC_CMD_UART_RECV_DATA_OUT_OFFSET_OFST 4
  8470. /* Length of data */
  8471. #define MC_CMD_UART_RECV_DATA_OUT_LENGTH_OFST 8
  8472. /* Reserved for future use */
  8473. #define MC_CMD_UART_RECV_DATA_OUT_RESERVED_OFST 12
  8474. /* MC_CMD_UART_RECV_DATA_IN msgresponse */
  8475. #define MC_CMD_UART_RECV_DATA_IN_LENMIN 16
  8476. #define MC_CMD_UART_RECV_DATA_IN_LENMAX 252
  8477. #define MC_CMD_UART_RECV_DATA_IN_LEN(num) (16+1*(num))
  8478. /* CRC32 over RESERVED1, RESERVED2, RESERVED3, DATA */
  8479. #define MC_CMD_UART_RECV_DATA_IN_CHECKSUM_OFST 0
  8480. /* Offset at which to write the data */
  8481. #define MC_CMD_UART_RECV_DATA_IN_RESERVED1_OFST 4
  8482. /* Length of data */
  8483. #define MC_CMD_UART_RECV_DATA_IN_RESERVED2_OFST 8
  8484. /* Reserved for future use */
  8485. #define MC_CMD_UART_RECV_DATA_IN_RESERVED3_OFST 12
  8486. #define MC_CMD_UART_RECV_DATA_IN_DATA_OFST 16
  8487. #define MC_CMD_UART_RECV_DATA_IN_DATA_LEN 1
  8488. #define MC_CMD_UART_RECV_DATA_IN_DATA_MINNUM 0
  8489. #define MC_CMD_UART_RECV_DATA_IN_DATA_MAXNUM 236
  8490. /***********************************/
  8491. /* MC_CMD_READ_FUSES
  8492. * Read data programmed into the device One-Time-Programmable (OTP) Fuses
  8493. */
  8494. #define MC_CMD_READ_FUSES 0xf0
  8495. #define MC_CMD_0xf0_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  8496. /* MC_CMD_READ_FUSES_IN msgrequest */
  8497. #define MC_CMD_READ_FUSES_IN_LEN 8
  8498. /* Offset in OTP to read */
  8499. #define MC_CMD_READ_FUSES_IN_OFFSET_OFST 0
  8500. /* Length of data to read in bytes */
  8501. #define MC_CMD_READ_FUSES_IN_LENGTH_OFST 4
  8502. /* MC_CMD_READ_FUSES_OUT msgresponse */
  8503. #define MC_CMD_READ_FUSES_OUT_LENMIN 4
  8504. #define MC_CMD_READ_FUSES_OUT_LENMAX 252
  8505. #define MC_CMD_READ_FUSES_OUT_LEN(num) (4+1*(num))
  8506. /* Length of returned OTP data in bytes */
  8507. #define MC_CMD_READ_FUSES_OUT_LENGTH_OFST 0
  8508. /* Returned data */
  8509. #define MC_CMD_READ_FUSES_OUT_DATA_OFST 4
  8510. #define MC_CMD_READ_FUSES_OUT_DATA_LEN 1
  8511. #define MC_CMD_READ_FUSES_OUT_DATA_MINNUM 0
  8512. #define MC_CMD_READ_FUSES_OUT_DATA_MAXNUM 248
  8513. /***********************************/
  8514. /* MC_CMD_KR_TUNE
  8515. * Get or set KR Serdes RXEQ and TX Driver settings
  8516. */
  8517. #define MC_CMD_KR_TUNE 0xf1
  8518. #define MC_CMD_0xf1_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  8519. /* MC_CMD_KR_TUNE_IN msgrequest */
  8520. #define MC_CMD_KR_TUNE_IN_LENMIN 4
  8521. #define MC_CMD_KR_TUNE_IN_LENMAX 252
  8522. #define MC_CMD_KR_TUNE_IN_LEN(num) (4+4*(num))
  8523. /* Requested operation */
  8524. #define MC_CMD_KR_TUNE_IN_KR_TUNE_OP_OFST 0
  8525. #define MC_CMD_KR_TUNE_IN_KR_TUNE_OP_LEN 1
  8526. /* enum: Get current RXEQ settings */
  8527. #define MC_CMD_KR_TUNE_IN_RXEQ_GET 0x0
  8528. /* enum: Override RXEQ settings */
  8529. #define MC_CMD_KR_TUNE_IN_RXEQ_SET 0x1
  8530. /* enum: Get current TX Driver settings */
  8531. #define MC_CMD_KR_TUNE_IN_TXEQ_GET 0x2
  8532. /* enum: Override TX Driver settings */
  8533. #define MC_CMD_KR_TUNE_IN_TXEQ_SET 0x3
  8534. /* enum: Force KR Serdes reset / recalibration */
  8535. #define MC_CMD_KR_TUNE_IN_RECAL 0x4
  8536. /* enum: Start KR Serdes Eye diagram plot on a given lane. Lane must have valid
  8537. * signal.
  8538. */
  8539. #define MC_CMD_KR_TUNE_IN_START_EYE_PLOT 0x5
  8540. /* enum: Poll KR Serdes Eye diagram plot. Returns one row of BER data. The
  8541. * caller should call this command repeatedly after starting eye plot, until no
  8542. * more data is returned.
  8543. */
  8544. #define MC_CMD_KR_TUNE_IN_POLL_EYE_PLOT 0x6
  8545. /* enum: Read Figure Of Merit (eye quality, higher is better). */
  8546. #define MC_CMD_KR_TUNE_IN_READ_FOM 0x7
  8547. /* Align the arguments to 32 bits */
  8548. #define MC_CMD_KR_TUNE_IN_KR_TUNE_RSVD_OFST 1
  8549. #define MC_CMD_KR_TUNE_IN_KR_TUNE_RSVD_LEN 3
  8550. /* Arguments specific to the operation */
  8551. #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_OFST 4
  8552. #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_LEN 4
  8553. #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_MINNUM 0
  8554. #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_MAXNUM 62
  8555. /* MC_CMD_KR_TUNE_OUT msgresponse */
  8556. #define MC_CMD_KR_TUNE_OUT_LEN 0
  8557. /* MC_CMD_KR_TUNE_RXEQ_GET_IN msgrequest */
  8558. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_LEN 4
  8559. /* Requested operation */
  8560. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_OP_OFST 0
  8561. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_OP_LEN 1
  8562. /* Align the arguments to 32 bits */
  8563. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_RSVD_OFST 1
  8564. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_RSVD_LEN 3
  8565. /* MC_CMD_KR_TUNE_RXEQ_GET_OUT msgresponse */
  8566. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LENMIN 4
  8567. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LENMAX 252
  8568. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LEN(num) (0+4*(num))
  8569. /* RXEQ Parameter */
  8570. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_OFST 0
  8571. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LEN 4
  8572. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_MINNUM 1
  8573. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_MAXNUM 63
  8574. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_ID_LBN 0
  8575. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_ID_WIDTH 8
  8576. /* enum: Attenuation (0-15, Huntington) */
  8577. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_ATT 0x0
  8578. /* enum: CTLE Boost (0-15, Huntington) */
  8579. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_BOOST 0x1
  8580. /* enum: Edge DFE Tap1 (Huntington - 0 - max negative, 64 - zero, 127 - max
  8581. * positive, Medford - 0-31)
  8582. */
  8583. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP1 0x2
  8584. /* enum: Edge DFE Tap2 (Huntington - 0 - max negative, 32 - zero, 63 - max
  8585. * positive, Medford - 0-31)
  8586. */
  8587. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP2 0x3
  8588. /* enum: Edge DFE Tap3 (Huntington - 0 - max negative, 32 - zero, 63 - max
  8589. * positive, Medford - 0-16)
  8590. */
  8591. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP3 0x4
  8592. /* enum: Edge DFE Tap4 (Huntington - 0 - max negative, 32 - zero, 63 - max
  8593. * positive, Medford - 0-16)
  8594. */
  8595. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP4 0x5
  8596. /* enum: Edge DFE Tap5 (Huntington - 0 - max negative, 32 - zero, 63 - max
  8597. * positive, Medford - 0-16)
  8598. */
  8599. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP5 0x6
  8600. /* enum: Edge DFE DLEV (0-128 for Medford) */
  8601. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_DLEV 0x7
  8602. /* enum: Variable Gain Amplifier (0-15, Medford) */
  8603. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_VGA 0x8
  8604. /* enum: CTLE EQ Capacitor (0-15, Medford) */
  8605. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CTLE_EQC 0x9
  8606. /* enum: CTLE EQ Resistor (0-7, Medford) */
  8607. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CTLE_EQRES 0xa
  8608. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LANE_LBN 8
  8609. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LANE_WIDTH 3
  8610. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_0 0x0 /* enum */
  8611. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_1 0x1 /* enum */
  8612. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_2 0x2 /* enum */
  8613. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_3 0x3 /* enum */
  8614. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_ALL 0x4 /* enum */
  8615. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_LBN 11
  8616. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_WIDTH 1
  8617. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_RESERVED_LBN 12
  8618. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_RESERVED_WIDTH 4
  8619. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_INITIAL_LBN 16
  8620. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_INITIAL_WIDTH 8
  8621. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_LBN 24
  8622. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8
  8623. /* MC_CMD_KR_TUNE_RXEQ_SET_IN msgrequest */
  8624. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LENMIN 8
  8625. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LENMAX 252
  8626. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LEN(num) (4+4*(num))
  8627. /* Requested operation */
  8628. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_OP_OFST 0
  8629. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_OP_LEN 1
  8630. /* Align the arguments to 32 bits */
  8631. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_RSVD_OFST 1
  8632. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_RSVD_LEN 3
  8633. /* RXEQ Parameter */
  8634. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_OFST 4
  8635. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LEN 4
  8636. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_MINNUM 1
  8637. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_MAXNUM 62
  8638. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_ID_LBN 0
  8639. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_ID_WIDTH 8
  8640. /* Enum values, see field(s): */
  8641. /* MC_CMD_KR_TUNE_RXEQ_GET_OUT/PARAM_ID */
  8642. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LANE_LBN 8
  8643. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LANE_WIDTH 3
  8644. /* Enum values, see field(s): */
  8645. /* MC_CMD_KR_TUNE_RXEQ_GET_OUT/PARAM_LANE */
  8646. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_LBN 11
  8647. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_WIDTH 1
  8648. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED_LBN 12
  8649. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED_WIDTH 4
  8650. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_INITIAL_LBN 16
  8651. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_INITIAL_WIDTH 8
  8652. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED2_LBN 24
  8653. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED2_WIDTH 8
  8654. /* MC_CMD_KR_TUNE_RXEQ_SET_OUT msgresponse */
  8655. #define MC_CMD_KR_TUNE_RXEQ_SET_OUT_LEN 0
  8656. /* MC_CMD_KR_TUNE_TXEQ_GET_IN msgrequest */
  8657. #define MC_CMD_KR_TUNE_TXEQ_GET_IN_LEN 4
  8658. /* Requested operation */
  8659. #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_OP_OFST 0
  8660. #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_OP_LEN 1
  8661. /* Align the arguments to 32 bits */
  8662. #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_RSVD_OFST 1
  8663. #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_RSVD_LEN 3
  8664. /* MC_CMD_KR_TUNE_TXEQ_GET_OUT msgresponse */
  8665. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LENMIN 4
  8666. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LENMAX 252
  8667. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LEN(num) (0+4*(num))
  8668. /* TXEQ Parameter */
  8669. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_OFST 0
  8670. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LEN 4
  8671. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_MINNUM 1
  8672. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_MAXNUM 63
  8673. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_ID_LBN 0
  8674. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_ID_WIDTH 8
  8675. /* enum: TX Amplitude (Huntington, Medford) */
  8676. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_LEV 0x0
  8677. /* enum: De-Emphasis Tap1 Magnitude (0-7) (Huntington) */
  8678. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_MODE 0x1
  8679. /* enum: De-Emphasis Tap1 Fine */
  8680. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_DTLEV 0x2
  8681. /* enum: De-Emphasis Tap2 Magnitude (0-6) (Huntington) */
  8682. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_D2 0x3
  8683. /* enum: De-Emphasis Tap2 Fine (Huntington) */
  8684. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_D2TLEV 0x4
  8685. /* enum: Pre-Emphasis Magnitude (Huntington) */
  8686. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_E 0x5
  8687. /* enum: Pre-Emphasis Fine (Huntington) */
  8688. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_ETLEV 0x6
  8689. /* enum: TX Slew Rate Coarse control (Huntington) */
  8690. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_PREDRV_DLY 0x7
  8691. /* enum: TX Slew Rate Fine control (Huntington) */
  8692. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_SR_SET 0x8
  8693. /* enum: TX Termination Impedance control (Huntington) */
  8694. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_RT_SET 0x9
  8695. /* enum: TX Amplitude Fine control (Medford) */
  8696. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_LEV_FINE 0xa
  8697. /* enum: Pre-shoot Tap (Medford) */
  8698. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TAP_ADV 0xb
  8699. /* enum: De-emphasis Tap (Medford) */
  8700. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TAP_DLY 0xc
  8701. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LANE_LBN 8
  8702. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LANE_WIDTH 3
  8703. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_0 0x0 /* enum */
  8704. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_1 0x1 /* enum */
  8705. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_2 0x2 /* enum */
  8706. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_3 0x3 /* enum */
  8707. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_ALL 0x4 /* enum */
  8708. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED_LBN 11
  8709. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED_WIDTH 5
  8710. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_INITIAL_LBN 16
  8711. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_INITIAL_WIDTH 8
  8712. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED2_LBN 24
  8713. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED2_WIDTH 8
  8714. /* MC_CMD_KR_TUNE_TXEQ_SET_IN msgrequest */
  8715. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_LENMIN 8
  8716. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_LENMAX 252
  8717. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_LEN(num) (4+4*(num))
  8718. /* Requested operation */
  8719. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_OP_OFST 0
  8720. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_OP_LEN 1
  8721. /* Align the arguments to 32 bits */
  8722. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_RSVD_OFST 1
  8723. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_RSVD_LEN 3
  8724. /* TXEQ Parameter */
  8725. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_OFST 4
  8726. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LEN 4
  8727. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_MINNUM 1
  8728. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_MAXNUM 62
  8729. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_ID_LBN 0
  8730. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_ID_WIDTH 8
  8731. /* Enum values, see field(s): */
  8732. /* MC_CMD_KR_TUNE_TXEQ_GET_OUT/PARAM_ID */
  8733. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LANE_LBN 8
  8734. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LANE_WIDTH 3
  8735. /* Enum values, see field(s): */
  8736. /* MC_CMD_KR_TUNE_TXEQ_GET_OUT/PARAM_LANE */
  8737. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED_LBN 11
  8738. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED_WIDTH 5
  8739. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_INITIAL_LBN 16
  8740. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_INITIAL_WIDTH 8
  8741. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED2_LBN 24
  8742. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED2_WIDTH 8
  8743. /* MC_CMD_KR_TUNE_TXEQ_SET_OUT msgresponse */
  8744. #define MC_CMD_KR_TUNE_TXEQ_SET_OUT_LEN 0
  8745. /* MC_CMD_KR_TUNE_RECAL_IN msgrequest */
  8746. #define MC_CMD_KR_TUNE_RECAL_IN_LEN 4
  8747. /* Requested operation */
  8748. #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_OP_OFST 0
  8749. #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_OP_LEN 1
  8750. /* Align the arguments to 32 bits */
  8751. #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_RSVD_OFST 1
  8752. #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_RSVD_LEN 3
  8753. /* MC_CMD_KR_TUNE_RECAL_OUT msgresponse */
  8754. #define MC_CMD_KR_TUNE_RECAL_OUT_LEN 0
  8755. /* MC_CMD_KR_TUNE_START_EYE_PLOT_IN msgrequest */
  8756. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_LEN 8
  8757. /* Requested operation */
  8758. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_OP_OFST 0
  8759. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_OP_LEN 1
  8760. /* Align the arguments to 32 bits */
  8761. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_RSVD_OFST 1
  8762. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_RSVD_LEN 3
  8763. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_LANE_OFST 4
  8764. /* MC_CMD_KR_TUNE_START_EYE_PLOT_OUT msgresponse */
  8765. #define MC_CMD_KR_TUNE_START_EYE_PLOT_OUT_LEN 0
  8766. /* MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN msgrequest */
  8767. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_LEN 4
  8768. /* Requested operation */
  8769. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_OP_OFST 0
  8770. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_OP_LEN 1
  8771. /* Align the arguments to 32 bits */
  8772. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_RSVD_OFST 1
  8773. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_RSVD_LEN 3
  8774. /* MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT msgresponse */
  8775. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LENMIN 0
  8776. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LENMAX 252
  8777. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LEN(num) (0+2*(num))
  8778. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_OFST 0
  8779. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_LEN 2
  8780. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MINNUM 0
  8781. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MAXNUM 126
  8782. /* MC_CMD_KR_TUNE_READ_FOM_IN msgrequest */
  8783. #define MC_CMD_KR_TUNE_READ_FOM_IN_LEN 8
  8784. /* Requested operation */
  8785. #define MC_CMD_KR_TUNE_READ_FOM_IN_KR_TUNE_OP_OFST 0
  8786. #define MC_CMD_KR_TUNE_READ_FOM_IN_KR_TUNE_OP_LEN 1
  8787. /* Align the arguments to 32 bits */
  8788. #define MC_CMD_KR_TUNE_READ_FOM_IN_KR_TUNE_RSVD_OFST 1
  8789. #define MC_CMD_KR_TUNE_READ_FOM_IN_KR_TUNE_RSVD_LEN 3
  8790. #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_OFST 4
  8791. /* MC_CMD_KR_TUNE_READ_FOM_OUT msgresponse */
  8792. #define MC_CMD_KR_TUNE_READ_FOM_OUT_LEN 4
  8793. #define MC_CMD_KR_TUNE_READ_FOM_OUT_FOM_OFST 0
  8794. /***********************************/
  8795. /* MC_CMD_PCIE_TUNE
  8796. * Get or set PCIE Serdes RXEQ and TX Driver settings
  8797. */
  8798. #define MC_CMD_PCIE_TUNE 0xf2
  8799. #define MC_CMD_0xf2_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  8800. /* MC_CMD_PCIE_TUNE_IN msgrequest */
  8801. #define MC_CMD_PCIE_TUNE_IN_LENMIN 4
  8802. #define MC_CMD_PCIE_TUNE_IN_LENMAX 252
  8803. #define MC_CMD_PCIE_TUNE_IN_LEN(num) (4+4*(num))
  8804. /* Requested operation */
  8805. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_OP_OFST 0
  8806. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_OP_LEN 1
  8807. /* enum: Get current RXEQ settings */
  8808. #define MC_CMD_PCIE_TUNE_IN_RXEQ_GET 0x0
  8809. /* enum: Override RXEQ settings */
  8810. #define MC_CMD_PCIE_TUNE_IN_RXEQ_SET 0x1
  8811. /* enum: Get current TX Driver settings */
  8812. #define MC_CMD_PCIE_TUNE_IN_TXEQ_GET 0x2
  8813. /* enum: Override TX Driver settings */
  8814. #define MC_CMD_PCIE_TUNE_IN_TXEQ_SET 0x3
  8815. /* enum: Start PCIe Serdes Eye diagram plot on a given lane. */
  8816. #define MC_CMD_PCIE_TUNE_IN_START_EYE_PLOT 0x5
  8817. /* enum: Poll PCIe Serdes Eye diagram plot. Returns one row of BER data. The
  8818. * caller should call this command repeatedly after starting eye plot, until no
  8819. * more data is returned.
  8820. */
  8821. #define MC_CMD_PCIE_TUNE_IN_POLL_EYE_PLOT 0x6
  8822. /* Align the arguments to 32 bits */
  8823. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_RSVD_OFST 1
  8824. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_RSVD_LEN 3
  8825. /* Arguments specific to the operation */
  8826. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_OFST 4
  8827. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_LEN 4
  8828. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_MINNUM 0
  8829. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_MAXNUM 62
  8830. /* MC_CMD_PCIE_TUNE_OUT msgresponse */
  8831. #define MC_CMD_PCIE_TUNE_OUT_LEN 0
  8832. /* MC_CMD_PCIE_TUNE_RXEQ_GET_IN msgrequest */
  8833. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_LEN 4
  8834. /* Requested operation */
  8835. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_OP_OFST 0
  8836. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_OP_LEN 1
  8837. /* Align the arguments to 32 bits */
  8838. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_RSVD_OFST 1
  8839. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_RSVD_LEN 3
  8840. /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT msgresponse */
  8841. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LENMIN 4
  8842. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LENMAX 252
  8843. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LEN(num) (0+4*(num))
  8844. /* RXEQ Parameter */
  8845. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_OFST 0
  8846. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LEN 4
  8847. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_MINNUM 1
  8848. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_MAXNUM 63
  8849. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_ID_LBN 0
  8850. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_ID_WIDTH 8
  8851. /* enum: Attenuation (0-15) */
  8852. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_ATT 0x0
  8853. /* enum: CTLE Boost (0-15) */
  8854. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_BOOST 0x1
  8855. /* enum: DFE Tap1 (0 - max negative, 64 - zero, 127 - max positive) */
  8856. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP1 0x2
  8857. /* enum: DFE Tap2 (0 - max negative, 32 - zero, 63 - max positive) */
  8858. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP2 0x3
  8859. /* enum: DFE Tap3 (0 - max negative, 32 - zero, 63 - max positive) */
  8860. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP3 0x4
  8861. /* enum: DFE Tap4 (0 - max negative, 32 - zero, 63 - max positive) */
  8862. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP4 0x5
  8863. /* enum: DFE Tap5 (0 - max negative, 32 - zero, 63 - max positive) */
  8864. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP5 0x6
  8865. /* enum: DFE DLev */
  8866. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_DLEV 0x7
  8867. /* enum: Figure of Merit */
  8868. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_FOM 0x8
  8869. /* enum: CTLE EQ Capacitor (HF Gain) */
  8870. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_CTLE_EQC 0x9
  8871. /* enum: CTLE EQ Resistor (DC Gain) */
  8872. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_CTLE_EQRES 0xa
  8873. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LANE_LBN 8
  8874. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LANE_WIDTH 5
  8875. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_0 0x0 /* enum */
  8876. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_1 0x1 /* enum */
  8877. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_2 0x2 /* enum */
  8878. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_3 0x3 /* enum */
  8879. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_4 0x4 /* enum */
  8880. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_5 0x5 /* enum */
  8881. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_6 0x6 /* enum */
  8882. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_7 0x7 /* enum */
  8883. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_8 0x8 /* enum */
  8884. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_9 0x9 /* enum */
  8885. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_10 0xa /* enum */
  8886. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_11 0xb /* enum */
  8887. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_12 0xc /* enum */
  8888. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_13 0xd /* enum */
  8889. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_14 0xe /* enum */
  8890. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_15 0xf /* enum */
  8891. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_ALL 0x10 /* enum */
  8892. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_LBN 13
  8893. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_WIDTH 1
  8894. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_RESERVED_LBN 14
  8895. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_RESERVED_WIDTH 10
  8896. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_LBN 24
  8897. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8
  8898. /* MC_CMD_PCIE_TUNE_RXEQ_SET_IN msgrequest */
  8899. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_LENMIN 8
  8900. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_LENMAX 252
  8901. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_LEN(num) (4+4*(num))
  8902. /* Requested operation */
  8903. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PCIE_TUNE_OP_OFST 0
  8904. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PCIE_TUNE_OP_LEN 1
  8905. /* Align the arguments to 32 bits */
  8906. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PCIE_TUNE_RSVD_OFST 1
  8907. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PCIE_TUNE_RSVD_LEN 3
  8908. /* RXEQ Parameter */
  8909. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_OFST 4
  8910. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_LEN 4
  8911. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_MINNUM 1
  8912. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_MAXNUM 62
  8913. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_ID_LBN 0
  8914. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_ID_WIDTH 8
  8915. /* Enum values, see field(s): */
  8916. /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT/PARAM_ID */
  8917. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_LANE_LBN 8
  8918. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_LANE_WIDTH 5
  8919. /* Enum values, see field(s): */
  8920. /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT/PARAM_LANE */
  8921. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_LBN 13
  8922. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_WIDTH 1
  8923. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED_LBN 14
  8924. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED_WIDTH 2
  8925. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_INITIAL_LBN 16
  8926. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_INITIAL_WIDTH 8
  8927. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED2_LBN 24
  8928. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED2_WIDTH 8
  8929. /* MC_CMD_PCIE_TUNE_RXEQ_SET_OUT msgresponse */
  8930. #define MC_CMD_PCIE_TUNE_RXEQ_SET_OUT_LEN 0
  8931. /* MC_CMD_PCIE_TUNE_TXEQ_GET_IN msgrequest */
  8932. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_LEN 4
  8933. /* Requested operation */
  8934. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_OP_OFST 0
  8935. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_OP_LEN 1
  8936. /* Align the arguments to 32 bits */
  8937. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_RSVD_OFST 1
  8938. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_RSVD_LEN 3
  8939. /* MC_CMD_PCIE_TUNE_TXEQ_GET_OUT msgresponse */
  8940. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LENMIN 4
  8941. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LENMAX 252
  8942. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LEN(num) (0+4*(num))
  8943. /* RXEQ Parameter */
  8944. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_OFST 0
  8945. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LEN 4
  8946. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_MINNUM 1
  8947. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_MAXNUM 63
  8948. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_ID_LBN 0
  8949. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_ID_WIDTH 8
  8950. /* enum: TxMargin (PIPE) */
  8951. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_TXMARGIN 0x0
  8952. /* enum: TxSwing (PIPE) */
  8953. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_TXSWING 0x1
  8954. /* enum: De-emphasis coefficient C(-1) (PIPE) */
  8955. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_CM1 0x2
  8956. /* enum: De-emphasis coefficient C(0) (PIPE) */
  8957. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_C0 0x3
  8958. /* enum: De-emphasis coefficient C(+1) (PIPE) */
  8959. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_CP1 0x4
  8960. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LANE_LBN 8
  8961. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LANE_WIDTH 4
  8962. /* Enum values, see field(s): */
  8963. /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT/PARAM_LANE */
  8964. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_RESERVED_LBN 12
  8965. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_RESERVED_WIDTH 12
  8966. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_CURRENT_LBN 24
  8967. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8
  8968. /* MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN msgrequest */
  8969. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_LEN 8
  8970. /* Requested operation */
  8971. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_OP_OFST 0
  8972. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_OP_LEN 1
  8973. /* Align the arguments to 32 bits */
  8974. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_RSVD_OFST 1
  8975. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_RSVD_LEN 3
  8976. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_LANE_OFST 4
  8977. /* MC_CMD_PCIE_TUNE_START_EYE_PLOT_OUT msgresponse */
  8978. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_OUT_LEN 0
  8979. /* MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN msgrequest */
  8980. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_LEN 4
  8981. /* Requested operation */
  8982. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_OP_OFST 0
  8983. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_OP_LEN 1
  8984. /* Align the arguments to 32 bits */
  8985. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_RSVD_OFST 1
  8986. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_RSVD_LEN 3
  8987. /* MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT msgresponse */
  8988. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LENMIN 0
  8989. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LENMAX 252
  8990. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LEN(num) (0+2*(num))
  8991. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_OFST 0
  8992. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_LEN 2
  8993. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MINNUM 0
  8994. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MAXNUM 126
  8995. /***********************************/
  8996. /* MC_CMD_LICENSING
  8997. * Operations on the NVRAM_PARTITION_TYPE_LICENSE application license partition
  8998. * - not used for V3 licensing
  8999. */
  9000. #define MC_CMD_LICENSING 0xf3
  9001. #define MC_CMD_0xf3_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9002. /* MC_CMD_LICENSING_IN msgrequest */
  9003. #define MC_CMD_LICENSING_IN_LEN 4
  9004. /* identifies the type of operation requested */
  9005. #define MC_CMD_LICENSING_IN_OP_OFST 0
  9006. /* enum: re-read and apply licenses after a license key partition update; note
  9007. * that this operation returns a zero-length response
  9008. */
  9009. #define MC_CMD_LICENSING_IN_OP_UPDATE_LICENSE 0x0
  9010. /* enum: report counts of installed licenses */
  9011. #define MC_CMD_LICENSING_IN_OP_GET_KEY_STATS 0x1
  9012. /* MC_CMD_LICENSING_OUT msgresponse */
  9013. #define MC_CMD_LICENSING_OUT_LEN 28
  9014. /* count of application keys which are valid */
  9015. #define MC_CMD_LICENSING_OUT_VALID_APP_KEYS_OFST 0
  9016. /* sum of UNVERIFIABLE_APP_KEYS + WRONG_NODE_APP_KEYS (for compatibility with
  9017. * MC_CMD_FC_OP_LICENSE)
  9018. */
  9019. #define MC_CMD_LICENSING_OUT_INVALID_APP_KEYS_OFST 4
  9020. /* count of application keys which are invalid due to being blacklisted */
  9021. #define MC_CMD_LICENSING_OUT_BLACKLISTED_APP_KEYS_OFST 8
  9022. /* count of application keys which are invalid due to being unverifiable */
  9023. #define MC_CMD_LICENSING_OUT_UNVERIFIABLE_APP_KEYS_OFST 12
  9024. /* count of application keys which are invalid due to being for the wrong node
  9025. */
  9026. #define MC_CMD_LICENSING_OUT_WRONG_NODE_APP_KEYS_OFST 16
  9027. /* licensing state (for diagnostics; the exact meaning of the bits in this
  9028. * field are private to the firmware)
  9029. */
  9030. #define MC_CMD_LICENSING_OUT_LICENSING_STATE_OFST 20
  9031. /* licensing subsystem self-test report (for manftest) */
  9032. #define MC_CMD_LICENSING_OUT_LICENSING_SELF_TEST_OFST 24
  9033. /* enum: licensing subsystem self-test failed */
  9034. #define MC_CMD_LICENSING_OUT_SELF_TEST_FAIL 0x0
  9035. /* enum: licensing subsystem self-test passed */
  9036. #define MC_CMD_LICENSING_OUT_SELF_TEST_PASS 0x1
  9037. /***********************************/
  9038. /* MC_CMD_LICENSING_V3
  9039. * Operations on the NVRAM_PARTITION_TYPE_LICENSE application license partition
  9040. * - V3 licensing (Medford)
  9041. */
  9042. #define MC_CMD_LICENSING_V3 0xd0
  9043. #define MC_CMD_0xd0_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9044. /* MC_CMD_LICENSING_V3_IN msgrequest */
  9045. #define MC_CMD_LICENSING_V3_IN_LEN 4
  9046. /* identifies the type of operation requested */
  9047. #define MC_CMD_LICENSING_V3_IN_OP_OFST 0
  9048. /* enum: re-read and apply licenses after a license key partition update; note
  9049. * that this operation returns a zero-length response
  9050. */
  9051. #define MC_CMD_LICENSING_V3_IN_OP_UPDATE_LICENSE 0x0
  9052. /* enum: report counts of installed licenses */
  9053. #define MC_CMD_LICENSING_V3_IN_OP_REPORT_LICENSE 0x1
  9054. /* MC_CMD_LICENSING_V3_OUT msgresponse */
  9055. #define MC_CMD_LICENSING_V3_OUT_LEN 88
  9056. /* count of keys which are valid */
  9057. #define MC_CMD_LICENSING_V3_OUT_VALID_KEYS_OFST 0
  9058. /* sum of UNVERIFIABLE_KEYS + WRONG_NODE_KEYS (for compatibility with
  9059. * MC_CMD_FC_OP_LICENSE)
  9060. */
  9061. #define MC_CMD_LICENSING_V3_OUT_INVALID_KEYS_OFST 4
  9062. /* count of keys which are invalid due to being unverifiable */
  9063. #define MC_CMD_LICENSING_V3_OUT_UNVERIFIABLE_KEYS_OFST 8
  9064. /* count of keys which are invalid due to being for the wrong node */
  9065. #define MC_CMD_LICENSING_V3_OUT_WRONG_NODE_KEYS_OFST 12
  9066. /* licensing state (for diagnostics; the exact meaning of the bits in this
  9067. * field are private to the firmware)
  9068. */
  9069. #define MC_CMD_LICENSING_V3_OUT_LICENSING_STATE_OFST 16
  9070. /* licensing subsystem self-test report (for manftest) */
  9071. #define MC_CMD_LICENSING_V3_OUT_LICENSING_SELF_TEST_OFST 20
  9072. /* enum: licensing subsystem self-test failed */
  9073. #define MC_CMD_LICENSING_V3_OUT_SELF_TEST_FAIL 0x0
  9074. /* enum: licensing subsystem self-test passed */
  9075. #define MC_CMD_LICENSING_V3_OUT_SELF_TEST_PASS 0x1
  9076. /* bitmask of licensed applications */
  9077. #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_OFST 24
  9078. #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_LEN 8
  9079. #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_LO_OFST 24
  9080. #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_HI_OFST 28
  9081. /* reserved for future use */
  9082. #define MC_CMD_LICENSING_V3_OUT_RESERVED_0_OFST 32
  9083. #define MC_CMD_LICENSING_V3_OUT_RESERVED_0_LEN 24
  9084. /* bitmask of licensed features */
  9085. #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_OFST 56
  9086. #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_LEN 8
  9087. #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_LO_OFST 56
  9088. #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_HI_OFST 60
  9089. /* reserved for future use */
  9090. #define MC_CMD_LICENSING_V3_OUT_RESERVED_1_OFST 64
  9091. #define MC_CMD_LICENSING_V3_OUT_RESERVED_1_LEN 24
  9092. /***********************************/
  9093. /* MC_CMD_LICENSING_GET_ID_V3
  9094. * Get ID and type from the NVRAM_PARTITION_TYPE_LICENSE application license
  9095. * partition - V3 licensing (Medford)
  9096. */
  9097. #define MC_CMD_LICENSING_GET_ID_V3 0xd1
  9098. #define MC_CMD_0xd1_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9099. /* MC_CMD_LICENSING_GET_ID_V3_IN msgrequest */
  9100. #define MC_CMD_LICENSING_GET_ID_V3_IN_LEN 0
  9101. /* MC_CMD_LICENSING_GET_ID_V3_OUT msgresponse */
  9102. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LENMIN 8
  9103. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LENMAX 252
  9104. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LEN(num) (8+1*(num))
  9105. /* type of license (eg 3) */
  9106. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_TYPE_OFST 0
  9107. /* length of the license ID (in bytes) */
  9108. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_LENGTH_OFST 4
  9109. /* the unique license ID of the adapter */
  9110. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_OFST 8
  9111. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_LEN 1
  9112. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_MINNUM 0
  9113. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_MAXNUM 244
  9114. /***********************************/
  9115. /* MC_CMD_MC2MC_PROXY
  9116. * Execute an arbitrary MCDI command on the slave MC of a dual-core device.
  9117. * This will fail on a single-core system.
  9118. */
  9119. #define MC_CMD_MC2MC_PROXY 0xf4
  9120. #define MC_CMD_0xf4_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9121. /* MC_CMD_MC2MC_PROXY_IN msgrequest */
  9122. #define MC_CMD_MC2MC_PROXY_IN_LEN 0
  9123. /* MC_CMD_MC2MC_PROXY_OUT msgresponse */
  9124. #define MC_CMD_MC2MC_PROXY_OUT_LEN 0
  9125. /***********************************/
  9126. /* MC_CMD_GET_LICENSED_APP_STATE
  9127. * Query the state of an individual licensed application. (Note that the actual
  9128. * state may be invalidated by the MC_CMD_LICENSING OP_UPDATE_LICENSE operation
  9129. * or a reboot of the MC.) Not used for V3 licensing
  9130. */
  9131. #define MC_CMD_GET_LICENSED_APP_STATE 0xf5
  9132. #define MC_CMD_0xf5_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9133. /* MC_CMD_GET_LICENSED_APP_STATE_IN msgrequest */
  9134. #define MC_CMD_GET_LICENSED_APP_STATE_IN_LEN 4
  9135. /* application ID to query (LICENSED_APP_ID_xxx) */
  9136. #define MC_CMD_GET_LICENSED_APP_STATE_IN_APP_ID_OFST 0
  9137. /* MC_CMD_GET_LICENSED_APP_STATE_OUT msgresponse */
  9138. #define MC_CMD_GET_LICENSED_APP_STATE_OUT_LEN 4
  9139. /* state of this application */
  9140. #define MC_CMD_GET_LICENSED_APP_STATE_OUT_STATE_OFST 0
  9141. /* enum: no (or invalid) license is present for the application */
  9142. #define MC_CMD_GET_LICENSED_APP_STATE_OUT_NOT_LICENSED 0x0
  9143. /* enum: a valid license is present for the application */
  9144. #define MC_CMD_GET_LICENSED_APP_STATE_OUT_LICENSED 0x1
  9145. /***********************************/
  9146. /* MC_CMD_GET_LICENSED_V3_APP_STATE
  9147. * Query the state of an individual licensed application. (Note that the actual
  9148. * state may be invalidated by the MC_CMD_LICENSING_V3 OP_UPDATE_LICENSE
  9149. * operation or a reboot of the MC.) Used for V3 licensing (Medford)
  9150. */
  9151. #define MC_CMD_GET_LICENSED_V3_APP_STATE 0xd2
  9152. #define MC_CMD_0xd2_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9153. /* MC_CMD_GET_LICENSED_V3_APP_STATE_IN msgrequest */
  9154. #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_LEN 8
  9155. /* application ID to query (LICENSED_V3_APPS_xxx) expressed as a single bit
  9156. * mask
  9157. */
  9158. #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_OFST 0
  9159. #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_LEN 8
  9160. #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_LO_OFST 0
  9161. #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_HI_OFST 4
  9162. /* MC_CMD_GET_LICENSED_V3_APP_STATE_OUT msgresponse */
  9163. #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_LEN 4
  9164. /* state of this application */
  9165. #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_STATE_OFST 0
  9166. /* enum: no (or invalid) license is present for the application */
  9167. #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_NOT_LICENSED 0x0
  9168. /* enum: a valid license is present for the application */
  9169. #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_LICENSED 0x1
  9170. /***********************************/
  9171. /* MC_CMD_GET_LICENSED_V3_FEATURE_STATES
  9172. * Query the state of an one or more licensed features. (Note that the actual
  9173. * state may be invalidated by the MC_CMD_LICENSING_V3 OP_UPDATE_LICENSE
  9174. * operation or a reboot of the MC.) Used for V3 licensing (Medford)
  9175. */
  9176. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES 0xd3
  9177. #define MC_CMD_0xd3_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9178. /* MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN msgrequest */
  9179. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_LEN 8
  9180. /* features to query (LICENSED_V3_FEATURES_xxx) expressed as a mask with one or
  9181. * more bits set
  9182. */
  9183. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_OFST 0
  9184. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_LEN 8
  9185. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_LO_OFST 0
  9186. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_HI_OFST 4
  9187. /* MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT msgresponse */
  9188. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_LEN 8
  9189. /* states of these features - bit set for licensed, clear for not licensed */
  9190. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_OFST 0
  9191. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_LEN 8
  9192. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_LO_OFST 0
  9193. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_HI_OFST 4
  9194. /***********************************/
  9195. /* MC_CMD_LICENSED_APP_OP
  9196. * Perform an action for an individual licensed application - not used for V3
  9197. * licensing.
  9198. */
  9199. #define MC_CMD_LICENSED_APP_OP 0xf6
  9200. #define MC_CMD_0xf6_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9201. /* MC_CMD_LICENSED_APP_OP_IN msgrequest */
  9202. #define MC_CMD_LICENSED_APP_OP_IN_LENMIN 8
  9203. #define MC_CMD_LICENSED_APP_OP_IN_LENMAX 252
  9204. #define MC_CMD_LICENSED_APP_OP_IN_LEN(num) (8+4*(num))
  9205. /* application ID */
  9206. #define MC_CMD_LICENSED_APP_OP_IN_APP_ID_OFST 0
  9207. /* the type of operation requested */
  9208. #define MC_CMD_LICENSED_APP_OP_IN_OP_OFST 4
  9209. /* enum: validate application */
  9210. #define MC_CMD_LICENSED_APP_OP_IN_OP_VALIDATE 0x0
  9211. /* enum: mask application */
  9212. #define MC_CMD_LICENSED_APP_OP_IN_OP_MASK 0x1
  9213. /* arguments specific to this particular operation */
  9214. #define MC_CMD_LICENSED_APP_OP_IN_ARGS_OFST 8
  9215. #define MC_CMD_LICENSED_APP_OP_IN_ARGS_LEN 4
  9216. #define MC_CMD_LICENSED_APP_OP_IN_ARGS_MINNUM 0
  9217. #define MC_CMD_LICENSED_APP_OP_IN_ARGS_MAXNUM 61
  9218. /* MC_CMD_LICENSED_APP_OP_OUT msgresponse */
  9219. #define MC_CMD_LICENSED_APP_OP_OUT_LENMIN 0
  9220. #define MC_CMD_LICENSED_APP_OP_OUT_LENMAX 252
  9221. #define MC_CMD_LICENSED_APP_OP_OUT_LEN(num) (0+4*(num))
  9222. /* result specific to this particular operation */
  9223. #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_OFST 0
  9224. #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_LEN 4
  9225. #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_MINNUM 0
  9226. #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_MAXNUM 63
  9227. /* MC_CMD_LICENSED_APP_OP_VALIDATE_IN msgrequest */
  9228. #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_LEN 72
  9229. /* application ID */
  9230. #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_APP_ID_OFST 0
  9231. /* the type of operation requested */
  9232. #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_OP_OFST 4
  9233. /* validation challenge */
  9234. #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_CHALLENGE_OFST 8
  9235. #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_CHALLENGE_LEN 64
  9236. /* MC_CMD_LICENSED_APP_OP_VALIDATE_OUT msgresponse */
  9237. #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_LEN 68
  9238. /* feature expiry (time_t) */
  9239. #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_EXPIRY_OFST 0
  9240. /* validation response */
  9241. #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_RESPONSE_OFST 4
  9242. #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_RESPONSE_LEN 64
  9243. /* MC_CMD_LICENSED_APP_OP_MASK_IN msgrequest */
  9244. #define MC_CMD_LICENSED_APP_OP_MASK_IN_LEN 12
  9245. /* application ID */
  9246. #define MC_CMD_LICENSED_APP_OP_MASK_IN_APP_ID_OFST 0
  9247. /* the type of operation requested */
  9248. #define MC_CMD_LICENSED_APP_OP_MASK_IN_OP_OFST 4
  9249. /* flag */
  9250. #define MC_CMD_LICENSED_APP_OP_MASK_IN_FLAG_OFST 8
  9251. /* MC_CMD_LICENSED_APP_OP_MASK_OUT msgresponse */
  9252. #define MC_CMD_LICENSED_APP_OP_MASK_OUT_LEN 0
  9253. /***********************************/
  9254. /* MC_CMD_LICENSED_V3_VALIDATE_APP
  9255. * Perform validation for an individual licensed application - V3 licensing
  9256. * (Medford)
  9257. */
  9258. #define MC_CMD_LICENSED_V3_VALIDATE_APP 0xd4
  9259. #define MC_CMD_0xd4_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9260. /* MC_CMD_LICENSED_V3_VALIDATE_APP_IN msgrequest */
  9261. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_LEN 72
  9262. /* application ID expressed as a single bit mask */
  9263. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_OFST 0
  9264. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_LEN 8
  9265. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_LO_OFST 0
  9266. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_HI_OFST 4
  9267. /* challenge for validation */
  9268. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_CHALLENGE_OFST 8
  9269. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_CHALLENGE_LEN 64
  9270. /* MC_CMD_LICENSED_V3_VALIDATE_APP_OUT msgresponse */
  9271. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_LEN 72
  9272. /* application expiry time */
  9273. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_TIME_OFST 0
  9274. /* application expiry units */
  9275. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_UNITS_OFST 4
  9276. /* enum: expiry units are accounting units */
  9277. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_UNIT_ACC 0x0
  9278. /* enum: expiry units are calendar days */
  9279. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_UNIT_DAYS 0x1
  9280. /* validation response to challenge */
  9281. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_RESPONSE_OFST 8
  9282. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_RESPONSE_LEN 64
  9283. /***********************************/
  9284. /* MC_CMD_LICENSED_V3_MASK_FEATURES
  9285. * Mask features - V3 licensing (Medford)
  9286. */
  9287. #define MC_CMD_LICENSED_V3_MASK_FEATURES 0xd5
  9288. #define MC_CMD_0xd5_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9289. /* MC_CMD_LICENSED_V3_MASK_FEATURES_IN msgrequest */
  9290. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_LEN 12
  9291. /* mask to be applied to features to be changed */
  9292. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_OFST 0
  9293. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_LEN 8
  9294. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_LO_OFST 0
  9295. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_HI_OFST 4
  9296. /* whether to turn on or turn off the masked features */
  9297. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_FLAG_OFST 8
  9298. /* enum: turn the features off */
  9299. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_OFF 0x0
  9300. /* enum: turn the features back on */
  9301. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_ON 0x1
  9302. /* MC_CMD_LICENSED_V3_MASK_FEATURES_OUT msgresponse */
  9303. #define MC_CMD_LICENSED_V3_MASK_FEATURES_OUT_LEN 0
  9304. /***********************************/
  9305. /* MC_CMD_SET_PORT_SNIFF_CONFIG
  9306. * Configure RX port sniffing for the physical port associated with the calling
  9307. * function. Only a privileged function may change the port sniffing
  9308. * configuration. A copy of all traffic delivered to the host (non-promiscuous
  9309. * mode) or all traffic arriving at the port (promiscuous mode) may be
  9310. * delivered to a specific queue, or a set of queues with RSS.
  9311. */
  9312. #define MC_CMD_SET_PORT_SNIFF_CONFIG 0xf7
  9313. #define MC_CMD_0xf7_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9314. /* MC_CMD_SET_PORT_SNIFF_CONFIG_IN msgrequest */
  9315. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_LEN 16
  9316. /* configuration flags */
  9317. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_FLAGS_OFST 0
  9318. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_ENABLE_LBN 0
  9319. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_ENABLE_WIDTH 1
  9320. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_PROMISCUOUS_LBN 1
  9321. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_PROMISCUOUS_WIDTH 1
  9322. /* receive queue handle (for RSS mode, this is the base queue) */
  9323. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_QUEUE_OFST 4
  9324. /* receive mode */
  9325. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_OFST 8
  9326. /* enum: receive to just the specified queue */
  9327. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_SIMPLE 0x0
  9328. /* enum: receive to multiple queues using RSS context */
  9329. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_RSS 0x1
  9330. /* RSS context (for RX_MODE_RSS) as returned by MC_CMD_RSS_CONTEXT_ALLOC. Note
  9331. * that these handles should be considered opaque to the host, although a value
  9332. * of 0xFFFFFFFF is guaranteed never to be a valid handle.
  9333. */
  9334. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_CONTEXT_OFST 12
  9335. /* MC_CMD_SET_PORT_SNIFF_CONFIG_OUT msgresponse */
  9336. #define MC_CMD_SET_PORT_SNIFF_CONFIG_OUT_LEN 0
  9337. /***********************************/
  9338. /* MC_CMD_GET_PORT_SNIFF_CONFIG
  9339. * Obtain the current RX port sniffing configuration for the physical port
  9340. * associated with the calling function. Only a privileged function may read
  9341. * the configuration.
  9342. */
  9343. #define MC_CMD_GET_PORT_SNIFF_CONFIG 0xf8
  9344. #define MC_CMD_0xf8_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9345. /* MC_CMD_GET_PORT_SNIFF_CONFIG_IN msgrequest */
  9346. #define MC_CMD_GET_PORT_SNIFF_CONFIG_IN_LEN 0
  9347. /* MC_CMD_GET_PORT_SNIFF_CONFIG_OUT msgresponse */
  9348. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_LEN 16
  9349. /* configuration flags */
  9350. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_FLAGS_OFST 0
  9351. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_ENABLE_LBN 0
  9352. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_ENABLE_WIDTH 1
  9353. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_PROMISCUOUS_LBN 1
  9354. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_PROMISCUOUS_WIDTH 1
  9355. /* receiving queue handle (for RSS mode, this is the base queue) */
  9356. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_QUEUE_OFST 4
  9357. /* receive mode */
  9358. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_OFST 8
  9359. /* enum: receiving to just the specified queue */
  9360. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_SIMPLE 0x0
  9361. /* enum: receiving to multiple queues using RSS context */
  9362. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_RSS 0x1
  9363. /* RSS context (for RX_MODE_RSS) */
  9364. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_CONTEXT_OFST 12
  9365. /***********************************/
  9366. /* MC_CMD_SET_PARSER_DISP_CONFIG
  9367. * Change configuration related to the parser-dispatcher subsystem.
  9368. */
  9369. #define MC_CMD_SET_PARSER_DISP_CONFIG 0xf9
  9370. #define MC_CMD_0xf9_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9371. /* MC_CMD_SET_PARSER_DISP_CONFIG_IN msgrequest */
  9372. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_LENMIN 12
  9373. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_LENMAX 252
  9374. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_LEN(num) (8+4*(num))
  9375. /* the type of configuration setting to change */
  9376. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_TYPE_OFST 0
  9377. /* enum: Per-TXQ enable for multicast UDP destination lookup for possible
  9378. * internal loopback. (ENTITY is a queue handle, VALUE is a single boolean.)
  9379. */
  9380. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_TXQ_MCAST_UDP_DST_LOOKUP_EN 0x0
  9381. /* enum: Per-v-adaptor enable for suppression of self-transmissions on the
  9382. * internal loopback path. (ENTITY is an EVB_PORT_ID, VALUE is a single
  9383. * boolean.)
  9384. */
  9385. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VADAPTOR_SUPPRESS_SELF_TX 0x1
  9386. /* handle for the entity to update: queue handle, EVB port ID, etc. depending
  9387. * on the type of configuration setting being changed
  9388. */
  9389. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_ENTITY_OFST 4
  9390. /* new value: the details depend on the type of configuration setting being
  9391. * changed
  9392. */
  9393. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_OFST 8
  9394. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_LEN 4
  9395. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_MINNUM 1
  9396. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_MAXNUM 61
  9397. /* MC_CMD_SET_PARSER_DISP_CONFIG_OUT msgresponse */
  9398. #define MC_CMD_SET_PARSER_DISP_CONFIG_OUT_LEN 0
  9399. /***********************************/
  9400. /* MC_CMD_GET_PARSER_DISP_CONFIG
  9401. * Read configuration related to the parser-dispatcher subsystem.
  9402. */
  9403. #define MC_CMD_GET_PARSER_DISP_CONFIG 0xfa
  9404. #define MC_CMD_0xfa_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9405. /* MC_CMD_GET_PARSER_DISP_CONFIG_IN msgrequest */
  9406. #define MC_CMD_GET_PARSER_DISP_CONFIG_IN_LEN 8
  9407. /* the type of configuration setting to read */
  9408. #define MC_CMD_GET_PARSER_DISP_CONFIG_IN_TYPE_OFST 0
  9409. /* Enum values, see field(s): */
  9410. /* MC_CMD_SET_PARSER_DISP_CONFIG/MC_CMD_SET_PARSER_DISP_CONFIG_IN/TYPE */
  9411. /* handle for the entity to query: queue handle, EVB port ID, etc. depending on
  9412. * the type of configuration setting being read
  9413. */
  9414. #define MC_CMD_GET_PARSER_DISP_CONFIG_IN_ENTITY_OFST 4
  9415. /* MC_CMD_GET_PARSER_DISP_CONFIG_OUT msgresponse */
  9416. #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_LENMIN 4
  9417. #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_LENMAX 252
  9418. #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_LEN(num) (0+4*(num))
  9419. /* current value: the details depend on the type of configuration setting being
  9420. * read
  9421. */
  9422. #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_OFST 0
  9423. #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_LEN 4
  9424. #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_MINNUM 1
  9425. #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_MAXNUM 63
  9426. /***********************************/
  9427. /* MC_CMD_SET_TX_PORT_SNIFF_CONFIG
  9428. * Configure TX port sniffing for the physical port associated with the calling
  9429. * function. Only a privileged function may change the port sniffing
  9430. * configuration. A copy of all traffic transmitted through the port may be
  9431. * delivered to a specific queue, or a set of queues with RSS. Note that these
  9432. * packets are delivered with transmit timestamps in the packet prefix, not
  9433. * receive timestamps, so it is likely that the queue(s) will need to be
  9434. * dedicated as TX sniff receivers.
  9435. */
  9436. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG 0xfb
  9437. #define MC_CMD_0xfb_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9438. /* MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN msgrequest */
  9439. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_LEN 16
  9440. /* configuration flags */
  9441. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_FLAGS_OFST 0
  9442. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_ENABLE_LBN 0
  9443. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_ENABLE_WIDTH 1
  9444. /* receive queue handle (for RSS mode, this is the base queue) */
  9445. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_QUEUE_OFST 4
  9446. /* receive mode */
  9447. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_MODE_OFST 8
  9448. /* enum: receive to just the specified queue */
  9449. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_MODE_SIMPLE 0x0
  9450. /* enum: receive to multiple queues using RSS context */
  9451. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_MODE_RSS 0x1
  9452. /* RSS context (for RX_MODE_RSS) as returned by MC_CMD_RSS_CONTEXT_ALLOC. Note
  9453. * that these handles should be considered opaque to the host, although a value
  9454. * of 0xFFFFFFFF is guaranteed never to be a valid handle.
  9455. */
  9456. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_CONTEXT_OFST 12
  9457. /* MC_CMD_SET_TX_PORT_SNIFF_CONFIG_OUT msgresponse */
  9458. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_OUT_LEN 0
  9459. /***********************************/
  9460. /* MC_CMD_GET_TX_PORT_SNIFF_CONFIG
  9461. * Obtain the current TX port sniffing configuration for the physical port
  9462. * associated with the calling function. Only a privileged function may read
  9463. * the configuration.
  9464. */
  9465. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG 0xfc
  9466. #define MC_CMD_0xfc_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9467. /* MC_CMD_GET_TX_PORT_SNIFF_CONFIG_IN msgrequest */
  9468. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_IN_LEN 0
  9469. /* MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT msgresponse */
  9470. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_LEN 16
  9471. /* configuration flags */
  9472. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_FLAGS_OFST 0
  9473. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_ENABLE_LBN 0
  9474. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_ENABLE_WIDTH 1
  9475. /* receiving queue handle (for RSS mode, this is the base queue) */
  9476. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_QUEUE_OFST 4
  9477. /* receive mode */
  9478. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_MODE_OFST 8
  9479. /* enum: receiving to just the specified queue */
  9480. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_MODE_SIMPLE 0x0
  9481. /* enum: receiving to multiple queues using RSS context */
  9482. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_MODE_RSS 0x1
  9483. /* RSS context (for RX_MODE_RSS) */
  9484. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_CONTEXT_OFST 12
  9485. /***********************************/
  9486. /* MC_CMD_RMON_STATS_RX_ERRORS
  9487. * Per queue rx error stats.
  9488. */
  9489. #define MC_CMD_RMON_STATS_RX_ERRORS 0xfe
  9490. #define MC_CMD_0xfe_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9491. /* MC_CMD_RMON_STATS_RX_ERRORS_IN msgrequest */
  9492. #define MC_CMD_RMON_STATS_RX_ERRORS_IN_LEN 8
  9493. /* The rx queue to get stats for. */
  9494. #define MC_CMD_RMON_STATS_RX_ERRORS_IN_RX_QUEUE_OFST 0
  9495. #define MC_CMD_RMON_STATS_RX_ERRORS_IN_FLAGS_OFST 4
  9496. #define MC_CMD_RMON_STATS_RX_ERRORS_IN_RST_LBN 0
  9497. #define MC_CMD_RMON_STATS_RX_ERRORS_IN_RST_WIDTH 1
  9498. /* MC_CMD_RMON_STATS_RX_ERRORS_OUT msgresponse */
  9499. #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_LEN 16
  9500. #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_CRC_ERRORS_OFST 0
  9501. #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_TRUNC_ERRORS_OFST 4
  9502. #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_RX_NO_DESC_DROPS_OFST 8
  9503. #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_RX_ABORT_OFST 12
  9504. /***********************************/
  9505. /* MC_CMD_GET_PCIE_RESOURCE_INFO
  9506. * Find out about available PCIE resources
  9507. */
  9508. #define MC_CMD_GET_PCIE_RESOURCE_INFO 0xfd
  9509. /* MC_CMD_GET_PCIE_RESOURCE_INFO_IN msgrequest */
  9510. #define MC_CMD_GET_PCIE_RESOURCE_INFO_IN_LEN 0
  9511. /* MC_CMD_GET_PCIE_RESOURCE_INFO_OUT msgresponse */
  9512. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_LEN 28
  9513. /* The maximum number of PFs the device can expose */
  9514. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_PFS_OFST 0
  9515. /* The maximum number of VFs the device can expose in total */
  9516. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VFS_OFST 4
  9517. /* The maximum number of MSI-X vectors the device can provide in total */
  9518. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VECTORS_OFST 8
  9519. /* the number of MSI-X vectors the device will allocate by default to each PF
  9520. */
  9521. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_DEFAULT_PF_VECTORS_OFST 12
  9522. /* the number of MSI-X vectors the device will allocate by default to each VF
  9523. */
  9524. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_DEFAULT_VF_VECTORS_OFST 16
  9525. /* the maximum number of MSI-X vectors the device can allocate to any one PF */
  9526. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_PF_VECTORS_OFST 20
  9527. /* the maximum number of MSI-X vectors the device can allocate to any one VF */
  9528. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VF_VECTORS_OFST 24
  9529. /***********************************/
  9530. /* MC_CMD_GET_PORT_MODES
  9531. * Find out about available port modes
  9532. */
  9533. #define MC_CMD_GET_PORT_MODES 0xff
  9534. #define MC_CMD_0xff_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9535. /* MC_CMD_GET_PORT_MODES_IN msgrequest */
  9536. #define MC_CMD_GET_PORT_MODES_IN_LEN 0
  9537. /* MC_CMD_GET_PORT_MODES_OUT msgresponse */
  9538. #define MC_CMD_GET_PORT_MODES_OUT_LEN 12
  9539. /* Bitmask of port modes available on the board (indexed by TLV_PORT_MODE_*) */
  9540. #define MC_CMD_GET_PORT_MODES_OUT_MODES_OFST 0
  9541. /* Default (canonical) board mode */
  9542. #define MC_CMD_GET_PORT_MODES_OUT_DEFAULT_MODE_OFST 4
  9543. /* Current board mode */
  9544. #define MC_CMD_GET_PORT_MODES_OUT_CURRENT_MODE_OFST 8
  9545. /***********************************/
  9546. /* MC_CMD_READ_ATB
  9547. * Sample voltages on the ATB
  9548. */
  9549. #define MC_CMD_READ_ATB 0x100
  9550. #define MC_CMD_0x100_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9551. /* MC_CMD_READ_ATB_IN msgrequest */
  9552. #define MC_CMD_READ_ATB_IN_LEN 16
  9553. #define MC_CMD_READ_ATB_IN_SIGNAL_BUS_OFST 0
  9554. #define MC_CMD_READ_ATB_IN_BUS_CCOM 0x0 /* enum */
  9555. #define MC_CMD_READ_ATB_IN_BUS_CKR 0x1 /* enum */
  9556. #define MC_CMD_READ_ATB_IN_BUS_CPCIE 0x8 /* enum */
  9557. #define MC_CMD_READ_ATB_IN_SIGNAL_EN_BITNO_OFST 4
  9558. #define MC_CMD_READ_ATB_IN_SIGNAL_SEL_OFST 8
  9559. #define MC_CMD_READ_ATB_IN_SETTLING_TIME_US_OFST 12
  9560. /* MC_CMD_READ_ATB_OUT msgresponse */
  9561. #define MC_CMD_READ_ATB_OUT_LEN 4
  9562. #define MC_CMD_READ_ATB_OUT_SAMPLE_MV_OFST 0
  9563. /***********************************/
  9564. /* MC_CMD_GET_WORKAROUNDS
  9565. * Read the list of all implemented and all currently enabled workarounds. The
  9566. * enums here must correspond with those in MC_CMD_WORKAROUND.
  9567. */
  9568. #define MC_CMD_GET_WORKAROUNDS 0x59
  9569. #define MC_CMD_0x59_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9570. /* MC_CMD_GET_WORKAROUNDS_OUT msgresponse */
  9571. #define MC_CMD_GET_WORKAROUNDS_OUT_LEN 8
  9572. /* Each workaround is represented by a single bit according to the enums below.
  9573. */
  9574. #define MC_CMD_GET_WORKAROUNDS_OUT_IMPLEMENTED_OFST 0
  9575. #define MC_CMD_GET_WORKAROUNDS_OUT_ENABLED_OFST 4
  9576. /* enum: Bug 17230 work around. */
  9577. #define MC_CMD_GET_WORKAROUNDS_OUT_BUG17230 0x2
  9578. /* enum: Bug 35388 work around (unsafe EVQ writes). */
  9579. #define MC_CMD_GET_WORKAROUNDS_OUT_BUG35388 0x4
  9580. /* enum: Bug35017 workaround (A64 tables must be identity map) */
  9581. #define MC_CMD_GET_WORKAROUNDS_OUT_BUG35017 0x8
  9582. /* enum: Bug 41750 present (MC_CMD_TRIGGER_INTERRUPT won't work) */
  9583. #define MC_CMD_GET_WORKAROUNDS_OUT_BUG41750 0x10
  9584. /* enum: Bug 42008 present (Interrupts can overtake associated events). Caution
  9585. * - before adding code that queries this workaround, remember that there's
  9586. * released Monza firmware that doesn't understand MC_CMD_WORKAROUND_BUG42008,
  9587. * and will hence (incorrectly) report that the bug doesn't exist.
  9588. */
  9589. #define MC_CMD_GET_WORKAROUNDS_OUT_BUG42008 0x20
  9590. /* enum: Bug 26807 features present in firmware (multicast filter chaining) */
  9591. #define MC_CMD_GET_WORKAROUNDS_OUT_BUG26807 0x40
  9592. /***********************************/
  9593. /* MC_CMD_PRIVILEGE_MASK
  9594. * Read/set privileges of an arbitrary PCIe function
  9595. */
  9596. #define MC_CMD_PRIVILEGE_MASK 0x5a
  9597. #define MC_CMD_0x5a_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9598. /* MC_CMD_PRIVILEGE_MASK_IN msgrequest */
  9599. #define MC_CMD_PRIVILEGE_MASK_IN_LEN 8
  9600. /* The target function to have its mask read or set e.g. PF 0 = 0xFFFF0000, VF
  9601. * 1,3 = 0x00030001
  9602. */
  9603. #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_OFST 0
  9604. #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_PF_LBN 0
  9605. #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_PF_WIDTH 16
  9606. #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_VF_LBN 16
  9607. #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_VF_WIDTH 16
  9608. #define MC_CMD_PRIVILEGE_MASK_IN_VF_NULL 0xffff /* enum */
  9609. /* New privilege mask to be set. The mask will only be changed if the MSB is
  9610. * set to 1.
  9611. */
  9612. #define MC_CMD_PRIVILEGE_MASK_IN_NEW_MASK_OFST 4
  9613. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ADMIN 0x1 /* enum */
  9614. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_LINK 0x2 /* enum */
  9615. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ONLOAD 0x4 /* enum */
  9616. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_PTP 0x8 /* enum */
  9617. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_INSECURE_FILTERS 0x10 /* enum */
  9618. /* enum: Deprecated. Equivalent to MAC_SPOOFING_TX combined with CHANGE_MAC. */
  9619. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_MAC_SPOOFING 0x20
  9620. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_UNICAST 0x40 /* enum */
  9621. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_MULTICAST 0x80 /* enum */
  9622. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_BROADCAST 0x100 /* enum */
  9623. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ALL_MULTICAST 0x200 /* enum */
  9624. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_PROMISCUOUS 0x400 /* enum */
  9625. /* enum: Allows to set the TX packets' source MAC address to any arbitrary MAC
  9626. * adress.
  9627. */
  9628. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_MAC_SPOOFING_TX 0x800
  9629. /* enum: Privilege that allows a Function to change the MAC address configured
  9630. * in its associated vAdapter/vPort.
  9631. */
  9632. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_CHANGE_MAC 0x1000
  9633. /* enum: Privilege that allows a Function to install filters that specify VLANs
  9634. * that are not in the permit list for the associated vPort. This privilege is
  9635. * primarily to support ESX where vPorts are created that restrict traffic to
  9636. * only a set of permitted VLANs. See the vPort flag FLAG_VLAN_RESTRICT.
  9637. */
  9638. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_UNRESTRICTED_VLAN 0x2000
  9639. /* enum: Set this bit to indicate that a new privilege mask is to be set,
  9640. * otherwise the command will only read the existing mask.
  9641. */
  9642. #define MC_CMD_PRIVILEGE_MASK_IN_DO_CHANGE 0x80000000
  9643. /* MC_CMD_PRIVILEGE_MASK_OUT msgresponse */
  9644. #define MC_CMD_PRIVILEGE_MASK_OUT_LEN 4
  9645. /* For an admin function, always all the privileges are reported. */
  9646. #define MC_CMD_PRIVILEGE_MASK_OUT_OLD_MASK_OFST 0
  9647. /***********************************/
  9648. /* MC_CMD_LINK_STATE_MODE
  9649. * Read/set link state mode of a VF
  9650. */
  9651. #define MC_CMD_LINK_STATE_MODE 0x5c
  9652. #define MC_CMD_0x5c_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9653. /* MC_CMD_LINK_STATE_MODE_IN msgrequest */
  9654. #define MC_CMD_LINK_STATE_MODE_IN_LEN 8
  9655. /* The target function to have its link state mode read or set, must be a VF
  9656. * e.g. VF 1,3 = 0x00030001
  9657. */
  9658. #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_OFST 0
  9659. #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_PF_LBN 0
  9660. #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_PF_WIDTH 16
  9661. #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_VF_LBN 16
  9662. #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_VF_WIDTH 16
  9663. /* New link state mode to be set */
  9664. #define MC_CMD_LINK_STATE_MODE_IN_NEW_MODE_OFST 4
  9665. #define MC_CMD_LINK_STATE_MODE_IN_LINK_STATE_AUTO 0x0 /* enum */
  9666. #define MC_CMD_LINK_STATE_MODE_IN_LINK_STATE_UP 0x1 /* enum */
  9667. #define MC_CMD_LINK_STATE_MODE_IN_LINK_STATE_DOWN 0x2 /* enum */
  9668. /* enum: Use this value to just read the existing setting without modifying it.
  9669. */
  9670. #define MC_CMD_LINK_STATE_MODE_IN_DO_NOT_CHANGE 0xffffffff
  9671. /* MC_CMD_LINK_STATE_MODE_OUT msgresponse */
  9672. #define MC_CMD_LINK_STATE_MODE_OUT_LEN 4
  9673. #define MC_CMD_LINK_STATE_MODE_OUT_OLD_MODE_OFST 0
  9674. /***********************************/
  9675. /* MC_CMD_GET_SNAPSHOT_LENGTH
  9676. * Obtain the curent range of allowable values for the SNAPSHOT_LENGTH
  9677. * parameter to MC_CMD_INIT_RXQ.
  9678. */
  9679. #define MC_CMD_GET_SNAPSHOT_LENGTH 0x101
  9680. #define MC_CMD_0x101_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9681. /* MC_CMD_GET_SNAPSHOT_LENGTH_IN msgrequest */
  9682. #define MC_CMD_GET_SNAPSHOT_LENGTH_IN_LEN 0
  9683. /* MC_CMD_GET_SNAPSHOT_LENGTH_OUT msgresponse */
  9684. #define MC_CMD_GET_SNAPSHOT_LENGTH_OUT_LEN 8
  9685. /* Minimum acceptable snapshot length. */
  9686. #define MC_CMD_GET_SNAPSHOT_LENGTH_OUT_RX_SNAPLEN_MIN_OFST 0
  9687. /* Maximum acceptable snapshot length. */
  9688. #define MC_CMD_GET_SNAPSHOT_LENGTH_OUT_RX_SNAPLEN_MAX_OFST 4
  9689. /***********************************/
  9690. /* MC_CMD_FUSE_DIAGS
  9691. * Additional fuse diagnostics
  9692. */
  9693. #define MC_CMD_FUSE_DIAGS 0x102
  9694. #define MC_CMD_0x102_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9695. /* MC_CMD_FUSE_DIAGS_IN msgrequest */
  9696. #define MC_CMD_FUSE_DIAGS_IN_LEN 0
  9697. /* MC_CMD_FUSE_DIAGS_OUT msgresponse */
  9698. #define MC_CMD_FUSE_DIAGS_OUT_LEN 48
  9699. /* Total number of mismatched bits between pairs in area 0 */
  9700. #define MC_CMD_FUSE_DIAGS_OUT_AREA0_MISMATCH_BITS_OFST 0
  9701. /* Total number of unexpectedly clear (set in B but not A) bits in area 0 */
  9702. #define MC_CMD_FUSE_DIAGS_OUT_AREA0_PAIR_A_BAD_BITS_OFST 4
  9703. /* Total number of unexpectedly clear (set in A but not B) bits in area 0 */
  9704. #define MC_CMD_FUSE_DIAGS_OUT_AREA0_PAIR_B_BAD_BITS_OFST 8
  9705. /* Checksum of data after logical OR of pairs in area 0 */
  9706. #define MC_CMD_FUSE_DIAGS_OUT_AREA0_CHECKSUM_OFST 12
  9707. /* Total number of mismatched bits between pairs in area 1 */
  9708. #define MC_CMD_FUSE_DIAGS_OUT_AREA1_MISMATCH_BITS_OFST 16
  9709. /* Total number of unexpectedly clear (set in B but not A) bits in area 1 */
  9710. #define MC_CMD_FUSE_DIAGS_OUT_AREA1_PAIR_A_BAD_BITS_OFST 20
  9711. /* Total number of unexpectedly clear (set in A but not B) bits in area 1 */
  9712. #define MC_CMD_FUSE_DIAGS_OUT_AREA1_PAIR_B_BAD_BITS_OFST 24
  9713. /* Checksum of data after logical OR of pairs in area 1 */
  9714. #define MC_CMD_FUSE_DIAGS_OUT_AREA1_CHECKSUM_OFST 28
  9715. /* Total number of mismatched bits between pairs in area 2 */
  9716. #define MC_CMD_FUSE_DIAGS_OUT_AREA2_MISMATCH_BITS_OFST 32
  9717. /* Total number of unexpectedly clear (set in B but not A) bits in area 2 */
  9718. #define MC_CMD_FUSE_DIAGS_OUT_AREA2_PAIR_A_BAD_BITS_OFST 36
  9719. /* Total number of unexpectedly clear (set in A but not B) bits in area 2 */
  9720. #define MC_CMD_FUSE_DIAGS_OUT_AREA2_PAIR_B_BAD_BITS_OFST 40
  9721. /* Checksum of data after logical OR of pairs in area 2 */
  9722. #define MC_CMD_FUSE_DIAGS_OUT_AREA2_CHECKSUM_OFST 44
  9723. /***********************************/
  9724. /* MC_CMD_PRIVILEGE_MODIFY
  9725. * Modify the privileges of a set of PCIe functions. Note that this operation
  9726. * only effects non-admin functions unless the admin privilege itself is
  9727. * included in one of the masks provided.
  9728. */
  9729. #define MC_CMD_PRIVILEGE_MODIFY 0x60
  9730. #define MC_CMD_0x60_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9731. /* MC_CMD_PRIVILEGE_MODIFY_IN msgrequest */
  9732. #define MC_CMD_PRIVILEGE_MODIFY_IN_LEN 16
  9733. /* The groups of functions to have their privilege masks modified. */
  9734. #define MC_CMD_PRIVILEGE_MODIFY_IN_FN_GROUP_OFST 0
  9735. #define MC_CMD_PRIVILEGE_MODIFY_IN_NONE 0x0 /* enum */
  9736. #define MC_CMD_PRIVILEGE_MODIFY_IN_ALL 0x1 /* enum */
  9737. #define MC_CMD_PRIVILEGE_MODIFY_IN_PFS_ONLY 0x2 /* enum */
  9738. #define MC_CMD_PRIVILEGE_MODIFY_IN_VFS_ONLY 0x3 /* enum */
  9739. #define MC_CMD_PRIVILEGE_MODIFY_IN_VFS_OF_PF 0x4 /* enum */
  9740. #define MC_CMD_PRIVILEGE_MODIFY_IN_ONE 0x5 /* enum */
  9741. /* For VFS_OF_PF specify the PF, for ONE specify the target function */
  9742. #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_OFST 4
  9743. #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_PF_LBN 0
  9744. #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_PF_WIDTH 16
  9745. #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_VF_LBN 16
  9746. #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_VF_WIDTH 16
  9747. /* Privileges to be added to the target functions. For privilege definitions
  9748. * refer to the command MC_CMD_PRIVILEGE_MASK
  9749. */
  9750. #define MC_CMD_PRIVILEGE_MODIFY_IN_ADD_MASK_OFST 8
  9751. /* Privileges to be removed from the target functions. For privilege
  9752. * definitions refer to the command MC_CMD_PRIVILEGE_MASK
  9753. */
  9754. #define MC_CMD_PRIVILEGE_MODIFY_IN_REMOVE_MASK_OFST 12
  9755. /* MC_CMD_PRIVILEGE_MODIFY_OUT msgresponse */
  9756. #define MC_CMD_PRIVILEGE_MODIFY_OUT_LEN 0
  9757. /***********************************/
  9758. /* MC_CMD_XPM_READ_BYTES
  9759. * Read XPM memory
  9760. */
  9761. #define MC_CMD_XPM_READ_BYTES 0x103
  9762. #define MC_CMD_0x103_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9763. /* MC_CMD_XPM_READ_BYTES_IN msgrequest */
  9764. #define MC_CMD_XPM_READ_BYTES_IN_LEN 8
  9765. /* Start address (byte) */
  9766. #define MC_CMD_XPM_READ_BYTES_IN_ADDR_OFST 0
  9767. /* Count (bytes) */
  9768. #define MC_CMD_XPM_READ_BYTES_IN_COUNT_OFST 4
  9769. /* MC_CMD_XPM_READ_BYTES_OUT msgresponse */
  9770. #define MC_CMD_XPM_READ_BYTES_OUT_LENMIN 0
  9771. #define MC_CMD_XPM_READ_BYTES_OUT_LENMAX 252
  9772. #define MC_CMD_XPM_READ_BYTES_OUT_LEN(num) (0+1*(num))
  9773. /* Data */
  9774. #define MC_CMD_XPM_READ_BYTES_OUT_DATA_OFST 0
  9775. #define MC_CMD_XPM_READ_BYTES_OUT_DATA_LEN 1
  9776. #define MC_CMD_XPM_READ_BYTES_OUT_DATA_MINNUM 0
  9777. #define MC_CMD_XPM_READ_BYTES_OUT_DATA_MAXNUM 252
  9778. /***********************************/
  9779. /* MC_CMD_XPM_WRITE_BYTES
  9780. * Write XPM memory
  9781. */
  9782. #define MC_CMD_XPM_WRITE_BYTES 0x104
  9783. #define MC_CMD_0x104_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9784. /* MC_CMD_XPM_WRITE_BYTES_IN msgrequest */
  9785. #define MC_CMD_XPM_WRITE_BYTES_IN_LENMIN 8
  9786. #define MC_CMD_XPM_WRITE_BYTES_IN_LENMAX 252
  9787. #define MC_CMD_XPM_WRITE_BYTES_IN_LEN(num) (8+1*(num))
  9788. /* Start address (byte) */
  9789. #define MC_CMD_XPM_WRITE_BYTES_IN_ADDR_OFST 0
  9790. /* Count (bytes) */
  9791. #define MC_CMD_XPM_WRITE_BYTES_IN_COUNT_OFST 4
  9792. /* Data */
  9793. #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_OFST 8
  9794. #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_LEN 1
  9795. #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_MINNUM 0
  9796. #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_MAXNUM 244
  9797. /* MC_CMD_XPM_WRITE_BYTES_OUT msgresponse */
  9798. #define MC_CMD_XPM_WRITE_BYTES_OUT_LEN 0
  9799. /***********************************/
  9800. /* MC_CMD_XPM_READ_SECTOR
  9801. * Read XPM sector
  9802. */
  9803. #define MC_CMD_XPM_READ_SECTOR 0x105
  9804. #define MC_CMD_0x105_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9805. /* MC_CMD_XPM_READ_SECTOR_IN msgrequest */
  9806. #define MC_CMD_XPM_READ_SECTOR_IN_LEN 8
  9807. /* Sector index */
  9808. #define MC_CMD_XPM_READ_SECTOR_IN_INDEX_OFST 0
  9809. /* Sector size */
  9810. #define MC_CMD_XPM_READ_SECTOR_IN_SIZE_OFST 4
  9811. /* MC_CMD_XPM_READ_SECTOR_OUT msgresponse */
  9812. #define MC_CMD_XPM_READ_SECTOR_OUT_LENMIN 4
  9813. #define MC_CMD_XPM_READ_SECTOR_OUT_LENMAX 36
  9814. #define MC_CMD_XPM_READ_SECTOR_OUT_LEN(num) (4+1*(num))
  9815. /* Sector type */
  9816. #define MC_CMD_XPM_READ_SECTOR_OUT_TYPE_OFST 0
  9817. #define MC_CMD_XPM_READ_SECTOR_OUT_BLANK 0x0 /* enum */
  9818. #define MC_CMD_XPM_READ_SECTOR_OUT_CRYPTO_KEY_128 0x1 /* enum */
  9819. #define MC_CMD_XPM_READ_SECTOR_OUT_CRYPTO_KEY_256 0x2 /* enum */
  9820. #define MC_CMD_XPM_READ_SECTOR_OUT_INVALID 0xff /* enum */
  9821. /* Sector data */
  9822. #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_OFST 4
  9823. #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_LEN 1
  9824. #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_MINNUM 0
  9825. #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_MAXNUM 32
  9826. /***********************************/
  9827. /* MC_CMD_XPM_WRITE_SECTOR
  9828. * Write XPM sector
  9829. */
  9830. #define MC_CMD_XPM_WRITE_SECTOR 0x106
  9831. #define MC_CMD_0x106_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9832. /* MC_CMD_XPM_WRITE_SECTOR_IN msgrequest */
  9833. #define MC_CMD_XPM_WRITE_SECTOR_IN_LENMIN 12
  9834. #define MC_CMD_XPM_WRITE_SECTOR_IN_LENMAX 44
  9835. #define MC_CMD_XPM_WRITE_SECTOR_IN_LEN(num) (12+1*(num))
  9836. /* If writing fails due to an uncorrectable error, try up to RETRIES following
  9837. * sectors (or until no more space available). If 0, only one write attempt is
  9838. * made. Note that uncorrectable errors are unlikely, thanks to XPM self-repair
  9839. * mechanism.
  9840. */
  9841. #define MC_CMD_XPM_WRITE_SECTOR_IN_RETRIES_OFST 0
  9842. #define MC_CMD_XPM_WRITE_SECTOR_IN_RETRIES_LEN 1
  9843. #define MC_CMD_XPM_WRITE_SECTOR_IN_RESERVED_OFST 1
  9844. #define MC_CMD_XPM_WRITE_SECTOR_IN_RESERVED_LEN 3
  9845. /* Sector type */
  9846. #define MC_CMD_XPM_WRITE_SECTOR_IN_TYPE_OFST 4
  9847. /* Enum values, see field(s): */
  9848. /* MC_CMD_XPM_READ_SECTOR/MC_CMD_XPM_READ_SECTOR_OUT/TYPE */
  9849. /* Sector size */
  9850. #define MC_CMD_XPM_WRITE_SECTOR_IN_SIZE_OFST 8
  9851. /* Sector data */
  9852. #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_OFST 12
  9853. #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_LEN 1
  9854. #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_MINNUM 0
  9855. #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_MAXNUM 32
  9856. /* MC_CMD_XPM_WRITE_SECTOR_OUT msgresponse */
  9857. #define MC_CMD_XPM_WRITE_SECTOR_OUT_LEN 4
  9858. /* New sector index */
  9859. #define MC_CMD_XPM_WRITE_SECTOR_OUT_INDEX_OFST 0
  9860. /***********************************/
  9861. /* MC_CMD_XPM_INVALIDATE_SECTOR
  9862. * Invalidate XPM sector
  9863. */
  9864. #define MC_CMD_XPM_INVALIDATE_SECTOR 0x107
  9865. #define MC_CMD_0x107_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9866. /* MC_CMD_XPM_INVALIDATE_SECTOR_IN msgrequest */
  9867. #define MC_CMD_XPM_INVALIDATE_SECTOR_IN_LEN 4
  9868. /* Sector index */
  9869. #define MC_CMD_XPM_INVALIDATE_SECTOR_IN_INDEX_OFST 0
  9870. /* MC_CMD_XPM_INVALIDATE_SECTOR_OUT msgresponse */
  9871. #define MC_CMD_XPM_INVALIDATE_SECTOR_OUT_LEN 0
  9872. /***********************************/
  9873. /* MC_CMD_XPM_BLANK_CHECK
  9874. * Blank-check XPM memory and report bad locations
  9875. */
  9876. #define MC_CMD_XPM_BLANK_CHECK 0x108
  9877. #define MC_CMD_0x108_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9878. /* MC_CMD_XPM_BLANK_CHECK_IN msgrequest */
  9879. #define MC_CMD_XPM_BLANK_CHECK_IN_LEN 8
  9880. /* Start address (byte) */
  9881. #define MC_CMD_XPM_BLANK_CHECK_IN_ADDR_OFST 0
  9882. /* Count (bytes) */
  9883. #define MC_CMD_XPM_BLANK_CHECK_IN_COUNT_OFST 4
  9884. /* MC_CMD_XPM_BLANK_CHECK_OUT msgresponse */
  9885. #define MC_CMD_XPM_BLANK_CHECK_OUT_LENMIN 4
  9886. #define MC_CMD_XPM_BLANK_CHECK_OUT_LENMAX 252
  9887. #define MC_CMD_XPM_BLANK_CHECK_OUT_LEN(num) (4+2*(num))
  9888. /* Total number of bad (non-blank) locations */
  9889. #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_COUNT_OFST 0
  9890. /* Addresses of bad locations (may be less than BAD_COUNT, if all cannot fit
  9891. * into MCDI response)
  9892. */
  9893. #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_OFST 4
  9894. #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_LEN 2
  9895. #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_MINNUM 0
  9896. #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_MAXNUM 124
  9897. /***********************************/
  9898. /* MC_CMD_XPM_REPAIR
  9899. * Blank-check and repair XPM memory
  9900. */
  9901. #define MC_CMD_XPM_REPAIR 0x109
  9902. #define MC_CMD_0x109_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9903. /* MC_CMD_XPM_REPAIR_IN msgrequest */
  9904. #define MC_CMD_XPM_REPAIR_IN_LEN 8
  9905. /* Start address (byte) */
  9906. #define MC_CMD_XPM_REPAIR_IN_ADDR_OFST 0
  9907. /* Count (bytes) */
  9908. #define MC_CMD_XPM_REPAIR_IN_COUNT_OFST 4
  9909. /* MC_CMD_XPM_REPAIR_OUT msgresponse */
  9910. #define MC_CMD_XPM_REPAIR_OUT_LEN 0
  9911. /***********************************/
  9912. /* MC_CMD_XPM_DECODER_TEST
  9913. * Test XPM memory address decoders for gross manufacturing defects. Can only
  9914. * be performed on an unprogrammed part.
  9915. */
  9916. #define MC_CMD_XPM_DECODER_TEST 0x10a
  9917. #define MC_CMD_0x10a_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9918. /* MC_CMD_XPM_DECODER_TEST_IN msgrequest */
  9919. #define MC_CMD_XPM_DECODER_TEST_IN_LEN 0
  9920. /* MC_CMD_XPM_DECODER_TEST_OUT msgresponse */
  9921. #define MC_CMD_XPM_DECODER_TEST_OUT_LEN 0
  9922. /***********************************/
  9923. /* MC_CMD_XPM_WRITE_TEST
  9924. * XPM memory write test. Test XPM write logic for gross manufacturing defects
  9925. * by writing to a dedicated test row. There are 16 locations in the test row
  9926. * and the test can only be performed on locations that have not been
  9927. * previously used (i.e. can be run at most 16 times). The test will pick the
  9928. * first available location to use, or fail with ENOSPC if none left.
  9929. */
  9930. #define MC_CMD_XPM_WRITE_TEST 0x10b
  9931. #define MC_CMD_0x10b_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9932. /* MC_CMD_XPM_WRITE_TEST_IN msgrequest */
  9933. #define MC_CMD_XPM_WRITE_TEST_IN_LEN 0
  9934. /* MC_CMD_XPM_WRITE_TEST_OUT msgresponse */
  9935. #define MC_CMD_XPM_WRITE_TEST_OUT_LEN 0
  9936. /***********************************/
  9937. /* MC_CMD_EXEC_SIGNED
  9938. * Check the CMAC of the contents of IMEM and DMEM against the value supplied
  9939. * and if correct begin execution from the start of IMEM. The caller supplies a
  9940. * key ID, the length of IMEM and DMEM to validate and the expected CMAC. CMAC
  9941. * computation runs from the start of IMEM, and from the start of DMEM + 16k,
  9942. * to match flash booting. The command will respond with EINVAL if the CMAC
  9943. * does match, otherwise it will respond with success before it jumps to IMEM.
  9944. */
  9945. #define MC_CMD_EXEC_SIGNED 0x10c
  9946. #define MC_CMD_0x10c_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9947. /* MC_CMD_EXEC_SIGNED_IN msgrequest */
  9948. #define MC_CMD_EXEC_SIGNED_IN_LEN 28
  9949. /* the length of code to include in the CMAC */
  9950. #define MC_CMD_EXEC_SIGNED_IN_CODELEN_OFST 0
  9951. /* the length of date to include in the CMAC */
  9952. #define MC_CMD_EXEC_SIGNED_IN_DATALEN_OFST 4
  9953. /* the XPM sector containing the key to use */
  9954. #define MC_CMD_EXEC_SIGNED_IN_KEYSECTOR_OFST 8
  9955. /* the expected CMAC value */
  9956. #define MC_CMD_EXEC_SIGNED_IN_CMAC_OFST 12
  9957. #define MC_CMD_EXEC_SIGNED_IN_CMAC_LEN 16
  9958. /* MC_CMD_EXEC_SIGNED_OUT msgresponse */
  9959. #define MC_CMD_EXEC_SIGNED_OUT_LEN 0
  9960. /***********************************/
  9961. /* MC_CMD_PREPARE_SIGNED
  9962. * Prepare to upload a signed image. This will scrub the specified length of
  9963. * the data region, which must be at least as large as the DATALEN supplied to
  9964. * MC_CMD_EXEC_SIGNED.
  9965. */
  9966. #define MC_CMD_PREPARE_SIGNED 0x10d
  9967. #define MC_CMD_0x10d_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9968. /* MC_CMD_PREPARE_SIGNED_IN msgrequest */
  9969. #define MC_CMD_PREPARE_SIGNED_IN_LEN 4
  9970. /* the length of data area to clear */
  9971. #define MC_CMD_PREPARE_SIGNED_IN_DATALEN_OFST 0
  9972. /* MC_CMD_PREPARE_SIGNED_OUT msgresponse */
  9973. #define MC_CMD_PREPARE_SIGNED_OUT_LEN 0
  9974. /***********************************/
  9975. /* MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS
  9976. * Configure UDP ports for tunnel encapsulation hardware acceleration. The
  9977. * parser-dispatcher will attempt to parse traffic on these ports as tunnel
  9978. * encapsulation PDUs and filter them using the tunnel encapsulation filter
  9979. * chain rather than the standard filter chain. Note that this command can
  9980. * cause all functions to see a reset. (Available on Medford only.)
  9981. */
  9982. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS 0x117
  9983. #define MC_CMD_0x117_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  9984. /* MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN msgrequest */
  9985. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_LENMIN 4
  9986. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_LENMAX 68
  9987. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_LEN(num) (4+4*(num))
  9988. /* Flags */
  9989. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_FLAGS_OFST 0
  9990. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_FLAGS_LEN 2
  9991. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_UNLOADING_LBN 0
  9992. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_UNLOADING_WIDTH 1
  9993. /* The number of entries in the ENTRIES array */
  9994. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_NUM_ENTRIES_OFST 2
  9995. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_NUM_ENTRIES_LEN 2
  9996. /* Entries defining the UDP port to protocol mapping, each laid out as a
  9997. * TUNNEL_ENCAP_UDP_PORT_ENTRY
  9998. */
  9999. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_OFST 4
  10000. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_LEN 4
  10001. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_MINNUM 0
  10002. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_MAXNUM 16
  10003. /* MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT msgresponse */
  10004. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_LEN 2
  10005. /* Flags */
  10006. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_FLAGS_OFST 0
  10007. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_FLAGS_LEN 2
  10008. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_RESETTING_LBN 0
  10009. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_RESETTING_WIDTH 1
  10010. /***********************************/
  10011. /* MC_CMD_RX_BALANCING
  10012. * Configure a port upconverter to distribute the packets on both RX engines.
  10013. * Packets are distributed based on a table with the destination vFIFO. The
  10014. * index of the table is a hash of source and destination of IPV4 and VLAN
  10015. * priority.
  10016. */
  10017. #define MC_CMD_RX_BALANCING 0x118
  10018. #define MC_CMD_0x118_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  10019. /* MC_CMD_RX_BALANCING_IN msgrequest */
  10020. #define MC_CMD_RX_BALANCING_IN_LEN 4
  10021. /* The RX port whose upconverter table will be modified */
  10022. #define MC_CMD_RX_BALANCING_IN_PORT_OFST 0
  10023. #define MC_CMD_RX_BALANCING_IN_PORT_LEN 1
  10024. /* The VLAN priority associated to the table index and vFIFO */
  10025. #define MC_CMD_RX_BALANCING_IN_PRIORITY_OFST 1
  10026. #define MC_CMD_RX_BALANCING_IN_PRIORITY_LEN 1
  10027. /* The resulting bit of SRC^DST for indexing the table */
  10028. #define MC_CMD_RX_BALANCING_IN_SRC_DST_OFST 2
  10029. #define MC_CMD_RX_BALANCING_IN_SRC_DST_LEN 1
  10030. /* The RX engine to which the vFIFO in the table entry will point to */
  10031. #define MC_CMD_RX_BALANCING_IN_ENG_OFST 3
  10032. #define MC_CMD_RX_BALANCING_IN_ENG_LEN 1
  10033. /* MC_CMD_RX_BALANCING_OUT msgresponse */
  10034. #define MC_CMD_RX_BALANCING_OUT_LEN 0
  10035. #endif /* MCDI_PCOL_H */