qed_sp_commands.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015 QLogic Corporation
  3. *
  4. * This software is available under the terms of the GNU General Public License
  5. * (GPL) Version 2, available from the file COPYING in the main directory of
  6. * this source tree.
  7. */
  8. #include <linux/types.h>
  9. #include <asm/byteorder.h>
  10. #include <linux/bitops.h>
  11. #include <linux/errno.h>
  12. #include <linux/kernel.h>
  13. #include <linux/string.h>
  14. #include "qed.h"
  15. #include <linux/qed/qed_chain.h>
  16. #include "qed_cxt.h"
  17. #include "qed_dcbx.h"
  18. #include "qed_hsi.h"
  19. #include "qed_hw.h"
  20. #include "qed_int.h"
  21. #include "qed_reg_addr.h"
  22. #include "qed_sp.h"
  23. #include "qed_sriov.h"
  24. int qed_sp_init_request(struct qed_hwfn *p_hwfn,
  25. struct qed_spq_entry **pp_ent,
  26. u8 cmd,
  27. u8 protocol,
  28. struct qed_sp_init_data *p_data)
  29. {
  30. u32 opaque_cid = p_data->opaque_fid << 16 | p_data->cid;
  31. struct qed_spq_entry *p_ent = NULL;
  32. int rc;
  33. if (!pp_ent)
  34. return -ENOMEM;
  35. rc = qed_spq_get_entry(p_hwfn, pp_ent);
  36. if (rc != 0)
  37. return rc;
  38. p_ent = *pp_ent;
  39. p_ent->elem.hdr.cid = cpu_to_le32(opaque_cid);
  40. p_ent->elem.hdr.cmd_id = cmd;
  41. p_ent->elem.hdr.protocol_id = protocol;
  42. p_ent->priority = QED_SPQ_PRIORITY_NORMAL;
  43. p_ent->comp_mode = p_data->comp_mode;
  44. p_ent->comp_done.done = 0;
  45. switch (p_ent->comp_mode) {
  46. case QED_SPQ_MODE_EBLOCK:
  47. p_ent->comp_cb.cookie = &p_ent->comp_done;
  48. break;
  49. case QED_SPQ_MODE_BLOCK:
  50. if (!p_data->p_comp_data)
  51. return -EINVAL;
  52. p_ent->comp_cb.cookie = p_data->p_comp_data->cookie;
  53. break;
  54. case QED_SPQ_MODE_CB:
  55. if (!p_data->p_comp_data)
  56. p_ent->comp_cb.function = NULL;
  57. else
  58. p_ent->comp_cb = *p_data->p_comp_data;
  59. break;
  60. default:
  61. DP_NOTICE(p_hwfn, "Unknown SPQE completion mode %d\n",
  62. p_ent->comp_mode);
  63. return -EINVAL;
  64. }
  65. DP_VERBOSE(p_hwfn, QED_MSG_SPQ,
  66. "Initialized: CID %08x cmd %02x protocol %02x data_addr %lu comp_mode [%s]\n",
  67. opaque_cid, cmd, protocol,
  68. (unsigned long)&p_ent->ramrod,
  69. D_TRINE(p_ent->comp_mode, QED_SPQ_MODE_EBLOCK,
  70. QED_SPQ_MODE_BLOCK, "MODE_EBLOCK", "MODE_BLOCK",
  71. "MODE_CB"));
  72. memset(&p_ent->ramrod, 0, sizeof(p_ent->ramrod));
  73. return 0;
  74. }
  75. static enum tunnel_clss qed_tunn_get_clss_type(u8 type)
  76. {
  77. switch (type) {
  78. case QED_TUNN_CLSS_MAC_VLAN:
  79. return TUNNEL_CLSS_MAC_VLAN;
  80. case QED_TUNN_CLSS_MAC_VNI:
  81. return TUNNEL_CLSS_MAC_VNI;
  82. case QED_TUNN_CLSS_INNER_MAC_VLAN:
  83. return TUNNEL_CLSS_INNER_MAC_VLAN;
  84. case QED_TUNN_CLSS_INNER_MAC_VNI:
  85. return TUNNEL_CLSS_INNER_MAC_VNI;
  86. default:
  87. return TUNNEL_CLSS_MAC_VLAN;
  88. }
  89. }
  90. static void
  91. qed_tunn_set_pf_fix_tunn_mode(struct qed_hwfn *p_hwfn,
  92. struct qed_tunn_update_params *p_src,
  93. struct pf_update_tunnel_config *p_tunn_cfg)
  94. {
  95. unsigned long cached_tunn_mode = p_hwfn->cdev->tunn_mode;
  96. unsigned long update_mask = p_src->tunn_mode_update_mask;
  97. unsigned long tunn_mode = p_src->tunn_mode;
  98. unsigned long new_tunn_mode = 0;
  99. if (test_bit(QED_MODE_L2GRE_TUNN, &update_mask)) {
  100. if (test_bit(QED_MODE_L2GRE_TUNN, &tunn_mode))
  101. __set_bit(QED_MODE_L2GRE_TUNN, &new_tunn_mode);
  102. } else {
  103. if (test_bit(QED_MODE_L2GRE_TUNN, &cached_tunn_mode))
  104. __set_bit(QED_MODE_L2GRE_TUNN, &new_tunn_mode);
  105. }
  106. if (test_bit(QED_MODE_IPGRE_TUNN, &update_mask)) {
  107. if (test_bit(QED_MODE_IPGRE_TUNN, &tunn_mode))
  108. __set_bit(QED_MODE_IPGRE_TUNN, &new_tunn_mode);
  109. } else {
  110. if (test_bit(QED_MODE_IPGRE_TUNN, &cached_tunn_mode))
  111. __set_bit(QED_MODE_IPGRE_TUNN, &new_tunn_mode);
  112. }
  113. if (test_bit(QED_MODE_VXLAN_TUNN, &update_mask)) {
  114. if (test_bit(QED_MODE_VXLAN_TUNN, &tunn_mode))
  115. __set_bit(QED_MODE_VXLAN_TUNN, &new_tunn_mode);
  116. } else {
  117. if (test_bit(QED_MODE_VXLAN_TUNN, &cached_tunn_mode))
  118. __set_bit(QED_MODE_VXLAN_TUNN, &new_tunn_mode);
  119. }
  120. if (p_src->update_geneve_udp_port) {
  121. p_tunn_cfg->set_geneve_udp_port_flg = 1;
  122. p_tunn_cfg->geneve_udp_port =
  123. cpu_to_le16(p_src->geneve_udp_port);
  124. }
  125. if (test_bit(QED_MODE_L2GENEVE_TUNN, &update_mask)) {
  126. if (test_bit(QED_MODE_L2GENEVE_TUNN, &tunn_mode))
  127. __set_bit(QED_MODE_L2GENEVE_TUNN, &new_tunn_mode);
  128. } else {
  129. if (test_bit(QED_MODE_L2GENEVE_TUNN, &cached_tunn_mode))
  130. __set_bit(QED_MODE_L2GENEVE_TUNN, &new_tunn_mode);
  131. }
  132. if (test_bit(QED_MODE_IPGENEVE_TUNN, &update_mask)) {
  133. if (test_bit(QED_MODE_IPGENEVE_TUNN, &tunn_mode))
  134. __set_bit(QED_MODE_IPGENEVE_TUNN, &new_tunn_mode);
  135. } else {
  136. if (test_bit(QED_MODE_IPGENEVE_TUNN, &cached_tunn_mode))
  137. __set_bit(QED_MODE_IPGENEVE_TUNN, &new_tunn_mode);
  138. }
  139. p_src->tunn_mode = new_tunn_mode;
  140. }
  141. static void
  142. qed_tunn_set_pf_update_params(struct qed_hwfn *p_hwfn,
  143. struct qed_tunn_update_params *p_src,
  144. struct pf_update_tunnel_config *p_tunn_cfg)
  145. {
  146. unsigned long tunn_mode = p_src->tunn_mode;
  147. enum tunnel_clss type;
  148. qed_tunn_set_pf_fix_tunn_mode(p_hwfn, p_src, p_tunn_cfg);
  149. p_tunn_cfg->update_rx_pf_clss = p_src->update_rx_pf_clss;
  150. p_tunn_cfg->update_tx_pf_clss = p_src->update_tx_pf_clss;
  151. type = qed_tunn_get_clss_type(p_src->tunn_clss_vxlan);
  152. p_tunn_cfg->tunnel_clss_vxlan = type;
  153. type = qed_tunn_get_clss_type(p_src->tunn_clss_l2gre);
  154. p_tunn_cfg->tunnel_clss_l2gre = type;
  155. type = qed_tunn_get_clss_type(p_src->tunn_clss_ipgre);
  156. p_tunn_cfg->tunnel_clss_ipgre = type;
  157. if (p_src->update_vxlan_udp_port) {
  158. p_tunn_cfg->set_vxlan_udp_port_flg = 1;
  159. p_tunn_cfg->vxlan_udp_port = cpu_to_le16(p_src->vxlan_udp_port);
  160. }
  161. if (test_bit(QED_MODE_L2GRE_TUNN, &tunn_mode))
  162. p_tunn_cfg->tx_enable_l2gre = 1;
  163. if (test_bit(QED_MODE_IPGRE_TUNN, &tunn_mode))
  164. p_tunn_cfg->tx_enable_ipgre = 1;
  165. if (test_bit(QED_MODE_VXLAN_TUNN, &tunn_mode))
  166. p_tunn_cfg->tx_enable_vxlan = 1;
  167. if (p_src->update_geneve_udp_port) {
  168. p_tunn_cfg->set_geneve_udp_port_flg = 1;
  169. p_tunn_cfg->geneve_udp_port =
  170. cpu_to_le16(p_src->geneve_udp_port);
  171. }
  172. if (test_bit(QED_MODE_L2GENEVE_TUNN, &tunn_mode))
  173. p_tunn_cfg->tx_enable_l2geneve = 1;
  174. if (test_bit(QED_MODE_IPGENEVE_TUNN, &tunn_mode))
  175. p_tunn_cfg->tx_enable_ipgeneve = 1;
  176. type = qed_tunn_get_clss_type(p_src->tunn_clss_l2geneve);
  177. p_tunn_cfg->tunnel_clss_l2geneve = type;
  178. type = qed_tunn_get_clss_type(p_src->tunn_clss_ipgeneve);
  179. p_tunn_cfg->tunnel_clss_ipgeneve = type;
  180. }
  181. static void qed_set_hw_tunn_mode(struct qed_hwfn *p_hwfn,
  182. struct qed_ptt *p_ptt,
  183. unsigned long tunn_mode)
  184. {
  185. u8 l2gre_enable = 0, ipgre_enable = 0, vxlan_enable = 0;
  186. u8 l2geneve_enable = 0, ipgeneve_enable = 0;
  187. if (test_bit(QED_MODE_L2GRE_TUNN, &tunn_mode))
  188. l2gre_enable = 1;
  189. if (test_bit(QED_MODE_IPGRE_TUNN, &tunn_mode))
  190. ipgre_enable = 1;
  191. if (test_bit(QED_MODE_VXLAN_TUNN, &tunn_mode))
  192. vxlan_enable = 1;
  193. qed_set_gre_enable(p_hwfn, p_ptt, l2gre_enable, ipgre_enable);
  194. qed_set_vxlan_enable(p_hwfn, p_ptt, vxlan_enable);
  195. if (test_bit(QED_MODE_L2GENEVE_TUNN, &tunn_mode))
  196. l2geneve_enable = 1;
  197. if (test_bit(QED_MODE_IPGENEVE_TUNN, &tunn_mode))
  198. ipgeneve_enable = 1;
  199. qed_set_geneve_enable(p_hwfn, p_ptt, l2geneve_enable,
  200. ipgeneve_enable);
  201. }
  202. static void
  203. qed_tunn_set_pf_start_params(struct qed_hwfn *p_hwfn,
  204. struct qed_tunn_start_params *p_src,
  205. struct pf_start_tunnel_config *p_tunn_cfg)
  206. {
  207. unsigned long tunn_mode;
  208. enum tunnel_clss type;
  209. if (!p_src)
  210. return;
  211. tunn_mode = p_src->tunn_mode;
  212. type = qed_tunn_get_clss_type(p_src->tunn_clss_vxlan);
  213. p_tunn_cfg->tunnel_clss_vxlan = type;
  214. type = qed_tunn_get_clss_type(p_src->tunn_clss_l2gre);
  215. p_tunn_cfg->tunnel_clss_l2gre = type;
  216. type = qed_tunn_get_clss_type(p_src->tunn_clss_ipgre);
  217. p_tunn_cfg->tunnel_clss_ipgre = type;
  218. if (p_src->update_vxlan_udp_port) {
  219. p_tunn_cfg->set_vxlan_udp_port_flg = 1;
  220. p_tunn_cfg->vxlan_udp_port = cpu_to_le16(p_src->vxlan_udp_port);
  221. }
  222. if (test_bit(QED_MODE_L2GRE_TUNN, &tunn_mode))
  223. p_tunn_cfg->tx_enable_l2gre = 1;
  224. if (test_bit(QED_MODE_IPGRE_TUNN, &tunn_mode))
  225. p_tunn_cfg->tx_enable_ipgre = 1;
  226. if (test_bit(QED_MODE_VXLAN_TUNN, &tunn_mode))
  227. p_tunn_cfg->tx_enable_vxlan = 1;
  228. if (p_src->update_geneve_udp_port) {
  229. p_tunn_cfg->set_geneve_udp_port_flg = 1;
  230. p_tunn_cfg->geneve_udp_port =
  231. cpu_to_le16(p_src->geneve_udp_port);
  232. }
  233. if (test_bit(QED_MODE_L2GENEVE_TUNN, &tunn_mode))
  234. p_tunn_cfg->tx_enable_l2geneve = 1;
  235. if (test_bit(QED_MODE_IPGENEVE_TUNN, &tunn_mode))
  236. p_tunn_cfg->tx_enable_ipgeneve = 1;
  237. type = qed_tunn_get_clss_type(p_src->tunn_clss_l2geneve);
  238. p_tunn_cfg->tunnel_clss_l2geneve = type;
  239. type = qed_tunn_get_clss_type(p_src->tunn_clss_ipgeneve);
  240. p_tunn_cfg->tunnel_clss_ipgeneve = type;
  241. }
  242. int qed_sp_pf_start(struct qed_hwfn *p_hwfn,
  243. struct qed_tunn_start_params *p_tunn,
  244. enum qed_mf_mode mode, bool allow_npar_tx_switch)
  245. {
  246. struct pf_start_ramrod_data *p_ramrod = NULL;
  247. u16 sb = qed_int_get_sp_sb_id(p_hwfn);
  248. u8 sb_index = p_hwfn->p_eq->eq_sb_index;
  249. struct qed_spq_entry *p_ent = NULL;
  250. struct qed_sp_init_data init_data;
  251. int rc = -EINVAL;
  252. u8 page_cnt;
  253. /* update initial eq producer */
  254. qed_eq_prod_update(p_hwfn,
  255. qed_chain_get_prod_idx(&p_hwfn->p_eq->chain));
  256. memset(&init_data, 0, sizeof(init_data));
  257. init_data.cid = qed_spq_get_cid(p_hwfn);
  258. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  259. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  260. rc = qed_sp_init_request(p_hwfn, &p_ent,
  261. COMMON_RAMROD_PF_START,
  262. PROTOCOLID_COMMON,
  263. &init_data);
  264. if (rc)
  265. return rc;
  266. p_ramrod = &p_ent->ramrod.pf_start;
  267. p_ramrod->event_ring_sb_id = cpu_to_le16(sb);
  268. p_ramrod->event_ring_sb_index = sb_index;
  269. p_ramrod->path_id = QED_PATH_ID(p_hwfn);
  270. p_ramrod->dont_log_ramrods = 0;
  271. p_ramrod->log_type_mask = cpu_to_le16(0xf);
  272. switch (mode) {
  273. case QED_MF_DEFAULT:
  274. case QED_MF_NPAR:
  275. p_ramrod->mf_mode = MF_NPAR;
  276. break;
  277. case QED_MF_OVLAN:
  278. p_ramrod->mf_mode = MF_OVLAN;
  279. break;
  280. default:
  281. DP_NOTICE(p_hwfn, "Unsupported MF mode, init as DEFAULT\n");
  282. p_ramrod->mf_mode = MF_NPAR;
  283. }
  284. p_ramrod->outer_tag = p_hwfn->hw_info.ovlan;
  285. /* Place EQ address in RAMROD */
  286. DMA_REGPAIR_LE(p_ramrod->event_ring_pbl_addr,
  287. p_hwfn->p_eq->chain.pbl.p_phys_table);
  288. page_cnt = (u8)qed_chain_get_page_cnt(&p_hwfn->p_eq->chain);
  289. p_ramrod->event_ring_num_pages = page_cnt;
  290. DMA_REGPAIR_LE(p_ramrod->consolid_q_pbl_addr,
  291. p_hwfn->p_consq->chain.pbl.p_phys_table);
  292. qed_tunn_set_pf_start_params(p_hwfn, p_tunn,
  293. &p_ramrod->tunnel_config);
  294. if (IS_MF_SI(p_hwfn))
  295. p_ramrod->allow_npar_tx_switching = allow_npar_tx_switch;
  296. switch (p_hwfn->hw_info.personality) {
  297. case QED_PCI_ETH:
  298. p_ramrod->personality = PERSONALITY_ETH;
  299. break;
  300. case QED_PCI_ISCSI:
  301. p_ramrod->personality = PERSONALITY_ISCSI;
  302. break;
  303. case QED_PCI_ETH_ROCE:
  304. p_ramrod->personality = PERSONALITY_RDMA_AND_ETH;
  305. break;
  306. default:
  307. DP_NOTICE(p_hwfn, "Unkown personality %d\n",
  308. p_hwfn->hw_info.personality);
  309. p_ramrod->personality = PERSONALITY_ETH;
  310. }
  311. if (p_hwfn->cdev->p_iov_info) {
  312. struct qed_hw_sriov_info *p_iov = p_hwfn->cdev->p_iov_info;
  313. p_ramrod->base_vf_id = (u8) p_iov->first_vf_in_pf;
  314. p_ramrod->num_vfs = (u8) p_iov->total_vfs;
  315. }
  316. p_ramrod->hsi_fp_ver.major_ver_arr[ETH_VER_KEY] = ETH_HSI_VER_MAJOR;
  317. p_ramrod->hsi_fp_ver.minor_ver_arr[ETH_VER_KEY] = ETH_HSI_VER_MINOR;
  318. DP_VERBOSE(p_hwfn, QED_MSG_SPQ,
  319. "Setting event_ring_sb [id %04x index %02x], outer_tag [%d]\n",
  320. sb, sb_index,
  321. p_ramrod->outer_tag);
  322. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  323. if (p_tunn) {
  324. qed_set_hw_tunn_mode(p_hwfn, p_hwfn->p_main_ptt,
  325. p_tunn->tunn_mode);
  326. p_hwfn->cdev->tunn_mode = p_tunn->tunn_mode;
  327. }
  328. return rc;
  329. }
  330. int qed_sp_pf_update(struct qed_hwfn *p_hwfn)
  331. {
  332. struct qed_spq_entry *p_ent = NULL;
  333. struct qed_sp_init_data init_data;
  334. int rc = -EINVAL;
  335. /* Get SPQ entry */
  336. memset(&init_data, 0, sizeof(init_data));
  337. init_data.cid = qed_spq_get_cid(p_hwfn);
  338. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  339. init_data.comp_mode = QED_SPQ_MODE_CB;
  340. rc = qed_sp_init_request(p_hwfn, &p_ent,
  341. COMMON_RAMROD_PF_UPDATE, PROTOCOLID_COMMON,
  342. &init_data);
  343. if (rc)
  344. return rc;
  345. qed_dcbx_set_pf_update_params(&p_hwfn->p_dcbx_info->results,
  346. &p_ent->ramrod.pf_update);
  347. return qed_spq_post(p_hwfn, p_ent, NULL);
  348. }
  349. /* Set pf update ramrod command params */
  350. int qed_sp_pf_update_tunn_cfg(struct qed_hwfn *p_hwfn,
  351. struct qed_tunn_update_params *p_tunn,
  352. enum spq_mode comp_mode,
  353. struct qed_spq_comp_cb *p_comp_data)
  354. {
  355. struct qed_spq_entry *p_ent = NULL;
  356. struct qed_sp_init_data init_data;
  357. int rc = -EINVAL;
  358. /* Get SPQ entry */
  359. memset(&init_data, 0, sizeof(init_data));
  360. init_data.cid = qed_spq_get_cid(p_hwfn);
  361. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  362. init_data.comp_mode = comp_mode;
  363. init_data.p_comp_data = p_comp_data;
  364. rc = qed_sp_init_request(p_hwfn, &p_ent,
  365. COMMON_RAMROD_PF_UPDATE, PROTOCOLID_COMMON,
  366. &init_data);
  367. if (rc)
  368. return rc;
  369. qed_tunn_set_pf_update_params(p_hwfn, p_tunn,
  370. &p_ent->ramrod.pf_update.tunnel_config);
  371. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  372. if (rc)
  373. return rc;
  374. if (p_tunn->update_vxlan_udp_port)
  375. qed_set_vxlan_dest_port(p_hwfn, p_hwfn->p_main_ptt,
  376. p_tunn->vxlan_udp_port);
  377. if (p_tunn->update_geneve_udp_port)
  378. qed_set_geneve_dest_port(p_hwfn, p_hwfn->p_main_ptt,
  379. p_tunn->geneve_udp_port);
  380. qed_set_hw_tunn_mode(p_hwfn, p_hwfn->p_main_ptt, p_tunn->tunn_mode);
  381. p_hwfn->cdev->tunn_mode = p_tunn->tunn_mode;
  382. return rc;
  383. }
  384. int qed_sp_pf_stop(struct qed_hwfn *p_hwfn)
  385. {
  386. struct qed_spq_entry *p_ent = NULL;
  387. struct qed_sp_init_data init_data;
  388. int rc = -EINVAL;
  389. /* Get SPQ entry */
  390. memset(&init_data, 0, sizeof(init_data));
  391. init_data.cid = qed_spq_get_cid(p_hwfn);
  392. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  393. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  394. rc = qed_sp_init_request(p_hwfn, &p_ent,
  395. COMMON_RAMROD_PF_STOP, PROTOCOLID_COMMON,
  396. &init_data);
  397. if (rc)
  398. return rc;
  399. return qed_spq_post(p_hwfn, p_ent, NULL);
  400. }
  401. int qed_sp_heartbeat_ramrod(struct qed_hwfn *p_hwfn)
  402. {
  403. struct qed_spq_entry *p_ent = NULL;
  404. struct qed_sp_init_data init_data;
  405. int rc;
  406. /* Get SPQ entry */
  407. memset(&init_data, 0, sizeof(init_data));
  408. init_data.cid = qed_spq_get_cid(p_hwfn);
  409. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  410. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  411. rc = qed_sp_init_request(p_hwfn, &p_ent,
  412. COMMON_RAMROD_EMPTY, PROTOCOLID_COMMON,
  413. &init_data);
  414. if (rc)
  415. return rc;
  416. return qed_spq_post(p_hwfn, p_ent, NULL);
  417. }