be_cmds.c 124 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993
  1. /*
  2. * Copyright (C) 2005 - 2016 Broadcom
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. char *be_misconfig_evt_port_state[] = {
  21. "Physical Link is functional",
  22. "Optics faulted/incorrectly installed/not installed - Reseat optics. If issue not resolved, replace.",
  23. "Optics of two types installed – Remove one optic or install matching pair of optics.",
  24. "Incompatible optics – Replace with compatible optics for card to function.",
  25. "Unqualified optics – Replace with Avago optics for Warranty and Technical Support.",
  26. "Uncertified optics – Replace with Avago-certified optics to enable link operation."
  27. };
  28. static char *be_port_misconfig_evt_severity[] = {
  29. "KERN_WARN",
  30. "KERN_INFO",
  31. "KERN_ERR",
  32. "KERN_WARN"
  33. };
  34. static char *phy_state_oper_desc[] = {
  35. "Link is non-operational",
  36. "Link is operational",
  37. ""
  38. };
  39. static struct be_cmd_priv_map cmd_priv_map[] = {
  40. {
  41. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  42. CMD_SUBSYSTEM_ETH,
  43. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  44. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  45. },
  46. {
  47. OPCODE_COMMON_GET_FLOW_CONTROL,
  48. CMD_SUBSYSTEM_COMMON,
  49. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  50. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  51. },
  52. {
  53. OPCODE_COMMON_SET_FLOW_CONTROL,
  54. CMD_SUBSYSTEM_COMMON,
  55. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  56. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  57. },
  58. {
  59. OPCODE_ETH_GET_PPORT_STATS,
  60. CMD_SUBSYSTEM_ETH,
  61. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  62. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  63. },
  64. {
  65. OPCODE_COMMON_GET_PHY_DETAILS,
  66. CMD_SUBSYSTEM_COMMON,
  67. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  68. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  69. },
  70. {
  71. OPCODE_LOWLEVEL_HOST_DDR_DMA,
  72. CMD_SUBSYSTEM_LOWLEVEL,
  73. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  74. },
  75. {
  76. OPCODE_LOWLEVEL_LOOPBACK_TEST,
  77. CMD_SUBSYSTEM_LOWLEVEL,
  78. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  79. },
  80. {
  81. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  82. CMD_SUBSYSTEM_LOWLEVEL,
  83. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  84. },
  85. {
  86. OPCODE_COMMON_SET_HSW_CONFIG,
  87. CMD_SUBSYSTEM_COMMON,
  88. BE_PRIV_DEVCFG | BE_PRIV_VHADM
  89. },
  90. };
  91. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
  92. {
  93. int i;
  94. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  95. u32 cmd_privileges = adapter->cmd_privileges;
  96. for (i = 0; i < num_entries; i++)
  97. if (opcode == cmd_priv_map[i].opcode &&
  98. subsystem == cmd_priv_map[i].subsystem)
  99. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  100. return false;
  101. return true;
  102. }
  103. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  104. {
  105. return wrb->payload.embedded_payload;
  106. }
  107. static int be_mcc_notify(struct be_adapter *adapter)
  108. {
  109. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  110. u32 val = 0;
  111. if (be_check_error(adapter, BE_ERROR_ANY))
  112. return -EIO;
  113. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  114. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  115. wmb();
  116. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  117. return 0;
  118. }
  119. /* To check if valid bit is set, check the entire word as we don't know
  120. * the endianness of the data (old entry is host endian while a new entry is
  121. * little endian) */
  122. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  123. {
  124. u32 flags;
  125. if (compl->flags != 0) {
  126. flags = le32_to_cpu(compl->flags);
  127. if (flags & CQE_FLAGS_VALID_MASK) {
  128. compl->flags = flags;
  129. return true;
  130. }
  131. }
  132. return false;
  133. }
  134. /* Need to reset the entire word that houses the valid bit */
  135. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  136. {
  137. compl->flags = 0;
  138. }
  139. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  140. {
  141. unsigned long addr;
  142. addr = tag1;
  143. addr = ((addr << 16) << 16) | tag0;
  144. return (void *)addr;
  145. }
  146. static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
  147. {
  148. if (base_status == MCC_STATUS_NOT_SUPPORTED ||
  149. base_status == MCC_STATUS_ILLEGAL_REQUEST ||
  150. addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
  151. addl_status == MCC_ADDL_STATUS_INSUFFICIENT_VLANS ||
  152. (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
  153. (base_status == MCC_STATUS_ILLEGAL_FIELD ||
  154. addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
  155. return true;
  156. else
  157. return false;
  158. }
  159. /* Place holder for all the async MCC cmds wherein the caller is not in a busy
  160. * loop (has not issued be_mcc_notify_wait())
  161. */
  162. static void be_async_cmd_process(struct be_adapter *adapter,
  163. struct be_mcc_compl *compl,
  164. struct be_cmd_resp_hdr *resp_hdr)
  165. {
  166. enum mcc_base_status base_status = base_status(compl->status);
  167. u8 opcode = 0, subsystem = 0;
  168. if (resp_hdr) {
  169. opcode = resp_hdr->opcode;
  170. subsystem = resp_hdr->subsystem;
  171. }
  172. if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
  173. subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
  174. complete(&adapter->et_cmd_compl);
  175. return;
  176. }
  177. if (opcode == OPCODE_LOWLEVEL_SET_LOOPBACK_MODE &&
  178. subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
  179. complete(&adapter->et_cmd_compl);
  180. return;
  181. }
  182. if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
  183. opcode == OPCODE_COMMON_WRITE_OBJECT) &&
  184. subsystem == CMD_SUBSYSTEM_COMMON) {
  185. adapter->flash_status = compl->status;
  186. complete(&adapter->et_cmd_compl);
  187. return;
  188. }
  189. if ((opcode == OPCODE_ETH_GET_STATISTICS ||
  190. opcode == OPCODE_ETH_GET_PPORT_STATS) &&
  191. subsystem == CMD_SUBSYSTEM_ETH &&
  192. base_status == MCC_STATUS_SUCCESS) {
  193. be_parse_stats(adapter);
  194. adapter->stats_cmd_sent = false;
  195. return;
  196. }
  197. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  198. subsystem == CMD_SUBSYSTEM_COMMON) {
  199. if (base_status == MCC_STATUS_SUCCESS) {
  200. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  201. (void *)resp_hdr;
  202. adapter->hwmon_info.be_on_die_temp =
  203. resp->on_die_temperature;
  204. } else {
  205. adapter->be_get_temp_freq = 0;
  206. adapter->hwmon_info.be_on_die_temp =
  207. BE_INVALID_DIE_TEMP;
  208. }
  209. return;
  210. }
  211. }
  212. static int be_mcc_compl_process(struct be_adapter *adapter,
  213. struct be_mcc_compl *compl)
  214. {
  215. enum mcc_base_status base_status;
  216. enum mcc_addl_status addl_status;
  217. struct be_cmd_resp_hdr *resp_hdr;
  218. u8 opcode = 0, subsystem = 0;
  219. /* Just swap the status to host endian; mcc tag is opaquely copied
  220. * from mcc_wrb */
  221. be_dws_le_to_cpu(compl, 4);
  222. base_status = base_status(compl->status);
  223. addl_status = addl_status(compl->status);
  224. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  225. if (resp_hdr) {
  226. opcode = resp_hdr->opcode;
  227. subsystem = resp_hdr->subsystem;
  228. }
  229. be_async_cmd_process(adapter, compl, resp_hdr);
  230. if (base_status != MCC_STATUS_SUCCESS &&
  231. !be_skip_err_log(opcode, base_status, addl_status)) {
  232. if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST ||
  233. addl_status == MCC_ADDL_STATUS_INSUFFICIENT_PRIVILEGES) {
  234. dev_warn(&adapter->pdev->dev,
  235. "VF is not privileged to issue opcode %d-%d\n",
  236. opcode, subsystem);
  237. } else {
  238. dev_err(&adapter->pdev->dev,
  239. "opcode %d-%d failed:status %d-%d\n",
  240. opcode, subsystem, base_status, addl_status);
  241. }
  242. }
  243. return compl->status;
  244. }
  245. /* Link state evt is a string of bytes; no need for endian swapping */
  246. static void be_async_link_state_process(struct be_adapter *adapter,
  247. struct be_mcc_compl *compl)
  248. {
  249. struct be_async_event_link_state *evt =
  250. (struct be_async_event_link_state *)compl;
  251. /* When link status changes, link speed must be re-queried from FW */
  252. adapter->phy.link_speed = -1;
  253. /* On BEx the FW does not send a separate link status
  254. * notification for physical and logical link.
  255. * On other chips just process the logical link
  256. * status notification
  257. */
  258. if (!BEx_chip(adapter) &&
  259. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  260. return;
  261. /* For the initial link status do not rely on the ASYNC event as
  262. * it may not be received in some cases.
  263. */
  264. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  265. be_link_status_update(adapter,
  266. evt->port_link_status & LINK_STATUS_MASK);
  267. }
  268. static void be_async_port_misconfig_event_process(struct be_adapter *adapter,
  269. struct be_mcc_compl *compl)
  270. {
  271. struct be_async_event_misconfig_port *evt =
  272. (struct be_async_event_misconfig_port *)compl;
  273. u32 sfp_misconfig_evt_word1 = le32_to_cpu(evt->event_data_word1);
  274. u32 sfp_misconfig_evt_word2 = le32_to_cpu(evt->event_data_word2);
  275. u8 phy_oper_state = PHY_STATE_OPER_MSG_NONE;
  276. struct device *dev = &adapter->pdev->dev;
  277. u8 msg_severity = DEFAULT_MSG_SEVERITY;
  278. u8 phy_state_info;
  279. u8 new_phy_state;
  280. new_phy_state =
  281. (sfp_misconfig_evt_word1 >> (adapter->hba_port_num * 8)) & 0xff;
  282. if (new_phy_state == adapter->phy_state)
  283. return;
  284. adapter->phy_state = new_phy_state;
  285. /* for older fw that doesn't populate link effect data */
  286. if (!sfp_misconfig_evt_word2)
  287. goto log_message;
  288. phy_state_info =
  289. (sfp_misconfig_evt_word2 >> (adapter->hba_port_num * 8)) & 0xff;
  290. if (phy_state_info & PHY_STATE_INFO_VALID) {
  291. msg_severity = (phy_state_info & PHY_STATE_MSG_SEVERITY) >> 1;
  292. if (be_phy_unqualified(new_phy_state))
  293. phy_oper_state = (phy_state_info & PHY_STATE_OPER);
  294. }
  295. log_message:
  296. /* Log an error message that would allow a user to determine
  297. * whether the SFPs have an issue
  298. */
  299. if (be_phy_state_unknown(new_phy_state))
  300. dev_printk(be_port_misconfig_evt_severity[msg_severity], dev,
  301. "Port %c: Unrecognized Optics state: 0x%x. %s",
  302. adapter->port_name,
  303. new_phy_state,
  304. phy_state_oper_desc[phy_oper_state]);
  305. else
  306. dev_printk(be_port_misconfig_evt_severity[msg_severity], dev,
  307. "Port %c: %s %s",
  308. adapter->port_name,
  309. be_misconfig_evt_port_state[new_phy_state],
  310. phy_state_oper_desc[phy_oper_state]);
  311. /* Log Vendor name and part no. if a misconfigured SFP is detected */
  312. if (be_phy_misconfigured(new_phy_state))
  313. adapter->flags |= BE_FLAGS_PHY_MISCONFIGURED;
  314. }
  315. /* Grp5 CoS Priority evt */
  316. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  317. struct be_mcc_compl *compl)
  318. {
  319. struct be_async_event_grp5_cos_priority *evt =
  320. (struct be_async_event_grp5_cos_priority *)compl;
  321. if (evt->valid) {
  322. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  323. adapter->recommended_prio_bits =
  324. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  325. }
  326. }
  327. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  328. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  329. struct be_mcc_compl *compl)
  330. {
  331. struct be_async_event_grp5_qos_link_speed *evt =
  332. (struct be_async_event_grp5_qos_link_speed *)compl;
  333. if (adapter->phy.link_speed >= 0 &&
  334. evt->physical_port == adapter->port_num)
  335. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  336. }
  337. /*Grp5 PVID evt*/
  338. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  339. struct be_mcc_compl *compl)
  340. {
  341. struct be_async_event_grp5_pvid_state *evt =
  342. (struct be_async_event_grp5_pvid_state *)compl;
  343. if (evt->enabled) {
  344. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  345. dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
  346. } else {
  347. adapter->pvid = 0;
  348. }
  349. }
  350. #define MGMT_ENABLE_MASK 0x4
  351. static void be_async_grp5_fw_control_process(struct be_adapter *adapter,
  352. struct be_mcc_compl *compl)
  353. {
  354. struct be_async_fw_control *evt = (struct be_async_fw_control *)compl;
  355. u32 evt_dw1 = le32_to_cpu(evt->event_data_word1);
  356. if (evt_dw1 & MGMT_ENABLE_MASK) {
  357. adapter->flags |= BE_FLAGS_OS2BMC;
  358. adapter->bmc_filt_mask = le32_to_cpu(evt->event_data_word2);
  359. } else {
  360. adapter->flags &= ~BE_FLAGS_OS2BMC;
  361. }
  362. }
  363. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  364. struct be_mcc_compl *compl)
  365. {
  366. u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  367. ASYNC_EVENT_TYPE_MASK;
  368. switch (event_type) {
  369. case ASYNC_EVENT_COS_PRIORITY:
  370. be_async_grp5_cos_priority_process(adapter, compl);
  371. break;
  372. case ASYNC_EVENT_QOS_SPEED:
  373. be_async_grp5_qos_speed_process(adapter, compl);
  374. break;
  375. case ASYNC_EVENT_PVID_STATE:
  376. be_async_grp5_pvid_state_process(adapter, compl);
  377. break;
  378. /* Async event to disable/enable os2bmc and/or mac-learning */
  379. case ASYNC_EVENT_FW_CONTROL:
  380. be_async_grp5_fw_control_process(adapter, compl);
  381. break;
  382. default:
  383. break;
  384. }
  385. }
  386. static void be_async_dbg_evt_process(struct be_adapter *adapter,
  387. struct be_mcc_compl *cmp)
  388. {
  389. u8 event_type = 0;
  390. struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
  391. event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  392. ASYNC_EVENT_TYPE_MASK;
  393. switch (event_type) {
  394. case ASYNC_DEBUG_EVENT_TYPE_QNQ:
  395. if (evt->valid)
  396. adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
  397. adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  398. break;
  399. default:
  400. dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
  401. event_type);
  402. break;
  403. }
  404. }
  405. static void be_async_sliport_evt_process(struct be_adapter *adapter,
  406. struct be_mcc_compl *cmp)
  407. {
  408. u8 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  409. ASYNC_EVENT_TYPE_MASK;
  410. if (event_type == ASYNC_EVENT_PORT_MISCONFIG)
  411. be_async_port_misconfig_event_process(adapter, cmp);
  412. }
  413. static inline bool is_link_state_evt(u32 flags)
  414. {
  415. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  416. ASYNC_EVENT_CODE_LINK_STATE;
  417. }
  418. static inline bool is_grp5_evt(u32 flags)
  419. {
  420. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  421. ASYNC_EVENT_CODE_GRP_5;
  422. }
  423. static inline bool is_dbg_evt(u32 flags)
  424. {
  425. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  426. ASYNC_EVENT_CODE_QNQ;
  427. }
  428. static inline bool is_sliport_evt(u32 flags)
  429. {
  430. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  431. ASYNC_EVENT_CODE_SLIPORT;
  432. }
  433. static void be_mcc_event_process(struct be_adapter *adapter,
  434. struct be_mcc_compl *compl)
  435. {
  436. if (is_link_state_evt(compl->flags))
  437. be_async_link_state_process(adapter, compl);
  438. else if (is_grp5_evt(compl->flags))
  439. be_async_grp5_evt_process(adapter, compl);
  440. else if (is_dbg_evt(compl->flags))
  441. be_async_dbg_evt_process(adapter, compl);
  442. else if (is_sliport_evt(compl->flags))
  443. be_async_sliport_evt_process(adapter, compl);
  444. }
  445. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  446. {
  447. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  448. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  449. if (be_mcc_compl_is_new(compl)) {
  450. queue_tail_inc(mcc_cq);
  451. return compl;
  452. }
  453. return NULL;
  454. }
  455. void be_async_mcc_enable(struct be_adapter *adapter)
  456. {
  457. spin_lock_bh(&adapter->mcc_cq_lock);
  458. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  459. adapter->mcc_obj.rearm_cq = true;
  460. spin_unlock_bh(&adapter->mcc_cq_lock);
  461. }
  462. void be_async_mcc_disable(struct be_adapter *adapter)
  463. {
  464. spin_lock_bh(&adapter->mcc_cq_lock);
  465. adapter->mcc_obj.rearm_cq = false;
  466. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  467. spin_unlock_bh(&adapter->mcc_cq_lock);
  468. }
  469. int be_process_mcc(struct be_adapter *adapter)
  470. {
  471. struct be_mcc_compl *compl;
  472. int num = 0, status = 0;
  473. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  474. spin_lock(&adapter->mcc_cq_lock);
  475. while ((compl = be_mcc_compl_get(adapter))) {
  476. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  477. be_mcc_event_process(adapter, compl);
  478. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  479. status = be_mcc_compl_process(adapter, compl);
  480. atomic_dec(&mcc_obj->q.used);
  481. }
  482. be_mcc_compl_use(compl);
  483. num++;
  484. }
  485. if (num)
  486. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  487. spin_unlock(&adapter->mcc_cq_lock);
  488. return status;
  489. }
  490. /* Wait till no more pending mcc requests are present */
  491. static int be_mcc_wait_compl(struct be_adapter *adapter)
  492. {
  493. #define mcc_timeout 120000 /* 12s timeout */
  494. int i, status = 0;
  495. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  496. for (i = 0; i < mcc_timeout; i++) {
  497. if (be_check_error(adapter, BE_ERROR_ANY))
  498. return -EIO;
  499. local_bh_disable();
  500. status = be_process_mcc(adapter);
  501. local_bh_enable();
  502. if (atomic_read(&mcc_obj->q.used) == 0)
  503. break;
  504. udelay(100);
  505. }
  506. if (i == mcc_timeout) {
  507. dev_err(&adapter->pdev->dev, "FW not responding\n");
  508. be_set_error(adapter, BE_ERROR_FW);
  509. return -EIO;
  510. }
  511. return status;
  512. }
  513. /* Notify MCC requests and wait for completion */
  514. static int be_mcc_notify_wait(struct be_adapter *adapter)
  515. {
  516. int status;
  517. struct be_mcc_wrb *wrb;
  518. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  519. u32 index = mcc_obj->q.head;
  520. struct be_cmd_resp_hdr *resp;
  521. index_dec(&index, mcc_obj->q.len);
  522. wrb = queue_index_node(&mcc_obj->q, index);
  523. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  524. status = be_mcc_notify(adapter);
  525. if (status)
  526. goto out;
  527. status = be_mcc_wait_compl(adapter);
  528. if (status == -EIO)
  529. goto out;
  530. status = (resp->base_status |
  531. ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
  532. CQE_ADDL_STATUS_SHIFT));
  533. out:
  534. return status;
  535. }
  536. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  537. {
  538. int msecs = 0;
  539. u32 ready;
  540. do {
  541. if (be_check_error(adapter, BE_ERROR_ANY))
  542. return -EIO;
  543. ready = ioread32(db);
  544. if (ready == 0xffffffff)
  545. return -1;
  546. ready &= MPU_MAILBOX_DB_RDY_MASK;
  547. if (ready)
  548. break;
  549. if (msecs > 4000) {
  550. dev_err(&adapter->pdev->dev, "FW not responding\n");
  551. be_set_error(adapter, BE_ERROR_FW);
  552. be_detect_error(adapter);
  553. return -1;
  554. }
  555. msleep(1);
  556. msecs++;
  557. } while (true);
  558. return 0;
  559. }
  560. /*
  561. * Insert the mailbox address into the doorbell in two steps
  562. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  563. */
  564. static int be_mbox_notify_wait(struct be_adapter *adapter)
  565. {
  566. int status;
  567. u32 val = 0;
  568. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  569. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  570. struct be_mcc_mailbox *mbox = mbox_mem->va;
  571. struct be_mcc_compl *compl = &mbox->compl;
  572. /* wait for ready to be set */
  573. status = be_mbox_db_ready_wait(adapter, db);
  574. if (status != 0)
  575. return status;
  576. val |= MPU_MAILBOX_DB_HI_MASK;
  577. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  578. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  579. iowrite32(val, db);
  580. /* wait for ready to be set */
  581. status = be_mbox_db_ready_wait(adapter, db);
  582. if (status != 0)
  583. return status;
  584. val = 0;
  585. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  586. val |= (u32)(mbox_mem->dma >> 4) << 2;
  587. iowrite32(val, db);
  588. status = be_mbox_db_ready_wait(adapter, db);
  589. if (status != 0)
  590. return status;
  591. /* A cq entry has been made now */
  592. if (be_mcc_compl_is_new(compl)) {
  593. status = be_mcc_compl_process(adapter, &mbox->compl);
  594. be_mcc_compl_use(compl);
  595. if (status)
  596. return status;
  597. } else {
  598. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  599. return -1;
  600. }
  601. return 0;
  602. }
  603. static u16 be_POST_stage_get(struct be_adapter *adapter)
  604. {
  605. u32 sem;
  606. if (BEx_chip(adapter))
  607. sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
  608. else
  609. pci_read_config_dword(adapter->pdev,
  610. SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
  611. return sem & POST_STAGE_MASK;
  612. }
  613. static int lancer_wait_ready(struct be_adapter *adapter)
  614. {
  615. #define SLIPORT_READY_TIMEOUT 30
  616. u32 sliport_status;
  617. int i;
  618. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  619. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  620. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  621. return 0;
  622. if (sliport_status & SLIPORT_STATUS_ERR_MASK &&
  623. !(sliport_status & SLIPORT_STATUS_RN_MASK))
  624. return -EIO;
  625. msleep(1000);
  626. }
  627. return sliport_status ? : -1;
  628. }
  629. int be_fw_wait_ready(struct be_adapter *adapter)
  630. {
  631. u16 stage;
  632. int status, timeout = 0;
  633. struct device *dev = &adapter->pdev->dev;
  634. if (lancer_chip(adapter)) {
  635. status = lancer_wait_ready(adapter);
  636. if (status) {
  637. stage = status;
  638. goto err;
  639. }
  640. return 0;
  641. }
  642. do {
  643. /* There's no means to poll POST state on BE2/3 VFs */
  644. if (BEx_chip(adapter) && be_virtfn(adapter))
  645. return 0;
  646. stage = be_POST_stage_get(adapter);
  647. if (stage == POST_STAGE_ARMFW_RDY)
  648. return 0;
  649. dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
  650. if (msleep_interruptible(2000)) {
  651. dev_err(dev, "Waiting for POST aborted\n");
  652. return -EINTR;
  653. }
  654. timeout += 2;
  655. } while (timeout < 60);
  656. err:
  657. dev_err(dev, "POST timeout; stage=%#x\n", stage);
  658. return -ETIMEDOUT;
  659. }
  660. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  661. {
  662. return &wrb->payload.sgl[0];
  663. }
  664. static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
  665. {
  666. wrb->tag0 = addr & 0xFFFFFFFF;
  667. wrb->tag1 = upper_32_bits(addr);
  668. }
  669. /* Don't touch the hdr after it's prepared */
  670. /* mem will be NULL for embedded commands */
  671. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  672. u8 subsystem, u8 opcode, int cmd_len,
  673. struct be_mcc_wrb *wrb,
  674. struct be_dma_mem *mem)
  675. {
  676. struct be_sge *sge;
  677. req_hdr->opcode = opcode;
  678. req_hdr->subsystem = subsystem;
  679. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  680. req_hdr->version = 0;
  681. fill_wrb_tags(wrb, (ulong) req_hdr);
  682. wrb->payload_length = cmd_len;
  683. if (mem) {
  684. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  685. MCC_WRB_SGE_CNT_SHIFT;
  686. sge = nonembedded_sgl(wrb);
  687. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  688. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  689. sge->len = cpu_to_le32(mem->size);
  690. } else
  691. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  692. be_dws_cpu_to_le(wrb, 8);
  693. }
  694. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  695. struct be_dma_mem *mem)
  696. {
  697. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  698. u64 dma = (u64)mem->dma;
  699. for (i = 0; i < buf_pages; i++) {
  700. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  701. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  702. dma += PAGE_SIZE_4K;
  703. }
  704. }
  705. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  706. {
  707. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  708. struct be_mcc_wrb *wrb
  709. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  710. memset(wrb, 0, sizeof(*wrb));
  711. return wrb;
  712. }
  713. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  714. {
  715. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  716. struct be_mcc_wrb *wrb;
  717. if (!mccq->created)
  718. return NULL;
  719. if (atomic_read(&mccq->used) >= mccq->len)
  720. return NULL;
  721. wrb = queue_head_node(mccq);
  722. queue_head_inc(mccq);
  723. atomic_inc(&mccq->used);
  724. memset(wrb, 0, sizeof(*wrb));
  725. return wrb;
  726. }
  727. static bool use_mcc(struct be_adapter *adapter)
  728. {
  729. return adapter->mcc_obj.q.created;
  730. }
  731. /* Must be used only in process context */
  732. static int be_cmd_lock(struct be_adapter *adapter)
  733. {
  734. if (use_mcc(adapter)) {
  735. spin_lock_bh(&adapter->mcc_lock);
  736. return 0;
  737. } else {
  738. return mutex_lock_interruptible(&adapter->mbox_lock);
  739. }
  740. }
  741. /* Must be used only in process context */
  742. static void be_cmd_unlock(struct be_adapter *adapter)
  743. {
  744. if (use_mcc(adapter))
  745. spin_unlock_bh(&adapter->mcc_lock);
  746. else
  747. return mutex_unlock(&adapter->mbox_lock);
  748. }
  749. static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
  750. struct be_mcc_wrb *wrb)
  751. {
  752. struct be_mcc_wrb *dest_wrb;
  753. if (use_mcc(adapter)) {
  754. dest_wrb = wrb_from_mccq(adapter);
  755. if (!dest_wrb)
  756. return NULL;
  757. } else {
  758. dest_wrb = wrb_from_mbox(adapter);
  759. }
  760. memcpy(dest_wrb, wrb, sizeof(*wrb));
  761. if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
  762. fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
  763. return dest_wrb;
  764. }
  765. /* Must be used only in process context */
  766. static int be_cmd_notify_wait(struct be_adapter *adapter,
  767. struct be_mcc_wrb *wrb)
  768. {
  769. struct be_mcc_wrb *dest_wrb;
  770. int status;
  771. status = be_cmd_lock(adapter);
  772. if (status)
  773. return status;
  774. dest_wrb = be_cmd_copy(adapter, wrb);
  775. if (!dest_wrb) {
  776. status = -EBUSY;
  777. goto unlock;
  778. }
  779. if (use_mcc(adapter))
  780. status = be_mcc_notify_wait(adapter);
  781. else
  782. status = be_mbox_notify_wait(adapter);
  783. if (!status)
  784. memcpy(wrb, dest_wrb, sizeof(*wrb));
  785. unlock:
  786. be_cmd_unlock(adapter);
  787. return status;
  788. }
  789. /* Tell fw we're about to start firing cmds by writing a
  790. * special pattern across the wrb hdr; uses mbox
  791. */
  792. int be_cmd_fw_init(struct be_adapter *adapter)
  793. {
  794. u8 *wrb;
  795. int status;
  796. if (lancer_chip(adapter))
  797. return 0;
  798. if (mutex_lock_interruptible(&adapter->mbox_lock))
  799. return -1;
  800. wrb = (u8 *)wrb_from_mbox(adapter);
  801. *wrb++ = 0xFF;
  802. *wrb++ = 0x12;
  803. *wrb++ = 0x34;
  804. *wrb++ = 0xFF;
  805. *wrb++ = 0xFF;
  806. *wrb++ = 0x56;
  807. *wrb++ = 0x78;
  808. *wrb = 0xFF;
  809. status = be_mbox_notify_wait(adapter);
  810. mutex_unlock(&adapter->mbox_lock);
  811. return status;
  812. }
  813. /* Tell fw we're done with firing cmds by writing a
  814. * special pattern across the wrb hdr; uses mbox
  815. */
  816. int be_cmd_fw_clean(struct be_adapter *adapter)
  817. {
  818. u8 *wrb;
  819. int status;
  820. if (lancer_chip(adapter))
  821. return 0;
  822. if (mutex_lock_interruptible(&adapter->mbox_lock))
  823. return -1;
  824. wrb = (u8 *)wrb_from_mbox(adapter);
  825. *wrb++ = 0xFF;
  826. *wrb++ = 0xAA;
  827. *wrb++ = 0xBB;
  828. *wrb++ = 0xFF;
  829. *wrb++ = 0xFF;
  830. *wrb++ = 0xCC;
  831. *wrb++ = 0xDD;
  832. *wrb = 0xFF;
  833. status = be_mbox_notify_wait(adapter);
  834. mutex_unlock(&adapter->mbox_lock);
  835. return status;
  836. }
  837. int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
  838. {
  839. struct be_mcc_wrb *wrb;
  840. struct be_cmd_req_eq_create *req;
  841. struct be_dma_mem *q_mem = &eqo->q.dma_mem;
  842. int status, ver = 0;
  843. if (mutex_lock_interruptible(&adapter->mbox_lock))
  844. return -1;
  845. wrb = wrb_from_mbox(adapter);
  846. req = embedded_payload(wrb);
  847. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  848. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
  849. NULL);
  850. /* Support for EQ_CREATEv2 available only SH-R onwards */
  851. if (!(BEx_chip(adapter) || lancer_chip(adapter)))
  852. ver = 2;
  853. req->hdr.version = ver;
  854. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  855. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  856. /* 4byte eqe*/
  857. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  858. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  859. __ilog2_u32(eqo->q.len / 256));
  860. be_dws_cpu_to_le(req->context, sizeof(req->context));
  861. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  862. status = be_mbox_notify_wait(adapter);
  863. if (!status) {
  864. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  865. eqo->q.id = le16_to_cpu(resp->eq_id);
  866. eqo->msix_idx =
  867. (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
  868. eqo->q.created = true;
  869. }
  870. mutex_unlock(&adapter->mbox_lock);
  871. return status;
  872. }
  873. /* Use MCC */
  874. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  875. bool permanent, u32 if_handle, u32 pmac_id)
  876. {
  877. struct be_mcc_wrb *wrb;
  878. struct be_cmd_req_mac_query *req;
  879. int status;
  880. spin_lock_bh(&adapter->mcc_lock);
  881. wrb = wrb_from_mccq(adapter);
  882. if (!wrb) {
  883. status = -EBUSY;
  884. goto err;
  885. }
  886. req = embedded_payload(wrb);
  887. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  888. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
  889. NULL);
  890. req->type = MAC_ADDRESS_TYPE_NETWORK;
  891. if (permanent) {
  892. req->permanent = 1;
  893. } else {
  894. req->if_id = cpu_to_le16((u16)if_handle);
  895. req->pmac_id = cpu_to_le32(pmac_id);
  896. req->permanent = 0;
  897. }
  898. status = be_mcc_notify_wait(adapter);
  899. if (!status) {
  900. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  901. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  902. }
  903. err:
  904. spin_unlock_bh(&adapter->mcc_lock);
  905. return status;
  906. }
  907. /* Uses synchronous MCCQ */
  908. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  909. u32 if_id, u32 *pmac_id, u32 domain)
  910. {
  911. struct be_mcc_wrb *wrb;
  912. struct be_cmd_req_pmac_add *req;
  913. int status;
  914. spin_lock_bh(&adapter->mcc_lock);
  915. wrb = wrb_from_mccq(adapter);
  916. if (!wrb) {
  917. status = -EBUSY;
  918. goto err;
  919. }
  920. req = embedded_payload(wrb);
  921. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  922. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
  923. NULL);
  924. req->hdr.domain = domain;
  925. req->if_id = cpu_to_le32(if_id);
  926. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  927. status = be_mcc_notify_wait(adapter);
  928. if (!status) {
  929. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  930. *pmac_id = le32_to_cpu(resp->pmac_id);
  931. }
  932. err:
  933. spin_unlock_bh(&adapter->mcc_lock);
  934. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  935. status = -EPERM;
  936. return status;
  937. }
  938. /* Uses synchronous MCCQ */
  939. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  940. {
  941. struct be_mcc_wrb *wrb;
  942. struct be_cmd_req_pmac_del *req;
  943. int status;
  944. if (pmac_id == -1)
  945. return 0;
  946. spin_lock_bh(&adapter->mcc_lock);
  947. wrb = wrb_from_mccq(adapter);
  948. if (!wrb) {
  949. status = -EBUSY;
  950. goto err;
  951. }
  952. req = embedded_payload(wrb);
  953. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  954. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
  955. wrb, NULL);
  956. req->hdr.domain = dom;
  957. req->if_id = cpu_to_le32(if_id);
  958. req->pmac_id = cpu_to_le32(pmac_id);
  959. status = be_mcc_notify_wait(adapter);
  960. err:
  961. spin_unlock_bh(&adapter->mcc_lock);
  962. return status;
  963. }
  964. /* Uses Mbox */
  965. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  966. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  967. {
  968. struct be_mcc_wrb *wrb;
  969. struct be_cmd_req_cq_create *req;
  970. struct be_dma_mem *q_mem = &cq->dma_mem;
  971. void *ctxt;
  972. int status;
  973. if (mutex_lock_interruptible(&adapter->mbox_lock))
  974. return -1;
  975. wrb = wrb_from_mbox(adapter);
  976. req = embedded_payload(wrb);
  977. ctxt = &req->context;
  978. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  979. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
  980. NULL);
  981. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  982. if (BEx_chip(adapter)) {
  983. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  984. coalesce_wm);
  985. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  986. ctxt, no_delay);
  987. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  988. __ilog2_u32(cq->len / 256));
  989. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  990. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  991. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  992. } else {
  993. req->hdr.version = 2;
  994. req->page_size = 1; /* 1 for 4K */
  995. /* coalesce-wm field in this cmd is not relevant to Lancer.
  996. * Lancer uses COMMON_MODIFY_CQ to set this field
  997. */
  998. if (!lancer_chip(adapter))
  999. AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
  1000. ctxt, coalesce_wm);
  1001. AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
  1002. no_delay);
  1003. AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
  1004. __ilog2_u32(cq->len / 256));
  1005. AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
  1006. AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
  1007. AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
  1008. }
  1009. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1010. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1011. status = be_mbox_notify_wait(adapter);
  1012. if (!status) {
  1013. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  1014. cq->id = le16_to_cpu(resp->cq_id);
  1015. cq->created = true;
  1016. }
  1017. mutex_unlock(&adapter->mbox_lock);
  1018. return status;
  1019. }
  1020. static u32 be_encoded_q_len(int q_len)
  1021. {
  1022. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  1023. if (len_encoded == 16)
  1024. len_encoded = 0;
  1025. return len_encoded;
  1026. }
  1027. static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  1028. struct be_queue_info *mccq,
  1029. struct be_queue_info *cq)
  1030. {
  1031. struct be_mcc_wrb *wrb;
  1032. struct be_cmd_req_mcc_ext_create *req;
  1033. struct be_dma_mem *q_mem = &mccq->dma_mem;
  1034. void *ctxt;
  1035. int status;
  1036. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1037. return -1;
  1038. wrb = wrb_from_mbox(adapter);
  1039. req = embedded_payload(wrb);
  1040. ctxt = &req->context;
  1041. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1042. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
  1043. NULL);
  1044. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  1045. if (BEx_chip(adapter)) {
  1046. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  1047. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  1048. be_encoded_q_len(mccq->len));
  1049. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  1050. } else {
  1051. req->hdr.version = 1;
  1052. req->cq_id = cpu_to_le16(cq->id);
  1053. AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
  1054. be_encoded_q_len(mccq->len));
  1055. AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
  1056. AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
  1057. ctxt, cq->id);
  1058. AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
  1059. ctxt, 1);
  1060. }
  1061. /* Subscribe to Link State, Sliport Event and Group 5 Events
  1062. * (bits 1, 5 and 17 set)
  1063. */
  1064. req->async_event_bitmap[0] =
  1065. cpu_to_le32(BIT(ASYNC_EVENT_CODE_LINK_STATE) |
  1066. BIT(ASYNC_EVENT_CODE_GRP_5) |
  1067. BIT(ASYNC_EVENT_CODE_QNQ) |
  1068. BIT(ASYNC_EVENT_CODE_SLIPORT));
  1069. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1070. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1071. status = be_mbox_notify_wait(adapter);
  1072. if (!status) {
  1073. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  1074. mccq->id = le16_to_cpu(resp->id);
  1075. mccq->created = true;
  1076. }
  1077. mutex_unlock(&adapter->mbox_lock);
  1078. return status;
  1079. }
  1080. static int be_cmd_mccq_org_create(struct be_adapter *adapter,
  1081. struct be_queue_info *mccq,
  1082. struct be_queue_info *cq)
  1083. {
  1084. struct be_mcc_wrb *wrb;
  1085. struct be_cmd_req_mcc_create *req;
  1086. struct be_dma_mem *q_mem = &mccq->dma_mem;
  1087. void *ctxt;
  1088. int status;
  1089. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1090. return -1;
  1091. wrb = wrb_from_mbox(adapter);
  1092. req = embedded_payload(wrb);
  1093. ctxt = &req->context;
  1094. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1095. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
  1096. NULL);
  1097. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  1098. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  1099. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  1100. be_encoded_q_len(mccq->len));
  1101. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  1102. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1103. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1104. status = be_mbox_notify_wait(adapter);
  1105. if (!status) {
  1106. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  1107. mccq->id = le16_to_cpu(resp->id);
  1108. mccq->created = true;
  1109. }
  1110. mutex_unlock(&adapter->mbox_lock);
  1111. return status;
  1112. }
  1113. int be_cmd_mccq_create(struct be_adapter *adapter,
  1114. struct be_queue_info *mccq, struct be_queue_info *cq)
  1115. {
  1116. int status;
  1117. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  1118. if (status && BEx_chip(adapter)) {
  1119. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  1120. "or newer to avoid conflicting priorities between NIC "
  1121. "and FCoE traffic");
  1122. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  1123. }
  1124. return status;
  1125. }
  1126. int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
  1127. {
  1128. struct be_mcc_wrb wrb = {0};
  1129. struct be_cmd_req_eth_tx_create *req;
  1130. struct be_queue_info *txq = &txo->q;
  1131. struct be_queue_info *cq = &txo->cq;
  1132. struct be_dma_mem *q_mem = &txq->dma_mem;
  1133. int status, ver = 0;
  1134. req = embedded_payload(&wrb);
  1135. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1136. OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
  1137. if (lancer_chip(adapter)) {
  1138. req->hdr.version = 1;
  1139. } else if (BEx_chip(adapter)) {
  1140. if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
  1141. req->hdr.version = 2;
  1142. } else { /* For SH */
  1143. req->hdr.version = 2;
  1144. }
  1145. if (req->hdr.version > 0)
  1146. req->if_id = cpu_to_le16(adapter->if_handle);
  1147. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  1148. req->ulp_num = BE_ULP1_NUM;
  1149. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  1150. req->cq_id = cpu_to_le16(cq->id);
  1151. req->queue_size = be_encoded_q_len(txq->len);
  1152. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1153. ver = req->hdr.version;
  1154. status = be_cmd_notify_wait(adapter, &wrb);
  1155. if (!status) {
  1156. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
  1157. txq->id = le16_to_cpu(resp->cid);
  1158. if (ver == 2)
  1159. txo->db_offset = le32_to_cpu(resp->db_offset);
  1160. else
  1161. txo->db_offset = DB_TXULP1_OFFSET;
  1162. txq->created = true;
  1163. }
  1164. return status;
  1165. }
  1166. /* Uses MCC */
  1167. int be_cmd_rxq_create(struct be_adapter *adapter,
  1168. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  1169. u32 if_id, u32 rss, u8 *rss_id)
  1170. {
  1171. struct be_mcc_wrb *wrb;
  1172. struct be_cmd_req_eth_rx_create *req;
  1173. struct be_dma_mem *q_mem = &rxq->dma_mem;
  1174. int status;
  1175. spin_lock_bh(&adapter->mcc_lock);
  1176. wrb = wrb_from_mccq(adapter);
  1177. if (!wrb) {
  1178. status = -EBUSY;
  1179. goto err;
  1180. }
  1181. req = embedded_payload(wrb);
  1182. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1183. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  1184. req->cq_id = cpu_to_le16(cq_id);
  1185. req->frag_size = fls(frag_size) - 1;
  1186. req->num_pages = 2;
  1187. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1188. req->interface_id = cpu_to_le32(if_id);
  1189. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  1190. req->rss_queue = cpu_to_le32(rss);
  1191. status = be_mcc_notify_wait(adapter);
  1192. if (!status) {
  1193. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  1194. rxq->id = le16_to_cpu(resp->id);
  1195. rxq->created = true;
  1196. *rss_id = resp->rss_id;
  1197. }
  1198. err:
  1199. spin_unlock_bh(&adapter->mcc_lock);
  1200. return status;
  1201. }
  1202. /* Generic destroyer function for all types of queues
  1203. * Uses Mbox
  1204. */
  1205. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1206. int queue_type)
  1207. {
  1208. struct be_mcc_wrb *wrb;
  1209. struct be_cmd_req_q_destroy *req;
  1210. u8 subsys = 0, opcode = 0;
  1211. int status;
  1212. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1213. return -1;
  1214. wrb = wrb_from_mbox(adapter);
  1215. req = embedded_payload(wrb);
  1216. switch (queue_type) {
  1217. case QTYPE_EQ:
  1218. subsys = CMD_SUBSYSTEM_COMMON;
  1219. opcode = OPCODE_COMMON_EQ_DESTROY;
  1220. break;
  1221. case QTYPE_CQ:
  1222. subsys = CMD_SUBSYSTEM_COMMON;
  1223. opcode = OPCODE_COMMON_CQ_DESTROY;
  1224. break;
  1225. case QTYPE_TXQ:
  1226. subsys = CMD_SUBSYSTEM_ETH;
  1227. opcode = OPCODE_ETH_TX_DESTROY;
  1228. break;
  1229. case QTYPE_RXQ:
  1230. subsys = CMD_SUBSYSTEM_ETH;
  1231. opcode = OPCODE_ETH_RX_DESTROY;
  1232. break;
  1233. case QTYPE_MCCQ:
  1234. subsys = CMD_SUBSYSTEM_COMMON;
  1235. opcode = OPCODE_COMMON_MCC_DESTROY;
  1236. break;
  1237. default:
  1238. BUG();
  1239. }
  1240. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1241. NULL);
  1242. req->id = cpu_to_le16(q->id);
  1243. status = be_mbox_notify_wait(adapter);
  1244. q->created = false;
  1245. mutex_unlock(&adapter->mbox_lock);
  1246. return status;
  1247. }
  1248. /* Uses MCC */
  1249. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1250. {
  1251. struct be_mcc_wrb *wrb;
  1252. struct be_cmd_req_q_destroy *req;
  1253. int status;
  1254. spin_lock_bh(&adapter->mcc_lock);
  1255. wrb = wrb_from_mccq(adapter);
  1256. if (!wrb) {
  1257. status = -EBUSY;
  1258. goto err;
  1259. }
  1260. req = embedded_payload(wrb);
  1261. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1262. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1263. req->id = cpu_to_le16(q->id);
  1264. status = be_mcc_notify_wait(adapter);
  1265. q->created = false;
  1266. err:
  1267. spin_unlock_bh(&adapter->mcc_lock);
  1268. return status;
  1269. }
  1270. /* Create an rx filtering policy configuration on an i/f
  1271. * Will use MBOX only if MCCQ has not been created.
  1272. */
  1273. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1274. u32 *if_handle, u32 domain)
  1275. {
  1276. struct be_mcc_wrb wrb = {0};
  1277. struct be_cmd_req_if_create *req;
  1278. int status;
  1279. req = embedded_payload(&wrb);
  1280. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1281. OPCODE_COMMON_NTWK_INTERFACE_CREATE,
  1282. sizeof(*req), &wrb, NULL);
  1283. req->hdr.domain = domain;
  1284. req->capability_flags = cpu_to_le32(cap_flags);
  1285. req->enable_flags = cpu_to_le32(en_flags);
  1286. req->pmac_invalid = true;
  1287. status = be_cmd_notify_wait(adapter, &wrb);
  1288. if (!status) {
  1289. struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
  1290. *if_handle = le32_to_cpu(resp->interface_id);
  1291. /* Hack to retrieve VF's pmac-id on BE3 */
  1292. if (BE3_chip(adapter) && be_virtfn(adapter))
  1293. adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
  1294. }
  1295. return status;
  1296. }
  1297. /* Uses MCCQ if available else MBOX */
  1298. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1299. {
  1300. struct be_mcc_wrb wrb = {0};
  1301. struct be_cmd_req_if_destroy *req;
  1302. int status;
  1303. if (interface_id == -1)
  1304. return 0;
  1305. req = embedded_payload(&wrb);
  1306. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1307. OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
  1308. sizeof(*req), &wrb, NULL);
  1309. req->hdr.domain = domain;
  1310. req->interface_id = cpu_to_le32(interface_id);
  1311. status = be_cmd_notify_wait(adapter, &wrb);
  1312. return status;
  1313. }
  1314. /* Get stats is a non embedded command: the request is not embedded inside
  1315. * WRB but is a separate dma memory block
  1316. * Uses asynchronous MCC
  1317. */
  1318. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1319. {
  1320. struct be_mcc_wrb *wrb;
  1321. struct be_cmd_req_hdr *hdr;
  1322. int status = 0;
  1323. spin_lock_bh(&adapter->mcc_lock);
  1324. wrb = wrb_from_mccq(adapter);
  1325. if (!wrb) {
  1326. status = -EBUSY;
  1327. goto err;
  1328. }
  1329. hdr = nonemb_cmd->va;
  1330. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1331. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
  1332. nonemb_cmd);
  1333. /* version 1 of the cmd is not supported only by BE2 */
  1334. if (BE2_chip(adapter))
  1335. hdr->version = 0;
  1336. if (BE3_chip(adapter) || lancer_chip(adapter))
  1337. hdr->version = 1;
  1338. else
  1339. hdr->version = 2;
  1340. status = be_mcc_notify(adapter);
  1341. if (status)
  1342. goto err;
  1343. adapter->stats_cmd_sent = true;
  1344. err:
  1345. spin_unlock_bh(&adapter->mcc_lock);
  1346. return status;
  1347. }
  1348. /* Lancer Stats */
  1349. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1350. struct be_dma_mem *nonemb_cmd)
  1351. {
  1352. struct be_mcc_wrb *wrb;
  1353. struct lancer_cmd_req_pport_stats *req;
  1354. int status = 0;
  1355. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1356. CMD_SUBSYSTEM_ETH))
  1357. return -EPERM;
  1358. spin_lock_bh(&adapter->mcc_lock);
  1359. wrb = wrb_from_mccq(adapter);
  1360. if (!wrb) {
  1361. status = -EBUSY;
  1362. goto err;
  1363. }
  1364. req = nonemb_cmd->va;
  1365. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1366. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
  1367. wrb, nonemb_cmd);
  1368. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1369. req->cmd_params.params.reset_stats = 0;
  1370. status = be_mcc_notify(adapter);
  1371. if (status)
  1372. goto err;
  1373. adapter->stats_cmd_sent = true;
  1374. err:
  1375. spin_unlock_bh(&adapter->mcc_lock);
  1376. return status;
  1377. }
  1378. static int be_mac_to_link_speed(int mac_speed)
  1379. {
  1380. switch (mac_speed) {
  1381. case PHY_LINK_SPEED_ZERO:
  1382. return 0;
  1383. case PHY_LINK_SPEED_10MBPS:
  1384. return 10;
  1385. case PHY_LINK_SPEED_100MBPS:
  1386. return 100;
  1387. case PHY_LINK_SPEED_1GBPS:
  1388. return 1000;
  1389. case PHY_LINK_SPEED_10GBPS:
  1390. return 10000;
  1391. case PHY_LINK_SPEED_20GBPS:
  1392. return 20000;
  1393. case PHY_LINK_SPEED_25GBPS:
  1394. return 25000;
  1395. case PHY_LINK_SPEED_40GBPS:
  1396. return 40000;
  1397. }
  1398. return 0;
  1399. }
  1400. /* Uses synchronous mcc
  1401. * Returns link_speed in Mbps
  1402. */
  1403. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1404. u8 *link_status, u32 dom)
  1405. {
  1406. struct be_mcc_wrb *wrb;
  1407. struct be_cmd_req_link_status *req;
  1408. int status;
  1409. spin_lock_bh(&adapter->mcc_lock);
  1410. if (link_status)
  1411. *link_status = LINK_DOWN;
  1412. wrb = wrb_from_mccq(adapter);
  1413. if (!wrb) {
  1414. status = -EBUSY;
  1415. goto err;
  1416. }
  1417. req = embedded_payload(wrb);
  1418. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1419. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
  1420. sizeof(*req), wrb, NULL);
  1421. /* version 1 of the cmd is not supported only by BE2 */
  1422. if (!BE2_chip(adapter))
  1423. req->hdr.version = 1;
  1424. req->hdr.domain = dom;
  1425. status = be_mcc_notify_wait(adapter);
  1426. if (!status) {
  1427. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1428. if (link_speed) {
  1429. *link_speed = resp->link_speed ?
  1430. le16_to_cpu(resp->link_speed) * 10 :
  1431. be_mac_to_link_speed(resp->mac_speed);
  1432. if (!resp->logical_link_status)
  1433. *link_speed = 0;
  1434. }
  1435. if (link_status)
  1436. *link_status = resp->logical_link_status;
  1437. }
  1438. err:
  1439. spin_unlock_bh(&adapter->mcc_lock);
  1440. return status;
  1441. }
  1442. /* Uses synchronous mcc */
  1443. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1444. {
  1445. struct be_mcc_wrb *wrb;
  1446. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1447. int status = 0;
  1448. spin_lock_bh(&adapter->mcc_lock);
  1449. wrb = wrb_from_mccq(adapter);
  1450. if (!wrb) {
  1451. status = -EBUSY;
  1452. goto err;
  1453. }
  1454. req = embedded_payload(wrb);
  1455. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1456. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
  1457. sizeof(*req), wrb, NULL);
  1458. status = be_mcc_notify(adapter);
  1459. err:
  1460. spin_unlock_bh(&adapter->mcc_lock);
  1461. return status;
  1462. }
  1463. /* Uses synchronous mcc */
  1464. int be_cmd_get_fat_dump_len(struct be_adapter *adapter, u32 *dump_size)
  1465. {
  1466. struct be_mcc_wrb wrb = {0};
  1467. struct be_cmd_req_get_fat *req;
  1468. int status;
  1469. req = embedded_payload(&wrb);
  1470. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1471. OPCODE_COMMON_MANAGE_FAT, sizeof(*req),
  1472. &wrb, NULL);
  1473. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1474. status = be_cmd_notify_wait(adapter, &wrb);
  1475. if (!status) {
  1476. struct be_cmd_resp_get_fat *resp = embedded_payload(&wrb);
  1477. if (dump_size && resp->log_size)
  1478. *dump_size = le32_to_cpu(resp->log_size) -
  1479. sizeof(u32);
  1480. }
  1481. return status;
  1482. }
  1483. int be_cmd_get_fat_dump(struct be_adapter *adapter, u32 buf_len, void *buf)
  1484. {
  1485. struct be_dma_mem get_fat_cmd;
  1486. struct be_mcc_wrb *wrb;
  1487. struct be_cmd_req_get_fat *req;
  1488. u32 offset = 0, total_size, buf_size,
  1489. log_offset = sizeof(u32), payload_len;
  1490. int status;
  1491. if (buf_len == 0)
  1492. return 0;
  1493. total_size = buf_len;
  1494. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1495. get_fat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  1496. get_fat_cmd.size,
  1497. &get_fat_cmd.dma, GFP_ATOMIC);
  1498. if (!get_fat_cmd.va)
  1499. return -ENOMEM;
  1500. spin_lock_bh(&adapter->mcc_lock);
  1501. while (total_size) {
  1502. buf_size = min(total_size, (u32)60*1024);
  1503. total_size -= buf_size;
  1504. wrb = wrb_from_mccq(adapter);
  1505. if (!wrb) {
  1506. status = -EBUSY;
  1507. goto err;
  1508. }
  1509. req = get_fat_cmd.va;
  1510. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1511. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1512. OPCODE_COMMON_MANAGE_FAT, payload_len,
  1513. wrb, &get_fat_cmd);
  1514. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1515. req->read_log_offset = cpu_to_le32(log_offset);
  1516. req->read_log_length = cpu_to_le32(buf_size);
  1517. req->data_buffer_size = cpu_to_le32(buf_size);
  1518. status = be_mcc_notify_wait(adapter);
  1519. if (!status) {
  1520. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1521. memcpy(buf + offset,
  1522. resp->data_buffer,
  1523. le32_to_cpu(resp->read_log_length));
  1524. } else {
  1525. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1526. goto err;
  1527. }
  1528. offset += buf_size;
  1529. log_offset += buf_size;
  1530. }
  1531. err:
  1532. dma_free_coherent(&adapter->pdev->dev, get_fat_cmd.size,
  1533. get_fat_cmd.va, get_fat_cmd.dma);
  1534. spin_unlock_bh(&adapter->mcc_lock);
  1535. return status;
  1536. }
  1537. /* Uses synchronous mcc */
  1538. int be_cmd_get_fw_ver(struct be_adapter *adapter)
  1539. {
  1540. struct be_mcc_wrb *wrb;
  1541. struct be_cmd_req_get_fw_version *req;
  1542. int status;
  1543. spin_lock_bh(&adapter->mcc_lock);
  1544. wrb = wrb_from_mccq(adapter);
  1545. if (!wrb) {
  1546. status = -EBUSY;
  1547. goto err;
  1548. }
  1549. req = embedded_payload(wrb);
  1550. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1551. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
  1552. NULL);
  1553. status = be_mcc_notify_wait(adapter);
  1554. if (!status) {
  1555. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1556. strlcpy(adapter->fw_ver, resp->firmware_version_string,
  1557. sizeof(adapter->fw_ver));
  1558. strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
  1559. sizeof(adapter->fw_on_flash));
  1560. }
  1561. err:
  1562. spin_unlock_bh(&adapter->mcc_lock);
  1563. return status;
  1564. }
  1565. /* set the EQ delay interval of an EQ to specified value
  1566. * Uses async mcc
  1567. */
  1568. static int __be_cmd_modify_eqd(struct be_adapter *adapter,
  1569. struct be_set_eqd *set_eqd, int num)
  1570. {
  1571. struct be_mcc_wrb *wrb;
  1572. struct be_cmd_req_modify_eq_delay *req;
  1573. int status = 0, i;
  1574. spin_lock_bh(&adapter->mcc_lock);
  1575. wrb = wrb_from_mccq(adapter);
  1576. if (!wrb) {
  1577. status = -EBUSY;
  1578. goto err;
  1579. }
  1580. req = embedded_payload(wrb);
  1581. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1582. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
  1583. NULL);
  1584. req->num_eq = cpu_to_le32(num);
  1585. for (i = 0; i < num; i++) {
  1586. req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
  1587. req->set_eqd[i].phase = 0;
  1588. req->set_eqd[i].delay_multiplier =
  1589. cpu_to_le32(set_eqd[i].delay_multiplier);
  1590. }
  1591. status = be_mcc_notify(adapter);
  1592. err:
  1593. spin_unlock_bh(&adapter->mcc_lock);
  1594. return status;
  1595. }
  1596. int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
  1597. int num)
  1598. {
  1599. int num_eqs, i = 0;
  1600. while (num) {
  1601. num_eqs = min(num, 8);
  1602. __be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
  1603. i += num_eqs;
  1604. num -= num_eqs;
  1605. }
  1606. return 0;
  1607. }
  1608. /* Uses sycnhronous mcc */
  1609. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1610. u32 num, u32 domain)
  1611. {
  1612. struct be_mcc_wrb *wrb;
  1613. struct be_cmd_req_vlan_config *req;
  1614. int status;
  1615. spin_lock_bh(&adapter->mcc_lock);
  1616. wrb = wrb_from_mccq(adapter);
  1617. if (!wrb) {
  1618. status = -EBUSY;
  1619. goto err;
  1620. }
  1621. req = embedded_payload(wrb);
  1622. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1623. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
  1624. wrb, NULL);
  1625. req->hdr.domain = domain;
  1626. req->interface_id = if_id;
  1627. req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
  1628. req->num_vlan = num;
  1629. memcpy(req->normal_vlan, vtag_array,
  1630. req->num_vlan * sizeof(vtag_array[0]));
  1631. status = be_mcc_notify_wait(adapter);
  1632. err:
  1633. spin_unlock_bh(&adapter->mcc_lock);
  1634. return status;
  1635. }
  1636. static int __be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1637. {
  1638. struct be_mcc_wrb *wrb;
  1639. struct be_dma_mem *mem = &adapter->rx_filter;
  1640. struct be_cmd_req_rx_filter *req = mem->va;
  1641. int status;
  1642. spin_lock_bh(&adapter->mcc_lock);
  1643. wrb = wrb_from_mccq(adapter);
  1644. if (!wrb) {
  1645. status = -EBUSY;
  1646. goto err;
  1647. }
  1648. memset(req, 0, sizeof(*req));
  1649. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1650. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1651. wrb, mem);
  1652. req->if_id = cpu_to_le32(adapter->if_handle);
  1653. req->if_flags_mask = cpu_to_le32(flags);
  1654. req->if_flags = (value == ON) ? req->if_flags_mask : 0;
  1655. if (flags & BE_IF_FLAGS_MULTICAST) {
  1656. struct netdev_hw_addr *ha;
  1657. int i = 0;
  1658. /* Reset mcast promisc mode if already set by setting mask
  1659. * and not setting flags field
  1660. */
  1661. req->if_flags_mask |=
  1662. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1663. be_if_cap_flags(adapter));
  1664. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1665. netdev_for_each_mc_addr(ha, adapter->netdev)
  1666. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1667. }
  1668. status = be_mcc_notify_wait(adapter);
  1669. err:
  1670. spin_unlock_bh(&adapter->mcc_lock);
  1671. return status;
  1672. }
  1673. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1674. {
  1675. struct device *dev = &adapter->pdev->dev;
  1676. if ((flags & be_if_cap_flags(adapter)) != flags) {
  1677. dev_warn(dev, "Cannot set rx filter flags 0x%x\n", flags);
  1678. dev_warn(dev, "Interface is capable of 0x%x flags only\n",
  1679. be_if_cap_flags(adapter));
  1680. }
  1681. flags &= be_if_cap_flags(adapter);
  1682. if (!flags)
  1683. return -ENOTSUPP;
  1684. return __be_cmd_rx_filter(adapter, flags, value);
  1685. }
  1686. /* Uses synchrounous mcc */
  1687. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1688. {
  1689. struct be_mcc_wrb *wrb;
  1690. struct be_cmd_req_set_flow_control *req;
  1691. int status;
  1692. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1693. CMD_SUBSYSTEM_COMMON))
  1694. return -EPERM;
  1695. spin_lock_bh(&adapter->mcc_lock);
  1696. wrb = wrb_from_mccq(adapter);
  1697. if (!wrb) {
  1698. status = -EBUSY;
  1699. goto err;
  1700. }
  1701. req = embedded_payload(wrb);
  1702. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1703. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
  1704. wrb, NULL);
  1705. req->hdr.version = 1;
  1706. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1707. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1708. status = be_mcc_notify_wait(adapter);
  1709. err:
  1710. spin_unlock_bh(&adapter->mcc_lock);
  1711. if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
  1712. return -EOPNOTSUPP;
  1713. return status;
  1714. }
  1715. /* Uses sycn mcc */
  1716. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1717. {
  1718. struct be_mcc_wrb *wrb;
  1719. struct be_cmd_req_get_flow_control *req;
  1720. int status;
  1721. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1722. CMD_SUBSYSTEM_COMMON))
  1723. return -EPERM;
  1724. spin_lock_bh(&adapter->mcc_lock);
  1725. wrb = wrb_from_mccq(adapter);
  1726. if (!wrb) {
  1727. status = -EBUSY;
  1728. goto err;
  1729. }
  1730. req = embedded_payload(wrb);
  1731. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1732. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
  1733. wrb, NULL);
  1734. status = be_mcc_notify_wait(adapter);
  1735. if (!status) {
  1736. struct be_cmd_resp_get_flow_control *resp =
  1737. embedded_payload(wrb);
  1738. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1739. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1740. }
  1741. err:
  1742. spin_unlock_bh(&adapter->mcc_lock);
  1743. return status;
  1744. }
  1745. /* Uses mbox */
  1746. int be_cmd_query_fw_cfg(struct be_adapter *adapter)
  1747. {
  1748. struct be_mcc_wrb *wrb;
  1749. struct be_cmd_req_query_fw_cfg *req;
  1750. int status;
  1751. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1752. return -1;
  1753. wrb = wrb_from_mbox(adapter);
  1754. req = embedded_payload(wrb);
  1755. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1756. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
  1757. sizeof(*req), wrb, NULL);
  1758. status = be_mbox_notify_wait(adapter);
  1759. if (!status) {
  1760. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1761. adapter->port_num = le32_to_cpu(resp->phys_port);
  1762. adapter->function_mode = le32_to_cpu(resp->function_mode);
  1763. adapter->function_caps = le32_to_cpu(resp->function_caps);
  1764. adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
  1765. dev_info(&adapter->pdev->dev,
  1766. "FW config: function_mode=0x%x, function_caps=0x%x\n",
  1767. adapter->function_mode, adapter->function_caps);
  1768. }
  1769. mutex_unlock(&adapter->mbox_lock);
  1770. return status;
  1771. }
  1772. /* Uses mbox */
  1773. int be_cmd_reset_function(struct be_adapter *adapter)
  1774. {
  1775. struct be_mcc_wrb *wrb;
  1776. struct be_cmd_req_hdr *req;
  1777. int status;
  1778. if (lancer_chip(adapter)) {
  1779. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1780. adapter->db + SLIPORT_CONTROL_OFFSET);
  1781. status = lancer_wait_ready(adapter);
  1782. if (status)
  1783. dev_err(&adapter->pdev->dev,
  1784. "Adapter in non recoverable error\n");
  1785. return status;
  1786. }
  1787. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1788. return -1;
  1789. wrb = wrb_from_mbox(adapter);
  1790. req = embedded_payload(wrb);
  1791. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1792. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
  1793. NULL);
  1794. status = be_mbox_notify_wait(adapter);
  1795. mutex_unlock(&adapter->mbox_lock);
  1796. return status;
  1797. }
  1798. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1799. u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
  1800. {
  1801. struct be_mcc_wrb *wrb;
  1802. struct be_cmd_req_rss_config *req;
  1803. int status;
  1804. if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
  1805. return 0;
  1806. spin_lock_bh(&adapter->mcc_lock);
  1807. wrb = wrb_from_mccq(adapter);
  1808. if (!wrb) {
  1809. status = -EBUSY;
  1810. goto err;
  1811. }
  1812. req = embedded_payload(wrb);
  1813. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1814. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1815. req->if_id = cpu_to_le32(adapter->if_handle);
  1816. req->enable_rss = cpu_to_le16(rss_hash_opts);
  1817. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1818. if (!BEx_chip(adapter))
  1819. req->hdr.version = 1;
  1820. memcpy(req->cpu_table, rsstable, table_size);
  1821. memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
  1822. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1823. status = be_mcc_notify_wait(adapter);
  1824. err:
  1825. spin_unlock_bh(&adapter->mcc_lock);
  1826. return status;
  1827. }
  1828. /* Uses sync mcc */
  1829. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1830. u8 bcn, u8 sts, u8 state)
  1831. {
  1832. struct be_mcc_wrb *wrb;
  1833. struct be_cmd_req_enable_disable_beacon *req;
  1834. int status;
  1835. spin_lock_bh(&adapter->mcc_lock);
  1836. wrb = wrb_from_mccq(adapter);
  1837. if (!wrb) {
  1838. status = -EBUSY;
  1839. goto err;
  1840. }
  1841. req = embedded_payload(wrb);
  1842. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1843. OPCODE_COMMON_ENABLE_DISABLE_BEACON,
  1844. sizeof(*req), wrb, NULL);
  1845. req->port_num = port_num;
  1846. req->beacon_state = state;
  1847. req->beacon_duration = bcn;
  1848. req->status_duration = sts;
  1849. status = be_mcc_notify_wait(adapter);
  1850. err:
  1851. spin_unlock_bh(&adapter->mcc_lock);
  1852. return status;
  1853. }
  1854. /* Uses sync mcc */
  1855. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1856. {
  1857. struct be_mcc_wrb *wrb;
  1858. struct be_cmd_req_get_beacon_state *req;
  1859. int status;
  1860. spin_lock_bh(&adapter->mcc_lock);
  1861. wrb = wrb_from_mccq(adapter);
  1862. if (!wrb) {
  1863. status = -EBUSY;
  1864. goto err;
  1865. }
  1866. req = embedded_payload(wrb);
  1867. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1868. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
  1869. wrb, NULL);
  1870. req->port_num = port_num;
  1871. status = be_mcc_notify_wait(adapter);
  1872. if (!status) {
  1873. struct be_cmd_resp_get_beacon_state *resp =
  1874. embedded_payload(wrb);
  1875. *state = resp->beacon_state;
  1876. }
  1877. err:
  1878. spin_unlock_bh(&adapter->mcc_lock);
  1879. return status;
  1880. }
  1881. /* Uses sync mcc */
  1882. int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
  1883. u8 page_num, u8 *data)
  1884. {
  1885. struct be_dma_mem cmd;
  1886. struct be_mcc_wrb *wrb;
  1887. struct be_cmd_req_port_type *req;
  1888. int status;
  1889. if (page_num > TR_PAGE_A2)
  1890. return -EINVAL;
  1891. cmd.size = sizeof(struct be_cmd_resp_port_type);
  1892. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  1893. GFP_ATOMIC);
  1894. if (!cmd.va) {
  1895. dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
  1896. return -ENOMEM;
  1897. }
  1898. spin_lock_bh(&adapter->mcc_lock);
  1899. wrb = wrb_from_mccq(adapter);
  1900. if (!wrb) {
  1901. status = -EBUSY;
  1902. goto err;
  1903. }
  1904. req = cmd.va;
  1905. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1906. OPCODE_COMMON_READ_TRANSRECV_DATA,
  1907. cmd.size, wrb, &cmd);
  1908. req->port = cpu_to_le32(adapter->hba_port_num);
  1909. req->page_num = cpu_to_le32(page_num);
  1910. status = be_mcc_notify_wait(adapter);
  1911. if (!status) {
  1912. struct be_cmd_resp_port_type *resp = cmd.va;
  1913. memcpy(data, resp->page_data, PAGE_DATA_LEN);
  1914. }
  1915. err:
  1916. spin_unlock_bh(&adapter->mcc_lock);
  1917. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
  1918. return status;
  1919. }
  1920. static int lancer_cmd_write_object(struct be_adapter *adapter,
  1921. struct be_dma_mem *cmd, u32 data_size,
  1922. u32 data_offset, const char *obj_name,
  1923. u32 *data_written, u8 *change_status,
  1924. u8 *addn_status)
  1925. {
  1926. struct be_mcc_wrb *wrb;
  1927. struct lancer_cmd_req_write_object *req;
  1928. struct lancer_cmd_resp_write_object *resp;
  1929. void *ctxt = NULL;
  1930. int status;
  1931. spin_lock_bh(&adapter->mcc_lock);
  1932. adapter->flash_status = 0;
  1933. wrb = wrb_from_mccq(adapter);
  1934. if (!wrb) {
  1935. status = -EBUSY;
  1936. goto err_unlock;
  1937. }
  1938. req = embedded_payload(wrb);
  1939. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1940. OPCODE_COMMON_WRITE_OBJECT,
  1941. sizeof(struct lancer_cmd_req_write_object), wrb,
  1942. NULL);
  1943. ctxt = &req->context;
  1944. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1945. write_length, ctxt, data_size);
  1946. if (data_size == 0)
  1947. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1948. eof, ctxt, 1);
  1949. else
  1950. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1951. eof, ctxt, 0);
  1952. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1953. req->write_offset = cpu_to_le32(data_offset);
  1954. strlcpy(req->object_name, obj_name, sizeof(req->object_name));
  1955. req->descriptor_count = cpu_to_le32(1);
  1956. req->buf_len = cpu_to_le32(data_size);
  1957. req->addr_low = cpu_to_le32((cmd->dma +
  1958. sizeof(struct lancer_cmd_req_write_object))
  1959. & 0xFFFFFFFF);
  1960. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1961. sizeof(struct lancer_cmd_req_write_object)));
  1962. status = be_mcc_notify(adapter);
  1963. if (status)
  1964. goto err_unlock;
  1965. spin_unlock_bh(&adapter->mcc_lock);
  1966. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  1967. msecs_to_jiffies(60000)))
  1968. status = -ETIMEDOUT;
  1969. else
  1970. status = adapter->flash_status;
  1971. resp = embedded_payload(wrb);
  1972. if (!status) {
  1973. *data_written = le32_to_cpu(resp->actual_write_len);
  1974. *change_status = resp->change_status;
  1975. } else {
  1976. *addn_status = resp->additional_status;
  1977. }
  1978. return status;
  1979. err_unlock:
  1980. spin_unlock_bh(&adapter->mcc_lock);
  1981. return status;
  1982. }
  1983. int be_cmd_query_cable_type(struct be_adapter *adapter)
  1984. {
  1985. u8 page_data[PAGE_DATA_LEN];
  1986. int status;
  1987. status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
  1988. page_data);
  1989. if (!status) {
  1990. switch (adapter->phy.interface_type) {
  1991. case PHY_TYPE_QSFP:
  1992. adapter->phy.cable_type =
  1993. page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
  1994. break;
  1995. case PHY_TYPE_SFP_PLUS_10GB:
  1996. adapter->phy.cable_type =
  1997. page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
  1998. break;
  1999. default:
  2000. adapter->phy.cable_type = 0;
  2001. break;
  2002. }
  2003. }
  2004. return status;
  2005. }
  2006. int be_cmd_query_sfp_info(struct be_adapter *adapter)
  2007. {
  2008. u8 page_data[PAGE_DATA_LEN];
  2009. int status;
  2010. status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
  2011. page_data);
  2012. if (!status) {
  2013. strlcpy(adapter->phy.vendor_name, page_data +
  2014. SFP_VENDOR_NAME_OFFSET, SFP_VENDOR_NAME_LEN - 1);
  2015. strlcpy(adapter->phy.vendor_pn,
  2016. page_data + SFP_VENDOR_PN_OFFSET,
  2017. SFP_VENDOR_NAME_LEN - 1);
  2018. }
  2019. return status;
  2020. }
  2021. static int lancer_cmd_delete_object(struct be_adapter *adapter,
  2022. const char *obj_name)
  2023. {
  2024. struct lancer_cmd_req_delete_object *req;
  2025. struct be_mcc_wrb *wrb;
  2026. int status;
  2027. spin_lock_bh(&adapter->mcc_lock);
  2028. wrb = wrb_from_mccq(adapter);
  2029. if (!wrb) {
  2030. status = -EBUSY;
  2031. goto err;
  2032. }
  2033. req = embedded_payload(wrb);
  2034. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2035. OPCODE_COMMON_DELETE_OBJECT,
  2036. sizeof(*req), wrb, NULL);
  2037. strlcpy(req->object_name, obj_name, sizeof(req->object_name));
  2038. status = be_mcc_notify_wait(adapter);
  2039. err:
  2040. spin_unlock_bh(&adapter->mcc_lock);
  2041. return status;
  2042. }
  2043. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  2044. u32 data_size, u32 data_offset, const char *obj_name,
  2045. u32 *data_read, u32 *eof, u8 *addn_status)
  2046. {
  2047. struct be_mcc_wrb *wrb;
  2048. struct lancer_cmd_req_read_object *req;
  2049. struct lancer_cmd_resp_read_object *resp;
  2050. int status;
  2051. spin_lock_bh(&adapter->mcc_lock);
  2052. wrb = wrb_from_mccq(adapter);
  2053. if (!wrb) {
  2054. status = -EBUSY;
  2055. goto err_unlock;
  2056. }
  2057. req = embedded_payload(wrb);
  2058. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2059. OPCODE_COMMON_READ_OBJECT,
  2060. sizeof(struct lancer_cmd_req_read_object), wrb,
  2061. NULL);
  2062. req->desired_read_len = cpu_to_le32(data_size);
  2063. req->read_offset = cpu_to_le32(data_offset);
  2064. strcpy(req->object_name, obj_name);
  2065. req->descriptor_count = cpu_to_le32(1);
  2066. req->buf_len = cpu_to_le32(data_size);
  2067. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  2068. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  2069. status = be_mcc_notify_wait(adapter);
  2070. resp = embedded_payload(wrb);
  2071. if (!status) {
  2072. *data_read = le32_to_cpu(resp->actual_read_len);
  2073. *eof = le32_to_cpu(resp->eof);
  2074. } else {
  2075. *addn_status = resp->additional_status;
  2076. }
  2077. err_unlock:
  2078. spin_unlock_bh(&adapter->mcc_lock);
  2079. return status;
  2080. }
  2081. static int be_cmd_write_flashrom(struct be_adapter *adapter,
  2082. struct be_dma_mem *cmd, u32 flash_type,
  2083. u32 flash_opcode, u32 img_offset, u32 buf_size)
  2084. {
  2085. struct be_mcc_wrb *wrb;
  2086. struct be_cmd_write_flashrom *req;
  2087. int status;
  2088. spin_lock_bh(&adapter->mcc_lock);
  2089. adapter->flash_status = 0;
  2090. wrb = wrb_from_mccq(adapter);
  2091. if (!wrb) {
  2092. status = -EBUSY;
  2093. goto err_unlock;
  2094. }
  2095. req = cmd->va;
  2096. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2097. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
  2098. cmd);
  2099. req->params.op_type = cpu_to_le32(flash_type);
  2100. if (flash_type == OPTYPE_OFFSET_SPECIFIED)
  2101. req->params.offset = cpu_to_le32(img_offset);
  2102. req->params.op_code = cpu_to_le32(flash_opcode);
  2103. req->params.data_buf_size = cpu_to_le32(buf_size);
  2104. status = be_mcc_notify(adapter);
  2105. if (status)
  2106. goto err_unlock;
  2107. spin_unlock_bh(&adapter->mcc_lock);
  2108. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  2109. msecs_to_jiffies(40000)))
  2110. status = -ETIMEDOUT;
  2111. else
  2112. status = adapter->flash_status;
  2113. return status;
  2114. err_unlock:
  2115. spin_unlock_bh(&adapter->mcc_lock);
  2116. return status;
  2117. }
  2118. static int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  2119. u16 img_optype, u32 img_offset, u32 crc_offset)
  2120. {
  2121. struct be_cmd_read_flash_crc *req;
  2122. struct be_mcc_wrb *wrb;
  2123. int status;
  2124. spin_lock_bh(&adapter->mcc_lock);
  2125. wrb = wrb_from_mccq(adapter);
  2126. if (!wrb) {
  2127. status = -EBUSY;
  2128. goto err;
  2129. }
  2130. req = embedded_payload(wrb);
  2131. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2132. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  2133. wrb, NULL);
  2134. req->params.op_type = cpu_to_le32(img_optype);
  2135. if (img_optype == OPTYPE_OFFSET_SPECIFIED)
  2136. req->params.offset = cpu_to_le32(img_offset + crc_offset);
  2137. else
  2138. req->params.offset = cpu_to_le32(crc_offset);
  2139. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  2140. req->params.data_buf_size = cpu_to_le32(0x4);
  2141. status = be_mcc_notify_wait(adapter);
  2142. if (!status)
  2143. memcpy(flashed_crc, req->crc, 4);
  2144. err:
  2145. spin_unlock_bh(&adapter->mcc_lock);
  2146. return status;
  2147. }
  2148. static char flash_cookie[2][16] = {"*** SE FLAS", "H DIRECTORY *** "};
  2149. static bool phy_flashing_required(struct be_adapter *adapter)
  2150. {
  2151. return (adapter->phy.phy_type == PHY_TYPE_TN_8022 &&
  2152. adapter->phy.interface_type == PHY_TYPE_BASET_10GB);
  2153. }
  2154. static bool is_comp_in_ufi(struct be_adapter *adapter,
  2155. struct flash_section_info *fsec, int type)
  2156. {
  2157. int i = 0, img_type = 0;
  2158. struct flash_section_info_g2 *fsec_g2 = NULL;
  2159. if (BE2_chip(adapter))
  2160. fsec_g2 = (struct flash_section_info_g2 *)fsec;
  2161. for (i = 0; i < MAX_FLASH_COMP; i++) {
  2162. if (fsec_g2)
  2163. img_type = le32_to_cpu(fsec_g2->fsec_entry[i].type);
  2164. else
  2165. img_type = le32_to_cpu(fsec->fsec_entry[i].type);
  2166. if (img_type == type)
  2167. return true;
  2168. }
  2169. return false;
  2170. }
  2171. static struct flash_section_info *get_fsec_info(struct be_adapter *adapter,
  2172. int header_size,
  2173. const struct firmware *fw)
  2174. {
  2175. struct flash_section_info *fsec = NULL;
  2176. const u8 *p = fw->data;
  2177. p += header_size;
  2178. while (p < (fw->data + fw->size)) {
  2179. fsec = (struct flash_section_info *)p;
  2180. if (!memcmp(flash_cookie, fsec->cookie, sizeof(flash_cookie)))
  2181. return fsec;
  2182. p += 32;
  2183. }
  2184. return NULL;
  2185. }
  2186. static int be_check_flash_crc(struct be_adapter *adapter, const u8 *p,
  2187. u32 img_offset, u32 img_size, int hdr_size,
  2188. u16 img_optype, bool *crc_match)
  2189. {
  2190. u32 crc_offset;
  2191. int status;
  2192. u8 crc[4];
  2193. status = be_cmd_get_flash_crc(adapter, crc, img_optype, img_offset,
  2194. img_size - 4);
  2195. if (status)
  2196. return status;
  2197. crc_offset = hdr_size + img_offset + img_size - 4;
  2198. /* Skip flashing, if crc of flashed region matches */
  2199. if (!memcmp(crc, p + crc_offset, 4))
  2200. *crc_match = true;
  2201. else
  2202. *crc_match = false;
  2203. return status;
  2204. }
  2205. static int be_flash(struct be_adapter *adapter, const u8 *img,
  2206. struct be_dma_mem *flash_cmd, int optype, int img_size,
  2207. u32 img_offset)
  2208. {
  2209. u32 flash_op, num_bytes, total_bytes = img_size, bytes_sent = 0;
  2210. struct be_cmd_write_flashrom *req = flash_cmd->va;
  2211. int status;
  2212. while (total_bytes) {
  2213. num_bytes = min_t(u32, 32 * 1024, total_bytes);
  2214. total_bytes -= num_bytes;
  2215. if (!total_bytes) {
  2216. if (optype == OPTYPE_PHY_FW)
  2217. flash_op = FLASHROM_OPER_PHY_FLASH;
  2218. else
  2219. flash_op = FLASHROM_OPER_FLASH;
  2220. } else {
  2221. if (optype == OPTYPE_PHY_FW)
  2222. flash_op = FLASHROM_OPER_PHY_SAVE;
  2223. else
  2224. flash_op = FLASHROM_OPER_SAVE;
  2225. }
  2226. memcpy(req->data_buf, img, num_bytes);
  2227. img += num_bytes;
  2228. status = be_cmd_write_flashrom(adapter, flash_cmd, optype,
  2229. flash_op, img_offset +
  2230. bytes_sent, num_bytes);
  2231. if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST &&
  2232. optype == OPTYPE_PHY_FW)
  2233. break;
  2234. else if (status)
  2235. return status;
  2236. bytes_sent += num_bytes;
  2237. }
  2238. return 0;
  2239. }
  2240. /* For BE2, BE3 and BE3-R */
  2241. static int be_flash_BEx(struct be_adapter *adapter,
  2242. const struct firmware *fw,
  2243. struct be_dma_mem *flash_cmd, int num_of_images)
  2244. {
  2245. int img_hdrs_size = (num_of_images * sizeof(struct image_hdr));
  2246. struct device *dev = &adapter->pdev->dev;
  2247. struct flash_section_info *fsec = NULL;
  2248. int status, i, filehdr_size, num_comp;
  2249. const struct flash_comp *pflashcomp;
  2250. bool crc_match;
  2251. const u8 *p;
  2252. struct flash_comp gen3_flash_types[] = {
  2253. { BE3_ISCSI_PRIMARY_IMAGE_START, OPTYPE_ISCSI_ACTIVE,
  2254. BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_ISCSI},
  2255. { BE3_REDBOOT_START, OPTYPE_REDBOOT,
  2256. BE3_REDBOOT_COMP_MAX_SIZE, IMAGE_BOOT_CODE},
  2257. { BE3_ISCSI_BIOS_START, OPTYPE_BIOS,
  2258. BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_ISCSI},
  2259. { BE3_PXE_BIOS_START, OPTYPE_PXE_BIOS,
  2260. BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_PXE},
  2261. { BE3_FCOE_BIOS_START, OPTYPE_FCOE_BIOS,
  2262. BE3_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_FCOE},
  2263. { BE3_ISCSI_BACKUP_IMAGE_START, OPTYPE_ISCSI_BACKUP,
  2264. BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_ISCSI},
  2265. { BE3_FCOE_PRIMARY_IMAGE_START, OPTYPE_FCOE_FW_ACTIVE,
  2266. BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_FCOE},
  2267. { BE3_FCOE_BACKUP_IMAGE_START, OPTYPE_FCOE_FW_BACKUP,
  2268. BE3_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_FCOE},
  2269. { BE3_NCSI_START, OPTYPE_NCSI_FW,
  2270. BE3_NCSI_COMP_MAX_SIZE, IMAGE_NCSI},
  2271. { BE3_PHY_FW_START, OPTYPE_PHY_FW,
  2272. BE3_PHY_FW_COMP_MAX_SIZE, IMAGE_FIRMWARE_PHY}
  2273. };
  2274. struct flash_comp gen2_flash_types[] = {
  2275. { BE2_ISCSI_PRIMARY_IMAGE_START, OPTYPE_ISCSI_ACTIVE,
  2276. BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_ISCSI},
  2277. { BE2_REDBOOT_START, OPTYPE_REDBOOT,
  2278. BE2_REDBOOT_COMP_MAX_SIZE, IMAGE_BOOT_CODE},
  2279. { BE2_ISCSI_BIOS_START, OPTYPE_BIOS,
  2280. BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_ISCSI},
  2281. { BE2_PXE_BIOS_START, OPTYPE_PXE_BIOS,
  2282. BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_PXE},
  2283. { BE2_FCOE_BIOS_START, OPTYPE_FCOE_BIOS,
  2284. BE2_BIOS_COMP_MAX_SIZE, IMAGE_OPTION_ROM_FCOE},
  2285. { BE2_ISCSI_BACKUP_IMAGE_START, OPTYPE_ISCSI_BACKUP,
  2286. BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_ISCSI},
  2287. { BE2_FCOE_PRIMARY_IMAGE_START, OPTYPE_FCOE_FW_ACTIVE,
  2288. BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_FCOE},
  2289. { BE2_FCOE_BACKUP_IMAGE_START, OPTYPE_FCOE_FW_BACKUP,
  2290. BE2_COMP_MAX_SIZE, IMAGE_FIRMWARE_BACKUP_FCOE}
  2291. };
  2292. if (BE3_chip(adapter)) {
  2293. pflashcomp = gen3_flash_types;
  2294. filehdr_size = sizeof(struct flash_file_hdr_g3);
  2295. num_comp = ARRAY_SIZE(gen3_flash_types);
  2296. } else {
  2297. pflashcomp = gen2_flash_types;
  2298. filehdr_size = sizeof(struct flash_file_hdr_g2);
  2299. num_comp = ARRAY_SIZE(gen2_flash_types);
  2300. img_hdrs_size = 0;
  2301. }
  2302. /* Get flash section info*/
  2303. fsec = get_fsec_info(adapter, filehdr_size + img_hdrs_size, fw);
  2304. if (!fsec) {
  2305. dev_err(dev, "Invalid Cookie. FW image may be corrupted\n");
  2306. return -1;
  2307. }
  2308. for (i = 0; i < num_comp; i++) {
  2309. if (!is_comp_in_ufi(adapter, fsec, pflashcomp[i].img_type))
  2310. continue;
  2311. if ((pflashcomp[i].optype == OPTYPE_NCSI_FW) &&
  2312. memcmp(adapter->fw_ver, "3.102.148.0", 11) < 0)
  2313. continue;
  2314. if (pflashcomp[i].optype == OPTYPE_PHY_FW &&
  2315. !phy_flashing_required(adapter))
  2316. continue;
  2317. if (pflashcomp[i].optype == OPTYPE_REDBOOT) {
  2318. status = be_check_flash_crc(adapter, fw->data,
  2319. pflashcomp[i].offset,
  2320. pflashcomp[i].size,
  2321. filehdr_size +
  2322. img_hdrs_size,
  2323. OPTYPE_REDBOOT, &crc_match);
  2324. if (status) {
  2325. dev_err(dev,
  2326. "Could not get CRC for 0x%x region\n",
  2327. pflashcomp[i].optype);
  2328. continue;
  2329. }
  2330. if (crc_match)
  2331. continue;
  2332. }
  2333. p = fw->data + filehdr_size + pflashcomp[i].offset +
  2334. img_hdrs_size;
  2335. if (p + pflashcomp[i].size > fw->data + fw->size)
  2336. return -1;
  2337. status = be_flash(adapter, p, flash_cmd, pflashcomp[i].optype,
  2338. pflashcomp[i].size, 0);
  2339. if (status) {
  2340. dev_err(dev, "Flashing section type 0x%x failed\n",
  2341. pflashcomp[i].img_type);
  2342. return status;
  2343. }
  2344. }
  2345. return 0;
  2346. }
  2347. static u16 be_get_img_optype(struct flash_section_entry fsec_entry)
  2348. {
  2349. u32 img_type = le32_to_cpu(fsec_entry.type);
  2350. u16 img_optype = le16_to_cpu(fsec_entry.optype);
  2351. if (img_optype != 0xFFFF)
  2352. return img_optype;
  2353. switch (img_type) {
  2354. case IMAGE_FIRMWARE_ISCSI:
  2355. img_optype = OPTYPE_ISCSI_ACTIVE;
  2356. break;
  2357. case IMAGE_BOOT_CODE:
  2358. img_optype = OPTYPE_REDBOOT;
  2359. break;
  2360. case IMAGE_OPTION_ROM_ISCSI:
  2361. img_optype = OPTYPE_BIOS;
  2362. break;
  2363. case IMAGE_OPTION_ROM_PXE:
  2364. img_optype = OPTYPE_PXE_BIOS;
  2365. break;
  2366. case IMAGE_OPTION_ROM_FCOE:
  2367. img_optype = OPTYPE_FCOE_BIOS;
  2368. break;
  2369. case IMAGE_FIRMWARE_BACKUP_ISCSI:
  2370. img_optype = OPTYPE_ISCSI_BACKUP;
  2371. break;
  2372. case IMAGE_NCSI:
  2373. img_optype = OPTYPE_NCSI_FW;
  2374. break;
  2375. case IMAGE_FLASHISM_JUMPVECTOR:
  2376. img_optype = OPTYPE_FLASHISM_JUMPVECTOR;
  2377. break;
  2378. case IMAGE_FIRMWARE_PHY:
  2379. img_optype = OPTYPE_SH_PHY_FW;
  2380. break;
  2381. case IMAGE_REDBOOT_DIR:
  2382. img_optype = OPTYPE_REDBOOT_DIR;
  2383. break;
  2384. case IMAGE_REDBOOT_CONFIG:
  2385. img_optype = OPTYPE_REDBOOT_CONFIG;
  2386. break;
  2387. case IMAGE_UFI_DIR:
  2388. img_optype = OPTYPE_UFI_DIR;
  2389. break;
  2390. default:
  2391. break;
  2392. }
  2393. return img_optype;
  2394. }
  2395. static int be_flash_skyhawk(struct be_adapter *adapter,
  2396. const struct firmware *fw,
  2397. struct be_dma_mem *flash_cmd, int num_of_images)
  2398. {
  2399. int img_hdrs_size = num_of_images * sizeof(struct image_hdr);
  2400. bool crc_match, old_fw_img, flash_offset_support = true;
  2401. struct device *dev = &adapter->pdev->dev;
  2402. struct flash_section_info *fsec = NULL;
  2403. u32 img_offset, img_size, img_type;
  2404. u16 img_optype, flash_optype;
  2405. int status, i, filehdr_size;
  2406. const u8 *p;
  2407. filehdr_size = sizeof(struct flash_file_hdr_g3);
  2408. fsec = get_fsec_info(adapter, filehdr_size + img_hdrs_size, fw);
  2409. if (!fsec) {
  2410. dev_err(dev, "Invalid Cookie. FW image may be corrupted\n");
  2411. return -EINVAL;
  2412. }
  2413. retry_flash:
  2414. for (i = 0; i < le32_to_cpu(fsec->fsec_hdr.num_images); i++) {
  2415. img_offset = le32_to_cpu(fsec->fsec_entry[i].offset);
  2416. img_size = le32_to_cpu(fsec->fsec_entry[i].pad_size);
  2417. img_type = le32_to_cpu(fsec->fsec_entry[i].type);
  2418. img_optype = be_get_img_optype(fsec->fsec_entry[i]);
  2419. old_fw_img = fsec->fsec_entry[i].optype == 0xFFFF;
  2420. if (img_optype == 0xFFFF)
  2421. continue;
  2422. if (flash_offset_support)
  2423. flash_optype = OPTYPE_OFFSET_SPECIFIED;
  2424. else
  2425. flash_optype = img_optype;
  2426. /* Don't bother verifying CRC if an old FW image is being
  2427. * flashed
  2428. */
  2429. if (old_fw_img)
  2430. goto flash;
  2431. status = be_check_flash_crc(adapter, fw->data, img_offset,
  2432. img_size, filehdr_size +
  2433. img_hdrs_size, flash_optype,
  2434. &crc_match);
  2435. if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST ||
  2436. base_status(status) == MCC_STATUS_ILLEGAL_FIELD) {
  2437. /* The current FW image on the card does not support
  2438. * OFFSET based flashing. Retry using older mechanism
  2439. * of OPTYPE based flashing
  2440. */
  2441. if (flash_optype == OPTYPE_OFFSET_SPECIFIED) {
  2442. flash_offset_support = false;
  2443. goto retry_flash;
  2444. }
  2445. /* The current FW image on the card does not recognize
  2446. * the new FLASH op_type. The FW download is partially
  2447. * complete. Reboot the server now to enable FW image
  2448. * to recognize the new FLASH op_type. To complete the
  2449. * remaining process, download the same FW again after
  2450. * the reboot.
  2451. */
  2452. dev_err(dev, "Flash incomplete. Reset the server\n");
  2453. dev_err(dev, "Download FW image again after reset\n");
  2454. return -EAGAIN;
  2455. } else if (status) {
  2456. dev_err(dev, "Could not get CRC for 0x%x region\n",
  2457. img_optype);
  2458. return -EFAULT;
  2459. }
  2460. if (crc_match)
  2461. continue;
  2462. flash:
  2463. p = fw->data + filehdr_size + img_offset + img_hdrs_size;
  2464. if (p + img_size > fw->data + fw->size)
  2465. return -1;
  2466. status = be_flash(adapter, p, flash_cmd, flash_optype, img_size,
  2467. img_offset);
  2468. /* The current FW image on the card does not support OFFSET
  2469. * based flashing. Retry using older mechanism of OPTYPE based
  2470. * flashing
  2471. */
  2472. if (base_status(status) == MCC_STATUS_ILLEGAL_FIELD &&
  2473. flash_optype == OPTYPE_OFFSET_SPECIFIED) {
  2474. flash_offset_support = false;
  2475. goto retry_flash;
  2476. }
  2477. /* For old FW images ignore ILLEGAL_FIELD error or errors on
  2478. * UFI_DIR region
  2479. */
  2480. if (old_fw_img &&
  2481. (base_status(status) == MCC_STATUS_ILLEGAL_FIELD ||
  2482. (img_optype == OPTYPE_UFI_DIR &&
  2483. base_status(status) == MCC_STATUS_FAILED))) {
  2484. continue;
  2485. } else if (status) {
  2486. dev_err(dev, "Flashing section type 0x%x failed\n",
  2487. img_type);
  2488. switch (addl_status(status)) {
  2489. case MCC_ADDL_STATUS_MISSING_SIGNATURE:
  2490. dev_err(dev,
  2491. "Digital signature missing in FW\n");
  2492. return -EINVAL;
  2493. case MCC_ADDL_STATUS_INVALID_SIGNATURE:
  2494. dev_err(dev,
  2495. "Invalid digital signature in FW\n");
  2496. return -EINVAL;
  2497. default:
  2498. return -EFAULT;
  2499. }
  2500. }
  2501. }
  2502. return 0;
  2503. }
  2504. int lancer_fw_download(struct be_adapter *adapter,
  2505. const struct firmware *fw)
  2506. {
  2507. struct device *dev = &adapter->pdev->dev;
  2508. struct be_dma_mem flash_cmd;
  2509. const u8 *data_ptr = NULL;
  2510. u8 *dest_image_ptr = NULL;
  2511. size_t image_size = 0;
  2512. u32 chunk_size = 0;
  2513. u32 data_written = 0;
  2514. u32 offset = 0;
  2515. int status = 0;
  2516. u8 add_status = 0;
  2517. u8 change_status;
  2518. if (!IS_ALIGNED(fw->size, sizeof(u32))) {
  2519. dev_err(dev, "FW image size should be multiple of 4\n");
  2520. return -EINVAL;
  2521. }
  2522. flash_cmd.size = sizeof(struct lancer_cmd_req_write_object)
  2523. + LANCER_FW_DOWNLOAD_CHUNK;
  2524. flash_cmd.va = dma_zalloc_coherent(dev, flash_cmd.size,
  2525. &flash_cmd.dma, GFP_KERNEL);
  2526. if (!flash_cmd.va)
  2527. return -ENOMEM;
  2528. dest_image_ptr = flash_cmd.va +
  2529. sizeof(struct lancer_cmd_req_write_object);
  2530. image_size = fw->size;
  2531. data_ptr = fw->data;
  2532. while (image_size) {
  2533. chunk_size = min_t(u32, image_size, LANCER_FW_DOWNLOAD_CHUNK);
  2534. /* Copy the image chunk content. */
  2535. memcpy(dest_image_ptr, data_ptr, chunk_size);
  2536. status = lancer_cmd_write_object(adapter, &flash_cmd,
  2537. chunk_size, offset,
  2538. LANCER_FW_DOWNLOAD_LOCATION,
  2539. &data_written, &change_status,
  2540. &add_status);
  2541. if (status)
  2542. break;
  2543. offset += data_written;
  2544. data_ptr += data_written;
  2545. image_size -= data_written;
  2546. }
  2547. if (!status) {
  2548. /* Commit the FW written */
  2549. status = lancer_cmd_write_object(adapter, &flash_cmd,
  2550. 0, offset,
  2551. LANCER_FW_DOWNLOAD_LOCATION,
  2552. &data_written, &change_status,
  2553. &add_status);
  2554. }
  2555. dma_free_coherent(dev, flash_cmd.size, flash_cmd.va, flash_cmd.dma);
  2556. if (status) {
  2557. dev_err(dev, "Firmware load error\n");
  2558. return be_cmd_status(status);
  2559. }
  2560. dev_info(dev, "Firmware flashed successfully\n");
  2561. if (change_status == LANCER_FW_RESET_NEEDED) {
  2562. dev_info(dev, "Resetting adapter to activate new FW\n");
  2563. status = lancer_physdev_ctrl(adapter,
  2564. PHYSDEV_CONTROL_FW_RESET_MASK);
  2565. if (status) {
  2566. dev_err(dev, "Adapter busy, could not reset FW\n");
  2567. dev_err(dev, "Reboot server to activate new FW\n");
  2568. }
  2569. } else if (change_status != LANCER_NO_RESET_NEEDED) {
  2570. dev_info(dev, "Reboot server to activate new FW\n");
  2571. }
  2572. return 0;
  2573. }
  2574. /* Check if the flash image file is compatible with the adapter that
  2575. * is being flashed.
  2576. */
  2577. static bool be_check_ufi_compatibility(struct be_adapter *adapter,
  2578. struct flash_file_hdr_g3 *fhdr)
  2579. {
  2580. if (!fhdr) {
  2581. dev_err(&adapter->pdev->dev, "Invalid FW UFI file");
  2582. return false;
  2583. }
  2584. /* First letter of the build version is used to identify
  2585. * which chip this image file is meant for.
  2586. */
  2587. switch (fhdr->build[0]) {
  2588. case BLD_STR_UFI_TYPE_SH:
  2589. if (!skyhawk_chip(adapter))
  2590. return false;
  2591. break;
  2592. case BLD_STR_UFI_TYPE_BE3:
  2593. if (!BE3_chip(adapter))
  2594. return false;
  2595. break;
  2596. case BLD_STR_UFI_TYPE_BE2:
  2597. if (!BE2_chip(adapter))
  2598. return false;
  2599. break;
  2600. default:
  2601. return false;
  2602. }
  2603. /* In BE3 FW images the "asic_type_rev" field doesn't track the
  2604. * asic_rev of the chips it is compatible with.
  2605. * When asic_type_rev is 0 the image is compatible only with
  2606. * pre-BE3-R chips (asic_rev < 0x10)
  2607. */
  2608. if (BEx_chip(adapter) && fhdr->asic_type_rev == 0)
  2609. return adapter->asic_rev < 0x10;
  2610. else
  2611. return (fhdr->asic_type_rev >= adapter->asic_rev);
  2612. }
  2613. int be_fw_download(struct be_adapter *adapter, const struct firmware *fw)
  2614. {
  2615. struct device *dev = &adapter->pdev->dev;
  2616. struct flash_file_hdr_g3 *fhdr3;
  2617. struct image_hdr *img_hdr_ptr;
  2618. int status = 0, i, num_imgs;
  2619. struct be_dma_mem flash_cmd;
  2620. fhdr3 = (struct flash_file_hdr_g3 *)fw->data;
  2621. if (!be_check_ufi_compatibility(adapter, fhdr3)) {
  2622. dev_err(dev, "Flash image is not compatible with adapter\n");
  2623. return -EINVAL;
  2624. }
  2625. flash_cmd.size = sizeof(struct be_cmd_write_flashrom);
  2626. flash_cmd.va = dma_zalloc_coherent(dev, flash_cmd.size, &flash_cmd.dma,
  2627. GFP_KERNEL);
  2628. if (!flash_cmd.va)
  2629. return -ENOMEM;
  2630. num_imgs = le32_to_cpu(fhdr3->num_imgs);
  2631. for (i = 0; i < num_imgs; i++) {
  2632. img_hdr_ptr = (struct image_hdr *)(fw->data +
  2633. (sizeof(struct flash_file_hdr_g3) +
  2634. i * sizeof(struct image_hdr)));
  2635. if (!BE2_chip(adapter) &&
  2636. le32_to_cpu(img_hdr_ptr->imageid) != 1)
  2637. continue;
  2638. if (skyhawk_chip(adapter))
  2639. status = be_flash_skyhawk(adapter, fw, &flash_cmd,
  2640. num_imgs);
  2641. else
  2642. status = be_flash_BEx(adapter, fw, &flash_cmd,
  2643. num_imgs);
  2644. }
  2645. dma_free_coherent(dev, flash_cmd.size, flash_cmd.va, flash_cmd.dma);
  2646. if (!status)
  2647. dev_info(dev, "Firmware flashed successfully\n");
  2648. return status;
  2649. }
  2650. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  2651. struct be_dma_mem *nonemb_cmd)
  2652. {
  2653. struct be_mcc_wrb *wrb;
  2654. struct be_cmd_req_acpi_wol_magic_config *req;
  2655. int status;
  2656. spin_lock_bh(&adapter->mcc_lock);
  2657. wrb = wrb_from_mccq(adapter);
  2658. if (!wrb) {
  2659. status = -EBUSY;
  2660. goto err;
  2661. }
  2662. req = nonemb_cmd->va;
  2663. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2664. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
  2665. wrb, nonemb_cmd);
  2666. memcpy(req->magic_mac, mac, ETH_ALEN);
  2667. status = be_mcc_notify_wait(adapter);
  2668. err:
  2669. spin_unlock_bh(&adapter->mcc_lock);
  2670. return status;
  2671. }
  2672. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  2673. u8 loopback_type, u8 enable)
  2674. {
  2675. struct be_mcc_wrb *wrb;
  2676. struct be_cmd_req_set_lmode *req;
  2677. int status;
  2678. if (!be_cmd_allowed(adapter, OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  2679. CMD_SUBSYSTEM_LOWLEVEL))
  2680. return -EPERM;
  2681. spin_lock_bh(&adapter->mcc_lock);
  2682. wrb = wrb_from_mccq(adapter);
  2683. if (!wrb) {
  2684. status = -EBUSY;
  2685. goto err_unlock;
  2686. }
  2687. req = embedded_payload(wrb);
  2688. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2689. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
  2690. wrb, NULL);
  2691. req->src_port = port_num;
  2692. req->dest_port = port_num;
  2693. req->loopback_type = loopback_type;
  2694. req->loopback_state = enable;
  2695. status = be_mcc_notify(adapter);
  2696. if (status)
  2697. goto err_unlock;
  2698. spin_unlock_bh(&adapter->mcc_lock);
  2699. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  2700. msecs_to_jiffies(SET_LB_MODE_TIMEOUT)))
  2701. status = -ETIMEDOUT;
  2702. return status;
  2703. err_unlock:
  2704. spin_unlock_bh(&adapter->mcc_lock);
  2705. return status;
  2706. }
  2707. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  2708. u32 loopback_type, u32 pkt_size, u32 num_pkts,
  2709. u64 pattern)
  2710. {
  2711. struct be_mcc_wrb *wrb;
  2712. struct be_cmd_req_loopback_test *req;
  2713. struct be_cmd_resp_loopback_test *resp;
  2714. int status;
  2715. if (!be_cmd_allowed(adapter, OPCODE_LOWLEVEL_LOOPBACK_TEST,
  2716. CMD_SUBSYSTEM_LOWLEVEL))
  2717. return -EPERM;
  2718. spin_lock_bh(&adapter->mcc_lock);
  2719. wrb = wrb_from_mccq(adapter);
  2720. if (!wrb) {
  2721. status = -EBUSY;
  2722. goto err;
  2723. }
  2724. req = embedded_payload(wrb);
  2725. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2726. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
  2727. NULL);
  2728. req->hdr.timeout = cpu_to_le32(15);
  2729. req->pattern = cpu_to_le64(pattern);
  2730. req->src_port = cpu_to_le32(port_num);
  2731. req->dest_port = cpu_to_le32(port_num);
  2732. req->pkt_size = cpu_to_le32(pkt_size);
  2733. req->num_pkts = cpu_to_le32(num_pkts);
  2734. req->loopback_type = cpu_to_le32(loopback_type);
  2735. status = be_mcc_notify(adapter);
  2736. if (status)
  2737. goto err;
  2738. spin_unlock_bh(&adapter->mcc_lock);
  2739. wait_for_completion(&adapter->et_cmd_compl);
  2740. resp = embedded_payload(wrb);
  2741. status = le32_to_cpu(resp->status);
  2742. return status;
  2743. err:
  2744. spin_unlock_bh(&adapter->mcc_lock);
  2745. return status;
  2746. }
  2747. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  2748. u32 byte_cnt, struct be_dma_mem *cmd)
  2749. {
  2750. struct be_mcc_wrb *wrb;
  2751. struct be_cmd_req_ddrdma_test *req;
  2752. int status;
  2753. int i, j = 0;
  2754. if (!be_cmd_allowed(adapter, OPCODE_LOWLEVEL_HOST_DDR_DMA,
  2755. CMD_SUBSYSTEM_LOWLEVEL))
  2756. return -EPERM;
  2757. spin_lock_bh(&adapter->mcc_lock);
  2758. wrb = wrb_from_mccq(adapter);
  2759. if (!wrb) {
  2760. status = -EBUSY;
  2761. goto err;
  2762. }
  2763. req = cmd->va;
  2764. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2765. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
  2766. cmd);
  2767. req->pattern = cpu_to_le64(pattern);
  2768. req->byte_count = cpu_to_le32(byte_cnt);
  2769. for (i = 0; i < byte_cnt; i++) {
  2770. req->snd_buff[i] = (u8)(pattern >> (j*8));
  2771. j++;
  2772. if (j > 7)
  2773. j = 0;
  2774. }
  2775. status = be_mcc_notify_wait(adapter);
  2776. if (!status) {
  2777. struct be_cmd_resp_ddrdma_test *resp;
  2778. resp = cmd->va;
  2779. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  2780. resp->snd_err) {
  2781. status = -1;
  2782. }
  2783. }
  2784. err:
  2785. spin_unlock_bh(&adapter->mcc_lock);
  2786. return status;
  2787. }
  2788. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  2789. struct be_dma_mem *nonemb_cmd)
  2790. {
  2791. struct be_mcc_wrb *wrb;
  2792. struct be_cmd_req_seeprom_read *req;
  2793. int status;
  2794. spin_lock_bh(&adapter->mcc_lock);
  2795. wrb = wrb_from_mccq(adapter);
  2796. if (!wrb) {
  2797. status = -EBUSY;
  2798. goto err;
  2799. }
  2800. req = nonemb_cmd->va;
  2801. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2802. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  2803. nonemb_cmd);
  2804. status = be_mcc_notify_wait(adapter);
  2805. err:
  2806. spin_unlock_bh(&adapter->mcc_lock);
  2807. return status;
  2808. }
  2809. int be_cmd_get_phy_info(struct be_adapter *adapter)
  2810. {
  2811. struct be_mcc_wrb *wrb;
  2812. struct be_cmd_req_get_phy_info *req;
  2813. struct be_dma_mem cmd;
  2814. int status;
  2815. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  2816. CMD_SUBSYSTEM_COMMON))
  2817. return -EPERM;
  2818. spin_lock_bh(&adapter->mcc_lock);
  2819. wrb = wrb_from_mccq(adapter);
  2820. if (!wrb) {
  2821. status = -EBUSY;
  2822. goto err;
  2823. }
  2824. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  2825. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  2826. GFP_ATOMIC);
  2827. if (!cmd.va) {
  2828. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2829. status = -ENOMEM;
  2830. goto err;
  2831. }
  2832. req = cmd.va;
  2833. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2834. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  2835. wrb, &cmd);
  2836. status = be_mcc_notify_wait(adapter);
  2837. if (!status) {
  2838. struct be_phy_info *resp_phy_info =
  2839. cmd.va + sizeof(struct be_cmd_req_hdr);
  2840. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  2841. adapter->phy.interface_type =
  2842. le16_to_cpu(resp_phy_info->interface_type);
  2843. adapter->phy.auto_speeds_supported =
  2844. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  2845. adapter->phy.fixed_speeds_supported =
  2846. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  2847. adapter->phy.misc_params =
  2848. le32_to_cpu(resp_phy_info->misc_params);
  2849. if (BE2_chip(adapter)) {
  2850. adapter->phy.fixed_speeds_supported =
  2851. BE_SUPPORTED_SPEED_10GBPS |
  2852. BE_SUPPORTED_SPEED_1GBPS;
  2853. }
  2854. }
  2855. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
  2856. err:
  2857. spin_unlock_bh(&adapter->mcc_lock);
  2858. return status;
  2859. }
  2860. static int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  2861. {
  2862. struct be_mcc_wrb *wrb;
  2863. struct be_cmd_req_set_qos *req;
  2864. int status;
  2865. spin_lock_bh(&adapter->mcc_lock);
  2866. wrb = wrb_from_mccq(adapter);
  2867. if (!wrb) {
  2868. status = -EBUSY;
  2869. goto err;
  2870. }
  2871. req = embedded_payload(wrb);
  2872. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2873. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2874. req->hdr.domain = domain;
  2875. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2876. req->max_bps_nic = cpu_to_le32(bps);
  2877. status = be_mcc_notify_wait(adapter);
  2878. err:
  2879. spin_unlock_bh(&adapter->mcc_lock);
  2880. return status;
  2881. }
  2882. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2883. {
  2884. struct be_mcc_wrb *wrb;
  2885. struct be_cmd_req_cntl_attribs *req;
  2886. struct be_cmd_resp_cntl_attribs *resp;
  2887. int status, i;
  2888. int payload_len = max(sizeof(*req), sizeof(*resp));
  2889. struct mgmt_controller_attrib *attribs;
  2890. struct be_dma_mem attribs_cmd;
  2891. u32 *serial_num;
  2892. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2893. return -1;
  2894. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2895. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2896. attribs_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  2897. attribs_cmd.size,
  2898. &attribs_cmd.dma, GFP_ATOMIC);
  2899. if (!attribs_cmd.va) {
  2900. dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
  2901. status = -ENOMEM;
  2902. goto err;
  2903. }
  2904. wrb = wrb_from_mbox(adapter);
  2905. if (!wrb) {
  2906. status = -EBUSY;
  2907. goto err;
  2908. }
  2909. req = attribs_cmd.va;
  2910. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2911. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
  2912. wrb, &attribs_cmd);
  2913. status = be_mbox_notify_wait(adapter);
  2914. if (!status) {
  2915. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2916. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2917. serial_num = attribs->hba_attribs.controller_serial_number;
  2918. for (i = 0; i < CNTL_SERIAL_NUM_WORDS; i++)
  2919. adapter->serial_num[i] = le32_to_cpu(serial_num[i]) &
  2920. (BIT_MASK(16) - 1);
  2921. }
  2922. err:
  2923. mutex_unlock(&adapter->mbox_lock);
  2924. if (attribs_cmd.va)
  2925. dma_free_coherent(&adapter->pdev->dev, attribs_cmd.size,
  2926. attribs_cmd.va, attribs_cmd.dma);
  2927. return status;
  2928. }
  2929. /* Uses mbox */
  2930. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2931. {
  2932. struct be_mcc_wrb *wrb;
  2933. struct be_cmd_req_set_func_cap *req;
  2934. int status;
  2935. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2936. return -1;
  2937. wrb = wrb_from_mbox(adapter);
  2938. if (!wrb) {
  2939. status = -EBUSY;
  2940. goto err;
  2941. }
  2942. req = embedded_payload(wrb);
  2943. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2944. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
  2945. sizeof(*req), wrb, NULL);
  2946. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2947. CAPABILITY_BE3_NATIVE_ERX_API);
  2948. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2949. status = be_mbox_notify_wait(adapter);
  2950. if (!status) {
  2951. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2952. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2953. CAPABILITY_BE3_NATIVE_ERX_API;
  2954. if (!adapter->be3_native)
  2955. dev_warn(&adapter->pdev->dev,
  2956. "adapter not in advanced mode\n");
  2957. }
  2958. err:
  2959. mutex_unlock(&adapter->mbox_lock);
  2960. return status;
  2961. }
  2962. /* Get privilege(s) for a function */
  2963. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2964. u32 domain)
  2965. {
  2966. struct be_mcc_wrb *wrb;
  2967. struct be_cmd_req_get_fn_privileges *req;
  2968. int status;
  2969. spin_lock_bh(&adapter->mcc_lock);
  2970. wrb = wrb_from_mccq(adapter);
  2971. if (!wrb) {
  2972. status = -EBUSY;
  2973. goto err;
  2974. }
  2975. req = embedded_payload(wrb);
  2976. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2977. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2978. wrb, NULL);
  2979. req->hdr.domain = domain;
  2980. status = be_mcc_notify_wait(adapter);
  2981. if (!status) {
  2982. struct be_cmd_resp_get_fn_privileges *resp =
  2983. embedded_payload(wrb);
  2984. *privilege = le32_to_cpu(resp->privilege_mask);
  2985. /* In UMC mode FW does not return right privileges.
  2986. * Override with correct privilege equivalent to PF.
  2987. */
  2988. if (BEx_chip(adapter) && be_is_mc(adapter) &&
  2989. be_physfn(adapter))
  2990. *privilege = MAX_PRIVILEGES;
  2991. }
  2992. err:
  2993. spin_unlock_bh(&adapter->mcc_lock);
  2994. return status;
  2995. }
  2996. /* Set privilege(s) for a function */
  2997. int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
  2998. u32 domain)
  2999. {
  3000. struct be_mcc_wrb *wrb;
  3001. struct be_cmd_req_set_fn_privileges *req;
  3002. int status;
  3003. spin_lock_bh(&adapter->mcc_lock);
  3004. wrb = wrb_from_mccq(adapter);
  3005. if (!wrb) {
  3006. status = -EBUSY;
  3007. goto err;
  3008. }
  3009. req = embedded_payload(wrb);
  3010. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3011. OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
  3012. wrb, NULL);
  3013. req->hdr.domain = domain;
  3014. if (lancer_chip(adapter))
  3015. req->privileges_lancer = cpu_to_le32(privileges);
  3016. else
  3017. req->privileges = cpu_to_le32(privileges);
  3018. status = be_mcc_notify_wait(adapter);
  3019. err:
  3020. spin_unlock_bh(&adapter->mcc_lock);
  3021. return status;
  3022. }
  3023. /* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
  3024. * pmac_id_valid: false => pmac_id or MAC address is requested.
  3025. * If pmac_id is returned, pmac_id_valid is returned as true
  3026. */
  3027. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  3028. bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
  3029. u8 domain)
  3030. {
  3031. struct be_mcc_wrb *wrb;
  3032. struct be_cmd_req_get_mac_list *req;
  3033. int status;
  3034. int mac_count;
  3035. struct be_dma_mem get_mac_list_cmd;
  3036. int i;
  3037. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  3038. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  3039. get_mac_list_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  3040. get_mac_list_cmd.size,
  3041. &get_mac_list_cmd.dma,
  3042. GFP_ATOMIC);
  3043. if (!get_mac_list_cmd.va) {
  3044. dev_err(&adapter->pdev->dev,
  3045. "Memory allocation failure during GET_MAC_LIST\n");
  3046. return -ENOMEM;
  3047. }
  3048. spin_lock_bh(&adapter->mcc_lock);
  3049. wrb = wrb_from_mccq(adapter);
  3050. if (!wrb) {
  3051. status = -EBUSY;
  3052. goto out;
  3053. }
  3054. req = get_mac_list_cmd.va;
  3055. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3056. OPCODE_COMMON_GET_MAC_LIST,
  3057. get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
  3058. req->hdr.domain = domain;
  3059. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  3060. if (*pmac_id_valid) {
  3061. req->mac_id = cpu_to_le32(*pmac_id);
  3062. req->iface_id = cpu_to_le16(if_handle);
  3063. req->perm_override = 0;
  3064. } else {
  3065. req->perm_override = 1;
  3066. }
  3067. status = be_mcc_notify_wait(adapter);
  3068. if (!status) {
  3069. struct be_cmd_resp_get_mac_list *resp =
  3070. get_mac_list_cmd.va;
  3071. if (*pmac_id_valid) {
  3072. memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
  3073. ETH_ALEN);
  3074. goto out;
  3075. }
  3076. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  3077. /* Mac list returned could contain one or more active mac_ids
  3078. * or one or more true or pseudo permanent mac addresses.
  3079. * If an active mac_id is present, return first active mac_id
  3080. * found.
  3081. */
  3082. for (i = 0; i < mac_count; i++) {
  3083. struct get_list_macaddr *mac_entry;
  3084. u16 mac_addr_size;
  3085. u32 mac_id;
  3086. mac_entry = &resp->macaddr_list[i];
  3087. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  3088. /* mac_id is a 32 bit value and mac_addr size
  3089. * is 6 bytes
  3090. */
  3091. if (mac_addr_size == sizeof(u32)) {
  3092. *pmac_id_valid = true;
  3093. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  3094. *pmac_id = le32_to_cpu(mac_id);
  3095. goto out;
  3096. }
  3097. }
  3098. /* If no active mac_id found, return first mac addr */
  3099. *pmac_id_valid = false;
  3100. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  3101. ETH_ALEN);
  3102. }
  3103. out:
  3104. spin_unlock_bh(&adapter->mcc_lock);
  3105. dma_free_coherent(&adapter->pdev->dev, get_mac_list_cmd.size,
  3106. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  3107. return status;
  3108. }
  3109. int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
  3110. u8 *mac, u32 if_handle, bool active, u32 domain)
  3111. {
  3112. if (!active)
  3113. be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
  3114. if_handle, domain);
  3115. if (BEx_chip(adapter))
  3116. return be_cmd_mac_addr_query(adapter, mac, false,
  3117. if_handle, curr_pmac_id);
  3118. else
  3119. /* Fetch the MAC address using pmac_id */
  3120. return be_cmd_get_mac_from_list(adapter, mac, &active,
  3121. &curr_pmac_id,
  3122. if_handle, domain);
  3123. }
  3124. int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
  3125. {
  3126. int status;
  3127. bool pmac_valid = false;
  3128. eth_zero_addr(mac);
  3129. if (BEx_chip(adapter)) {
  3130. if (be_physfn(adapter))
  3131. status = be_cmd_mac_addr_query(adapter, mac, true, 0,
  3132. 0);
  3133. else
  3134. status = be_cmd_mac_addr_query(adapter, mac, false,
  3135. adapter->if_handle, 0);
  3136. } else {
  3137. status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
  3138. NULL, adapter->if_handle, 0);
  3139. }
  3140. return status;
  3141. }
  3142. /* Uses synchronous MCCQ */
  3143. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  3144. u8 mac_count, u32 domain)
  3145. {
  3146. struct be_mcc_wrb *wrb;
  3147. struct be_cmd_req_set_mac_list *req;
  3148. int status;
  3149. struct be_dma_mem cmd;
  3150. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3151. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  3152. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  3153. GFP_KERNEL);
  3154. if (!cmd.va)
  3155. return -ENOMEM;
  3156. spin_lock_bh(&adapter->mcc_lock);
  3157. wrb = wrb_from_mccq(adapter);
  3158. if (!wrb) {
  3159. status = -EBUSY;
  3160. goto err;
  3161. }
  3162. req = cmd.va;
  3163. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3164. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  3165. wrb, &cmd);
  3166. req->hdr.domain = domain;
  3167. req->mac_count = mac_count;
  3168. if (mac_count)
  3169. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  3170. status = be_mcc_notify_wait(adapter);
  3171. err:
  3172. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
  3173. spin_unlock_bh(&adapter->mcc_lock);
  3174. return status;
  3175. }
  3176. /* Wrapper to delete any active MACs and provision the new mac.
  3177. * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
  3178. * current list are active.
  3179. */
  3180. int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
  3181. {
  3182. bool active_mac = false;
  3183. u8 old_mac[ETH_ALEN];
  3184. u32 pmac_id;
  3185. int status;
  3186. status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
  3187. &pmac_id, if_id, dom);
  3188. if (!status && active_mac)
  3189. be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
  3190. return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
  3191. }
  3192. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  3193. u32 domain, u16 intf_id, u16 hsw_mode, u8 spoofchk)
  3194. {
  3195. struct be_mcc_wrb *wrb;
  3196. struct be_cmd_req_set_hsw_config *req;
  3197. void *ctxt;
  3198. int status;
  3199. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_HSW_CONFIG,
  3200. CMD_SUBSYSTEM_COMMON))
  3201. return -EPERM;
  3202. spin_lock_bh(&adapter->mcc_lock);
  3203. wrb = wrb_from_mccq(adapter);
  3204. if (!wrb) {
  3205. status = -EBUSY;
  3206. goto err;
  3207. }
  3208. req = embedded_payload(wrb);
  3209. ctxt = &req->context;
  3210. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3211. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
  3212. NULL);
  3213. req->hdr.domain = domain;
  3214. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  3215. if (pvid) {
  3216. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  3217. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  3218. }
  3219. if (hsw_mode) {
  3220. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
  3221. ctxt, adapter->hba_port_num);
  3222. AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
  3223. AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
  3224. ctxt, hsw_mode);
  3225. }
  3226. /* Enable/disable both mac and vlan spoof checking */
  3227. if (!BEx_chip(adapter) && spoofchk) {
  3228. AMAP_SET_BITS(struct amap_set_hsw_context, mac_spoofchk,
  3229. ctxt, spoofchk);
  3230. AMAP_SET_BITS(struct amap_set_hsw_context, vlan_spoofchk,
  3231. ctxt, spoofchk);
  3232. }
  3233. be_dws_cpu_to_le(req->context, sizeof(req->context));
  3234. status = be_mcc_notify_wait(adapter);
  3235. err:
  3236. spin_unlock_bh(&adapter->mcc_lock);
  3237. return status;
  3238. }
  3239. /* Get Hyper switch config */
  3240. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  3241. u32 domain, u16 intf_id, u8 *mode, bool *spoofchk)
  3242. {
  3243. struct be_mcc_wrb *wrb;
  3244. struct be_cmd_req_get_hsw_config *req;
  3245. void *ctxt;
  3246. int status;
  3247. u16 vid;
  3248. spin_lock_bh(&adapter->mcc_lock);
  3249. wrb = wrb_from_mccq(adapter);
  3250. if (!wrb) {
  3251. status = -EBUSY;
  3252. goto err;
  3253. }
  3254. req = embedded_payload(wrb);
  3255. ctxt = &req->context;
  3256. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3257. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
  3258. NULL);
  3259. req->hdr.domain = domain;
  3260. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  3261. ctxt, intf_id);
  3262. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  3263. if (!BEx_chip(adapter) && mode) {
  3264. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  3265. ctxt, adapter->hba_port_num);
  3266. AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
  3267. }
  3268. be_dws_cpu_to_le(req->context, sizeof(req->context));
  3269. status = be_mcc_notify_wait(adapter);
  3270. if (!status) {
  3271. struct be_cmd_resp_get_hsw_config *resp =
  3272. embedded_payload(wrb);
  3273. be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
  3274. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  3275. pvid, &resp->context);
  3276. if (pvid)
  3277. *pvid = le16_to_cpu(vid);
  3278. if (mode)
  3279. *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  3280. port_fwd_type, &resp->context);
  3281. if (spoofchk)
  3282. *spoofchk =
  3283. AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  3284. spoofchk, &resp->context);
  3285. }
  3286. err:
  3287. spin_unlock_bh(&adapter->mcc_lock);
  3288. return status;
  3289. }
  3290. static bool be_is_wol_excluded(struct be_adapter *adapter)
  3291. {
  3292. struct pci_dev *pdev = adapter->pdev;
  3293. if (be_virtfn(adapter))
  3294. return true;
  3295. switch (pdev->subsystem_device) {
  3296. case OC_SUBSYS_DEVICE_ID1:
  3297. case OC_SUBSYS_DEVICE_ID2:
  3298. case OC_SUBSYS_DEVICE_ID3:
  3299. case OC_SUBSYS_DEVICE_ID4:
  3300. return true;
  3301. default:
  3302. return false;
  3303. }
  3304. }
  3305. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  3306. {
  3307. struct be_mcc_wrb *wrb;
  3308. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  3309. int status = 0;
  3310. struct be_dma_mem cmd;
  3311. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  3312. CMD_SUBSYSTEM_ETH))
  3313. return -EPERM;
  3314. if (be_is_wol_excluded(adapter))
  3315. return status;
  3316. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3317. return -1;
  3318. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3319. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  3320. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  3321. GFP_ATOMIC);
  3322. if (!cmd.va) {
  3323. dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
  3324. status = -ENOMEM;
  3325. goto err;
  3326. }
  3327. wrb = wrb_from_mbox(adapter);
  3328. if (!wrb) {
  3329. status = -EBUSY;
  3330. goto err;
  3331. }
  3332. req = cmd.va;
  3333. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  3334. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  3335. sizeof(*req), wrb, &cmd);
  3336. req->hdr.version = 1;
  3337. req->query_options = BE_GET_WOL_CAP;
  3338. status = be_mbox_notify_wait(adapter);
  3339. if (!status) {
  3340. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  3341. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
  3342. adapter->wol_cap = resp->wol_settings;
  3343. /* Non-zero macaddr indicates WOL is enabled */
  3344. if (adapter->wol_cap & BE_WOL_CAP &&
  3345. !is_zero_ether_addr(resp->magic_mac))
  3346. adapter->wol_en = true;
  3347. }
  3348. err:
  3349. mutex_unlock(&adapter->mbox_lock);
  3350. if (cmd.va)
  3351. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
  3352. cmd.dma);
  3353. return status;
  3354. }
  3355. int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
  3356. {
  3357. struct be_dma_mem extfat_cmd;
  3358. struct be_fat_conf_params *cfgs;
  3359. int status;
  3360. int i, j;
  3361. memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
  3362. extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
  3363. extfat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  3364. extfat_cmd.size, &extfat_cmd.dma,
  3365. GFP_ATOMIC);
  3366. if (!extfat_cmd.va)
  3367. return -ENOMEM;
  3368. status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
  3369. if (status)
  3370. goto err;
  3371. cfgs = (struct be_fat_conf_params *)
  3372. (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
  3373. for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
  3374. u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
  3375. for (j = 0; j < num_modes; j++) {
  3376. if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
  3377. cfgs->module[i].trace_lvl[j].dbg_lvl =
  3378. cpu_to_le32(level);
  3379. }
  3380. }
  3381. status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
  3382. err:
  3383. dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
  3384. extfat_cmd.dma);
  3385. return status;
  3386. }
  3387. int be_cmd_get_fw_log_level(struct be_adapter *adapter)
  3388. {
  3389. struct be_dma_mem extfat_cmd;
  3390. struct be_fat_conf_params *cfgs;
  3391. int status, j;
  3392. int level = 0;
  3393. memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
  3394. extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
  3395. extfat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  3396. extfat_cmd.size, &extfat_cmd.dma,
  3397. GFP_ATOMIC);
  3398. if (!extfat_cmd.va) {
  3399. dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
  3400. __func__);
  3401. goto err;
  3402. }
  3403. status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
  3404. if (!status) {
  3405. cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
  3406. sizeof(struct be_cmd_resp_hdr));
  3407. for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
  3408. if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
  3409. level = cfgs->module[0].trace_lvl[j].dbg_lvl;
  3410. }
  3411. }
  3412. dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
  3413. extfat_cmd.dma);
  3414. err:
  3415. return level;
  3416. }
  3417. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  3418. struct be_dma_mem *cmd)
  3419. {
  3420. struct be_mcc_wrb *wrb;
  3421. struct be_cmd_req_get_ext_fat_caps *req;
  3422. int status;
  3423. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3424. return -1;
  3425. wrb = wrb_from_mbox(adapter);
  3426. if (!wrb) {
  3427. status = -EBUSY;
  3428. goto err;
  3429. }
  3430. req = cmd->va;
  3431. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3432. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  3433. cmd->size, wrb, cmd);
  3434. req->parameter_type = cpu_to_le32(1);
  3435. status = be_mbox_notify_wait(adapter);
  3436. err:
  3437. mutex_unlock(&adapter->mbox_lock);
  3438. return status;
  3439. }
  3440. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  3441. struct be_dma_mem *cmd,
  3442. struct be_fat_conf_params *configs)
  3443. {
  3444. struct be_mcc_wrb *wrb;
  3445. struct be_cmd_req_set_ext_fat_caps *req;
  3446. int status;
  3447. spin_lock_bh(&adapter->mcc_lock);
  3448. wrb = wrb_from_mccq(adapter);
  3449. if (!wrb) {
  3450. status = -EBUSY;
  3451. goto err;
  3452. }
  3453. req = cmd->va;
  3454. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  3455. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3456. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  3457. cmd->size, wrb, cmd);
  3458. status = be_mcc_notify_wait(adapter);
  3459. err:
  3460. spin_unlock_bh(&adapter->mcc_lock);
  3461. return status;
  3462. }
  3463. int be_cmd_query_port_name(struct be_adapter *adapter)
  3464. {
  3465. struct be_cmd_req_get_port_name *req;
  3466. struct be_mcc_wrb *wrb;
  3467. int status;
  3468. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3469. return -1;
  3470. wrb = wrb_from_mbox(adapter);
  3471. req = embedded_payload(wrb);
  3472. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3473. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  3474. NULL);
  3475. if (!BEx_chip(adapter))
  3476. req->hdr.version = 1;
  3477. status = be_mbox_notify_wait(adapter);
  3478. if (!status) {
  3479. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  3480. adapter->port_name = resp->port_name[adapter->hba_port_num];
  3481. } else {
  3482. adapter->port_name = adapter->hba_port_num + '0';
  3483. }
  3484. mutex_unlock(&adapter->mbox_lock);
  3485. return status;
  3486. }
  3487. /* When more than 1 NIC descriptor is present in the descriptor list,
  3488. * the caller must specify the pf_num to obtain the NIC descriptor
  3489. * corresponding to its pci function.
  3490. * get_vft must be true when the caller wants the VF-template desc of the
  3491. * PF-pool.
  3492. * The pf_num should be set to PF_NUM_IGNORE when the caller knows
  3493. * that only it's NIC descriptor is present in the descriptor list.
  3494. */
  3495. static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
  3496. bool get_vft, u8 pf_num)
  3497. {
  3498. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  3499. struct be_nic_res_desc *nic;
  3500. int i;
  3501. for (i = 0; i < desc_count; i++) {
  3502. if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
  3503. hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
  3504. nic = (struct be_nic_res_desc *)hdr;
  3505. if ((pf_num == PF_NUM_IGNORE ||
  3506. nic->pf_num == pf_num) &&
  3507. (!get_vft || nic->flags & BIT(VFT_SHIFT)))
  3508. return nic;
  3509. }
  3510. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  3511. hdr = (void *)hdr + hdr->desc_len;
  3512. }
  3513. return NULL;
  3514. }
  3515. static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count,
  3516. u8 pf_num)
  3517. {
  3518. return be_get_nic_desc(buf, desc_count, true, pf_num);
  3519. }
  3520. static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count,
  3521. u8 pf_num)
  3522. {
  3523. return be_get_nic_desc(buf, desc_count, false, pf_num);
  3524. }
  3525. static struct be_pcie_res_desc *be_get_pcie_desc(u8 *buf, u32 desc_count,
  3526. u8 pf_num)
  3527. {
  3528. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  3529. struct be_pcie_res_desc *pcie;
  3530. int i;
  3531. for (i = 0; i < desc_count; i++) {
  3532. if (hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
  3533. hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1) {
  3534. pcie = (struct be_pcie_res_desc *)hdr;
  3535. if (pcie->pf_num == pf_num)
  3536. return pcie;
  3537. }
  3538. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  3539. hdr = (void *)hdr + hdr->desc_len;
  3540. }
  3541. return NULL;
  3542. }
  3543. static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
  3544. {
  3545. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  3546. int i;
  3547. for (i = 0; i < desc_count; i++) {
  3548. if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
  3549. return (struct be_port_res_desc *)hdr;
  3550. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  3551. hdr = (void *)hdr + hdr->desc_len;
  3552. }
  3553. return NULL;
  3554. }
  3555. static void be_copy_nic_desc(struct be_resources *res,
  3556. struct be_nic_res_desc *desc)
  3557. {
  3558. res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
  3559. res->max_vlans = le16_to_cpu(desc->vlan_count);
  3560. res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  3561. res->max_tx_qs = le16_to_cpu(desc->txq_count);
  3562. res->max_rss_qs = le16_to_cpu(desc->rssq_count);
  3563. res->max_rx_qs = le16_to_cpu(desc->rq_count);
  3564. res->max_evt_qs = le16_to_cpu(desc->eq_count);
  3565. res->max_cq_count = le16_to_cpu(desc->cq_count);
  3566. res->max_iface_count = le16_to_cpu(desc->iface_count);
  3567. res->max_mcc_count = le16_to_cpu(desc->mcc_count);
  3568. /* Clear flags that driver is not interested in */
  3569. res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
  3570. BE_IF_CAP_FLAGS_WANT;
  3571. }
  3572. /* Uses Mbox */
  3573. int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
  3574. {
  3575. struct be_mcc_wrb *wrb;
  3576. struct be_cmd_req_get_func_config *req;
  3577. int status;
  3578. struct be_dma_mem cmd;
  3579. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3580. return -1;
  3581. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3582. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  3583. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  3584. GFP_ATOMIC);
  3585. if (!cmd.va) {
  3586. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  3587. status = -ENOMEM;
  3588. goto err;
  3589. }
  3590. wrb = wrb_from_mbox(adapter);
  3591. if (!wrb) {
  3592. status = -EBUSY;
  3593. goto err;
  3594. }
  3595. req = cmd.va;
  3596. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3597. OPCODE_COMMON_GET_FUNC_CONFIG,
  3598. cmd.size, wrb, &cmd);
  3599. if (skyhawk_chip(adapter))
  3600. req->hdr.version = 1;
  3601. status = be_mbox_notify_wait(adapter);
  3602. if (!status) {
  3603. struct be_cmd_resp_get_func_config *resp = cmd.va;
  3604. u32 desc_count = le32_to_cpu(resp->desc_count);
  3605. struct be_nic_res_desc *desc;
  3606. /* GET_FUNC_CONFIG returns resource descriptors of the
  3607. * current function only. So, pf_num should be set to
  3608. * PF_NUM_IGNORE.
  3609. */
  3610. desc = be_get_func_nic_desc(resp->func_param, desc_count,
  3611. PF_NUM_IGNORE);
  3612. if (!desc) {
  3613. status = -EINVAL;
  3614. goto err;
  3615. }
  3616. /* Store pf_num & vf_num for later use in GET_PROFILE_CONFIG */
  3617. adapter->pf_num = desc->pf_num;
  3618. adapter->vf_num = desc->vf_num;
  3619. if (res)
  3620. be_copy_nic_desc(res, desc);
  3621. }
  3622. err:
  3623. mutex_unlock(&adapter->mbox_lock);
  3624. if (cmd.va)
  3625. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
  3626. cmd.dma);
  3627. return status;
  3628. }
  3629. /* This routine returns a list of all the NIC PF_nums in the adapter */
  3630. u16 be_get_nic_pf_num_list(u8 *buf, u32 desc_count, u16 *nic_pf_nums)
  3631. {
  3632. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  3633. struct be_pcie_res_desc *pcie = NULL;
  3634. int i;
  3635. u16 nic_pf_count = 0;
  3636. for (i = 0; i < desc_count; i++) {
  3637. if (hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
  3638. hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1) {
  3639. pcie = (struct be_pcie_res_desc *)hdr;
  3640. if (pcie->pf_state && (pcie->pf_type == MISSION_NIC ||
  3641. pcie->pf_type == MISSION_RDMA)) {
  3642. nic_pf_nums[nic_pf_count++] = pcie->pf_num;
  3643. }
  3644. }
  3645. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  3646. hdr = (void *)hdr + hdr->desc_len;
  3647. }
  3648. return nic_pf_count;
  3649. }
  3650. /* Will use MBOX only if MCCQ has not been created */
  3651. int be_cmd_get_profile_config(struct be_adapter *adapter,
  3652. struct be_resources *res,
  3653. struct be_port_resources *port_res,
  3654. u8 profile_type, u8 query, u8 domain)
  3655. {
  3656. struct be_cmd_resp_get_profile_config *resp;
  3657. struct be_cmd_req_get_profile_config *req;
  3658. struct be_nic_res_desc *vf_res;
  3659. struct be_pcie_res_desc *pcie;
  3660. struct be_port_res_desc *port;
  3661. struct be_nic_res_desc *nic;
  3662. struct be_mcc_wrb wrb = {0};
  3663. struct be_dma_mem cmd;
  3664. u16 desc_count;
  3665. int status;
  3666. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3667. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  3668. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  3669. GFP_ATOMIC);
  3670. if (!cmd.va)
  3671. return -ENOMEM;
  3672. req = cmd.va;
  3673. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3674. OPCODE_COMMON_GET_PROFILE_CONFIG,
  3675. cmd.size, &wrb, &cmd);
  3676. if (!lancer_chip(adapter))
  3677. req->hdr.version = 1;
  3678. req->type = profile_type;
  3679. req->hdr.domain = domain;
  3680. /* When QUERY_MODIFIABLE_FIELDS_TYPE bit is set, cmd returns the
  3681. * descriptors with all bits set to "1" for the fields which can be
  3682. * modified using SET_PROFILE_CONFIG cmd.
  3683. */
  3684. if (query == RESOURCE_MODIFIABLE)
  3685. req->type |= QUERY_MODIFIABLE_FIELDS_TYPE;
  3686. status = be_cmd_notify_wait(adapter, &wrb);
  3687. if (status)
  3688. goto err;
  3689. resp = cmd.va;
  3690. desc_count = le16_to_cpu(resp->desc_count);
  3691. if (port_res) {
  3692. u16 nic_pf_cnt = 0, i;
  3693. u16 nic_pf_num_list[MAX_NIC_FUNCS];
  3694. nic_pf_cnt = be_get_nic_pf_num_list(resp->func_param,
  3695. desc_count,
  3696. nic_pf_num_list);
  3697. for (i = 0; i < nic_pf_cnt; i++) {
  3698. nic = be_get_func_nic_desc(resp->func_param, desc_count,
  3699. nic_pf_num_list[i]);
  3700. if (nic->link_param == adapter->port_num) {
  3701. port_res->nic_pfs++;
  3702. pcie = be_get_pcie_desc(resp->func_param,
  3703. desc_count,
  3704. nic_pf_num_list[i]);
  3705. port_res->max_vfs += le16_to_cpu(pcie->num_vfs);
  3706. }
  3707. }
  3708. return status;
  3709. }
  3710. pcie = be_get_pcie_desc(resp->func_param, desc_count,
  3711. adapter->pf_num);
  3712. if (pcie)
  3713. res->max_vfs = le16_to_cpu(pcie->num_vfs);
  3714. port = be_get_port_desc(resp->func_param, desc_count);
  3715. if (port)
  3716. adapter->mc_type = port->mc_type;
  3717. nic = be_get_func_nic_desc(resp->func_param, desc_count,
  3718. adapter->pf_num);
  3719. if (nic)
  3720. be_copy_nic_desc(res, nic);
  3721. vf_res = be_get_vft_desc(resp->func_param, desc_count,
  3722. adapter->pf_num);
  3723. if (vf_res)
  3724. res->vf_if_cap_flags = vf_res->cap_flags;
  3725. err:
  3726. if (cmd.va)
  3727. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
  3728. cmd.dma);
  3729. return status;
  3730. }
  3731. /* Will use MBOX only if MCCQ has not been created */
  3732. static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
  3733. int size, int count, u8 version, u8 domain)
  3734. {
  3735. struct be_cmd_req_set_profile_config *req;
  3736. struct be_mcc_wrb wrb = {0};
  3737. struct be_dma_mem cmd;
  3738. int status;
  3739. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3740. cmd.size = sizeof(struct be_cmd_req_set_profile_config);
  3741. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  3742. GFP_ATOMIC);
  3743. if (!cmd.va)
  3744. return -ENOMEM;
  3745. req = cmd.va;
  3746. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3747. OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
  3748. &wrb, &cmd);
  3749. req->hdr.version = version;
  3750. req->hdr.domain = domain;
  3751. req->desc_count = cpu_to_le32(count);
  3752. memcpy(req->desc, desc, size);
  3753. status = be_cmd_notify_wait(adapter, &wrb);
  3754. if (cmd.va)
  3755. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
  3756. cmd.dma);
  3757. return status;
  3758. }
  3759. /* Mark all fields invalid */
  3760. void be_reset_nic_desc(struct be_nic_res_desc *nic)
  3761. {
  3762. memset(nic, 0, sizeof(*nic));
  3763. nic->unicast_mac_count = 0xFFFF;
  3764. nic->mcc_count = 0xFFFF;
  3765. nic->vlan_count = 0xFFFF;
  3766. nic->mcast_mac_count = 0xFFFF;
  3767. nic->txq_count = 0xFFFF;
  3768. nic->rq_count = 0xFFFF;
  3769. nic->rssq_count = 0xFFFF;
  3770. nic->lro_count = 0xFFFF;
  3771. nic->cq_count = 0xFFFF;
  3772. nic->toe_conn_count = 0xFFFF;
  3773. nic->eq_count = 0xFFFF;
  3774. nic->iface_count = 0xFFFF;
  3775. nic->link_param = 0xFF;
  3776. nic->channel_id_param = cpu_to_le16(0xF000);
  3777. nic->acpi_params = 0xFF;
  3778. nic->wol_param = 0x0F;
  3779. nic->tunnel_iface_count = 0xFFFF;
  3780. nic->direct_tenant_iface_count = 0xFFFF;
  3781. nic->bw_min = 0xFFFFFFFF;
  3782. nic->bw_max = 0xFFFFFFFF;
  3783. }
  3784. /* Mark all fields invalid */
  3785. static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
  3786. {
  3787. memset(pcie, 0, sizeof(*pcie));
  3788. pcie->sriov_state = 0xFF;
  3789. pcie->pf_state = 0xFF;
  3790. pcie->pf_type = 0xFF;
  3791. pcie->num_vfs = 0xFFFF;
  3792. }
  3793. int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
  3794. u8 domain)
  3795. {
  3796. struct be_nic_res_desc nic_desc;
  3797. u32 bw_percent;
  3798. u16 version = 0;
  3799. if (BE3_chip(adapter))
  3800. return be_cmd_set_qos(adapter, max_rate / 10, domain);
  3801. be_reset_nic_desc(&nic_desc);
  3802. nic_desc.pf_num = adapter->pf_num;
  3803. nic_desc.vf_num = domain;
  3804. nic_desc.bw_min = 0;
  3805. if (lancer_chip(adapter)) {
  3806. nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
  3807. nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
  3808. nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
  3809. (1 << NOSV_SHIFT);
  3810. nic_desc.bw_max = cpu_to_le32(max_rate / 10);
  3811. } else {
  3812. version = 1;
  3813. nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
  3814. nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3815. nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3816. bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
  3817. nic_desc.bw_max = cpu_to_le32(bw_percent);
  3818. }
  3819. return be_cmd_set_profile_config(adapter, &nic_desc,
  3820. nic_desc.hdr.desc_len,
  3821. 1, version, domain);
  3822. }
  3823. int be_cmd_set_sriov_config(struct be_adapter *adapter,
  3824. struct be_resources pool_res, u16 num_vfs,
  3825. struct be_resources *vft_res)
  3826. {
  3827. struct {
  3828. struct be_pcie_res_desc pcie;
  3829. struct be_nic_res_desc nic_vft;
  3830. } __packed desc;
  3831. /* PF PCIE descriptor */
  3832. be_reset_pcie_desc(&desc.pcie);
  3833. desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
  3834. desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3835. desc.pcie.flags = BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
  3836. desc.pcie.pf_num = adapter->pdev->devfn;
  3837. desc.pcie.sriov_state = num_vfs ? 1 : 0;
  3838. desc.pcie.num_vfs = cpu_to_le16(num_vfs);
  3839. /* VF NIC Template descriptor */
  3840. be_reset_nic_desc(&desc.nic_vft);
  3841. desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
  3842. desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3843. desc.nic_vft.flags = vft_res->flags | BIT(VFT_SHIFT) |
  3844. BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
  3845. desc.nic_vft.pf_num = adapter->pdev->devfn;
  3846. desc.nic_vft.vf_num = 0;
  3847. desc.nic_vft.cap_flags = cpu_to_le32(vft_res->vf_if_cap_flags);
  3848. desc.nic_vft.rq_count = cpu_to_le16(vft_res->max_rx_qs);
  3849. desc.nic_vft.txq_count = cpu_to_le16(vft_res->max_tx_qs);
  3850. desc.nic_vft.rssq_count = cpu_to_le16(vft_res->max_rss_qs);
  3851. desc.nic_vft.cq_count = cpu_to_le16(vft_res->max_cq_count);
  3852. if (vft_res->max_uc_mac)
  3853. desc.nic_vft.unicast_mac_count =
  3854. cpu_to_le16(vft_res->max_uc_mac);
  3855. if (vft_res->max_vlans)
  3856. desc.nic_vft.vlan_count = cpu_to_le16(vft_res->max_vlans);
  3857. if (vft_res->max_iface_count)
  3858. desc.nic_vft.iface_count =
  3859. cpu_to_le16(vft_res->max_iface_count);
  3860. if (vft_res->max_mcc_count)
  3861. desc.nic_vft.mcc_count = cpu_to_le16(vft_res->max_mcc_count);
  3862. return be_cmd_set_profile_config(adapter, &desc,
  3863. 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
  3864. }
  3865. int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
  3866. {
  3867. struct be_mcc_wrb *wrb;
  3868. struct be_cmd_req_manage_iface_filters *req;
  3869. int status;
  3870. if (iface == 0xFFFFFFFF)
  3871. return -1;
  3872. spin_lock_bh(&adapter->mcc_lock);
  3873. wrb = wrb_from_mccq(adapter);
  3874. if (!wrb) {
  3875. status = -EBUSY;
  3876. goto err;
  3877. }
  3878. req = embedded_payload(wrb);
  3879. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3880. OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
  3881. wrb, NULL);
  3882. req->op = op;
  3883. req->target_iface_id = cpu_to_le32(iface);
  3884. status = be_mcc_notify_wait(adapter);
  3885. err:
  3886. spin_unlock_bh(&adapter->mcc_lock);
  3887. return status;
  3888. }
  3889. int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
  3890. {
  3891. struct be_port_res_desc port_desc;
  3892. memset(&port_desc, 0, sizeof(port_desc));
  3893. port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
  3894. port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3895. port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3896. port_desc.link_num = adapter->hba_port_num;
  3897. if (port) {
  3898. port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
  3899. (1 << RCVID_SHIFT);
  3900. port_desc.nv_port = swab16(port);
  3901. } else {
  3902. port_desc.nv_flags = NV_TYPE_DISABLED;
  3903. port_desc.nv_port = 0;
  3904. }
  3905. return be_cmd_set_profile_config(adapter, &port_desc,
  3906. RESOURCE_DESC_SIZE_V1, 1, 1, 0);
  3907. }
  3908. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  3909. int vf_num)
  3910. {
  3911. struct be_mcc_wrb *wrb;
  3912. struct be_cmd_req_get_iface_list *req;
  3913. struct be_cmd_resp_get_iface_list *resp;
  3914. int status;
  3915. spin_lock_bh(&adapter->mcc_lock);
  3916. wrb = wrb_from_mccq(adapter);
  3917. if (!wrb) {
  3918. status = -EBUSY;
  3919. goto err;
  3920. }
  3921. req = embedded_payload(wrb);
  3922. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3923. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  3924. wrb, NULL);
  3925. req->hdr.domain = vf_num + 1;
  3926. status = be_mcc_notify_wait(adapter);
  3927. if (!status) {
  3928. resp = (struct be_cmd_resp_get_iface_list *)req;
  3929. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  3930. }
  3931. err:
  3932. spin_unlock_bh(&adapter->mcc_lock);
  3933. return status;
  3934. }
  3935. static int lancer_wait_idle(struct be_adapter *adapter)
  3936. {
  3937. #define SLIPORT_IDLE_TIMEOUT 30
  3938. u32 reg_val;
  3939. int status = 0, i;
  3940. for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
  3941. reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
  3942. if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
  3943. break;
  3944. ssleep(1);
  3945. }
  3946. if (i == SLIPORT_IDLE_TIMEOUT)
  3947. status = -1;
  3948. return status;
  3949. }
  3950. int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
  3951. {
  3952. int status = 0;
  3953. status = lancer_wait_idle(adapter);
  3954. if (status)
  3955. return status;
  3956. iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
  3957. return status;
  3958. }
  3959. /* Routine to check whether dump image is present or not */
  3960. bool dump_present(struct be_adapter *adapter)
  3961. {
  3962. u32 sliport_status = 0;
  3963. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  3964. return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
  3965. }
  3966. int lancer_initiate_dump(struct be_adapter *adapter)
  3967. {
  3968. struct device *dev = &adapter->pdev->dev;
  3969. int status;
  3970. if (dump_present(adapter)) {
  3971. dev_info(dev, "Previous dump not cleared, not forcing dump\n");
  3972. return -EEXIST;
  3973. }
  3974. /* give firmware reset and diagnostic dump */
  3975. status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
  3976. PHYSDEV_CONTROL_DD_MASK);
  3977. if (status < 0) {
  3978. dev_err(dev, "FW reset failed\n");
  3979. return status;
  3980. }
  3981. status = lancer_wait_idle(adapter);
  3982. if (status)
  3983. return status;
  3984. if (!dump_present(adapter)) {
  3985. dev_err(dev, "FW dump not generated\n");
  3986. return -EIO;
  3987. }
  3988. return 0;
  3989. }
  3990. int lancer_delete_dump(struct be_adapter *adapter)
  3991. {
  3992. int status;
  3993. status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
  3994. return be_cmd_status(status);
  3995. }
  3996. /* Uses sync mcc */
  3997. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  3998. {
  3999. struct be_mcc_wrb *wrb;
  4000. struct be_cmd_enable_disable_vf *req;
  4001. int status;
  4002. if (BEx_chip(adapter))
  4003. return 0;
  4004. spin_lock_bh(&adapter->mcc_lock);
  4005. wrb = wrb_from_mccq(adapter);
  4006. if (!wrb) {
  4007. status = -EBUSY;
  4008. goto err;
  4009. }
  4010. req = embedded_payload(wrb);
  4011. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  4012. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  4013. wrb, NULL);
  4014. req->hdr.domain = domain;
  4015. req->enable = 1;
  4016. status = be_mcc_notify_wait(adapter);
  4017. err:
  4018. spin_unlock_bh(&adapter->mcc_lock);
  4019. return status;
  4020. }
  4021. int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
  4022. {
  4023. struct be_mcc_wrb *wrb;
  4024. struct be_cmd_req_intr_set *req;
  4025. int status;
  4026. if (mutex_lock_interruptible(&adapter->mbox_lock))
  4027. return -1;
  4028. wrb = wrb_from_mbox(adapter);
  4029. req = embedded_payload(wrb);
  4030. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  4031. OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
  4032. wrb, NULL);
  4033. req->intr_enabled = intr_enable;
  4034. status = be_mbox_notify_wait(adapter);
  4035. mutex_unlock(&adapter->mbox_lock);
  4036. return status;
  4037. }
  4038. /* Uses MBOX */
  4039. int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
  4040. {
  4041. struct be_cmd_req_get_active_profile *req;
  4042. struct be_mcc_wrb *wrb;
  4043. int status;
  4044. if (mutex_lock_interruptible(&adapter->mbox_lock))
  4045. return -1;
  4046. wrb = wrb_from_mbox(adapter);
  4047. if (!wrb) {
  4048. status = -EBUSY;
  4049. goto err;
  4050. }
  4051. req = embedded_payload(wrb);
  4052. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  4053. OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
  4054. wrb, NULL);
  4055. status = be_mbox_notify_wait(adapter);
  4056. if (!status) {
  4057. struct be_cmd_resp_get_active_profile *resp =
  4058. embedded_payload(wrb);
  4059. *profile_id = le16_to_cpu(resp->active_profile_id);
  4060. }
  4061. err:
  4062. mutex_unlock(&adapter->mbox_lock);
  4063. return status;
  4064. }
  4065. int __be_cmd_set_logical_link_config(struct be_adapter *adapter,
  4066. int link_state, int version, u8 domain)
  4067. {
  4068. struct be_mcc_wrb *wrb;
  4069. struct be_cmd_req_set_ll_link *req;
  4070. int status;
  4071. spin_lock_bh(&adapter->mcc_lock);
  4072. wrb = wrb_from_mccq(adapter);
  4073. if (!wrb) {
  4074. status = -EBUSY;
  4075. goto err;
  4076. }
  4077. req = embedded_payload(wrb);
  4078. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  4079. OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
  4080. sizeof(*req), wrb, NULL);
  4081. req->hdr.version = version;
  4082. req->hdr.domain = domain;
  4083. if (link_state == IFLA_VF_LINK_STATE_ENABLE ||
  4084. link_state == IFLA_VF_LINK_STATE_AUTO)
  4085. req->link_config |= PLINK_ENABLE;
  4086. if (link_state == IFLA_VF_LINK_STATE_AUTO)
  4087. req->link_config |= PLINK_TRACK;
  4088. status = be_mcc_notify_wait(adapter);
  4089. err:
  4090. spin_unlock_bh(&adapter->mcc_lock);
  4091. return status;
  4092. }
  4093. int be_cmd_set_logical_link_config(struct be_adapter *adapter,
  4094. int link_state, u8 domain)
  4095. {
  4096. int status;
  4097. if (BEx_chip(adapter))
  4098. return -EOPNOTSUPP;
  4099. status = __be_cmd_set_logical_link_config(adapter, link_state,
  4100. 2, domain);
  4101. /* Version 2 of the command will not be recognized by older FW.
  4102. * On such a failure issue version 1 of the command.
  4103. */
  4104. if (base_status(status) == MCC_STATUS_ILLEGAL_REQUEST)
  4105. status = __be_cmd_set_logical_link_config(adapter, link_state,
  4106. 1, domain);
  4107. return status;
  4108. }
  4109. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  4110. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  4111. {
  4112. struct be_adapter *adapter = netdev_priv(netdev_handle);
  4113. struct be_mcc_wrb *wrb;
  4114. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
  4115. struct be_cmd_req_hdr *req;
  4116. struct be_cmd_resp_hdr *resp;
  4117. int status;
  4118. spin_lock_bh(&adapter->mcc_lock);
  4119. wrb = wrb_from_mccq(adapter);
  4120. if (!wrb) {
  4121. status = -EBUSY;
  4122. goto err;
  4123. }
  4124. req = embedded_payload(wrb);
  4125. resp = embedded_payload(wrb);
  4126. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  4127. hdr->opcode, wrb_payload_size, wrb, NULL);
  4128. memcpy(req, wrb_payload, wrb_payload_size);
  4129. be_dws_cpu_to_le(req, wrb_payload_size);
  4130. status = be_mcc_notify_wait(adapter);
  4131. if (cmd_status)
  4132. *cmd_status = (status & 0xffff);
  4133. if (ext_status)
  4134. *ext_status = 0;
  4135. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  4136. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  4137. err:
  4138. spin_unlock_bh(&adapter->mcc_lock);
  4139. return status;
  4140. }
  4141. EXPORT_SYMBOL(be_roce_mcc_cmd);