bnx2x_ethtool.c 98 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668
  1. /* bnx2x_ethtool.c: QLogic Everest network driver.
  2. *
  3. * Copyright (c) 2007-2013 Broadcom Corporation
  4. * Copyright (c) 2014 QLogic Corporation
  5. * All rights reserved
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation.
  10. *
  11. * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
  12. * Written by: Eliezer Tamir
  13. * Based on code from Michael Chan's bnx2 driver
  14. * UDP CSUM errata workaround by Arik Gendelman
  15. * Slowpath and fastpath rework by Vladislav Zolotarov
  16. * Statistics and Link management by Yitchak Gertner
  17. *
  18. */
  19. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  20. #include <linux/ethtool.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/types.h>
  23. #include <linux/sched.h>
  24. #include <linux/crc32.h>
  25. #include "bnx2x.h"
  26. #include "bnx2x_cmn.h"
  27. #include "bnx2x_dump.h"
  28. #include "bnx2x_init.h"
  29. /* Note: in the format strings below %s is replaced by the queue-name which is
  30. * either its index or 'fcoe' for the fcoe queue. Make sure the format string
  31. * length does not exceed ETH_GSTRING_LEN - MAX_QUEUE_NAME_LEN + 2
  32. */
  33. #define MAX_QUEUE_NAME_LEN 4
  34. static const struct {
  35. long offset;
  36. int size;
  37. char string[ETH_GSTRING_LEN];
  38. } bnx2x_q_stats_arr[] = {
  39. /* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%s]: rx_bytes" },
  40. { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
  41. 8, "[%s]: rx_ucast_packets" },
  42. { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
  43. 8, "[%s]: rx_mcast_packets" },
  44. { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
  45. 8, "[%s]: rx_bcast_packets" },
  46. { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%s]: rx_discards" },
  47. { Q_STATS_OFFSET32(rx_err_discard_pkt),
  48. 4, "[%s]: rx_phy_ip_err_discards"},
  49. { Q_STATS_OFFSET32(rx_skb_alloc_failed),
  50. 4, "[%s]: rx_skb_alloc_discard" },
  51. { Q_STATS_OFFSET32(hw_csum_err), 4, "[%s]: rx_csum_offload_errors" },
  52. { Q_STATS_OFFSET32(driver_xoff), 4, "[%s]: tx_exhaustion_events" },
  53. { Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%s]: tx_bytes" },
  54. /* 10 */{ Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  55. 8, "[%s]: tx_ucast_packets" },
  56. { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  57. 8, "[%s]: tx_mcast_packets" },
  58. { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  59. 8, "[%s]: tx_bcast_packets" },
  60. { Q_STATS_OFFSET32(total_tpa_aggregations_hi),
  61. 8, "[%s]: tpa_aggregations" },
  62. { Q_STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  63. 8, "[%s]: tpa_aggregated_frames"},
  64. { Q_STATS_OFFSET32(total_tpa_bytes_hi), 8, "[%s]: tpa_bytes"},
  65. { Q_STATS_OFFSET32(driver_filtered_tx_pkt),
  66. 4, "[%s]: driver_filtered_tx_pkt" }
  67. };
  68. #define BNX2X_NUM_Q_STATS ARRAY_SIZE(bnx2x_q_stats_arr)
  69. static const struct {
  70. long offset;
  71. int size;
  72. bool is_port_stat;
  73. char string[ETH_GSTRING_LEN];
  74. } bnx2x_stats_arr[] = {
  75. /* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
  76. 8, false, "rx_bytes" },
  77. { STATS_OFFSET32(error_bytes_received_hi),
  78. 8, false, "rx_error_bytes" },
  79. { STATS_OFFSET32(total_unicast_packets_received_hi),
  80. 8, false, "rx_ucast_packets" },
  81. { STATS_OFFSET32(total_multicast_packets_received_hi),
  82. 8, false, "rx_mcast_packets" },
  83. { STATS_OFFSET32(total_broadcast_packets_received_hi),
  84. 8, false, "rx_bcast_packets" },
  85. { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
  86. 8, true, "rx_crc_errors" },
  87. { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
  88. 8, true, "rx_align_errors" },
  89. { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
  90. 8, true, "rx_undersize_packets" },
  91. { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
  92. 8, true, "rx_oversize_packets" },
  93. /* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
  94. 8, true, "rx_fragments" },
  95. { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
  96. 8, true, "rx_jabbers" },
  97. { STATS_OFFSET32(no_buff_discard_hi),
  98. 8, false, "rx_discards" },
  99. { STATS_OFFSET32(mac_filter_discard),
  100. 4, true, "rx_filtered_packets" },
  101. { STATS_OFFSET32(mf_tag_discard),
  102. 4, true, "rx_mf_tag_discard" },
  103. { STATS_OFFSET32(pfc_frames_received_hi),
  104. 8, true, "pfc_frames_received" },
  105. { STATS_OFFSET32(pfc_frames_sent_hi),
  106. 8, true, "pfc_frames_sent" },
  107. { STATS_OFFSET32(brb_drop_hi),
  108. 8, true, "rx_brb_discard" },
  109. { STATS_OFFSET32(brb_truncate_hi),
  110. 8, true, "rx_brb_truncate" },
  111. { STATS_OFFSET32(pause_frames_received_hi),
  112. 8, true, "rx_pause_frames" },
  113. { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
  114. 8, true, "rx_mac_ctrl_frames" },
  115. { STATS_OFFSET32(nig_timer_max),
  116. 4, true, "rx_constant_pause_events" },
  117. /* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
  118. 4, false, "rx_phy_ip_err_discards"},
  119. { STATS_OFFSET32(rx_skb_alloc_failed),
  120. 4, false, "rx_skb_alloc_discard" },
  121. { STATS_OFFSET32(hw_csum_err),
  122. 4, false, "rx_csum_offload_errors" },
  123. { STATS_OFFSET32(driver_xoff),
  124. 4, false, "tx_exhaustion_events" },
  125. { STATS_OFFSET32(total_bytes_transmitted_hi),
  126. 8, false, "tx_bytes" },
  127. { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
  128. 8, true, "tx_error_bytes" },
  129. { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  130. 8, false, "tx_ucast_packets" },
  131. { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  132. 8, false, "tx_mcast_packets" },
  133. { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  134. 8, false, "tx_bcast_packets" },
  135. { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
  136. 8, true, "tx_mac_errors" },
  137. { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
  138. 8, true, "tx_carrier_errors" },
  139. /* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
  140. 8, true, "tx_single_collisions" },
  141. { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
  142. 8, true, "tx_multi_collisions" },
  143. { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
  144. 8, true, "tx_deferred" },
  145. { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
  146. 8, true, "tx_excess_collisions" },
  147. { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
  148. 8, true, "tx_late_collisions" },
  149. { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
  150. 8, true, "tx_total_collisions" },
  151. { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
  152. 8, true, "tx_64_byte_packets" },
  153. { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
  154. 8, true, "tx_65_to_127_byte_packets" },
  155. { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
  156. 8, true, "tx_128_to_255_byte_packets" },
  157. { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
  158. 8, true, "tx_256_to_511_byte_packets" },
  159. /* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
  160. 8, true, "tx_512_to_1023_byte_packets" },
  161. { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
  162. 8, true, "tx_1024_to_1522_byte_packets" },
  163. { STATS_OFFSET32(etherstatspktsover1522octets_hi),
  164. 8, true, "tx_1523_to_9022_byte_packets" },
  165. { STATS_OFFSET32(pause_frames_sent_hi),
  166. 8, true, "tx_pause_frames" },
  167. { STATS_OFFSET32(total_tpa_aggregations_hi),
  168. 8, false, "tpa_aggregations" },
  169. { STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  170. 8, false, "tpa_aggregated_frames"},
  171. { STATS_OFFSET32(total_tpa_bytes_hi),
  172. 8, false, "tpa_bytes"},
  173. { STATS_OFFSET32(recoverable_error),
  174. 4, false, "recoverable_errors" },
  175. { STATS_OFFSET32(unrecoverable_error),
  176. 4, false, "unrecoverable_errors" },
  177. { STATS_OFFSET32(driver_filtered_tx_pkt),
  178. 4, false, "driver_filtered_tx_pkt" },
  179. { STATS_OFFSET32(eee_tx_lpi),
  180. 4, true, "Tx LPI entry count"}
  181. };
  182. #define BNX2X_NUM_STATS ARRAY_SIZE(bnx2x_stats_arr)
  183. static int bnx2x_get_port_type(struct bnx2x *bp)
  184. {
  185. int port_type;
  186. u32 phy_idx = bnx2x_get_cur_phy_idx(bp);
  187. switch (bp->link_params.phy[phy_idx].media_type) {
  188. case ETH_PHY_SFPP_10G_FIBER:
  189. case ETH_PHY_SFP_1G_FIBER:
  190. case ETH_PHY_XFP_FIBER:
  191. case ETH_PHY_KR:
  192. case ETH_PHY_CX4:
  193. port_type = PORT_FIBRE;
  194. break;
  195. case ETH_PHY_DA_TWINAX:
  196. port_type = PORT_DA;
  197. break;
  198. case ETH_PHY_BASE_T:
  199. port_type = PORT_TP;
  200. break;
  201. case ETH_PHY_NOT_PRESENT:
  202. port_type = PORT_NONE;
  203. break;
  204. case ETH_PHY_UNSPECIFIED:
  205. default:
  206. port_type = PORT_OTHER;
  207. break;
  208. }
  209. return port_type;
  210. }
  211. static int bnx2x_get_vf_settings(struct net_device *dev,
  212. struct ethtool_cmd *cmd)
  213. {
  214. struct bnx2x *bp = netdev_priv(dev);
  215. if (bp->state == BNX2X_STATE_OPEN) {
  216. if (test_bit(BNX2X_LINK_REPORT_FD,
  217. &bp->vf_link_vars.link_report_flags))
  218. cmd->duplex = DUPLEX_FULL;
  219. else
  220. cmd->duplex = DUPLEX_HALF;
  221. ethtool_cmd_speed_set(cmd, bp->vf_link_vars.line_speed);
  222. } else {
  223. cmd->duplex = DUPLEX_UNKNOWN;
  224. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  225. }
  226. cmd->port = PORT_OTHER;
  227. cmd->phy_address = 0;
  228. cmd->transceiver = XCVR_INTERNAL;
  229. cmd->autoneg = AUTONEG_DISABLE;
  230. cmd->maxtxpkt = 0;
  231. cmd->maxrxpkt = 0;
  232. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  233. " supported 0x%x advertising 0x%x speed %u\n"
  234. " duplex %d port %d phy_address %d transceiver %d\n"
  235. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  236. cmd->cmd, cmd->supported, cmd->advertising,
  237. ethtool_cmd_speed(cmd),
  238. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  239. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  240. return 0;
  241. }
  242. static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  243. {
  244. struct bnx2x *bp = netdev_priv(dev);
  245. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  246. u32 media_type;
  247. /* Dual Media boards present all available port types */
  248. cmd->supported = bp->port.supported[cfg_idx] |
  249. (bp->port.supported[cfg_idx ^ 1] &
  250. (SUPPORTED_TP | SUPPORTED_FIBRE));
  251. cmd->advertising = bp->port.advertising[cfg_idx];
  252. media_type = bp->link_params.phy[bnx2x_get_cur_phy_idx(bp)].media_type;
  253. if (media_type == ETH_PHY_SFP_1G_FIBER) {
  254. cmd->supported &= ~(SUPPORTED_10000baseT_Full);
  255. cmd->advertising &= ~(ADVERTISED_10000baseT_Full);
  256. }
  257. if ((bp->state == BNX2X_STATE_OPEN) && bp->link_vars.link_up &&
  258. !(bp->flags & MF_FUNC_DIS)) {
  259. cmd->duplex = bp->link_vars.duplex;
  260. if (IS_MF(bp) && !BP_NOMCP(bp))
  261. ethtool_cmd_speed_set(cmd, bnx2x_get_mf_speed(bp));
  262. else
  263. ethtool_cmd_speed_set(cmd, bp->link_vars.line_speed);
  264. } else {
  265. cmd->duplex = DUPLEX_UNKNOWN;
  266. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  267. }
  268. cmd->port = bnx2x_get_port_type(bp);
  269. cmd->phy_address = bp->mdio.prtad;
  270. cmd->transceiver = XCVR_INTERNAL;
  271. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG)
  272. cmd->autoneg = AUTONEG_ENABLE;
  273. else
  274. cmd->autoneg = AUTONEG_DISABLE;
  275. /* Publish LP advertised speeds and FC */
  276. if (bp->link_vars.link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  277. u32 status = bp->link_vars.link_status;
  278. cmd->lp_advertising |= ADVERTISED_Autoneg;
  279. if (status & LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE)
  280. cmd->lp_advertising |= ADVERTISED_Pause;
  281. if (status & LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE)
  282. cmd->lp_advertising |= ADVERTISED_Asym_Pause;
  283. if (status & LINK_STATUS_LINK_PARTNER_10THD_CAPABLE)
  284. cmd->lp_advertising |= ADVERTISED_10baseT_Half;
  285. if (status & LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE)
  286. cmd->lp_advertising |= ADVERTISED_10baseT_Full;
  287. if (status & LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE)
  288. cmd->lp_advertising |= ADVERTISED_100baseT_Half;
  289. if (status & LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE)
  290. cmd->lp_advertising |= ADVERTISED_100baseT_Full;
  291. if (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE)
  292. cmd->lp_advertising |= ADVERTISED_1000baseT_Half;
  293. if (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) {
  294. if (media_type == ETH_PHY_KR) {
  295. cmd->lp_advertising |=
  296. ADVERTISED_1000baseKX_Full;
  297. } else {
  298. cmd->lp_advertising |=
  299. ADVERTISED_1000baseT_Full;
  300. }
  301. }
  302. if (status & LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE)
  303. cmd->lp_advertising |= ADVERTISED_2500baseX_Full;
  304. if (status & LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE) {
  305. if (media_type == ETH_PHY_KR) {
  306. cmd->lp_advertising |=
  307. ADVERTISED_10000baseKR_Full;
  308. } else {
  309. cmd->lp_advertising |=
  310. ADVERTISED_10000baseT_Full;
  311. }
  312. }
  313. if (status & LINK_STATUS_LINK_PARTNER_20GXFD_CAPABLE)
  314. cmd->lp_advertising |= ADVERTISED_20000baseKR2_Full;
  315. }
  316. cmd->maxtxpkt = 0;
  317. cmd->maxrxpkt = 0;
  318. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  319. " supported 0x%x advertising 0x%x speed %u\n"
  320. " duplex %d port %d phy_address %d transceiver %d\n"
  321. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  322. cmd->cmd, cmd->supported, cmd->advertising,
  323. ethtool_cmd_speed(cmd),
  324. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  325. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  326. return 0;
  327. }
  328. static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  329. {
  330. struct bnx2x *bp = netdev_priv(dev);
  331. u32 advertising, cfg_idx, old_multi_phy_config, new_multi_phy_config;
  332. u32 speed, phy_idx;
  333. if (IS_MF_SD(bp))
  334. return 0;
  335. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  336. " supported 0x%x advertising 0x%x speed %u\n"
  337. " duplex %d port %d phy_address %d transceiver %d\n"
  338. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  339. cmd->cmd, cmd->supported, cmd->advertising,
  340. ethtool_cmd_speed(cmd),
  341. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  342. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  343. speed = ethtool_cmd_speed(cmd);
  344. /* If received a request for an unknown duplex, assume full*/
  345. if (cmd->duplex == DUPLEX_UNKNOWN)
  346. cmd->duplex = DUPLEX_FULL;
  347. if (IS_MF_SI(bp)) {
  348. u32 part;
  349. u32 line_speed = bp->link_vars.line_speed;
  350. /* use 10G if no link detected */
  351. if (!line_speed)
  352. line_speed = 10000;
  353. if (bp->common.bc_ver < REQ_BC_VER_4_SET_MF_BW) {
  354. DP(BNX2X_MSG_ETHTOOL,
  355. "To set speed BC %X or higher is required, please upgrade BC\n",
  356. REQ_BC_VER_4_SET_MF_BW);
  357. return -EINVAL;
  358. }
  359. part = (speed * 100) / line_speed;
  360. if (line_speed < speed || !part) {
  361. DP(BNX2X_MSG_ETHTOOL,
  362. "Speed setting should be in a range from 1%% to 100%% of actual line speed\n");
  363. return -EINVAL;
  364. }
  365. if (bp->state != BNX2X_STATE_OPEN)
  366. /* store value for following "load" */
  367. bp->pending_max = part;
  368. else
  369. bnx2x_update_max_mf_config(bp, part);
  370. return 0;
  371. }
  372. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  373. old_multi_phy_config = bp->link_params.multi_phy_config;
  374. if (cmd->port != bnx2x_get_port_type(bp)) {
  375. switch (cmd->port) {
  376. case PORT_TP:
  377. if (!(bp->port.supported[0] & SUPPORTED_TP ||
  378. bp->port.supported[1] & SUPPORTED_TP)) {
  379. DP(BNX2X_MSG_ETHTOOL,
  380. "Unsupported port type\n");
  381. return -EINVAL;
  382. }
  383. bp->link_params.multi_phy_config &=
  384. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  385. if (bp->link_params.multi_phy_config &
  386. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  387. bp->link_params.multi_phy_config |=
  388. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  389. else
  390. bp->link_params.multi_phy_config |=
  391. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  392. break;
  393. case PORT_FIBRE:
  394. case PORT_DA:
  395. case PORT_NONE:
  396. if (!(bp->port.supported[0] & SUPPORTED_FIBRE ||
  397. bp->port.supported[1] & SUPPORTED_FIBRE)) {
  398. DP(BNX2X_MSG_ETHTOOL,
  399. "Unsupported port type\n");
  400. return -EINVAL;
  401. }
  402. bp->link_params.multi_phy_config &=
  403. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  404. if (bp->link_params.multi_phy_config &
  405. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  406. bp->link_params.multi_phy_config |=
  407. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  408. else
  409. bp->link_params.multi_phy_config |=
  410. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  411. break;
  412. default:
  413. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  414. return -EINVAL;
  415. }
  416. }
  417. /* Save new config in case command complete successfully */
  418. new_multi_phy_config = bp->link_params.multi_phy_config;
  419. /* Get the new cfg_idx */
  420. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  421. /* Restore old config in case command failed */
  422. bp->link_params.multi_phy_config = old_multi_phy_config;
  423. DP(BNX2X_MSG_ETHTOOL, "cfg_idx = %x\n", cfg_idx);
  424. if (cmd->autoneg == AUTONEG_ENABLE) {
  425. u32 an_supported_speed = bp->port.supported[cfg_idx];
  426. if (bp->link_params.phy[EXT_PHY1].type ==
  427. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  428. an_supported_speed |= (SUPPORTED_100baseT_Half |
  429. SUPPORTED_100baseT_Full);
  430. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  431. DP(BNX2X_MSG_ETHTOOL, "Autoneg not supported\n");
  432. return -EINVAL;
  433. }
  434. /* advertise the requested speed and duplex if supported */
  435. if (cmd->advertising & ~an_supported_speed) {
  436. DP(BNX2X_MSG_ETHTOOL,
  437. "Advertisement parameters are not supported\n");
  438. return -EINVAL;
  439. }
  440. bp->link_params.req_line_speed[cfg_idx] = SPEED_AUTO_NEG;
  441. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  442. bp->port.advertising[cfg_idx] = (ADVERTISED_Autoneg |
  443. cmd->advertising);
  444. if (cmd->advertising) {
  445. bp->link_params.speed_cap_mask[cfg_idx] = 0;
  446. if (cmd->advertising & ADVERTISED_10baseT_Half) {
  447. bp->link_params.speed_cap_mask[cfg_idx] |=
  448. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF;
  449. }
  450. if (cmd->advertising & ADVERTISED_10baseT_Full)
  451. bp->link_params.speed_cap_mask[cfg_idx] |=
  452. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL;
  453. if (cmd->advertising & ADVERTISED_100baseT_Full)
  454. bp->link_params.speed_cap_mask[cfg_idx] |=
  455. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL;
  456. if (cmd->advertising & ADVERTISED_100baseT_Half) {
  457. bp->link_params.speed_cap_mask[cfg_idx] |=
  458. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF;
  459. }
  460. if (cmd->advertising & ADVERTISED_1000baseT_Half) {
  461. bp->link_params.speed_cap_mask[cfg_idx] |=
  462. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  463. }
  464. if (cmd->advertising & (ADVERTISED_1000baseT_Full |
  465. ADVERTISED_1000baseKX_Full))
  466. bp->link_params.speed_cap_mask[cfg_idx] |=
  467. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  468. if (cmd->advertising & (ADVERTISED_10000baseT_Full |
  469. ADVERTISED_10000baseKX4_Full |
  470. ADVERTISED_10000baseKR_Full))
  471. bp->link_params.speed_cap_mask[cfg_idx] |=
  472. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G;
  473. if (cmd->advertising & ADVERTISED_20000baseKR2_Full)
  474. bp->link_params.speed_cap_mask[cfg_idx] |=
  475. PORT_HW_CFG_SPEED_CAPABILITY_D0_20G;
  476. }
  477. } else { /* forced speed */
  478. /* advertise the requested speed and duplex if supported */
  479. switch (speed) {
  480. case SPEED_10:
  481. if (cmd->duplex == DUPLEX_FULL) {
  482. if (!(bp->port.supported[cfg_idx] &
  483. SUPPORTED_10baseT_Full)) {
  484. DP(BNX2X_MSG_ETHTOOL,
  485. "10M full not supported\n");
  486. return -EINVAL;
  487. }
  488. advertising = (ADVERTISED_10baseT_Full |
  489. ADVERTISED_TP);
  490. } else {
  491. if (!(bp->port.supported[cfg_idx] &
  492. SUPPORTED_10baseT_Half)) {
  493. DP(BNX2X_MSG_ETHTOOL,
  494. "10M half not supported\n");
  495. return -EINVAL;
  496. }
  497. advertising = (ADVERTISED_10baseT_Half |
  498. ADVERTISED_TP);
  499. }
  500. break;
  501. case SPEED_100:
  502. if (cmd->duplex == DUPLEX_FULL) {
  503. if (!(bp->port.supported[cfg_idx] &
  504. SUPPORTED_100baseT_Full)) {
  505. DP(BNX2X_MSG_ETHTOOL,
  506. "100M full not supported\n");
  507. return -EINVAL;
  508. }
  509. advertising = (ADVERTISED_100baseT_Full |
  510. ADVERTISED_TP);
  511. } else {
  512. if (!(bp->port.supported[cfg_idx] &
  513. SUPPORTED_100baseT_Half)) {
  514. DP(BNX2X_MSG_ETHTOOL,
  515. "100M half not supported\n");
  516. return -EINVAL;
  517. }
  518. advertising = (ADVERTISED_100baseT_Half |
  519. ADVERTISED_TP);
  520. }
  521. break;
  522. case SPEED_1000:
  523. if (cmd->duplex != DUPLEX_FULL) {
  524. DP(BNX2X_MSG_ETHTOOL,
  525. "1G half not supported\n");
  526. return -EINVAL;
  527. }
  528. if (bp->port.supported[cfg_idx] &
  529. SUPPORTED_1000baseT_Full) {
  530. advertising = (ADVERTISED_1000baseT_Full |
  531. ADVERTISED_TP);
  532. } else if (bp->port.supported[cfg_idx] &
  533. SUPPORTED_1000baseKX_Full) {
  534. advertising = ADVERTISED_1000baseKX_Full;
  535. } else {
  536. DP(BNX2X_MSG_ETHTOOL,
  537. "1G full not supported\n");
  538. return -EINVAL;
  539. }
  540. break;
  541. case SPEED_2500:
  542. if (cmd->duplex != DUPLEX_FULL) {
  543. DP(BNX2X_MSG_ETHTOOL,
  544. "2.5G half not supported\n");
  545. return -EINVAL;
  546. }
  547. if (!(bp->port.supported[cfg_idx]
  548. & SUPPORTED_2500baseX_Full)) {
  549. DP(BNX2X_MSG_ETHTOOL,
  550. "2.5G full not supported\n");
  551. return -EINVAL;
  552. }
  553. advertising = (ADVERTISED_2500baseX_Full |
  554. ADVERTISED_TP);
  555. break;
  556. case SPEED_10000:
  557. if (cmd->duplex != DUPLEX_FULL) {
  558. DP(BNX2X_MSG_ETHTOOL,
  559. "10G half not supported\n");
  560. return -EINVAL;
  561. }
  562. phy_idx = bnx2x_get_cur_phy_idx(bp);
  563. if ((bp->port.supported[cfg_idx] &
  564. SUPPORTED_10000baseT_Full) &&
  565. (bp->link_params.phy[phy_idx].media_type !=
  566. ETH_PHY_SFP_1G_FIBER)) {
  567. advertising = (ADVERTISED_10000baseT_Full |
  568. ADVERTISED_FIBRE);
  569. } else if (bp->port.supported[cfg_idx] &
  570. SUPPORTED_10000baseKR_Full) {
  571. advertising = (ADVERTISED_10000baseKR_Full |
  572. ADVERTISED_FIBRE);
  573. } else {
  574. DP(BNX2X_MSG_ETHTOOL,
  575. "10G full not supported\n");
  576. return -EINVAL;
  577. }
  578. break;
  579. default:
  580. DP(BNX2X_MSG_ETHTOOL, "Unsupported speed %u\n", speed);
  581. return -EINVAL;
  582. }
  583. bp->link_params.req_line_speed[cfg_idx] = speed;
  584. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  585. bp->port.advertising[cfg_idx] = advertising;
  586. }
  587. DP(BNX2X_MSG_ETHTOOL, "req_line_speed %d\n"
  588. " req_duplex %d advertising 0x%x\n",
  589. bp->link_params.req_line_speed[cfg_idx],
  590. bp->link_params.req_duplex[cfg_idx],
  591. bp->port.advertising[cfg_idx]);
  592. /* Set new config */
  593. bp->link_params.multi_phy_config = new_multi_phy_config;
  594. if (netif_running(dev)) {
  595. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  596. bnx2x_force_link_reset(bp);
  597. bnx2x_link_set(bp);
  598. }
  599. return 0;
  600. }
  601. #define DUMP_ALL_PRESETS 0x1FFF
  602. #define DUMP_MAX_PRESETS 13
  603. static int __bnx2x_get_preset_regs_len(struct bnx2x *bp, u32 preset)
  604. {
  605. if (CHIP_IS_E1(bp))
  606. return dump_num_registers[0][preset-1];
  607. else if (CHIP_IS_E1H(bp))
  608. return dump_num_registers[1][preset-1];
  609. else if (CHIP_IS_E2(bp))
  610. return dump_num_registers[2][preset-1];
  611. else if (CHIP_IS_E3A0(bp))
  612. return dump_num_registers[3][preset-1];
  613. else if (CHIP_IS_E3B0(bp))
  614. return dump_num_registers[4][preset-1];
  615. else
  616. return 0;
  617. }
  618. static int __bnx2x_get_regs_len(struct bnx2x *bp)
  619. {
  620. u32 preset_idx;
  621. int regdump_len = 0;
  622. /* Calculate the total preset regs length */
  623. for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++)
  624. regdump_len += __bnx2x_get_preset_regs_len(bp, preset_idx);
  625. return regdump_len;
  626. }
  627. static int bnx2x_get_regs_len(struct net_device *dev)
  628. {
  629. struct bnx2x *bp = netdev_priv(dev);
  630. int regdump_len = 0;
  631. if (IS_VF(bp))
  632. return 0;
  633. regdump_len = __bnx2x_get_regs_len(bp);
  634. regdump_len *= 4;
  635. regdump_len += sizeof(struct dump_header);
  636. return regdump_len;
  637. }
  638. #define IS_E1_REG(chips) ((chips & DUMP_CHIP_E1) == DUMP_CHIP_E1)
  639. #define IS_E1H_REG(chips) ((chips & DUMP_CHIP_E1H) == DUMP_CHIP_E1H)
  640. #define IS_E2_REG(chips) ((chips & DUMP_CHIP_E2) == DUMP_CHIP_E2)
  641. #define IS_E3A0_REG(chips) ((chips & DUMP_CHIP_E3A0) == DUMP_CHIP_E3A0)
  642. #define IS_E3B0_REG(chips) ((chips & DUMP_CHIP_E3B0) == DUMP_CHIP_E3B0)
  643. #define IS_REG_IN_PRESET(presets, idx) \
  644. ((presets & (1 << (idx-1))) == (1 << (idx-1)))
  645. /******* Paged registers info selectors ********/
  646. static const u32 *__bnx2x_get_page_addr_ar(struct bnx2x *bp)
  647. {
  648. if (CHIP_IS_E2(bp))
  649. return page_vals_e2;
  650. else if (CHIP_IS_E3(bp))
  651. return page_vals_e3;
  652. else
  653. return NULL;
  654. }
  655. static u32 __bnx2x_get_page_reg_num(struct bnx2x *bp)
  656. {
  657. if (CHIP_IS_E2(bp))
  658. return PAGE_MODE_VALUES_E2;
  659. else if (CHIP_IS_E3(bp))
  660. return PAGE_MODE_VALUES_E3;
  661. else
  662. return 0;
  663. }
  664. static const u32 *__bnx2x_get_page_write_ar(struct bnx2x *bp)
  665. {
  666. if (CHIP_IS_E2(bp))
  667. return page_write_regs_e2;
  668. else if (CHIP_IS_E3(bp))
  669. return page_write_regs_e3;
  670. else
  671. return NULL;
  672. }
  673. static u32 __bnx2x_get_page_write_num(struct bnx2x *bp)
  674. {
  675. if (CHIP_IS_E2(bp))
  676. return PAGE_WRITE_REGS_E2;
  677. else if (CHIP_IS_E3(bp))
  678. return PAGE_WRITE_REGS_E3;
  679. else
  680. return 0;
  681. }
  682. static const struct reg_addr *__bnx2x_get_page_read_ar(struct bnx2x *bp)
  683. {
  684. if (CHIP_IS_E2(bp))
  685. return page_read_regs_e2;
  686. else if (CHIP_IS_E3(bp))
  687. return page_read_regs_e3;
  688. else
  689. return NULL;
  690. }
  691. static u32 __bnx2x_get_page_read_num(struct bnx2x *bp)
  692. {
  693. if (CHIP_IS_E2(bp))
  694. return PAGE_READ_REGS_E2;
  695. else if (CHIP_IS_E3(bp))
  696. return PAGE_READ_REGS_E3;
  697. else
  698. return 0;
  699. }
  700. static bool bnx2x_is_reg_in_chip(struct bnx2x *bp,
  701. const struct reg_addr *reg_info)
  702. {
  703. if (CHIP_IS_E1(bp))
  704. return IS_E1_REG(reg_info->chips);
  705. else if (CHIP_IS_E1H(bp))
  706. return IS_E1H_REG(reg_info->chips);
  707. else if (CHIP_IS_E2(bp))
  708. return IS_E2_REG(reg_info->chips);
  709. else if (CHIP_IS_E3A0(bp))
  710. return IS_E3A0_REG(reg_info->chips);
  711. else if (CHIP_IS_E3B0(bp))
  712. return IS_E3B0_REG(reg_info->chips);
  713. else
  714. return false;
  715. }
  716. static bool bnx2x_is_wreg_in_chip(struct bnx2x *bp,
  717. const struct wreg_addr *wreg_info)
  718. {
  719. if (CHIP_IS_E1(bp))
  720. return IS_E1_REG(wreg_info->chips);
  721. else if (CHIP_IS_E1H(bp))
  722. return IS_E1H_REG(wreg_info->chips);
  723. else if (CHIP_IS_E2(bp))
  724. return IS_E2_REG(wreg_info->chips);
  725. else if (CHIP_IS_E3A0(bp))
  726. return IS_E3A0_REG(wreg_info->chips);
  727. else if (CHIP_IS_E3B0(bp))
  728. return IS_E3B0_REG(wreg_info->chips);
  729. else
  730. return false;
  731. }
  732. /**
  733. * bnx2x_read_pages_regs - read "paged" registers
  734. *
  735. * @bp device handle
  736. * @p output buffer
  737. *
  738. * Reads "paged" memories: memories that may only be read by first writing to a
  739. * specific address ("write address") and then reading from a specific address
  740. * ("read address"). There may be more than one write address per "page" and
  741. * more than one read address per write address.
  742. */
  743. static void bnx2x_read_pages_regs(struct bnx2x *bp, u32 *p, u32 preset)
  744. {
  745. u32 i, j, k, n;
  746. /* addresses of the paged registers */
  747. const u32 *page_addr = __bnx2x_get_page_addr_ar(bp);
  748. /* number of paged registers */
  749. int num_pages = __bnx2x_get_page_reg_num(bp);
  750. /* write addresses */
  751. const u32 *write_addr = __bnx2x_get_page_write_ar(bp);
  752. /* number of write addresses */
  753. int write_num = __bnx2x_get_page_write_num(bp);
  754. /* read addresses info */
  755. const struct reg_addr *read_addr = __bnx2x_get_page_read_ar(bp);
  756. /* number of read addresses */
  757. int read_num = __bnx2x_get_page_read_num(bp);
  758. u32 addr, size;
  759. for (i = 0; i < num_pages; i++) {
  760. for (j = 0; j < write_num; j++) {
  761. REG_WR(bp, write_addr[j], page_addr[i]);
  762. for (k = 0; k < read_num; k++) {
  763. if (IS_REG_IN_PRESET(read_addr[k].presets,
  764. preset)) {
  765. size = read_addr[k].size;
  766. for (n = 0; n < size; n++) {
  767. addr = read_addr[k].addr + n*4;
  768. *p++ = REG_RD(bp, addr);
  769. }
  770. }
  771. }
  772. }
  773. }
  774. }
  775. static int __bnx2x_get_preset_regs(struct bnx2x *bp, u32 *p, u32 preset)
  776. {
  777. u32 i, j, addr;
  778. const struct wreg_addr *wreg_addr_p = NULL;
  779. if (CHIP_IS_E1(bp))
  780. wreg_addr_p = &wreg_addr_e1;
  781. else if (CHIP_IS_E1H(bp))
  782. wreg_addr_p = &wreg_addr_e1h;
  783. else if (CHIP_IS_E2(bp))
  784. wreg_addr_p = &wreg_addr_e2;
  785. else if (CHIP_IS_E3A0(bp))
  786. wreg_addr_p = &wreg_addr_e3;
  787. else if (CHIP_IS_E3B0(bp))
  788. wreg_addr_p = &wreg_addr_e3b0;
  789. /* Read the idle_chk registers */
  790. for (i = 0; i < IDLE_REGS_COUNT; i++) {
  791. if (bnx2x_is_reg_in_chip(bp, &idle_reg_addrs[i]) &&
  792. IS_REG_IN_PRESET(idle_reg_addrs[i].presets, preset)) {
  793. for (j = 0; j < idle_reg_addrs[i].size; j++)
  794. *p++ = REG_RD(bp, idle_reg_addrs[i].addr + j*4);
  795. }
  796. }
  797. /* Read the regular registers */
  798. for (i = 0; i < REGS_COUNT; i++) {
  799. if (bnx2x_is_reg_in_chip(bp, &reg_addrs[i]) &&
  800. IS_REG_IN_PRESET(reg_addrs[i].presets, preset)) {
  801. for (j = 0; j < reg_addrs[i].size; j++)
  802. *p++ = REG_RD(bp, reg_addrs[i].addr + j*4);
  803. }
  804. }
  805. /* Read the CAM registers */
  806. if (bnx2x_is_wreg_in_chip(bp, wreg_addr_p) &&
  807. IS_REG_IN_PRESET(wreg_addr_p->presets, preset)) {
  808. for (i = 0; i < wreg_addr_p->size; i++) {
  809. *p++ = REG_RD(bp, wreg_addr_p->addr + i*4);
  810. /* In case of wreg_addr register, read additional
  811. registers from read_regs array
  812. */
  813. for (j = 0; j < wreg_addr_p->read_regs_count; j++) {
  814. addr = *(wreg_addr_p->read_regs);
  815. *p++ = REG_RD(bp, addr + j*4);
  816. }
  817. }
  818. }
  819. /* Paged registers are supported in E2 & E3 only */
  820. if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp)) {
  821. /* Read "paged" registers */
  822. bnx2x_read_pages_regs(bp, p, preset);
  823. }
  824. return 0;
  825. }
  826. static void __bnx2x_get_regs(struct bnx2x *bp, u32 *p)
  827. {
  828. u32 preset_idx;
  829. /* Read all registers, by reading all preset registers */
  830. for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++) {
  831. /* Skip presets with IOR */
  832. if ((preset_idx == 2) ||
  833. (preset_idx == 5) ||
  834. (preset_idx == 8) ||
  835. (preset_idx == 11))
  836. continue;
  837. __bnx2x_get_preset_regs(bp, p, preset_idx);
  838. p += __bnx2x_get_preset_regs_len(bp, preset_idx);
  839. }
  840. }
  841. static void bnx2x_get_regs(struct net_device *dev,
  842. struct ethtool_regs *regs, void *_p)
  843. {
  844. u32 *p = _p;
  845. struct bnx2x *bp = netdev_priv(dev);
  846. struct dump_header dump_hdr = {0};
  847. regs->version = 2;
  848. memset(p, 0, regs->len);
  849. if (!netif_running(bp->dev))
  850. return;
  851. /* Disable parity attentions as long as following dump may
  852. * cause false alarms by reading never written registers. We
  853. * will re-enable parity attentions right after the dump.
  854. */
  855. bnx2x_disable_blocks_parity(bp);
  856. dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
  857. dump_hdr.preset = DUMP_ALL_PRESETS;
  858. dump_hdr.version = BNX2X_DUMP_VERSION;
  859. /* dump_meta_data presents OR of CHIP and PATH. */
  860. if (CHIP_IS_E1(bp)) {
  861. dump_hdr.dump_meta_data = DUMP_CHIP_E1;
  862. } else if (CHIP_IS_E1H(bp)) {
  863. dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
  864. } else if (CHIP_IS_E2(bp)) {
  865. dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
  866. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  867. } else if (CHIP_IS_E3A0(bp)) {
  868. dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
  869. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  870. } else if (CHIP_IS_E3B0(bp)) {
  871. dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
  872. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  873. }
  874. memcpy(p, &dump_hdr, sizeof(struct dump_header));
  875. p += dump_hdr.header_size + 1;
  876. /* This isn't really an error, but since attention handling is going
  877. * to print the GRC timeouts using this macro, we use the same.
  878. */
  879. BNX2X_ERR("Generating register dump. Might trigger harmless GRC timeouts\n");
  880. /* Actually read the registers */
  881. __bnx2x_get_regs(bp, p);
  882. /* Re-enable parity attentions */
  883. bnx2x_clear_blocks_parity(bp);
  884. bnx2x_enable_blocks_parity(bp);
  885. }
  886. static int bnx2x_get_preset_regs_len(struct net_device *dev, u32 preset)
  887. {
  888. struct bnx2x *bp = netdev_priv(dev);
  889. int regdump_len = 0;
  890. regdump_len = __bnx2x_get_preset_regs_len(bp, preset);
  891. regdump_len *= 4;
  892. regdump_len += sizeof(struct dump_header);
  893. return regdump_len;
  894. }
  895. static int bnx2x_set_dump(struct net_device *dev, struct ethtool_dump *val)
  896. {
  897. struct bnx2x *bp = netdev_priv(dev);
  898. /* Use the ethtool_dump "flag" field as the dump preset index */
  899. if (val->flag < 1 || val->flag > DUMP_MAX_PRESETS)
  900. return -EINVAL;
  901. bp->dump_preset_idx = val->flag;
  902. return 0;
  903. }
  904. static int bnx2x_get_dump_flag(struct net_device *dev,
  905. struct ethtool_dump *dump)
  906. {
  907. struct bnx2x *bp = netdev_priv(dev);
  908. dump->version = BNX2X_DUMP_VERSION;
  909. dump->flag = bp->dump_preset_idx;
  910. /* Calculate the requested preset idx length */
  911. dump->len = bnx2x_get_preset_regs_len(dev, bp->dump_preset_idx);
  912. DP(BNX2X_MSG_ETHTOOL, "Get dump preset %d length=%d\n",
  913. bp->dump_preset_idx, dump->len);
  914. return 0;
  915. }
  916. static int bnx2x_get_dump_data(struct net_device *dev,
  917. struct ethtool_dump *dump,
  918. void *buffer)
  919. {
  920. u32 *p = buffer;
  921. struct bnx2x *bp = netdev_priv(dev);
  922. struct dump_header dump_hdr = {0};
  923. /* Disable parity attentions as long as following dump may
  924. * cause false alarms by reading never written registers. We
  925. * will re-enable parity attentions right after the dump.
  926. */
  927. bnx2x_disable_blocks_parity(bp);
  928. dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
  929. dump_hdr.preset = bp->dump_preset_idx;
  930. dump_hdr.version = BNX2X_DUMP_VERSION;
  931. DP(BNX2X_MSG_ETHTOOL, "Get dump data of preset %d\n", dump_hdr.preset);
  932. /* dump_meta_data presents OR of CHIP and PATH. */
  933. if (CHIP_IS_E1(bp)) {
  934. dump_hdr.dump_meta_data = DUMP_CHIP_E1;
  935. } else if (CHIP_IS_E1H(bp)) {
  936. dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
  937. } else if (CHIP_IS_E2(bp)) {
  938. dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
  939. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  940. } else if (CHIP_IS_E3A0(bp)) {
  941. dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
  942. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  943. } else if (CHIP_IS_E3B0(bp)) {
  944. dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
  945. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  946. }
  947. memcpy(p, &dump_hdr, sizeof(struct dump_header));
  948. p += dump_hdr.header_size + 1;
  949. /* Actually read the registers */
  950. __bnx2x_get_preset_regs(bp, p, dump_hdr.preset);
  951. /* Re-enable parity attentions */
  952. bnx2x_clear_blocks_parity(bp);
  953. bnx2x_enable_blocks_parity(bp);
  954. return 0;
  955. }
  956. static void bnx2x_get_drvinfo(struct net_device *dev,
  957. struct ethtool_drvinfo *info)
  958. {
  959. struct bnx2x *bp = netdev_priv(dev);
  960. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  961. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  962. bnx2x_fill_fw_str(bp, info->fw_version, sizeof(info->fw_version));
  963. strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
  964. }
  965. static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  966. {
  967. struct bnx2x *bp = netdev_priv(dev);
  968. if (bp->flags & NO_WOL_FLAG) {
  969. wol->supported = 0;
  970. wol->wolopts = 0;
  971. } else {
  972. wol->supported = WAKE_MAGIC;
  973. if (bp->wol)
  974. wol->wolopts = WAKE_MAGIC;
  975. else
  976. wol->wolopts = 0;
  977. }
  978. memset(&wol->sopass, 0, sizeof(wol->sopass));
  979. }
  980. static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  981. {
  982. struct bnx2x *bp = netdev_priv(dev);
  983. if (wol->wolopts & ~WAKE_MAGIC) {
  984. DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
  985. return -EINVAL;
  986. }
  987. if (wol->wolopts & WAKE_MAGIC) {
  988. if (bp->flags & NO_WOL_FLAG) {
  989. DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
  990. return -EINVAL;
  991. }
  992. bp->wol = 1;
  993. } else
  994. bp->wol = 0;
  995. if (SHMEM2_HAS(bp, curr_cfg))
  996. SHMEM2_WR(bp, curr_cfg, CURR_CFG_MET_OS);
  997. return 0;
  998. }
  999. static u32 bnx2x_get_msglevel(struct net_device *dev)
  1000. {
  1001. struct bnx2x *bp = netdev_priv(dev);
  1002. return bp->msg_enable;
  1003. }
  1004. static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
  1005. {
  1006. struct bnx2x *bp = netdev_priv(dev);
  1007. if (capable(CAP_NET_ADMIN)) {
  1008. /* dump MCP trace */
  1009. if (IS_PF(bp) && (level & BNX2X_MSG_MCP))
  1010. bnx2x_fw_dump_lvl(bp, KERN_INFO);
  1011. bp->msg_enable = level;
  1012. }
  1013. }
  1014. static int bnx2x_nway_reset(struct net_device *dev)
  1015. {
  1016. struct bnx2x *bp = netdev_priv(dev);
  1017. if (!bp->port.pmf)
  1018. return 0;
  1019. if (netif_running(dev)) {
  1020. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1021. bnx2x_force_link_reset(bp);
  1022. bnx2x_link_set(bp);
  1023. }
  1024. return 0;
  1025. }
  1026. static u32 bnx2x_get_link(struct net_device *dev)
  1027. {
  1028. struct bnx2x *bp = netdev_priv(dev);
  1029. if (bp->flags & MF_FUNC_DIS || (bp->state != BNX2X_STATE_OPEN))
  1030. return 0;
  1031. if (IS_VF(bp))
  1032. return !test_bit(BNX2X_LINK_REPORT_LINK_DOWN,
  1033. &bp->vf_link_vars.link_report_flags);
  1034. return bp->link_vars.link_up;
  1035. }
  1036. static int bnx2x_get_eeprom_len(struct net_device *dev)
  1037. {
  1038. struct bnx2x *bp = netdev_priv(dev);
  1039. return bp->common.flash_size;
  1040. }
  1041. /* Per pf misc lock must be acquired before the per port mcp lock. Otherwise,
  1042. * had we done things the other way around, if two pfs from the same port would
  1043. * attempt to access nvram at the same time, we could run into a scenario such
  1044. * as:
  1045. * pf A takes the port lock.
  1046. * pf B succeeds in taking the same lock since they are from the same port.
  1047. * pf A takes the per pf misc lock. Performs eeprom access.
  1048. * pf A finishes. Unlocks the per pf misc lock.
  1049. * Pf B takes the lock and proceeds to perform it's own access.
  1050. * pf A unlocks the per port lock, while pf B is still working (!).
  1051. * mcp takes the per port lock and corrupts pf B's access (and/or has it's own
  1052. * access corrupted by pf B)
  1053. */
  1054. static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
  1055. {
  1056. int port = BP_PORT(bp);
  1057. int count, i;
  1058. u32 val;
  1059. /* acquire HW lock: protect against other PFs in PF Direct Assignment */
  1060. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  1061. /* adjust timeout for emulation/FPGA */
  1062. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1063. if (CHIP_REV_IS_SLOW(bp))
  1064. count *= 100;
  1065. /* request access to nvram interface */
  1066. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  1067. (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
  1068. for (i = 0; i < count*10; i++) {
  1069. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  1070. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
  1071. break;
  1072. udelay(5);
  1073. }
  1074. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
  1075. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1076. "cannot get access to nvram interface\n");
  1077. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  1078. return -EBUSY;
  1079. }
  1080. return 0;
  1081. }
  1082. static int bnx2x_release_nvram_lock(struct bnx2x *bp)
  1083. {
  1084. int port = BP_PORT(bp);
  1085. int count, i;
  1086. u32 val;
  1087. /* adjust timeout for emulation/FPGA */
  1088. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1089. if (CHIP_REV_IS_SLOW(bp))
  1090. count *= 100;
  1091. /* relinquish nvram interface */
  1092. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  1093. (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
  1094. for (i = 0; i < count*10; i++) {
  1095. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  1096. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
  1097. break;
  1098. udelay(5);
  1099. }
  1100. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
  1101. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1102. "cannot free access to nvram interface\n");
  1103. return -EBUSY;
  1104. }
  1105. /* release HW lock: protect against other PFs in PF Direct Assignment */
  1106. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  1107. return 0;
  1108. }
  1109. static void bnx2x_enable_nvram_access(struct bnx2x *bp)
  1110. {
  1111. u32 val;
  1112. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  1113. /* enable both bits, even on read */
  1114. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  1115. (val | MCPR_NVM_ACCESS_ENABLE_EN |
  1116. MCPR_NVM_ACCESS_ENABLE_WR_EN));
  1117. }
  1118. static void bnx2x_disable_nvram_access(struct bnx2x *bp)
  1119. {
  1120. u32 val;
  1121. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  1122. /* disable both bits, even after read */
  1123. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  1124. (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
  1125. MCPR_NVM_ACCESS_ENABLE_WR_EN)));
  1126. }
  1127. static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
  1128. u32 cmd_flags)
  1129. {
  1130. int count, i, rc;
  1131. u32 val;
  1132. /* build the command word */
  1133. cmd_flags |= MCPR_NVM_COMMAND_DOIT;
  1134. /* need to clear DONE bit separately */
  1135. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  1136. /* address of the NVRAM to read from */
  1137. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  1138. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  1139. /* issue a read command */
  1140. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  1141. /* adjust timeout for emulation/FPGA */
  1142. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1143. if (CHIP_REV_IS_SLOW(bp))
  1144. count *= 100;
  1145. /* wait for completion */
  1146. *ret_val = 0;
  1147. rc = -EBUSY;
  1148. for (i = 0; i < count; i++) {
  1149. udelay(5);
  1150. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  1151. if (val & MCPR_NVM_COMMAND_DONE) {
  1152. val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
  1153. /* we read nvram data in cpu order
  1154. * but ethtool sees it as an array of bytes
  1155. * converting to big-endian will do the work
  1156. */
  1157. *ret_val = cpu_to_be32(val);
  1158. rc = 0;
  1159. break;
  1160. }
  1161. }
  1162. if (rc == -EBUSY)
  1163. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1164. "nvram read timeout expired\n");
  1165. return rc;
  1166. }
  1167. int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
  1168. int buf_size)
  1169. {
  1170. int rc;
  1171. u32 cmd_flags;
  1172. __be32 val;
  1173. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1174. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1175. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1176. offset, buf_size);
  1177. return -EINVAL;
  1178. }
  1179. if (offset + buf_size > bp->common.flash_size) {
  1180. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1181. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1182. offset, buf_size, bp->common.flash_size);
  1183. return -EINVAL;
  1184. }
  1185. /* request access to nvram interface */
  1186. rc = bnx2x_acquire_nvram_lock(bp);
  1187. if (rc)
  1188. return rc;
  1189. /* enable access to nvram interface */
  1190. bnx2x_enable_nvram_access(bp);
  1191. /* read the first word(s) */
  1192. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1193. while ((buf_size > sizeof(u32)) && (rc == 0)) {
  1194. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  1195. memcpy(ret_buf, &val, 4);
  1196. /* advance to the next dword */
  1197. offset += sizeof(u32);
  1198. ret_buf += sizeof(u32);
  1199. buf_size -= sizeof(u32);
  1200. cmd_flags = 0;
  1201. }
  1202. if (rc == 0) {
  1203. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1204. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  1205. memcpy(ret_buf, &val, 4);
  1206. }
  1207. /* disable access to nvram interface */
  1208. bnx2x_disable_nvram_access(bp);
  1209. bnx2x_release_nvram_lock(bp);
  1210. return rc;
  1211. }
  1212. static int bnx2x_nvram_read32(struct bnx2x *bp, u32 offset, u32 *buf,
  1213. int buf_size)
  1214. {
  1215. int rc;
  1216. rc = bnx2x_nvram_read(bp, offset, (u8 *)buf, buf_size);
  1217. if (!rc) {
  1218. __be32 *be = (__be32 *)buf;
  1219. while ((buf_size -= 4) >= 0)
  1220. *buf++ = be32_to_cpu(*be++);
  1221. }
  1222. return rc;
  1223. }
  1224. static bool bnx2x_is_nvm_accessible(struct bnx2x *bp)
  1225. {
  1226. int rc = 1;
  1227. u16 pm = 0;
  1228. struct net_device *dev = pci_get_drvdata(bp->pdev);
  1229. if (bp->pdev->pm_cap)
  1230. rc = pci_read_config_word(bp->pdev,
  1231. bp->pdev->pm_cap + PCI_PM_CTRL, &pm);
  1232. if ((rc && !netif_running(dev)) ||
  1233. (!rc && ((pm & PCI_PM_CTRL_STATE_MASK) != (__force u16)PCI_D0)))
  1234. return false;
  1235. return true;
  1236. }
  1237. static int bnx2x_get_eeprom(struct net_device *dev,
  1238. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1239. {
  1240. struct bnx2x *bp = netdev_priv(dev);
  1241. if (!bnx2x_is_nvm_accessible(bp)) {
  1242. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1243. "cannot access eeprom when the interface is down\n");
  1244. return -EAGAIN;
  1245. }
  1246. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1247. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1248. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1249. eeprom->len, eeprom->len);
  1250. /* parameters already validated in ethtool_get_eeprom */
  1251. return bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  1252. }
  1253. static int bnx2x_get_module_eeprom(struct net_device *dev,
  1254. struct ethtool_eeprom *ee,
  1255. u8 *data)
  1256. {
  1257. struct bnx2x *bp = netdev_priv(dev);
  1258. int rc = -EINVAL, phy_idx;
  1259. u8 *user_data = data;
  1260. unsigned int start_addr = ee->offset, xfer_size = 0;
  1261. if (!bnx2x_is_nvm_accessible(bp)) {
  1262. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1263. "cannot access eeprom when the interface is down\n");
  1264. return -EAGAIN;
  1265. }
  1266. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1267. /* Read A0 section */
  1268. if (start_addr < ETH_MODULE_SFF_8079_LEN) {
  1269. /* Limit transfer size to the A0 section boundary */
  1270. if (start_addr + ee->len > ETH_MODULE_SFF_8079_LEN)
  1271. xfer_size = ETH_MODULE_SFF_8079_LEN - start_addr;
  1272. else
  1273. xfer_size = ee->len;
  1274. bnx2x_acquire_phy_lock(bp);
  1275. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1276. &bp->link_params,
  1277. I2C_DEV_ADDR_A0,
  1278. start_addr,
  1279. xfer_size,
  1280. user_data);
  1281. bnx2x_release_phy_lock(bp);
  1282. if (rc) {
  1283. DP(BNX2X_MSG_ETHTOOL, "Failed reading A0 section\n");
  1284. return -EINVAL;
  1285. }
  1286. user_data += xfer_size;
  1287. start_addr += xfer_size;
  1288. }
  1289. /* Read A2 section */
  1290. if ((start_addr >= ETH_MODULE_SFF_8079_LEN) &&
  1291. (start_addr < ETH_MODULE_SFF_8472_LEN)) {
  1292. xfer_size = ee->len - xfer_size;
  1293. /* Limit transfer size to the A2 section boundary */
  1294. if (start_addr + xfer_size > ETH_MODULE_SFF_8472_LEN)
  1295. xfer_size = ETH_MODULE_SFF_8472_LEN - start_addr;
  1296. start_addr -= ETH_MODULE_SFF_8079_LEN;
  1297. bnx2x_acquire_phy_lock(bp);
  1298. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1299. &bp->link_params,
  1300. I2C_DEV_ADDR_A2,
  1301. start_addr,
  1302. xfer_size,
  1303. user_data);
  1304. bnx2x_release_phy_lock(bp);
  1305. if (rc) {
  1306. DP(BNX2X_MSG_ETHTOOL, "Failed reading A2 section\n");
  1307. return -EINVAL;
  1308. }
  1309. }
  1310. return rc;
  1311. }
  1312. static int bnx2x_get_module_info(struct net_device *dev,
  1313. struct ethtool_modinfo *modinfo)
  1314. {
  1315. struct bnx2x *bp = netdev_priv(dev);
  1316. int phy_idx, rc;
  1317. u8 sff8472_comp, diag_type;
  1318. if (!bnx2x_is_nvm_accessible(bp)) {
  1319. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1320. "cannot access eeprom when the interface is down\n");
  1321. return -EAGAIN;
  1322. }
  1323. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1324. bnx2x_acquire_phy_lock(bp);
  1325. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1326. &bp->link_params,
  1327. I2C_DEV_ADDR_A0,
  1328. SFP_EEPROM_SFF_8472_COMP_ADDR,
  1329. SFP_EEPROM_SFF_8472_COMP_SIZE,
  1330. &sff8472_comp);
  1331. bnx2x_release_phy_lock(bp);
  1332. if (rc) {
  1333. DP(BNX2X_MSG_ETHTOOL, "Failed reading SFF-8472 comp field\n");
  1334. return -EINVAL;
  1335. }
  1336. bnx2x_acquire_phy_lock(bp);
  1337. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1338. &bp->link_params,
  1339. I2C_DEV_ADDR_A0,
  1340. SFP_EEPROM_DIAG_TYPE_ADDR,
  1341. SFP_EEPROM_DIAG_TYPE_SIZE,
  1342. &diag_type);
  1343. bnx2x_release_phy_lock(bp);
  1344. if (rc) {
  1345. DP(BNX2X_MSG_ETHTOOL, "Failed reading Diag Type field\n");
  1346. return -EINVAL;
  1347. }
  1348. if (!sff8472_comp ||
  1349. (diag_type & SFP_EEPROM_DIAG_ADDR_CHANGE_REQ)) {
  1350. modinfo->type = ETH_MODULE_SFF_8079;
  1351. modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
  1352. } else {
  1353. modinfo->type = ETH_MODULE_SFF_8472;
  1354. modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
  1355. }
  1356. return 0;
  1357. }
  1358. static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
  1359. u32 cmd_flags)
  1360. {
  1361. int count, i, rc;
  1362. /* build the command word */
  1363. cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
  1364. /* need to clear DONE bit separately */
  1365. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  1366. /* write the data */
  1367. REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
  1368. /* address of the NVRAM to write to */
  1369. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  1370. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  1371. /* issue the write command */
  1372. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  1373. /* adjust timeout for emulation/FPGA */
  1374. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1375. if (CHIP_REV_IS_SLOW(bp))
  1376. count *= 100;
  1377. /* wait for completion */
  1378. rc = -EBUSY;
  1379. for (i = 0; i < count; i++) {
  1380. udelay(5);
  1381. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  1382. if (val & MCPR_NVM_COMMAND_DONE) {
  1383. rc = 0;
  1384. break;
  1385. }
  1386. }
  1387. if (rc == -EBUSY)
  1388. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1389. "nvram write timeout expired\n");
  1390. return rc;
  1391. }
  1392. #define BYTE_OFFSET(offset) (8 * (offset & 0x03))
  1393. static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1394. int buf_size)
  1395. {
  1396. int rc;
  1397. u32 cmd_flags, align_offset, val;
  1398. __be32 val_be;
  1399. if (offset + buf_size > bp->common.flash_size) {
  1400. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1401. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1402. offset, buf_size, bp->common.flash_size);
  1403. return -EINVAL;
  1404. }
  1405. /* request access to nvram interface */
  1406. rc = bnx2x_acquire_nvram_lock(bp);
  1407. if (rc)
  1408. return rc;
  1409. /* enable access to nvram interface */
  1410. bnx2x_enable_nvram_access(bp);
  1411. cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
  1412. align_offset = (offset & ~0x03);
  1413. rc = bnx2x_nvram_read_dword(bp, align_offset, &val_be, cmd_flags);
  1414. if (rc == 0) {
  1415. /* nvram data is returned as an array of bytes
  1416. * convert it back to cpu order
  1417. */
  1418. val = be32_to_cpu(val_be);
  1419. val &= ~le32_to_cpu((__force __le32)
  1420. (0xff << BYTE_OFFSET(offset)));
  1421. val |= le32_to_cpu((__force __le32)
  1422. (*data_buf << BYTE_OFFSET(offset)));
  1423. rc = bnx2x_nvram_write_dword(bp, align_offset, val,
  1424. cmd_flags);
  1425. }
  1426. /* disable access to nvram interface */
  1427. bnx2x_disable_nvram_access(bp);
  1428. bnx2x_release_nvram_lock(bp);
  1429. return rc;
  1430. }
  1431. static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1432. int buf_size)
  1433. {
  1434. int rc;
  1435. u32 cmd_flags;
  1436. u32 val;
  1437. u32 written_so_far;
  1438. if (buf_size == 1) /* ethtool */
  1439. return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
  1440. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1441. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1442. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1443. offset, buf_size);
  1444. return -EINVAL;
  1445. }
  1446. if (offset + buf_size > bp->common.flash_size) {
  1447. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1448. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1449. offset, buf_size, bp->common.flash_size);
  1450. return -EINVAL;
  1451. }
  1452. /* request access to nvram interface */
  1453. rc = bnx2x_acquire_nvram_lock(bp);
  1454. if (rc)
  1455. return rc;
  1456. /* enable access to nvram interface */
  1457. bnx2x_enable_nvram_access(bp);
  1458. written_so_far = 0;
  1459. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1460. while ((written_so_far < buf_size) && (rc == 0)) {
  1461. if (written_so_far == (buf_size - sizeof(u32)))
  1462. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1463. else if (((offset + 4) % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1464. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1465. else if ((offset % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1466. cmd_flags |= MCPR_NVM_COMMAND_FIRST;
  1467. memcpy(&val, data_buf, 4);
  1468. /* Notice unlike bnx2x_nvram_read_dword() this will not
  1469. * change val using be32_to_cpu(), which causes data to flip
  1470. * if the eeprom is read and then written back. This is due
  1471. * to tools utilizing this functionality that would break
  1472. * if this would be resolved.
  1473. */
  1474. rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
  1475. /* advance to the next dword */
  1476. offset += sizeof(u32);
  1477. data_buf += sizeof(u32);
  1478. written_so_far += sizeof(u32);
  1479. /* At end of each 4Kb page, release nvram lock to allow MFW
  1480. * chance to take it for its own use.
  1481. */
  1482. if ((cmd_flags & MCPR_NVM_COMMAND_LAST) &&
  1483. (written_so_far < buf_size)) {
  1484. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1485. "Releasing NVM lock after offset 0x%x\n",
  1486. (u32)(offset - sizeof(u32)));
  1487. bnx2x_release_nvram_lock(bp);
  1488. usleep_range(1000, 2000);
  1489. rc = bnx2x_acquire_nvram_lock(bp);
  1490. if (rc)
  1491. return rc;
  1492. }
  1493. cmd_flags = 0;
  1494. }
  1495. /* disable access to nvram interface */
  1496. bnx2x_disable_nvram_access(bp);
  1497. bnx2x_release_nvram_lock(bp);
  1498. return rc;
  1499. }
  1500. static int bnx2x_set_eeprom(struct net_device *dev,
  1501. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1502. {
  1503. struct bnx2x *bp = netdev_priv(dev);
  1504. int port = BP_PORT(bp);
  1505. int rc = 0;
  1506. u32 ext_phy_config;
  1507. if (!bnx2x_is_nvm_accessible(bp)) {
  1508. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1509. "cannot access eeprom when the interface is down\n");
  1510. return -EAGAIN;
  1511. }
  1512. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1513. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1514. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1515. eeprom->len, eeprom->len);
  1516. /* parameters already validated in ethtool_set_eeprom */
  1517. /* PHY eeprom can be accessed only by the PMF */
  1518. if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
  1519. !bp->port.pmf) {
  1520. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1521. "wrong magic or interface is not pmf\n");
  1522. return -EINVAL;
  1523. }
  1524. ext_phy_config =
  1525. SHMEM_RD(bp,
  1526. dev_info.port_hw_config[port].external_phy_config);
  1527. if (eeprom->magic == 0x50485950) {
  1528. /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
  1529. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1530. bnx2x_acquire_phy_lock(bp);
  1531. rc |= bnx2x_link_reset(&bp->link_params,
  1532. &bp->link_vars, 0);
  1533. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1534. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
  1535. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1536. MISC_REGISTERS_GPIO_HIGH, port);
  1537. bnx2x_release_phy_lock(bp);
  1538. bnx2x_link_report(bp);
  1539. } else if (eeprom->magic == 0x50485952) {
  1540. /* 'PHYR' (0x50485952): re-init link after FW upgrade */
  1541. if (bp->state == BNX2X_STATE_OPEN) {
  1542. bnx2x_acquire_phy_lock(bp);
  1543. rc |= bnx2x_link_reset(&bp->link_params,
  1544. &bp->link_vars, 1);
  1545. rc |= bnx2x_phy_init(&bp->link_params,
  1546. &bp->link_vars);
  1547. bnx2x_release_phy_lock(bp);
  1548. bnx2x_calc_fc_adv(bp);
  1549. }
  1550. } else if (eeprom->magic == 0x53985943) {
  1551. /* 'PHYC' (0x53985943): PHY FW upgrade completed */
  1552. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1553. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
  1554. /* DSP Remove Download Mode */
  1555. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1556. MISC_REGISTERS_GPIO_LOW, port);
  1557. bnx2x_acquire_phy_lock(bp);
  1558. bnx2x_sfx7101_sp_sw_reset(bp,
  1559. &bp->link_params.phy[EXT_PHY1]);
  1560. /* wait 0.5 sec to allow it to run */
  1561. msleep(500);
  1562. bnx2x_ext_phy_hw_reset(bp, port);
  1563. msleep(500);
  1564. bnx2x_release_phy_lock(bp);
  1565. }
  1566. } else
  1567. rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  1568. return rc;
  1569. }
  1570. static int bnx2x_get_coalesce(struct net_device *dev,
  1571. struct ethtool_coalesce *coal)
  1572. {
  1573. struct bnx2x *bp = netdev_priv(dev);
  1574. memset(coal, 0, sizeof(struct ethtool_coalesce));
  1575. coal->rx_coalesce_usecs = bp->rx_ticks;
  1576. coal->tx_coalesce_usecs = bp->tx_ticks;
  1577. return 0;
  1578. }
  1579. static int bnx2x_set_coalesce(struct net_device *dev,
  1580. struct ethtool_coalesce *coal)
  1581. {
  1582. struct bnx2x *bp = netdev_priv(dev);
  1583. bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
  1584. if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1585. bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1586. bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
  1587. if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1588. bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1589. if (netif_running(dev))
  1590. bnx2x_update_coalesce(bp);
  1591. return 0;
  1592. }
  1593. static void bnx2x_get_ringparam(struct net_device *dev,
  1594. struct ethtool_ringparam *ering)
  1595. {
  1596. struct bnx2x *bp = netdev_priv(dev);
  1597. ering->rx_max_pending = MAX_RX_AVAIL;
  1598. if (bp->rx_ring_size)
  1599. ering->rx_pending = bp->rx_ring_size;
  1600. else
  1601. ering->rx_pending = MAX_RX_AVAIL;
  1602. ering->tx_max_pending = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
  1603. ering->tx_pending = bp->tx_ring_size;
  1604. }
  1605. static int bnx2x_set_ringparam(struct net_device *dev,
  1606. struct ethtool_ringparam *ering)
  1607. {
  1608. struct bnx2x *bp = netdev_priv(dev);
  1609. DP(BNX2X_MSG_ETHTOOL,
  1610. "set ring params command parameters: rx_pending = %d, tx_pending = %d\n",
  1611. ering->rx_pending, ering->tx_pending);
  1612. if (pci_num_vf(bp->pdev)) {
  1613. DP(BNX2X_MSG_IOV,
  1614. "VFs are enabled, can not change ring parameters\n");
  1615. return -EPERM;
  1616. }
  1617. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  1618. DP(BNX2X_MSG_ETHTOOL,
  1619. "Handling parity error recovery. Try again later\n");
  1620. return -EAGAIN;
  1621. }
  1622. if ((ering->rx_pending > MAX_RX_AVAIL) ||
  1623. (ering->rx_pending < (bp->disable_tpa ? MIN_RX_SIZE_NONTPA :
  1624. MIN_RX_SIZE_TPA)) ||
  1625. (ering->tx_pending > (IS_MF_STORAGE_ONLY(bp) ? 0 : MAX_TX_AVAIL)) ||
  1626. (ering->tx_pending <= MAX_SKB_FRAGS + 4)) {
  1627. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  1628. return -EINVAL;
  1629. }
  1630. bp->rx_ring_size = ering->rx_pending;
  1631. bp->tx_ring_size = ering->tx_pending;
  1632. return bnx2x_reload_if_running(dev);
  1633. }
  1634. static void bnx2x_get_pauseparam(struct net_device *dev,
  1635. struct ethtool_pauseparam *epause)
  1636. {
  1637. struct bnx2x *bp = netdev_priv(dev);
  1638. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1639. int cfg_reg;
  1640. epause->autoneg = (bp->link_params.req_flow_ctrl[cfg_idx] ==
  1641. BNX2X_FLOW_CTRL_AUTO);
  1642. if (!epause->autoneg)
  1643. cfg_reg = bp->link_params.req_flow_ctrl[cfg_idx];
  1644. else
  1645. cfg_reg = bp->link_params.req_fc_auto_adv;
  1646. epause->rx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_RX) ==
  1647. BNX2X_FLOW_CTRL_RX);
  1648. epause->tx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_TX) ==
  1649. BNX2X_FLOW_CTRL_TX);
  1650. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1651. " autoneg %d rx_pause %d tx_pause %d\n",
  1652. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1653. }
  1654. static int bnx2x_set_pauseparam(struct net_device *dev,
  1655. struct ethtool_pauseparam *epause)
  1656. {
  1657. struct bnx2x *bp = netdev_priv(dev);
  1658. u32 cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1659. if (IS_MF(bp))
  1660. return 0;
  1661. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1662. " autoneg %d rx_pause %d tx_pause %d\n",
  1663. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1664. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_AUTO;
  1665. if (epause->rx_pause)
  1666. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_RX;
  1667. if (epause->tx_pause)
  1668. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_TX;
  1669. if (bp->link_params.req_flow_ctrl[cfg_idx] == BNX2X_FLOW_CTRL_AUTO)
  1670. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_NONE;
  1671. if (epause->autoneg) {
  1672. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  1673. DP(BNX2X_MSG_ETHTOOL, "autoneg not supported\n");
  1674. return -EINVAL;
  1675. }
  1676. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) {
  1677. bp->link_params.req_flow_ctrl[cfg_idx] =
  1678. BNX2X_FLOW_CTRL_AUTO;
  1679. }
  1680. bp->link_params.req_fc_auto_adv = 0;
  1681. if (epause->rx_pause)
  1682. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_RX;
  1683. if (epause->tx_pause)
  1684. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_TX;
  1685. if (!bp->link_params.req_fc_auto_adv)
  1686. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_NONE;
  1687. }
  1688. DP(BNX2X_MSG_ETHTOOL,
  1689. "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl[cfg_idx]);
  1690. if (netif_running(dev)) {
  1691. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1692. bnx2x_force_link_reset(bp);
  1693. bnx2x_link_set(bp);
  1694. }
  1695. return 0;
  1696. }
  1697. static const char bnx2x_tests_str_arr[BNX2X_NUM_TESTS_SF][ETH_GSTRING_LEN] = {
  1698. "register_test (offline) ",
  1699. "memory_test (offline) ",
  1700. "int_loopback_test (offline)",
  1701. "ext_loopback_test (offline)",
  1702. "nvram_test (online) ",
  1703. "interrupt_test (online) ",
  1704. "link_test (online) "
  1705. };
  1706. enum {
  1707. BNX2X_PRI_FLAG_ISCSI,
  1708. BNX2X_PRI_FLAG_FCOE,
  1709. BNX2X_PRI_FLAG_STORAGE,
  1710. BNX2X_PRI_FLAG_LEN,
  1711. };
  1712. static const char bnx2x_private_arr[BNX2X_PRI_FLAG_LEN][ETH_GSTRING_LEN] = {
  1713. "iSCSI offload support",
  1714. "FCoE offload support",
  1715. "Storage only interface"
  1716. };
  1717. static u32 bnx2x_eee_to_adv(u32 eee_adv)
  1718. {
  1719. u32 modes = 0;
  1720. if (eee_adv & SHMEM_EEE_100M_ADV)
  1721. modes |= ADVERTISED_100baseT_Full;
  1722. if (eee_adv & SHMEM_EEE_1G_ADV)
  1723. modes |= ADVERTISED_1000baseT_Full;
  1724. if (eee_adv & SHMEM_EEE_10G_ADV)
  1725. modes |= ADVERTISED_10000baseT_Full;
  1726. return modes;
  1727. }
  1728. static u32 bnx2x_adv_to_eee(u32 modes, u32 shift)
  1729. {
  1730. u32 eee_adv = 0;
  1731. if (modes & ADVERTISED_100baseT_Full)
  1732. eee_adv |= SHMEM_EEE_100M_ADV;
  1733. if (modes & ADVERTISED_1000baseT_Full)
  1734. eee_adv |= SHMEM_EEE_1G_ADV;
  1735. if (modes & ADVERTISED_10000baseT_Full)
  1736. eee_adv |= SHMEM_EEE_10G_ADV;
  1737. return eee_adv << shift;
  1738. }
  1739. static int bnx2x_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  1740. {
  1741. struct bnx2x *bp = netdev_priv(dev);
  1742. u32 eee_cfg;
  1743. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1744. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1745. return -EOPNOTSUPP;
  1746. }
  1747. eee_cfg = bp->link_vars.eee_status;
  1748. edata->supported =
  1749. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_SUPPORTED_MASK) >>
  1750. SHMEM_EEE_SUPPORTED_SHIFT);
  1751. edata->advertised =
  1752. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_ADV_STATUS_MASK) >>
  1753. SHMEM_EEE_ADV_STATUS_SHIFT);
  1754. edata->lp_advertised =
  1755. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_LP_ADV_STATUS_MASK) >>
  1756. SHMEM_EEE_LP_ADV_STATUS_SHIFT);
  1757. /* SHMEM value is in 16u units --> Convert to 1u units. */
  1758. edata->tx_lpi_timer = (eee_cfg & SHMEM_EEE_TIMER_MASK) << 4;
  1759. edata->eee_enabled = (eee_cfg & SHMEM_EEE_REQUESTED_BIT) ? 1 : 0;
  1760. edata->eee_active = (eee_cfg & SHMEM_EEE_ACTIVE_BIT) ? 1 : 0;
  1761. edata->tx_lpi_enabled = (eee_cfg & SHMEM_EEE_LPI_REQUESTED_BIT) ? 1 : 0;
  1762. return 0;
  1763. }
  1764. static int bnx2x_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  1765. {
  1766. struct bnx2x *bp = netdev_priv(dev);
  1767. u32 eee_cfg;
  1768. u32 advertised;
  1769. if (IS_MF(bp))
  1770. return 0;
  1771. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1772. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1773. return -EOPNOTSUPP;
  1774. }
  1775. eee_cfg = bp->link_vars.eee_status;
  1776. if (!(eee_cfg & SHMEM_EEE_SUPPORTED_MASK)) {
  1777. DP(BNX2X_MSG_ETHTOOL, "Board does not support EEE!\n");
  1778. return -EOPNOTSUPP;
  1779. }
  1780. advertised = bnx2x_adv_to_eee(edata->advertised,
  1781. SHMEM_EEE_ADV_STATUS_SHIFT);
  1782. if ((advertised != (eee_cfg & SHMEM_EEE_ADV_STATUS_MASK))) {
  1783. DP(BNX2X_MSG_ETHTOOL,
  1784. "Direct manipulation of EEE advertisement is not supported\n");
  1785. return -EINVAL;
  1786. }
  1787. if (edata->tx_lpi_timer > EEE_MODE_TIMER_MASK) {
  1788. DP(BNX2X_MSG_ETHTOOL,
  1789. "Maximal Tx Lpi timer supported is %x(u)\n",
  1790. EEE_MODE_TIMER_MASK);
  1791. return -EINVAL;
  1792. }
  1793. if (edata->tx_lpi_enabled &&
  1794. (edata->tx_lpi_timer < EEE_MODE_NVRAM_AGGRESSIVE_TIME)) {
  1795. DP(BNX2X_MSG_ETHTOOL,
  1796. "Minimal Tx Lpi timer supported is %d(u)\n",
  1797. EEE_MODE_NVRAM_AGGRESSIVE_TIME);
  1798. return -EINVAL;
  1799. }
  1800. /* All is well; Apply changes*/
  1801. if (edata->eee_enabled)
  1802. bp->link_params.eee_mode |= EEE_MODE_ADV_LPI;
  1803. else
  1804. bp->link_params.eee_mode &= ~EEE_MODE_ADV_LPI;
  1805. if (edata->tx_lpi_enabled)
  1806. bp->link_params.eee_mode |= EEE_MODE_ENABLE_LPI;
  1807. else
  1808. bp->link_params.eee_mode &= ~EEE_MODE_ENABLE_LPI;
  1809. bp->link_params.eee_mode &= ~EEE_MODE_TIMER_MASK;
  1810. bp->link_params.eee_mode |= (edata->tx_lpi_timer &
  1811. EEE_MODE_TIMER_MASK) |
  1812. EEE_MODE_OVERRIDE_NVRAM |
  1813. EEE_MODE_OUTPUT_TIME;
  1814. /* Restart link to propagate changes */
  1815. if (netif_running(dev)) {
  1816. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1817. bnx2x_force_link_reset(bp);
  1818. bnx2x_link_set(bp);
  1819. }
  1820. return 0;
  1821. }
  1822. enum {
  1823. BNX2X_CHIP_E1_OFST = 0,
  1824. BNX2X_CHIP_E1H_OFST,
  1825. BNX2X_CHIP_E2_OFST,
  1826. BNX2X_CHIP_E3_OFST,
  1827. BNX2X_CHIP_E3B0_OFST,
  1828. BNX2X_CHIP_MAX_OFST
  1829. };
  1830. #define BNX2X_CHIP_MASK_E1 (1 << BNX2X_CHIP_E1_OFST)
  1831. #define BNX2X_CHIP_MASK_E1H (1 << BNX2X_CHIP_E1H_OFST)
  1832. #define BNX2X_CHIP_MASK_E2 (1 << BNX2X_CHIP_E2_OFST)
  1833. #define BNX2X_CHIP_MASK_E3 (1 << BNX2X_CHIP_E3_OFST)
  1834. #define BNX2X_CHIP_MASK_E3B0 (1 << BNX2X_CHIP_E3B0_OFST)
  1835. #define BNX2X_CHIP_MASK_ALL ((1 << BNX2X_CHIP_MAX_OFST) - 1)
  1836. #define BNX2X_CHIP_MASK_E1X (BNX2X_CHIP_MASK_E1 | BNX2X_CHIP_MASK_E1H)
  1837. static int bnx2x_test_registers(struct bnx2x *bp)
  1838. {
  1839. int idx, i, rc = -ENODEV;
  1840. u32 wr_val = 0, hw;
  1841. int port = BP_PORT(bp);
  1842. static const struct {
  1843. u32 hw;
  1844. u32 offset0;
  1845. u32 offset1;
  1846. u32 mask;
  1847. } reg_tbl[] = {
  1848. /* 0 */ { BNX2X_CHIP_MASK_ALL,
  1849. BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
  1850. { BNX2X_CHIP_MASK_ALL,
  1851. DORQ_REG_DB_ADDR0, 4, 0xffffffff },
  1852. { BNX2X_CHIP_MASK_E1X,
  1853. HC_REG_AGG_INT_0, 4, 0x000003ff },
  1854. { BNX2X_CHIP_MASK_ALL,
  1855. PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
  1856. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2 | BNX2X_CHIP_MASK_E3,
  1857. PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
  1858. { BNX2X_CHIP_MASK_E3B0,
  1859. PBF_REG_INIT_CRD_Q0, 4, 0x000007ff },
  1860. { BNX2X_CHIP_MASK_ALL,
  1861. PRS_REG_CID_PORT_0, 4, 0x00ffffff },
  1862. { BNX2X_CHIP_MASK_ALL,
  1863. PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
  1864. { BNX2X_CHIP_MASK_ALL,
  1865. PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1866. { BNX2X_CHIP_MASK_ALL,
  1867. PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
  1868. /* 10 */ { BNX2X_CHIP_MASK_ALL,
  1869. PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1870. { BNX2X_CHIP_MASK_ALL,
  1871. PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
  1872. { BNX2X_CHIP_MASK_ALL,
  1873. QM_REG_CONNNUM_0, 4, 0x000fffff },
  1874. { BNX2X_CHIP_MASK_ALL,
  1875. TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
  1876. { BNX2X_CHIP_MASK_ALL,
  1877. SRC_REG_KEYRSS0_0, 40, 0xffffffff },
  1878. { BNX2X_CHIP_MASK_ALL,
  1879. SRC_REG_KEYRSS0_7, 40, 0xffffffff },
  1880. { BNX2X_CHIP_MASK_ALL,
  1881. XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
  1882. { BNX2X_CHIP_MASK_ALL,
  1883. XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
  1884. { BNX2X_CHIP_MASK_ALL,
  1885. XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
  1886. { BNX2X_CHIP_MASK_ALL,
  1887. NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
  1888. /* 20 */ { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1889. NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
  1890. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1891. NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
  1892. { BNX2X_CHIP_MASK_ALL,
  1893. NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
  1894. { BNX2X_CHIP_MASK_ALL,
  1895. NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
  1896. { BNX2X_CHIP_MASK_ALL,
  1897. NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
  1898. { BNX2X_CHIP_MASK_ALL,
  1899. NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
  1900. { BNX2X_CHIP_MASK_ALL,
  1901. NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
  1902. { BNX2X_CHIP_MASK_ALL,
  1903. NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
  1904. { BNX2X_CHIP_MASK_ALL,
  1905. NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
  1906. { BNX2X_CHIP_MASK_ALL,
  1907. NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
  1908. /* 30 */ { BNX2X_CHIP_MASK_ALL,
  1909. NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
  1910. { BNX2X_CHIP_MASK_ALL,
  1911. NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
  1912. { BNX2X_CHIP_MASK_ALL,
  1913. NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
  1914. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1915. NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
  1916. { BNX2X_CHIP_MASK_ALL,
  1917. NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001},
  1918. { BNX2X_CHIP_MASK_ALL,
  1919. NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
  1920. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1921. NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
  1922. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1923. NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
  1924. { BNX2X_CHIP_MASK_ALL, 0xffffffff, 0, 0x00000000 }
  1925. };
  1926. if (!bnx2x_is_nvm_accessible(bp)) {
  1927. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1928. "cannot access eeprom when the interface is down\n");
  1929. return rc;
  1930. }
  1931. if (CHIP_IS_E1(bp))
  1932. hw = BNX2X_CHIP_MASK_E1;
  1933. else if (CHIP_IS_E1H(bp))
  1934. hw = BNX2X_CHIP_MASK_E1H;
  1935. else if (CHIP_IS_E2(bp))
  1936. hw = BNX2X_CHIP_MASK_E2;
  1937. else if (CHIP_IS_E3B0(bp))
  1938. hw = BNX2X_CHIP_MASK_E3B0;
  1939. else /* e3 A0 */
  1940. hw = BNX2X_CHIP_MASK_E3;
  1941. /* Repeat the test twice:
  1942. * First by writing 0x00000000, second by writing 0xffffffff
  1943. */
  1944. for (idx = 0; idx < 2; idx++) {
  1945. switch (idx) {
  1946. case 0:
  1947. wr_val = 0;
  1948. break;
  1949. case 1:
  1950. wr_val = 0xffffffff;
  1951. break;
  1952. }
  1953. for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
  1954. u32 offset, mask, save_val, val;
  1955. if (!(hw & reg_tbl[i].hw))
  1956. continue;
  1957. offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
  1958. mask = reg_tbl[i].mask;
  1959. save_val = REG_RD(bp, offset);
  1960. REG_WR(bp, offset, wr_val & mask);
  1961. val = REG_RD(bp, offset);
  1962. /* Restore the original register's value */
  1963. REG_WR(bp, offset, save_val);
  1964. /* verify value is as expected */
  1965. if ((val & mask) != (wr_val & mask)) {
  1966. DP(BNX2X_MSG_ETHTOOL,
  1967. "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
  1968. offset, val, wr_val, mask);
  1969. goto test_reg_exit;
  1970. }
  1971. }
  1972. }
  1973. rc = 0;
  1974. test_reg_exit:
  1975. return rc;
  1976. }
  1977. static int bnx2x_test_memory(struct bnx2x *bp)
  1978. {
  1979. int i, j, rc = -ENODEV;
  1980. u32 val, index;
  1981. static const struct {
  1982. u32 offset;
  1983. int size;
  1984. } mem_tbl[] = {
  1985. { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
  1986. { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
  1987. { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
  1988. { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
  1989. { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
  1990. { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
  1991. { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
  1992. { 0xffffffff, 0 }
  1993. };
  1994. static const struct {
  1995. char *name;
  1996. u32 offset;
  1997. u32 hw_mask[BNX2X_CHIP_MAX_OFST];
  1998. } prty_tbl[] = {
  1999. { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS,
  2000. {0x3ffc0, 0, 0, 0} },
  2001. { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS,
  2002. {0x2, 0x2, 0, 0} },
  2003. { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS,
  2004. {0, 0, 0, 0} },
  2005. { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS,
  2006. {0x3ffc0, 0, 0, 0} },
  2007. { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS,
  2008. {0x3ffc0, 0, 0, 0} },
  2009. { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS,
  2010. {0x3ffc1, 0, 0, 0} },
  2011. { NULL, 0xffffffff, {0, 0, 0, 0} }
  2012. };
  2013. if (!bnx2x_is_nvm_accessible(bp)) {
  2014. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2015. "cannot access eeprom when the interface is down\n");
  2016. return rc;
  2017. }
  2018. if (CHIP_IS_E1(bp))
  2019. index = BNX2X_CHIP_E1_OFST;
  2020. else if (CHIP_IS_E1H(bp))
  2021. index = BNX2X_CHIP_E1H_OFST;
  2022. else if (CHIP_IS_E2(bp))
  2023. index = BNX2X_CHIP_E2_OFST;
  2024. else /* e3 */
  2025. index = BNX2X_CHIP_E3_OFST;
  2026. /* pre-Check the parity status */
  2027. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  2028. val = REG_RD(bp, prty_tbl[i].offset);
  2029. if (val & ~(prty_tbl[i].hw_mask[index])) {
  2030. DP(BNX2X_MSG_ETHTOOL,
  2031. "%s is 0x%x\n", prty_tbl[i].name, val);
  2032. goto test_mem_exit;
  2033. }
  2034. }
  2035. /* Go through all the memories */
  2036. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
  2037. for (j = 0; j < mem_tbl[i].size; j++)
  2038. REG_RD(bp, mem_tbl[i].offset + j*4);
  2039. /* Check the parity status */
  2040. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  2041. val = REG_RD(bp, prty_tbl[i].offset);
  2042. if (val & ~(prty_tbl[i].hw_mask[index])) {
  2043. DP(BNX2X_MSG_ETHTOOL,
  2044. "%s is 0x%x\n", prty_tbl[i].name, val);
  2045. goto test_mem_exit;
  2046. }
  2047. }
  2048. rc = 0;
  2049. test_mem_exit:
  2050. return rc;
  2051. }
  2052. static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up, u8 is_serdes)
  2053. {
  2054. int cnt = 1400;
  2055. if (link_up) {
  2056. while (bnx2x_link_test(bp, is_serdes) && cnt--)
  2057. msleep(20);
  2058. if (cnt <= 0 && bnx2x_link_test(bp, is_serdes))
  2059. DP(BNX2X_MSG_ETHTOOL, "Timeout waiting for link up\n");
  2060. cnt = 1400;
  2061. while (!bp->link_vars.link_up && cnt--)
  2062. msleep(20);
  2063. if (cnt <= 0 && !bp->link_vars.link_up)
  2064. DP(BNX2X_MSG_ETHTOOL,
  2065. "Timeout waiting for link init\n");
  2066. }
  2067. }
  2068. static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode)
  2069. {
  2070. unsigned int pkt_size, num_pkts, i;
  2071. struct sk_buff *skb;
  2072. unsigned char *packet;
  2073. struct bnx2x_fastpath *fp_rx = &bp->fp[0];
  2074. struct bnx2x_fastpath *fp_tx = &bp->fp[0];
  2075. struct bnx2x_fp_txdata *txdata = fp_tx->txdata_ptr[0];
  2076. u16 tx_start_idx, tx_idx;
  2077. u16 rx_start_idx, rx_idx;
  2078. u16 pkt_prod, bd_prod;
  2079. struct sw_tx_bd *tx_buf;
  2080. struct eth_tx_start_bd *tx_start_bd;
  2081. dma_addr_t mapping;
  2082. union eth_rx_cqe *cqe;
  2083. u8 cqe_fp_flags, cqe_fp_type;
  2084. struct sw_rx_bd *rx_buf;
  2085. u16 len;
  2086. int rc = -ENODEV;
  2087. u8 *data;
  2088. struct netdev_queue *txq = netdev_get_tx_queue(bp->dev,
  2089. txdata->txq_index);
  2090. /* check the loopback mode */
  2091. switch (loopback_mode) {
  2092. case BNX2X_PHY_LOOPBACK:
  2093. if (bp->link_params.loopback_mode != LOOPBACK_XGXS) {
  2094. DP(BNX2X_MSG_ETHTOOL, "PHY loopback not supported\n");
  2095. return -EINVAL;
  2096. }
  2097. break;
  2098. case BNX2X_MAC_LOOPBACK:
  2099. if (CHIP_IS_E3(bp)) {
  2100. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  2101. if (bp->port.supported[cfg_idx] &
  2102. (SUPPORTED_10000baseT_Full |
  2103. SUPPORTED_20000baseMLD2_Full |
  2104. SUPPORTED_20000baseKR2_Full))
  2105. bp->link_params.loopback_mode = LOOPBACK_XMAC;
  2106. else
  2107. bp->link_params.loopback_mode = LOOPBACK_UMAC;
  2108. } else
  2109. bp->link_params.loopback_mode = LOOPBACK_BMAC;
  2110. bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  2111. break;
  2112. case BNX2X_EXT_LOOPBACK:
  2113. if (bp->link_params.loopback_mode != LOOPBACK_EXT) {
  2114. DP(BNX2X_MSG_ETHTOOL,
  2115. "Can't configure external loopback\n");
  2116. return -EINVAL;
  2117. }
  2118. break;
  2119. default:
  2120. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2121. return -EINVAL;
  2122. }
  2123. /* prepare the loopback packet */
  2124. pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
  2125. bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
  2126. skb = netdev_alloc_skb(bp->dev, fp_rx->rx_buf_size);
  2127. if (!skb) {
  2128. DP(BNX2X_MSG_ETHTOOL, "Can't allocate skb\n");
  2129. rc = -ENOMEM;
  2130. goto test_loopback_exit;
  2131. }
  2132. packet = skb_put(skb, pkt_size);
  2133. memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
  2134. eth_zero_addr(packet + ETH_ALEN);
  2135. memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
  2136. for (i = ETH_HLEN; i < pkt_size; i++)
  2137. packet[i] = (unsigned char) (i & 0xff);
  2138. mapping = dma_map_single(&bp->pdev->dev, skb->data,
  2139. skb_headlen(skb), DMA_TO_DEVICE);
  2140. if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
  2141. rc = -ENOMEM;
  2142. dev_kfree_skb(skb);
  2143. DP(BNX2X_MSG_ETHTOOL, "Unable to map SKB\n");
  2144. goto test_loopback_exit;
  2145. }
  2146. /* send the loopback packet */
  2147. num_pkts = 0;
  2148. tx_start_idx = le16_to_cpu(*txdata->tx_cons_sb);
  2149. rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  2150. netdev_tx_sent_queue(txq, skb->len);
  2151. pkt_prod = txdata->tx_pkt_prod++;
  2152. tx_buf = &txdata->tx_buf_ring[TX_BD(pkt_prod)];
  2153. tx_buf->first_bd = txdata->tx_bd_prod;
  2154. tx_buf->skb = skb;
  2155. tx_buf->flags = 0;
  2156. bd_prod = TX_BD(txdata->tx_bd_prod);
  2157. tx_start_bd = &txdata->tx_desc_ring[bd_prod].start_bd;
  2158. tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
  2159. tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
  2160. tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
  2161. tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
  2162. tx_start_bd->vlan_or_ethertype = cpu_to_le16(pkt_prod);
  2163. tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
  2164. SET_FLAG(tx_start_bd->general_data,
  2165. ETH_TX_START_BD_HDR_NBDS,
  2166. 1);
  2167. SET_FLAG(tx_start_bd->general_data,
  2168. ETH_TX_START_BD_PARSE_NBDS,
  2169. 0);
  2170. /* turn on parsing and get a BD */
  2171. bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
  2172. if (CHIP_IS_E1x(bp)) {
  2173. u16 global_data = 0;
  2174. struct eth_tx_parse_bd_e1x *pbd_e1x =
  2175. &txdata->tx_desc_ring[bd_prod].parse_bd_e1x;
  2176. memset(pbd_e1x, 0, sizeof(struct eth_tx_parse_bd_e1x));
  2177. SET_FLAG(global_data,
  2178. ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE, UNICAST_ADDRESS);
  2179. pbd_e1x->global_data = cpu_to_le16(global_data);
  2180. } else {
  2181. u32 parsing_data = 0;
  2182. struct eth_tx_parse_bd_e2 *pbd_e2 =
  2183. &txdata->tx_desc_ring[bd_prod].parse_bd_e2;
  2184. memset(pbd_e2, 0, sizeof(struct eth_tx_parse_bd_e2));
  2185. SET_FLAG(parsing_data,
  2186. ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE, UNICAST_ADDRESS);
  2187. pbd_e2->parsing_data = cpu_to_le32(parsing_data);
  2188. }
  2189. wmb();
  2190. txdata->tx_db.data.prod += 2;
  2191. barrier();
  2192. DOORBELL(bp, txdata->cid, txdata->tx_db.raw);
  2193. mmiowb();
  2194. barrier();
  2195. num_pkts++;
  2196. txdata->tx_bd_prod += 2; /* start + pbd */
  2197. udelay(100);
  2198. tx_idx = le16_to_cpu(*txdata->tx_cons_sb);
  2199. if (tx_idx != tx_start_idx + num_pkts)
  2200. goto test_loopback_exit;
  2201. /* Unlike HC IGU won't generate an interrupt for status block
  2202. * updates that have been performed while interrupts were
  2203. * disabled.
  2204. */
  2205. if (bp->common.int_block == INT_BLOCK_IGU) {
  2206. /* Disable local BHes to prevent a dead-lock situation between
  2207. * sch_direct_xmit() and bnx2x_run_loopback() (calling
  2208. * bnx2x_tx_int()), as both are taking netif_tx_lock().
  2209. */
  2210. local_bh_disable();
  2211. bnx2x_tx_int(bp, txdata);
  2212. local_bh_enable();
  2213. }
  2214. rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  2215. if (rx_idx != rx_start_idx + num_pkts)
  2216. goto test_loopback_exit;
  2217. cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
  2218. cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
  2219. cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE;
  2220. if (!CQE_TYPE_FAST(cqe_fp_type) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
  2221. goto test_loopback_rx_exit;
  2222. len = le16_to_cpu(cqe->fast_path_cqe.pkt_len_or_gro_seg_len);
  2223. if (len != pkt_size)
  2224. goto test_loopback_rx_exit;
  2225. rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
  2226. dma_sync_single_for_cpu(&bp->pdev->dev,
  2227. dma_unmap_addr(rx_buf, mapping),
  2228. fp_rx->rx_buf_size, DMA_FROM_DEVICE);
  2229. data = rx_buf->data + NET_SKB_PAD + cqe->fast_path_cqe.placement_offset;
  2230. for (i = ETH_HLEN; i < pkt_size; i++)
  2231. if (*(data + i) != (unsigned char) (i & 0xff))
  2232. goto test_loopback_rx_exit;
  2233. rc = 0;
  2234. test_loopback_rx_exit:
  2235. fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
  2236. fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
  2237. fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
  2238. fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
  2239. /* Update producers */
  2240. bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
  2241. fp_rx->rx_sge_prod);
  2242. test_loopback_exit:
  2243. bp->link_params.loopback_mode = LOOPBACK_NONE;
  2244. return rc;
  2245. }
  2246. static int bnx2x_test_loopback(struct bnx2x *bp)
  2247. {
  2248. int rc = 0, res;
  2249. if (BP_NOMCP(bp))
  2250. return rc;
  2251. if (!netif_running(bp->dev))
  2252. return BNX2X_LOOPBACK_FAILED;
  2253. bnx2x_netif_stop(bp, 1);
  2254. bnx2x_acquire_phy_lock(bp);
  2255. res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK);
  2256. if (res) {
  2257. DP(BNX2X_MSG_ETHTOOL, " PHY loopback failed (res %d)\n", res);
  2258. rc |= BNX2X_PHY_LOOPBACK_FAILED;
  2259. }
  2260. res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK);
  2261. if (res) {
  2262. DP(BNX2X_MSG_ETHTOOL, " MAC loopback failed (res %d)\n", res);
  2263. rc |= BNX2X_MAC_LOOPBACK_FAILED;
  2264. }
  2265. bnx2x_release_phy_lock(bp);
  2266. bnx2x_netif_start(bp);
  2267. return rc;
  2268. }
  2269. static int bnx2x_test_ext_loopback(struct bnx2x *bp)
  2270. {
  2271. int rc;
  2272. u8 is_serdes =
  2273. (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  2274. if (BP_NOMCP(bp))
  2275. return -ENODEV;
  2276. if (!netif_running(bp->dev))
  2277. return BNX2X_EXT_LOOPBACK_FAILED;
  2278. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2279. rc = bnx2x_nic_load(bp, LOAD_LOOPBACK_EXT);
  2280. if (rc) {
  2281. DP(BNX2X_MSG_ETHTOOL,
  2282. "Can't perform self-test, nic_load (for external lb) failed\n");
  2283. return -ENODEV;
  2284. }
  2285. bnx2x_wait_for_link(bp, 1, is_serdes);
  2286. bnx2x_netif_stop(bp, 1);
  2287. rc = bnx2x_run_loopback(bp, BNX2X_EXT_LOOPBACK);
  2288. if (rc)
  2289. DP(BNX2X_MSG_ETHTOOL, "EXT loopback failed (res %d)\n", rc);
  2290. bnx2x_netif_start(bp);
  2291. return rc;
  2292. }
  2293. struct code_entry {
  2294. u32 sram_start_addr;
  2295. u32 code_attribute;
  2296. #define CODE_IMAGE_TYPE_MASK 0xf0800003
  2297. #define CODE_IMAGE_VNTAG_PROFILES_DATA 0xd0000003
  2298. #define CODE_IMAGE_LENGTH_MASK 0x007ffffc
  2299. #define CODE_IMAGE_TYPE_EXTENDED_DIR 0xe0000000
  2300. u32 nvm_start_addr;
  2301. };
  2302. #define CODE_ENTRY_MAX 16
  2303. #define CODE_ENTRY_EXTENDED_DIR_IDX 15
  2304. #define MAX_IMAGES_IN_EXTENDED_DIR 64
  2305. #define NVRAM_DIR_OFFSET 0x14
  2306. #define EXTENDED_DIR_EXISTS(code) \
  2307. ((code & CODE_IMAGE_TYPE_MASK) == CODE_IMAGE_TYPE_EXTENDED_DIR && \
  2308. (code & CODE_IMAGE_LENGTH_MASK) != 0)
  2309. #define CRC32_RESIDUAL 0xdebb20e3
  2310. #define CRC_BUFF_SIZE 256
  2311. static int bnx2x_nvram_crc(struct bnx2x *bp,
  2312. int offset,
  2313. int size,
  2314. u8 *buff)
  2315. {
  2316. u32 crc = ~0;
  2317. int rc = 0, done = 0;
  2318. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2319. "NVRAM CRC from 0x%08x to 0x%08x\n", offset, offset + size);
  2320. while (done < size) {
  2321. int count = min_t(int, size - done, CRC_BUFF_SIZE);
  2322. rc = bnx2x_nvram_read(bp, offset + done, buff, count);
  2323. if (rc)
  2324. return rc;
  2325. crc = crc32_le(crc, buff, count);
  2326. done += count;
  2327. }
  2328. if (crc != CRC32_RESIDUAL)
  2329. rc = -EINVAL;
  2330. return rc;
  2331. }
  2332. static int bnx2x_test_nvram_dir(struct bnx2x *bp,
  2333. struct code_entry *entry,
  2334. u8 *buff)
  2335. {
  2336. size_t size = entry->code_attribute & CODE_IMAGE_LENGTH_MASK;
  2337. u32 type = entry->code_attribute & CODE_IMAGE_TYPE_MASK;
  2338. int rc;
  2339. /* Zero-length images and AFEX profiles do not have CRC */
  2340. if (size == 0 || type == CODE_IMAGE_VNTAG_PROFILES_DATA)
  2341. return 0;
  2342. rc = bnx2x_nvram_crc(bp, entry->nvm_start_addr, size, buff);
  2343. if (rc)
  2344. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2345. "image %x has failed crc test (rc %d)\n", type, rc);
  2346. return rc;
  2347. }
  2348. static int bnx2x_test_dir_entry(struct bnx2x *bp, u32 addr, u8 *buff)
  2349. {
  2350. int rc;
  2351. struct code_entry entry;
  2352. rc = bnx2x_nvram_read32(bp, addr, (u32 *)&entry, sizeof(entry));
  2353. if (rc)
  2354. return rc;
  2355. return bnx2x_test_nvram_dir(bp, &entry, buff);
  2356. }
  2357. static int bnx2x_test_nvram_ext_dirs(struct bnx2x *bp, u8 *buff)
  2358. {
  2359. u32 rc, cnt, dir_offset = NVRAM_DIR_OFFSET;
  2360. struct code_entry entry;
  2361. int i;
  2362. rc = bnx2x_nvram_read32(bp,
  2363. dir_offset +
  2364. sizeof(entry) * CODE_ENTRY_EXTENDED_DIR_IDX,
  2365. (u32 *)&entry, sizeof(entry));
  2366. if (rc)
  2367. return rc;
  2368. if (!EXTENDED_DIR_EXISTS(entry.code_attribute))
  2369. return 0;
  2370. rc = bnx2x_nvram_read32(bp, entry.nvm_start_addr,
  2371. &cnt, sizeof(u32));
  2372. if (rc)
  2373. return rc;
  2374. dir_offset = entry.nvm_start_addr + 8;
  2375. for (i = 0; i < cnt && i < MAX_IMAGES_IN_EXTENDED_DIR; i++) {
  2376. rc = bnx2x_test_dir_entry(bp, dir_offset +
  2377. sizeof(struct code_entry) * i,
  2378. buff);
  2379. if (rc)
  2380. return rc;
  2381. }
  2382. return 0;
  2383. }
  2384. static int bnx2x_test_nvram_dirs(struct bnx2x *bp, u8 *buff)
  2385. {
  2386. u32 rc, dir_offset = NVRAM_DIR_OFFSET;
  2387. int i;
  2388. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "NVRAM DIRS CRC test-set\n");
  2389. for (i = 0; i < CODE_ENTRY_EXTENDED_DIR_IDX; i++) {
  2390. rc = bnx2x_test_dir_entry(bp, dir_offset +
  2391. sizeof(struct code_entry) * i,
  2392. buff);
  2393. if (rc)
  2394. return rc;
  2395. }
  2396. return bnx2x_test_nvram_ext_dirs(bp, buff);
  2397. }
  2398. struct crc_pair {
  2399. int offset;
  2400. int size;
  2401. };
  2402. static int bnx2x_test_nvram_tbl(struct bnx2x *bp,
  2403. const struct crc_pair *nvram_tbl, u8 *buf)
  2404. {
  2405. int i;
  2406. for (i = 0; nvram_tbl[i].size; i++) {
  2407. int rc = bnx2x_nvram_crc(bp, nvram_tbl[i].offset,
  2408. nvram_tbl[i].size, buf);
  2409. if (rc) {
  2410. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2411. "nvram_tbl[%d] has failed crc test (rc %d)\n",
  2412. i, rc);
  2413. return rc;
  2414. }
  2415. }
  2416. return 0;
  2417. }
  2418. static int bnx2x_test_nvram(struct bnx2x *bp)
  2419. {
  2420. const struct crc_pair nvram_tbl[] = {
  2421. { 0, 0x14 }, /* bootstrap */
  2422. { 0x14, 0xec }, /* dir */
  2423. { 0x100, 0x350 }, /* manuf_info */
  2424. { 0x450, 0xf0 }, /* feature_info */
  2425. { 0x640, 0x64 }, /* upgrade_key_info */
  2426. { 0x708, 0x70 }, /* manuf_key_info */
  2427. { 0, 0 }
  2428. };
  2429. const struct crc_pair nvram_tbl2[] = {
  2430. { 0x7e8, 0x350 }, /* manuf_info2 */
  2431. { 0xb38, 0xf0 }, /* feature_info */
  2432. { 0, 0 }
  2433. };
  2434. u8 *buf;
  2435. int rc;
  2436. u32 magic;
  2437. if (BP_NOMCP(bp))
  2438. return 0;
  2439. buf = kmalloc(CRC_BUFF_SIZE, GFP_KERNEL);
  2440. if (!buf) {
  2441. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "kmalloc failed\n");
  2442. rc = -ENOMEM;
  2443. goto test_nvram_exit;
  2444. }
  2445. rc = bnx2x_nvram_read32(bp, 0, &magic, sizeof(magic));
  2446. if (rc) {
  2447. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2448. "magic value read (rc %d)\n", rc);
  2449. goto test_nvram_exit;
  2450. }
  2451. if (magic != 0x669955aa) {
  2452. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2453. "wrong magic value (0x%08x)\n", magic);
  2454. rc = -ENODEV;
  2455. goto test_nvram_exit;
  2456. }
  2457. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "Port 0 CRC test-set\n");
  2458. rc = bnx2x_test_nvram_tbl(bp, nvram_tbl, buf);
  2459. if (rc)
  2460. goto test_nvram_exit;
  2461. if (!CHIP_IS_E1x(bp) && !CHIP_IS_57811xx(bp)) {
  2462. u32 hide = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
  2463. SHARED_HW_CFG_HIDE_PORT1;
  2464. if (!hide) {
  2465. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2466. "Port 1 CRC test-set\n");
  2467. rc = bnx2x_test_nvram_tbl(bp, nvram_tbl2, buf);
  2468. if (rc)
  2469. goto test_nvram_exit;
  2470. }
  2471. }
  2472. rc = bnx2x_test_nvram_dirs(bp, buf);
  2473. test_nvram_exit:
  2474. kfree(buf);
  2475. return rc;
  2476. }
  2477. /* Send an EMPTY ramrod on the first queue */
  2478. static int bnx2x_test_intr(struct bnx2x *bp)
  2479. {
  2480. struct bnx2x_queue_state_params params = {NULL};
  2481. if (!netif_running(bp->dev)) {
  2482. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2483. "cannot access eeprom when the interface is down\n");
  2484. return -ENODEV;
  2485. }
  2486. params.q_obj = &bp->sp_objs->q_obj;
  2487. params.cmd = BNX2X_Q_CMD_EMPTY;
  2488. __set_bit(RAMROD_COMP_WAIT, &params.ramrod_flags);
  2489. return bnx2x_queue_state_change(bp, &params);
  2490. }
  2491. static void bnx2x_self_test(struct net_device *dev,
  2492. struct ethtool_test *etest, u64 *buf)
  2493. {
  2494. struct bnx2x *bp = netdev_priv(dev);
  2495. u8 is_serdes, link_up;
  2496. int rc, cnt = 0;
  2497. if (pci_num_vf(bp->pdev)) {
  2498. DP(BNX2X_MSG_IOV,
  2499. "VFs are enabled, can not perform self test\n");
  2500. return;
  2501. }
  2502. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  2503. netdev_err(bp->dev,
  2504. "Handling parity error recovery. Try again later\n");
  2505. etest->flags |= ETH_TEST_FL_FAILED;
  2506. return;
  2507. }
  2508. DP(BNX2X_MSG_ETHTOOL,
  2509. "Self-test command parameters: offline = %d, external_lb = %d\n",
  2510. (etest->flags & ETH_TEST_FL_OFFLINE),
  2511. (etest->flags & ETH_TEST_FL_EXTERNAL_LB)>>2);
  2512. memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS(bp));
  2513. if (bnx2x_test_nvram(bp) != 0) {
  2514. if (!IS_MF(bp))
  2515. buf[4] = 1;
  2516. else
  2517. buf[0] = 1;
  2518. etest->flags |= ETH_TEST_FL_FAILED;
  2519. }
  2520. if (!netif_running(dev)) {
  2521. DP(BNX2X_MSG_ETHTOOL, "Interface is down\n");
  2522. return;
  2523. }
  2524. is_serdes = (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  2525. link_up = bp->link_vars.link_up;
  2526. /* offline tests are not supported in MF mode */
  2527. if ((etest->flags & ETH_TEST_FL_OFFLINE) && !IS_MF(bp)) {
  2528. int port = BP_PORT(bp);
  2529. u32 val;
  2530. /* save current value of input enable for TX port IF */
  2531. val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
  2532. /* disable input for TX port IF */
  2533. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
  2534. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2535. rc = bnx2x_nic_load(bp, LOAD_DIAG);
  2536. if (rc) {
  2537. etest->flags |= ETH_TEST_FL_FAILED;
  2538. DP(BNX2X_MSG_ETHTOOL,
  2539. "Can't perform self-test, nic_load (for offline) failed\n");
  2540. return;
  2541. }
  2542. /* wait until link state is restored */
  2543. bnx2x_wait_for_link(bp, 1, is_serdes);
  2544. if (bnx2x_test_registers(bp) != 0) {
  2545. buf[0] = 1;
  2546. etest->flags |= ETH_TEST_FL_FAILED;
  2547. }
  2548. if (bnx2x_test_memory(bp) != 0) {
  2549. buf[1] = 1;
  2550. etest->flags |= ETH_TEST_FL_FAILED;
  2551. }
  2552. buf[2] = bnx2x_test_loopback(bp); /* internal LB */
  2553. if (buf[2] != 0)
  2554. etest->flags |= ETH_TEST_FL_FAILED;
  2555. if (etest->flags & ETH_TEST_FL_EXTERNAL_LB) {
  2556. buf[3] = bnx2x_test_ext_loopback(bp); /* external LB */
  2557. if (buf[3] != 0)
  2558. etest->flags |= ETH_TEST_FL_FAILED;
  2559. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  2560. }
  2561. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2562. /* restore input for TX port IF */
  2563. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
  2564. rc = bnx2x_nic_load(bp, LOAD_NORMAL);
  2565. if (rc) {
  2566. etest->flags |= ETH_TEST_FL_FAILED;
  2567. DP(BNX2X_MSG_ETHTOOL,
  2568. "Can't perform self-test, nic_load (for online) failed\n");
  2569. return;
  2570. }
  2571. /* wait until link state is restored */
  2572. bnx2x_wait_for_link(bp, link_up, is_serdes);
  2573. }
  2574. if (bnx2x_test_intr(bp) != 0) {
  2575. if (!IS_MF(bp))
  2576. buf[5] = 1;
  2577. else
  2578. buf[1] = 1;
  2579. etest->flags |= ETH_TEST_FL_FAILED;
  2580. }
  2581. if (link_up) {
  2582. cnt = 100;
  2583. while (bnx2x_link_test(bp, is_serdes) && --cnt)
  2584. msleep(20);
  2585. }
  2586. if (!cnt) {
  2587. if (!IS_MF(bp))
  2588. buf[6] = 1;
  2589. else
  2590. buf[2] = 1;
  2591. etest->flags |= ETH_TEST_FL_FAILED;
  2592. }
  2593. }
  2594. #define IS_PORT_STAT(i) (bnx2x_stats_arr[i].is_port_stat)
  2595. #define HIDE_PORT_STAT(bp) IS_VF(bp)
  2596. /* ethtool statistics are displayed for all regular ethernet queues and the
  2597. * fcoe L2 queue if not disabled
  2598. */
  2599. static int bnx2x_num_stat_queues(struct bnx2x *bp)
  2600. {
  2601. return BNX2X_NUM_ETH_QUEUES(bp);
  2602. }
  2603. static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
  2604. {
  2605. struct bnx2x *bp = netdev_priv(dev);
  2606. int i, num_strings = 0;
  2607. switch (stringset) {
  2608. case ETH_SS_STATS:
  2609. if (is_multi(bp)) {
  2610. num_strings = bnx2x_num_stat_queues(bp) *
  2611. BNX2X_NUM_Q_STATS;
  2612. } else
  2613. num_strings = 0;
  2614. if (HIDE_PORT_STAT(bp)) {
  2615. for (i = 0; i < BNX2X_NUM_STATS; i++)
  2616. if (!IS_PORT_STAT(i))
  2617. num_strings++;
  2618. } else
  2619. num_strings += BNX2X_NUM_STATS;
  2620. return num_strings;
  2621. case ETH_SS_TEST:
  2622. return BNX2X_NUM_TESTS(bp);
  2623. case ETH_SS_PRIV_FLAGS:
  2624. return BNX2X_PRI_FLAG_LEN;
  2625. default:
  2626. return -EINVAL;
  2627. }
  2628. }
  2629. static u32 bnx2x_get_private_flags(struct net_device *dev)
  2630. {
  2631. struct bnx2x *bp = netdev_priv(dev);
  2632. u32 flags = 0;
  2633. flags |= (!(bp->flags & NO_ISCSI_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_ISCSI;
  2634. flags |= (!(bp->flags & NO_FCOE_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_FCOE;
  2635. flags |= (!!IS_MF_STORAGE_ONLY(bp)) << BNX2X_PRI_FLAG_STORAGE;
  2636. return flags;
  2637. }
  2638. static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  2639. {
  2640. struct bnx2x *bp = netdev_priv(dev);
  2641. int i, j, k, start;
  2642. char queue_name[MAX_QUEUE_NAME_LEN+1];
  2643. switch (stringset) {
  2644. case ETH_SS_STATS:
  2645. k = 0;
  2646. if (is_multi(bp)) {
  2647. for_each_eth_queue(bp, i) {
  2648. memset(queue_name, 0, sizeof(queue_name));
  2649. sprintf(queue_name, "%d", i);
  2650. for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
  2651. snprintf(buf + (k + j)*ETH_GSTRING_LEN,
  2652. ETH_GSTRING_LEN,
  2653. bnx2x_q_stats_arr[j].string,
  2654. queue_name);
  2655. k += BNX2X_NUM_Q_STATS;
  2656. }
  2657. }
  2658. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2659. if (HIDE_PORT_STAT(bp) && IS_PORT_STAT(i))
  2660. continue;
  2661. strcpy(buf + (k + j)*ETH_GSTRING_LEN,
  2662. bnx2x_stats_arr[i].string);
  2663. j++;
  2664. }
  2665. break;
  2666. case ETH_SS_TEST:
  2667. /* First 4 tests cannot be done in MF mode */
  2668. if (!IS_MF(bp))
  2669. start = 0;
  2670. else
  2671. start = 4;
  2672. memcpy(buf, bnx2x_tests_str_arr + start,
  2673. ETH_GSTRING_LEN * BNX2X_NUM_TESTS(bp));
  2674. break;
  2675. case ETH_SS_PRIV_FLAGS:
  2676. memcpy(buf, bnx2x_private_arr,
  2677. ETH_GSTRING_LEN * BNX2X_PRI_FLAG_LEN);
  2678. break;
  2679. }
  2680. }
  2681. static void bnx2x_get_ethtool_stats(struct net_device *dev,
  2682. struct ethtool_stats *stats, u64 *buf)
  2683. {
  2684. struct bnx2x *bp = netdev_priv(dev);
  2685. u32 *hw_stats, *offset;
  2686. int i, j, k = 0;
  2687. if (is_multi(bp)) {
  2688. for_each_eth_queue(bp, i) {
  2689. hw_stats = (u32 *)&bp->fp_stats[i].eth_q_stats;
  2690. for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
  2691. if (bnx2x_q_stats_arr[j].size == 0) {
  2692. /* skip this counter */
  2693. buf[k + j] = 0;
  2694. continue;
  2695. }
  2696. offset = (hw_stats +
  2697. bnx2x_q_stats_arr[j].offset);
  2698. if (bnx2x_q_stats_arr[j].size == 4) {
  2699. /* 4-byte counter */
  2700. buf[k + j] = (u64) *offset;
  2701. continue;
  2702. }
  2703. /* 8-byte counter */
  2704. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2705. }
  2706. k += BNX2X_NUM_Q_STATS;
  2707. }
  2708. }
  2709. hw_stats = (u32 *)&bp->eth_stats;
  2710. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2711. if (HIDE_PORT_STAT(bp) && IS_PORT_STAT(i))
  2712. continue;
  2713. if (bnx2x_stats_arr[i].size == 0) {
  2714. /* skip this counter */
  2715. buf[k + j] = 0;
  2716. j++;
  2717. continue;
  2718. }
  2719. offset = (hw_stats + bnx2x_stats_arr[i].offset);
  2720. if (bnx2x_stats_arr[i].size == 4) {
  2721. /* 4-byte counter */
  2722. buf[k + j] = (u64) *offset;
  2723. j++;
  2724. continue;
  2725. }
  2726. /* 8-byte counter */
  2727. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2728. j++;
  2729. }
  2730. }
  2731. static int bnx2x_set_phys_id(struct net_device *dev,
  2732. enum ethtool_phys_id_state state)
  2733. {
  2734. struct bnx2x *bp = netdev_priv(dev);
  2735. if (!bnx2x_is_nvm_accessible(bp)) {
  2736. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2737. "cannot access eeprom when the interface is down\n");
  2738. return -EAGAIN;
  2739. }
  2740. switch (state) {
  2741. case ETHTOOL_ID_ACTIVE:
  2742. return 1; /* cycle on/off once per second */
  2743. case ETHTOOL_ID_ON:
  2744. bnx2x_acquire_phy_lock(bp);
  2745. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2746. LED_MODE_ON, SPEED_1000);
  2747. bnx2x_release_phy_lock(bp);
  2748. break;
  2749. case ETHTOOL_ID_OFF:
  2750. bnx2x_acquire_phy_lock(bp);
  2751. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2752. LED_MODE_FRONT_PANEL_OFF, 0);
  2753. bnx2x_release_phy_lock(bp);
  2754. break;
  2755. case ETHTOOL_ID_INACTIVE:
  2756. bnx2x_acquire_phy_lock(bp);
  2757. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2758. LED_MODE_OPER,
  2759. bp->link_vars.line_speed);
  2760. bnx2x_release_phy_lock(bp);
  2761. }
  2762. return 0;
  2763. }
  2764. static int bnx2x_get_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2765. {
  2766. switch (info->flow_type) {
  2767. case TCP_V4_FLOW:
  2768. case TCP_V6_FLOW:
  2769. info->data = RXH_IP_SRC | RXH_IP_DST |
  2770. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2771. break;
  2772. case UDP_V4_FLOW:
  2773. if (bp->rss_conf_obj.udp_rss_v4)
  2774. info->data = RXH_IP_SRC | RXH_IP_DST |
  2775. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2776. else
  2777. info->data = RXH_IP_SRC | RXH_IP_DST;
  2778. break;
  2779. case UDP_V6_FLOW:
  2780. if (bp->rss_conf_obj.udp_rss_v6)
  2781. info->data = RXH_IP_SRC | RXH_IP_DST |
  2782. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2783. else
  2784. info->data = RXH_IP_SRC | RXH_IP_DST;
  2785. break;
  2786. case IPV4_FLOW:
  2787. case IPV6_FLOW:
  2788. info->data = RXH_IP_SRC | RXH_IP_DST;
  2789. break;
  2790. default:
  2791. info->data = 0;
  2792. break;
  2793. }
  2794. return 0;
  2795. }
  2796. static int bnx2x_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  2797. u32 *rules __always_unused)
  2798. {
  2799. struct bnx2x *bp = netdev_priv(dev);
  2800. switch (info->cmd) {
  2801. case ETHTOOL_GRXRINGS:
  2802. info->data = BNX2X_NUM_ETH_QUEUES(bp);
  2803. return 0;
  2804. case ETHTOOL_GRXFH:
  2805. return bnx2x_get_rss_flags(bp, info);
  2806. default:
  2807. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2808. return -EOPNOTSUPP;
  2809. }
  2810. }
  2811. static int bnx2x_set_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2812. {
  2813. int udp_rss_requested;
  2814. DP(BNX2X_MSG_ETHTOOL,
  2815. "Set rss flags command parameters: flow type = %d, data = %llu\n",
  2816. info->flow_type, info->data);
  2817. switch (info->flow_type) {
  2818. case TCP_V4_FLOW:
  2819. case TCP_V6_FLOW:
  2820. /* For TCP only 4-tupple hash is supported */
  2821. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST |
  2822. RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
  2823. DP(BNX2X_MSG_ETHTOOL,
  2824. "Command parameters not supported\n");
  2825. return -EINVAL;
  2826. }
  2827. return 0;
  2828. case UDP_V4_FLOW:
  2829. case UDP_V6_FLOW:
  2830. /* For UDP either 2-tupple hash or 4-tupple hash is supported */
  2831. if (info->data == (RXH_IP_SRC | RXH_IP_DST |
  2832. RXH_L4_B_0_1 | RXH_L4_B_2_3))
  2833. udp_rss_requested = 1;
  2834. else if (info->data == (RXH_IP_SRC | RXH_IP_DST))
  2835. udp_rss_requested = 0;
  2836. else
  2837. return -EINVAL;
  2838. if (CHIP_IS_E1x(bp) && udp_rss_requested) {
  2839. DP(BNX2X_MSG_ETHTOOL,
  2840. "57710, 57711 boards don't support RSS according to UDP 4-tuple\n");
  2841. return -EINVAL;
  2842. }
  2843. if ((info->flow_type == UDP_V4_FLOW) &&
  2844. (bp->rss_conf_obj.udp_rss_v4 != udp_rss_requested)) {
  2845. bp->rss_conf_obj.udp_rss_v4 = udp_rss_requested;
  2846. DP(BNX2X_MSG_ETHTOOL,
  2847. "rss re-configured, UDP 4-tupple %s\n",
  2848. udp_rss_requested ? "enabled" : "disabled");
  2849. return bnx2x_rss(bp, &bp->rss_conf_obj, false, true);
  2850. } else if ((info->flow_type == UDP_V6_FLOW) &&
  2851. (bp->rss_conf_obj.udp_rss_v6 != udp_rss_requested)) {
  2852. bp->rss_conf_obj.udp_rss_v6 = udp_rss_requested;
  2853. DP(BNX2X_MSG_ETHTOOL,
  2854. "rss re-configured, UDP 4-tupple %s\n",
  2855. udp_rss_requested ? "enabled" : "disabled");
  2856. return bnx2x_rss(bp, &bp->rss_conf_obj, false, true);
  2857. }
  2858. return 0;
  2859. case IPV4_FLOW:
  2860. case IPV6_FLOW:
  2861. /* For IP only 2-tupple hash is supported */
  2862. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST)) {
  2863. DP(BNX2X_MSG_ETHTOOL,
  2864. "Command parameters not supported\n");
  2865. return -EINVAL;
  2866. }
  2867. return 0;
  2868. case SCTP_V4_FLOW:
  2869. case AH_ESP_V4_FLOW:
  2870. case AH_V4_FLOW:
  2871. case ESP_V4_FLOW:
  2872. case SCTP_V6_FLOW:
  2873. case AH_ESP_V6_FLOW:
  2874. case AH_V6_FLOW:
  2875. case ESP_V6_FLOW:
  2876. case IP_USER_FLOW:
  2877. case ETHER_FLOW:
  2878. /* RSS is not supported for these protocols */
  2879. if (info->data) {
  2880. DP(BNX2X_MSG_ETHTOOL,
  2881. "Command parameters not supported\n");
  2882. return -EINVAL;
  2883. }
  2884. return 0;
  2885. default:
  2886. return -EINVAL;
  2887. }
  2888. }
  2889. static int bnx2x_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info)
  2890. {
  2891. struct bnx2x *bp = netdev_priv(dev);
  2892. switch (info->cmd) {
  2893. case ETHTOOL_SRXFH:
  2894. return bnx2x_set_rss_flags(bp, info);
  2895. default:
  2896. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2897. return -EOPNOTSUPP;
  2898. }
  2899. }
  2900. static u32 bnx2x_get_rxfh_indir_size(struct net_device *dev)
  2901. {
  2902. return T_ETH_INDIRECTION_TABLE_SIZE;
  2903. }
  2904. static int bnx2x_get_rxfh(struct net_device *dev, u32 *indir, u8 *key,
  2905. u8 *hfunc)
  2906. {
  2907. struct bnx2x *bp = netdev_priv(dev);
  2908. u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
  2909. size_t i;
  2910. if (hfunc)
  2911. *hfunc = ETH_RSS_HASH_TOP;
  2912. if (!indir)
  2913. return 0;
  2914. /* Get the current configuration of the RSS indirection table */
  2915. bnx2x_get_rss_ind_table(&bp->rss_conf_obj, ind_table);
  2916. /*
  2917. * We can't use a memcpy() as an internal storage of an
  2918. * indirection table is a u8 array while indir->ring_index
  2919. * points to an array of u32.
  2920. *
  2921. * Indirection table contains the FW Client IDs, so we need to
  2922. * align the returned table to the Client ID of the leading RSS
  2923. * queue.
  2924. */
  2925. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++)
  2926. indir[i] = ind_table[i] - bp->fp->cl_id;
  2927. return 0;
  2928. }
  2929. static int bnx2x_set_rxfh(struct net_device *dev, const u32 *indir,
  2930. const u8 *key, const u8 hfunc)
  2931. {
  2932. struct bnx2x *bp = netdev_priv(dev);
  2933. size_t i;
  2934. /* We require at least one supported parameter to be changed and no
  2935. * change in any of the unsupported parameters
  2936. */
  2937. if (key ||
  2938. (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
  2939. return -EOPNOTSUPP;
  2940. if (!indir)
  2941. return 0;
  2942. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
  2943. /*
  2944. * The same as in bnx2x_get_rxfh: we can't use a memcpy()
  2945. * as an internal storage of an indirection table is a u8 array
  2946. * while indir->ring_index points to an array of u32.
  2947. *
  2948. * Indirection table contains the FW Client IDs, so we need to
  2949. * align the received table to the Client ID of the leading RSS
  2950. * queue
  2951. */
  2952. bp->rss_conf_obj.ind_table[i] = indir[i] + bp->fp->cl_id;
  2953. }
  2954. return bnx2x_config_rss_eth(bp, false);
  2955. }
  2956. /**
  2957. * bnx2x_get_channels - gets the number of RSS queues.
  2958. *
  2959. * @dev: net device
  2960. * @channels: returns the number of max / current queues
  2961. */
  2962. static void bnx2x_get_channels(struct net_device *dev,
  2963. struct ethtool_channels *channels)
  2964. {
  2965. struct bnx2x *bp = netdev_priv(dev);
  2966. channels->max_combined = BNX2X_MAX_RSS_COUNT(bp);
  2967. channels->combined_count = BNX2X_NUM_ETH_QUEUES(bp);
  2968. }
  2969. /**
  2970. * bnx2x_change_num_queues - change the number of RSS queues.
  2971. *
  2972. * @bp: bnx2x private structure
  2973. *
  2974. * Re-configure interrupt mode to get the new number of MSI-X
  2975. * vectors and re-add NAPI objects.
  2976. */
  2977. static void bnx2x_change_num_queues(struct bnx2x *bp, int num_rss)
  2978. {
  2979. bnx2x_disable_msi(bp);
  2980. bp->num_ethernet_queues = num_rss;
  2981. bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
  2982. BNX2X_DEV_INFO("set number of queues to %d\n", bp->num_queues);
  2983. bnx2x_set_int_mode(bp);
  2984. }
  2985. /**
  2986. * bnx2x_set_channels - sets the number of RSS queues.
  2987. *
  2988. * @dev: net device
  2989. * @channels: includes the number of queues requested
  2990. */
  2991. static int bnx2x_set_channels(struct net_device *dev,
  2992. struct ethtool_channels *channels)
  2993. {
  2994. struct bnx2x *bp = netdev_priv(dev);
  2995. DP(BNX2X_MSG_ETHTOOL,
  2996. "set-channels command parameters: rx = %d, tx = %d, other = %d, combined = %d\n",
  2997. channels->rx_count, channels->tx_count, channels->other_count,
  2998. channels->combined_count);
  2999. if (pci_num_vf(bp->pdev)) {
  3000. DP(BNX2X_MSG_IOV, "VFs are enabled, can not set channels\n");
  3001. return -EPERM;
  3002. }
  3003. /* We don't support separate rx / tx channels.
  3004. * We don't allow setting 'other' channels.
  3005. */
  3006. if (channels->rx_count || channels->tx_count || channels->other_count
  3007. || (channels->combined_count == 0) ||
  3008. (channels->combined_count > BNX2X_MAX_RSS_COUNT(bp))) {
  3009. DP(BNX2X_MSG_ETHTOOL, "command parameters not supported\n");
  3010. return -EINVAL;
  3011. }
  3012. /* Check if there was a change in the active parameters */
  3013. if (channels->combined_count == BNX2X_NUM_ETH_QUEUES(bp)) {
  3014. DP(BNX2X_MSG_ETHTOOL, "No change in active parameters\n");
  3015. return 0;
  3016. }
  3017. /* Set the requested number of queues in bp context.
  3018. * Note that the actual number of queues created during load may be
  3019. * less than requested if memory is low.
  3020. */
  3021. if (unlikely(!netif_running(dev))) {
  3022. bnx2x_change_num_queues(bp, channels->combined_count);
  3023. return 0;
  3024. }
  3025. bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
  3026. bnx2x_change_num_queues(bp, channels->combined_count);
  3027. return bnx2x_nic_load(bp, LOAD_NORMAL);
  3028. }
  3029. static int bnx2x_get_ts_info(struct net_device *dev,
  3030. struct ethtool_ts_info *info)
  3031. {
  3032. struct bnx2x *bp = netdev_priv(dev);
  3033. if (bp->flags & PTP_SUPPORTED) {
  3034. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  3035. SOF_TIMESTAMPING_RX_SOFTWARE |
  3036. SOF_TIMESTAMPING_SOFTWARE |
  3037. SOF_TIMESTAMPING_TX_HARDWARE |
  3038. SOF_TIMESTAMPING_RX_HARDWARE |
  3039. SOF_TIMESTAMPING_RAW_HARDWARE;
  3040. if (bp->ptp_clock)
  3041. info->phc_index = ptp_clock_index(bp->ptp_clock);
  3042. else
  3043. info->phc_index = -1;
  3044. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  3045. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  3046. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
  3047. (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
  3048. info->tx_types = (1 << HWTSTAMP_TX_OFF)|(1 << HWTSTAMP_TX_ON);
  3049. return 0;
  3050. }
  3051. return ethtool_op_get_ts_info(dev, info);
  3052. }
  3053. static const struct ethtool_ops bnx2x_ethtool_ops = {
  3054. .get_settings = bnx2x_get_settings,
  3055. .set_settings = bnx2x_set_settings,
  3056. .get_drvinfo = bnx2x_get_drvinfo,
  3057. .get_regs_len = bnx2x_get_regs_len,
  3058. .get_regs = bnx2x_get_regs,
  3059. .get_dump_flag = bnx2x_get_dump_flag,
  3060. .get_dump_data = bnx2x_get_dump_data,
  3061. .set_dump = bnx2x_set_dump,
  3062. .get_wol = bnx2x_get_wol,
  3063. .set_wol = bnx2x_set_wol,
  3064. .get_msglevel = bnx2x_get_msglevel,
  3065. .set_msglevel = bnx2x_set_msglevel,
  3066. .nway_reset = bnx2x_nway_reset,
  3067. .get_link = bnx2x_get_link,
  3068. .get_eeprom_len = bnx2x_get_eeprom_len,
  3069. .get_eeprom = bnx2x_get_eeprom,
  3070. .set_eeprom = bnx2x_set_eeprom,
  3071. .get_coalesce = bnx2x_get_coalesce,
  3072. .set_coalesce = bnx2x_set_coalesce,
  3073. .get_ringparam = bnx2x_get_ringparam,
  3074. .set_ringparam = bnx2x_set_ringparam,
  3075. .get_pauseparam = bnx2x_get_pauseparam,
  3076. .set_pauseparam = bnx2x_set_pauseparam,
  3077. .self_test = bnx2x_self_test,
  3078. .get_sset_count = bnx2x_get_sset_count,
  3079. .get_priv_flags = bnx2x_get_private_flags,
  3080. .get_strings = bnx2x_get_strings,
  3081. .set_phys_id = bnx2x_set_phys_id,
  3082. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  3083. .get_rxnfc = bnx2x_get_rxnfc,
  3084. .set_rxnfc = bnx2x_set_rxnfc,
  3085. .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
  3086. .get_rxfh = bnx2x_get_rxfh,
  3087. .set_rxfh = bnx2x_set_rxfh,
  3088. .get_channels = bnx2x_get_channels,
  3089. .set_channels = bnx2x_set_channels,
  3090. .get_module_info = bnx2x_get_module_info,
  3091. .get_module_eeprom = bnx2x_get_module_eeprom,
  3092. .get_eee = bnx2x_get_eee,
  3093. .set_eee = bnx2x_set_eee,
  3094. .get_ts_info = bnx2x_get_ts_info,
  3095. };
  3096. static const struct ethtool_ops bnx2x_vf_ethtool_ops = {
  3097. .get_settings = bnx2x_get_vf_settings,
  3098. .get_drvinfo = bnx2x_get_drvinfo,
  3099. .get_msglevel = bnx2x_get_msglevel,
  3100. .set_msglevel = bnx2x_set_msglevel,
  3101. .get_link = bnx2x_get_link,
  3102. .get_coalesce = bnx2x_get_coalesce,
  3103. .get_ringparam = bnx2x_get_ringparam,
  3104. .set_ringparam = bnx2x_set_ringparam,
  3105. .get_sset_count = bnx2x_get_sset_count,
  3106. .get_strings = bnx2x_get_strings,
  3107. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  3108. .get_rxnfc = bnx2x_get_rxnfc,
  3109. .set_rxnfc = bnx2x_set_rxnfc,
  3110. .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
  3111. .get_rxfh = bnx2x_get_rxfh,
  3112. .set_rxfh = bnx2x_set_rxfh,
  3113. .get_channels = bnx2x_get_channels,
  3114. .set_channels = bnx2x_set_channels,
  3115. };
  3116. void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev)
  3117. {
  3118. netdev->ethtool_ops = (IS_PF(bp)) ?
  3119. &bnx2x_ethtool_ops : &bnx2x_vf_ethtool_ops;
  3120. }