bgmac.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529
  1. /*
  2. * Driver for (BCM4706)? GBit MAC core on BCMA bus.
  3. *
  4. * Copyright (C) 2012 Rafał Miłecki <zajec5@gmail.com>
  5. *
  6. * Licensed under the GNU/GPL. See COPYING for details.
  7. */
  8. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  9. #include <linux/bcma/bcma.h>
  10. #include <linux/etherdevice.h>
  11. #include <linux/bcm47xx_nvram.h>
  12. #include "bgmac.h"
  13. static bool bgmac_wait_value(struct bgmac *bgmac, u16 reg, u32 mask,
  14. u32 value, int timeout)
  15. {
  16. u32 val;
  17. int i;
  18. for (i = 0; i < timeout / 10; i++) {
  19. val = bgmac_read(bgmac, reg);
  20. if ((val & mask) == value)
  21. return true;
  22. udelay(10);
  23. }
  24. dev_err(bgmac->dev, "Timeout waiting for reg 0x%X\n", reg);
  25. return false;
  26. }
  27. /**************************************************
  28. * DMA
  29. **************************************************/
  30. static void bgmac_dma_tx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  31. {
  32. u32 val;
  33. int i;
  34. if (!ring->mmio_base)
  35. return;
  36. /* Suspend DMA TX ring first.
  37. * bgmac_wait_value doesn't support waiting for any of few values, so
  38. * implement whole loop here.
  39. */
  40. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL,
  41. BGMAC_DMA_TX_SUSPEND);
  42. for (i = 0; i < 10000 / 10; i++) {
  43. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  44. val &= BGMAC_DMA_TX_STAT;
  45. if (val == BGMAC_DMA_TX_STAT_DISABLED ||
  46. val == BGMAC_DMA_TX_STAT_IDLEWAIT ||
  47. val == BGMAC_DMA_TX_STAT_STOPPED) {
  48. i = 0;
  49. break;
  50. }
  51. udelay(10);
  52. }
  53. if (i)
  54. dev_err(bgmac->dev, "Timeout suspending DMA TX ring 0x%X (BGMAC_DMA_TX_STAT: 0x%08X)\n",
  55. ring->mmio_base, val);
  56. /* Remove SUSPEND bit */
  57. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, 0);
  58. if (!bgmac_wait_value(bgmac,
  59. ring->mmio_base + BGMAC_DMA_TX_STATUS,
  60. BGMAC_DMA_TX_STAT, BGMAC_DMA_TX_STAT_DISABLED,
  61. 10000)) {
  62. dev_warn(bgmac->dev, "DMA TX ring 0x%X wasn't disabled on time, waiting additional 300us\n",
  63. ring->mmio_base);
  64. udelay(300);
  65. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  66. if ((val & BGMAC_DMA_TX_STAT) != BGMAC_DMA_TX_STAT_DISABLED)
  67. dev_err(bgmac->dev, "Reset of DMA TX ring 0x%X failed\n",
  68. ring->mmio_base);
  69. }
  70. }
  71. static void bgmac_dma_tx_enable(struct bgmac *bgmac,
  72. struct bgmac_dma_ring *ring)
  73. {
  74. u32 ctl;
  75. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL);
  76. if (bgmac->feature_flags & BGMAC_FEAT_TX_MASK_SETUP) {
  77. ctl &= ~BGMAC_DMA_TX_BL_MASK;
  78. ctl |= BGMAC_DMA_TX_BL_128 << BGMAC_DMA_TX_BL_SHIFT;
  79. ctl &= ~BGMAC_DMA_TX_MR_MASK;
  80. ctl |= BGMAC_DMA_TX_MR_2 << BGMAC_DMA_TX_MR_SHIFT;
  81. ctl &= ~BGMAC_DMA_TX_PC_MASK;
  82. ctl |= BGMAC_DMA_TX_PC_16 << BGMAC_DMA_TX_PC_SHIFT;
  83. ctl &= ~BGMAC_DMA_TX_PT_MASK;
  84. ctl |= BGMAC_DMA_TX_PT_8 << BGMAC_DMA_TX_PT_SHIFT;
  85. }
  86. ctl |= BGMAC_DMA_TX_ENABLE;
  87. ctl |= BGMAC_DMA_TX_PARITY_DISABLE;
  88. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, ctl);
  89. }
  90. static void
  91. bgmac_dma_tx_add_buf(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
  92. int i, int len, u32 ctl0)
  93. {
  94. struct bgmac_slot_info *slot;
  95. struct bgmac_dma_desc *dma_desc;
  96. u32 ctl1;
  97. if (i == BGMAC_TX_RING_SLOTS - 1)
  98. ctl0 |= BGMAC_DESC_CTL0_EOT;
  99. ctl1 = len & BGMAC_DESC_CTL1_LEN;
  100. slot = &ring->slots[i];
  101. dma_desc = &ring->cpu_base[i];
  102. dma_desc->addr_low = cpu_to_le32(lower_32_bits(slot->dma_addr));
  103. dma_desc->addr_high = cpu_to_le32(upper_32_bits(slot->dma_addr));
  104. dma_desc->ctl0 = cpu_to_le32(ctl0);
  105. dma_desc->ctl1 = cpu_to_le32(ctl1);
  106. }
  107. static netdev_tx_t bgmac_dma_tx_add(struct bgmac *bgmac,
  108. struct bgmac_dma_ring *ring,
  109. struct sk_buff *skb)
  110. {
  111. struct device *dma_dev = bgmac->dma_dev;
  112. struct net_device *net_dev = bgmac->net_dev;
  113. int index = ring->end % BGMAC_TX_RING_SLOTS;
  114. struct bgmac_slot_info *slot = &ring->slots[index];
  115. int nr_frags;
  116. u32 flags;
  117. int i;
  118. if (skb->len > BGMAC_DESC_CTL1_LEN) {
  119. netdev_err(bgmac->net_dev, "Too long skb (%d)\n", skb->len);
  120. goto err_drop;
  121. }
  122. if (skb->ip_summed == CHECKSUM_PARTIAL)
  123. skb_checksum_help(skb);
  124. nr_frags = skb_shinfo(skb)->nr_frags;
  125. /* ring->end - ring->start will return the number of valid slots,
  126. * even when ring->end overflows
  127. */
  128. if (ring->end - ring->start + nr_frags + 1 >= BGMAC_TX_RING_SLOTS) {
  129. netdev_err(bgmac->net_dev, "TX ring is full, queue should be stopped!\n");
  130. netif_stop_queue(net_dev);
  131. return NETDEV_TX_BUSY;
  132. }
  133. slot->dma_addr = dma_map_single(dma_dev, skb->data, skb_headlen(skb),
  134. DMA_TO_DEVICE);
  135. if (unlikely(dma_mapping_error(dma_dev, slot->dma_addr)))
  136. goto err_dma_head;
  137. flags = BGMAC_DESC_CTL0_SOF;
  138. if (!nr_frags)
  139. flags |= BGMAC_DESC_CTL0_EOF | BGMAC_DESC_CTL0_IOC;
  140. bgmac_dma_tx_add_buf(bgmac, ring, index, skb_headlen(skb), flags);
  141. flags = 0;
  142. for (i = 0; i < nr_frags; i++) {
  143. struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  144. int len = skb_frag_size(frag);
  145. index = (index + 1) % BGMAC_TX_RING_SLOTS;
  146. slot = &ring->slots[index];
  147. slot->dma_addr = skb_frag_dma_map(dma_dev, frag, 0,
  148. len, DMA_TO_DEVICE);
  149. if (unlikely(dma_mapping_error(dma_dev, slot->dma_addr)))
  150. goto err_dma;
  151. if (i == nr_frags - 1)
  152. flags |= BGMAC_DESC_CTL0_EOF | BGMAC_DESC_CTL0_IOC;
  153. bgmac_dma_tx_add_buf(bgmac, ring, index, len, flags);
  154. }
  155. slot->skb = skb;
  156. ring->end += nr_frags + 1;
  157. netdev_sent_queue(net_dev, skb->len);
  158. wmb();
  159. /* Increase ring->end to point empty slot. We tell hardware the first
  160. * slot it should *not* read.
  161. */
  162. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_INDEX,
  163. ring->index_base +
  164. (ring->end % BGMAC_TX_RING_SLOTS) *
  165. sizeof(struct bgmac_dma_desc));
  166. if (ring->end - ring->start >= BGMAC_TX_RING_SLOTS - 8)
  167. netif_stop_queue(net_dev);
  168. return NETDEV_TX_OK;
  169. err_dma:
  170. dma_unmap_single(dma_dev, slot->dma_addr, skb_headlen(skb),
  171. DMA_TO_DEVICE);
  172. while (i-- > 0) {
  173. int index = (ring->end + i) % BGMAC_TX_RING_SLOTS;
  174. struct bgmac_slot_info *slot = &ring->slots[index];
  175. u32 ctl1 = le32_to_cpu(ring->cpu_base[index].ctl1);
  176. int len = ctl1 & BGMAC_DESC_CTL1_LEN;
  177. dma_unmap_page(dma_dev, slot->dma_addr, len, DMA_TO_DEVICE);
  178. }
  179. err_dma_head:
  180. netdev_err(bgmac->net_dev, "Mapping error of skb on ring 0x%X\n",
  181. ring->mmio_base);
  182. err_drop:
  183. dev_kfree_skb(skb);
  184. net_dev->stats.tx_dropped++;
  185. net_dev->stats.tx_errors++;
  186. return NETDEV_TX_OK;
  187. }
  188. /* Free transmitted packets */
  189. static void bgmac_dma_tx_free(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  190. {
  191. struct device *dma_dev = bgmac->dma_dev;
  192. int empty_slot;
  193. bool freed = false;
  194. unsigned bytes_compl = 0, pkts_compl = 0;
  195. /* The last slot that hardware didn't consume yet */
  196. empty_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  197. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  198. empty_slot -= ring->index_base;
  199. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  200. empty_slot /= sizeof(struct bgmac_dma_desc);
  201. while (ring->start != ring->end) {
  202. int slot_idx = ring->start % BGMAC_TX_RING_SLOTS;
  203. struct bgmac_slot_info *slot = &ring->slots[slot_idx];
  204. u32 ctl0, ctl1;
  205. int len;
  206. if (slot_idx == empty_slot)
  207. break;
  208. ctl0 = le32_to_cpu(ring->cpu_base[slot_idx].ctl0);
  209. ctl1 = le32_to_cpu(ring->cpu_base[slot_idx].ctl1);
  210. len = ctl1 & BGMAC_DESC_CTL1_LEN;
  211. if (ctl0 & BGMAC_DESC_CTL0_SOF)
  212. /* Unmap no longer used buffer */
  213. dma_unmap_single(dma_dev, slot->dma_addr, len,
  214. DMA_TO_DEVICE);
  215. else
  216. dma_unmap_page(dma_dev, slot->dma_addr, len,
  217. DMA_TO_DEVICE);
  218. if (slot->skb) {
  219. bgmac->net_dev->stats.tx_bytes += slot->skb->len;
  220. bgmac->net_dev->stats.tx_packets++;
  221. bytes_compl += slot->skb->len;
  222. pkts_compl++;
  223. /* Free memory! :) */
  224. dev_kfree_skb(slot->skb);
  225. slot->skb = NULL;
  226. }
  227. slot->dma_addr = 0;
  228. ring->start++;
  229. freed = true;
  230. }
  231. if (!pkts_compl)
  232. return;
  233. netdev_completed_queue(bgmac->net_dev, pkts_compl, bytes_compl);
  234. if (netif_queue_stopped(bgmac->net_dev))
  235. netif_wake_queue(bgmac->net_dev);
  236. }
  237. static void bgmac_dma_rx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  238. {
  239. if (!ring->mmio_base)
  240. return;
  241. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, 0);
  242. if (!bgmac_wait_value(bgmac,
  243. ring->mmio_base + BGMAC_DMA_RX_STATUS,
  244. BGMAC_DMA_RX_STAT, BGMAC_DMA_RX_STAT_DISABLED,
  245. 10000))
  246. dev_err(bgmac->dev, "Reset of ring 0x%X RX failed\n",
  247. ring->mmio_base);
  248. }
  249. static void bgmac_dma_rx_enable(struct bgmac *bgmac,
  250. struct bgmac_dma_ring *ring)
  251. {
  252. u32 ctl;
  253. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL);
  254. if (bgmac->feature_flags & BGMAC_FEAT_RX_MASK_SETUP) {
  255. ctl &= ~BGMAC_DMA_RX_BL_MASK;
  256. ctl |= BGMAC_DMA_RX_BL_128 << BGMAC_DMA_RX_BL_SHIFT;
  257. ctl &= ~BGMAC_DMA_RX_PC_MASK;
  258. ctl |= BGMAC_DMA_RX_PC_8 << BGMAC_DMA_RX_PC_SHIFT;
  259. ctl &= ~BGMAC_DMA_RX_PT_MASK;
  260. ctl |= BGMAC_DMA_RX_PT_1 << BGMAC_DMA_RX_PT_SHIFT;
  261. }
  262. ctl &= BGMAC_DMA_RX_ADDREXT_MASK;
  263. ctl |= BGMAC_DMA_RX_ENABLE;
  264. ctl |= BGMAC_DMA_RX_PARITY_DISABLE;
  265. ctl |= BGMAC_DMA_RX_OVERFLOW_CONT;
  266. ctl |= BGMAC_RX_FRAME_OFFSET << BGMAC_DMA_RX_FRAME_OFFSET_SHIFT;
  267. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, ctl);
  268. }
  269. static int bgmac_dma_rx_skb_for_slot(struct bgmac *bgmac,
  270. struct bgmac_slot_info *slot)
  271. {
  272. struct device *dma_dev = bgmac->dma_dev;
  273. dma_addr_t dma_addr;
  274. struct bgmac_rx_header *rx;
  275. void *buf;
  276. /* Alloc skb */
  277. buf = netdev_alloc_frag(BGMAC_RX_ALLOC_SIZE);
  278. if (!buf)
  279. return -ENOMEM;
  280. /* Poison - if everything goes fine, hardware will overwrite it */
  281. rx = buf + BGMAC_RX_BUF_OFFSET;
  282. rx->len = cpu_to_le16(0xdead);
  283. rx->flags = cpu_to_le16(0xbeef);
  284. /* Map skb for the DMA */
  285. dma_addr = dma_map_single(dma_dev, buf + BGMAC_RX_BUF_OFFSET,
  286. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  287. if (dma_mapping_error(dma_dev, dma_addr)) {
  288. netdev_err(bgmac->net_dev, "DMA mapping error\n");
  289. put_page(virt_to_head_page(buf));
  290. return -ENOMEM;
  291. }
  292. /* Update the slot */
  293. slot->buf = buf;
  294. slot->dma_addr = dma_addr;
  295. return 0;
  296. }
  297. static void bgmac_dma_rx_update_index(struct bgmac *bgmac,
  298. struct bgmac_dma_ring *ring)
  299. {
  300. dma_wmb();
  301. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_INDEX,
  302. ring->index_base +
  303. ring->end * sizeof(struct bgmac_dma_desc));
  304. }
  305. static void bgmac_dma_rx_setup_desc(struct bgmac *bgmac,
  306. struct bgmac_dma_ring *ring, int desc_idx)
  307. {
  308. struct bgmac_dma_desc *dma_desc = ring->cpu_base + desc_idx;
  309. u32 ctl0 = 0, ctl1 = 0;
  310. if (desc_idx == BGMAC_RX_RING_SLOTS - 1)
  311. ctl0 |= BGMAC_DESC_CTL0_EOT;
  312. ctl1 |= BGMAC_RX_BUF_SIZE & BGMAC_DESC_CTL1_LEN;
  313. /* Is there any BGMAC device that requires extension? */
  314. /* ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT) &
  315. * B43_DMA64_DCTL1_ADDREXT_MASK;
  316. */
  317. dma_desc->addr_low = cpu_to_le32(lower_32_bits(ring->slots[desc_idx].dma_addr));
  318. dma_desc->addr_high = cpu_to_le32(upper_32_bits(ring->slots[desc_idx].dma_addr));
  319. dma_desc->ctl0 = cpu_to_le32(ctl0);
  320. dma_desc->ctl1 = cpu_to_le32(ctl1);
  321. ring->end = desc_idx;
  322. }
  323. static void bgmac_dma_rx_poison_buf(struct device *dma_dev,
  324. struct bgmac_slot_info *slot)
  325. {
  326. struct bgmac_rx_header *rx = slot->buf + BGMAC_RX_BUF_OFFSET;
  327. dma_sync_single_for_cpu(dma_dev, slot->dma_addr, BGMAC_RX_BUF_SIZE,
  328. DMA_FROM_DEVICE);
  329. rx->len = cpu_to_le16(0xdead);
  330. rx->flags = cpu_to_le16(0xbeef);
  331. dma_sync_single_for_device(dma_dev, slot->dma_addr, BGMAC_RX_BUF_SIZE,
  332. DMA_FROM_DEVICE);
  333. }
  334. static int bgmac_dma_rx_read(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
  335. int weight)
  336. {
  337. u32 end_slot;
  338. int handled = 0;
  339. end_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_STATUS);
  340. end_slot &= BGMAC_DMA_RX_STATDPTR;
  341. end_slot -= ring->index_base;
  342. end_slot &= BGMAC_DMA_RX_STATDPTR;
  343. end_slot /= sizeof(struct bgmac_dma_desc);
  344. while (ring->start != end_slot) {
  345. struct device *dma_dev = bgmac->dma_dev;
  346. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  347. struct bgmac_rx_header *rx = slot->buf + BGMAC_RX_BUF_OFFSET;
  348. struct sk_buff *skb;
  349. void *buf = slot->buf;
  350. dma_addr_t dma_addr = slot->dma_addr;
  351. u16 len, flags;
  352. do {
  353. /* Prepare new skb as replacement */
  354. if (bgmac_dma_rx_skb_for_slot(bgmac, slot)) {
  355. bgmac_dma_rx_poison_buf(dma_dev, slot);
  356. break;
  357. }
  358. /* Unmap buffer to make it accessible to the CPU */
  359. dma_unmap_single(dma_dev, dma_addr,
  360. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  361. /* Get info from the header */
  362. len = le16_to_cpu(rx->len);
  363. flags = le16_to_cpu(rx->flags);
  364. /* Check for poison and drop or pass the packet */
  365. if (len == 0xdead && flags == 0xbeef) {
  366. netdev_err(bgmac->net_dev, "Found poisoned packet at slot %d, DMA issue!\n",
  367. ring->start);
  368. put_page(virt_to_head_page(buf));
  369. bgmac->net_dev->stats.rx_errors++;
  370. break;
  371. }
  372. if (len > BGMAC_RX_ALLOC_SIZE) {
  373. netdev_err(bgmac->net_dev, "Found oversized packet at slot %d, DMA issue!\n",
  374. ring->start);
  375. put_page(virt_to_head_page(buf));
  376. bgmac->net_dev->stats.rx_length_errors++;
  377. bgmac->net_dev->stats.rx_errors++;
  378. break;
  379. }
  380. /* Omit CRC. */
  381. len -= ETH_FCS_LEN;
  382. skb = build_skb(buf, BGMAC_RX_ALLOC_SIZE);
  383. if (unlikely(!skb)) {
  384. netdev_err(bgmac->net_dev, "build_skb failed\n");
  385. put_page(virt_to_head_page(buf));
  386. bgmac->net_dev->stats.rx_errors++;
  387. break;
  388. }
  389. skb_put(skb, BGMAC_RX_FRAME_OFFSET +
  390. BGMAC_RX_BUF_OFFSET + len);
  391. skb_pull(skb, BGMAC_RX_FRAME_OFFSET +
  392. BGMAC_RX_BUF_OFFSET);
  393. skb_checksum_none_assert(skb);
  394. skb->protocol = eth_type_trans(skb, bgmac->net_dev);
  395. bgmac->net_dev->stats.rx_bytes += len;
  396. bgmac->net_dev->stats.rx_packets++;
  397. napi_gro_receive(&bgmac->napi, skb);
  398. handled++;
  399. } while (0);
  400. bgmac_dma_rx_setup_desc(bgmac, ring, ring->start);
  401. if (++ring->start >= BGMAC_RX_RING_SLOTS)
  402. ring->start = 0;
  403. if (handled >= weight) /* Should never be greater */
  404. break;
  405. }
  406. bgmac_dma_rx_update_index(bgmac, ring);
  407. return handled;
  408. }
  409. /* Does ring support unaligned addressing? */
  410. static bool bgmac_dma_unaligned(struct bgmac *bgmac,
  411. struct bgmac_dma_ring *ring,
  412. enum bgmac_dma_ring_type ring_type)
  413. {
  414. switch (ring_type) {
  415. case BGMAC_DMA_RING_TX:
  416. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  417. 0xff0);
  418. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO))
  419. return true;
  420. break;
  421. case BGMAC_DMA_RING_RX:
  422. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  423. 0xff0);
  424. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO))
  425. return true;
  426. break;
  427. }
  428. return false;
  429. }
  430. static void bgmac_dma_tx_ring_free(struct bgmac *bgmac,
  431. struct bgmac_dma_ring *ring)
  432. {
  433. struct device *dma_dev = bgmac->dma_dev;
  434. struct bgmac_dma_desc *dma_desc = ring->cpu_base;
  435. struct bgmac_slot_info *slot;
  436. int i;
  437. for (i = 0; i < BGMAC_TX_RING_SLOTS; i++) {
  438. int len = dma_desc[i].ctl1 & BGMAC_DESC_CTL1_LEN;
  439. slot = &ring->slots[i];
  440. dev_kfree_skb(slot->skb);
  441. if (!slot->dma_addr)
  442. continue;
  443. if (slot->skb)
  444. dma_unmap_single(dma_dev, slot->dma_addr,
  445. len, DMA_TO_DEVICE);
  446. else
  447. dma_unmap_page(dma_dev, slot->dma_addr,
  448. len, DMA_TO_DEVICE);
  449. }
  450. }
  451. static void bgmac_dma_rx_ring_free(struct bgmac *bgmac,
  452. struct bgmac_dma_ring *ring)
  453. {
  454. struct device *dma_dev = bgmac->dma_dev;
  455. struct bgmac_slot_info *slot;
  456. int i;
  457. for (i = 0; i < BGMAC_RX_RING_SLOTS; i++) {
  458. slot = &ring->slots[i];
  459. if (!slot->dma_addr)
  460. continue;
  461. dma_unmap_single(dma_dev, slot->dma_addr,
  462. BGMAC_RX_BUF_SIZE,
  463. DMA_FROM_DEVICE);
  464. put_page(virt_to_head_page(slot->buf));
  465. slot->dma_addr = 0;
  466. }
  467. }
  468. static void bgmac_dma_ring_desc_free(struct bgmac *bgmac,
  469. struct bgmac_dma_ring *ring,
  470. int num_slots)
  471. {
  472. struct device *dma_dev = bgmac->dma_dev;
  473. int size;
  474. if (!ring->cpu_base)
  475. return;
  476. /* Free ring of descriptors */
  477. size = num_slots * sizeof(struct bgmac_dma_desc);
  478. dma_free_coherent(dma_dev, size, ring->cpu_base,
  479. ring->dma_base);
  480. }
  481. static void bgmac_dma_cleanup(struct bgmac *bgmac)
  482. {
  483. int i;
  484. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  485. bgmac_dma_tx_ring_free(bgmac, &bgmac->tx_ring[i]);
  486. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  487. bgmac_dma_rx_ring_free(bgmac, &bgmac->rx_ring[i]);
  488. }
  489. static void bgmac_dma_free(struct bgmac *bgmac)
  490. {
  491. int i;
  492. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  493. bgmac_dma_ring_desc_free(bgmac, &bgmac->tx_ring[i],
  494. BGMAC_TX_RING_SLOTS);
  495. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  496. bgmac_dma_ring_desc_free(bgmac, &bgmac->rx_ring[i],
  497. BGMAC_RX_RING_SLOTS);
  498. }
  499. static int bgmac_dma_alloc(struct bgmac *bgmac)
  500. {
  501. struct device *dma_dev = bgmac->dma_dev;
  502. struct bgmac_dma_ring *ring;
  503. static const u16 ring_base[] = { BGMAC_DMA_BASE0, BGMAC_DMA_BASE1,
  504. BGMAC_DMA_BASE2, BGMAC_DMA_BASE3, };
  505. int size; /* ring size: different for Tx and Rx */
  506. int err;
  507. int i;
  508. BUILD_BUG_ON(BGMAC_MAX_TX_RINGS > ARRAY_SIZE(ring_base));
  509. BUILD_BUG_ON(BGMAC_MAX_RX_RINGS > ARRAY_SIZE(ring_base));
  510. if (!(bgmac_idm_read(bgmac, BCMA_IOST) & BCMA_IOST_DMA64)) {
  511. dev_err(bgmac->dev, "Core does not report 64-bit DMA\n");
  512. return -ENOTSUPP;
  513. }
  514. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  515. ring = &bgmac->tx_ring[i];
  516. ring->mmio_base = ring_base[i];
  517. /* Alloc ring of descriptors */
  518. size = BGMAC_TX_RING_SLOTS * sizeof(struct bgmac_dma_desc);
  519. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  520. &ring->dma_base,
  521. GFP_KERNEL);
  522. if (!ring->cpu_base) {
  523. dev_err(bgmac->dev, "Allocation of TX ring 0x%X failed\n",
  524. ring->mmio_base);
  525. goto err_dma_free;
  526. }
  527. ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
  528. BGMAC_DMA_RING_TX);
  529. if (ring->unaligned)
  530. ring->index_base = lower_32_bits(ring->dma_base);
  531. else
  532. ring->index_base = 0;
  533. /* No need to alloc TX slots yet */
  534. }
  535. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  536. ring = &bgmac->rx_ring[i];
  537. ring->mmio_base = ring_base[i];
  538. /* Alloc ring of descriptors */
  539. size = BGMAC_RX_RING_SLOTS * sizeof(struct bgmac_dma_desc);
  540. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  541. &ring->dma_base,
  542. GFP_KERNEL);
  543. if (!ring->cpu_base) {
  544. dev_err(bgmac->dev, "Allocation of RX ring 0x%X failed\n",
  545. ring->mmio_base);
  546. err = -ENOMEM;
  547. goto err_dma_free;
  548. }
  549. ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
  550. BGMAC_DMA_RING_RX);
  551. if (ring->unaligned)
  552. ring->index_base = lower_32_bits(ring->dma_base);
  553. else
  554. ring->index_base = 0;
  555. }
  556. return 0;
  557. err_dma_free:
  558. bgmac_dma_free(bgmac);
  559. return -ENOMEM;
  560. }
  561. static int bgmac_dma_init(struct bgmac *bgmac)
  562. {
  563. struct bgmac_dma_ring *ring;
  564. int i, err;
  565. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  566. ring = &bgmac->tx_ring[i];
  567. if (!ring->unaligned)
  568. bgmac_dma_tx_enable(bgmac, ring);
  569. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  570. lower_32_bits(ring->dma_base));
  571. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGHI,
  572. upper_32_bits(ring->dma_base));
  573. if (ring->unaligned)
  574. bgmac_dma_tx_enable(bgmac, ring);
  575. ring->start = 0;
  576. ring->end = 0; /* Points the slot that should *not* be read */
  577. }
  578. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  579. int j;
  580. ring = &bgmac->rx_ring[i];
  581. if (!ring->unaligned)
  582. bgmac_dma_rx_enable(bgmac, ring);
  583. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  584. lower_32_bits(ring->dma_base));
  585. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGHI,
  586. upper_32_bits(ring->dma_base));
  587. if (ring->unaligned)
  588. bgmac_dma_rx_enable(bgmac, ring);
  589. ring->start = 0;
  590. ring->end = 0;
  591. for (j = 0; j < BGMAC_RX_RING_SLOTS; j++) {
  592. err = bgmac_dma_rx_skb_for_slot(bgmac, &ring->slots[j]);
  593. if (err)
  594. goto error;
  595. bgmac_dma_rx_setup_desc(bgmac, ring, j);
  596. }
  597. bgmac_dma_rx_update_index(bgmac, ring);
  598. }
  599. return 0;
  600. error:
  601. bgmac_dma_cleanup(bgmac);
  602. return err;
  603. }
  604. /**************************************************
  605. * Chip ops
  606. **************************************************/
  607. /* TODO: can we just drop @force? Can we don't reset MAC at all if there is
  608. * nothing to change? Try if after stabilizng driver.
  609. */
  610. static void bgmac_cmdcfg_maskset(struct bgmac *bgmac, u32 mask, u32 set,
  611. bool force)
  612. {
  613. u32 cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  614. u32 new_val = (cmdcfg & mask) | set;
  615. u32 cmdcfg_sr;
  616. if (bgmac->feature_flags & BGMAC_FEAT_CMDCFG_SR_REV4)
  617. cmdcfg_sr = BGMAC_CMDCFG_SR_REV4;
  618. else
  619. cmdcfg_sr = BGMAC_CMDCFG_SR_REV0;
  620. bgmac_set(bgmac, BGMAC_CMDCFG, cmdcfg_sr);
  621. udelay(2);
  622. if (new_val != cmdcfg || force)
  623. bgmac_write(bgmac, BGMAC_CMDCFG, new_val);
  624. bgmac_mask(bgmac, BGMAC_CMDCFG, ~cmdcfg_sr);
  625. udelay(2);
  626. }
  627. static void bgmac_write_mac_address(struct bgmac *bgmac, u8 *addr)
  628. {
  629. u32 tmp;
  630. tmp = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  631. bgmac_write(bgmac, BGMAC_MACADDR_HIGH, tmp);
  632. tmp = (addr[4] << 8) | addr[5];
  633. bgmac_write(bgmac, BGMAC_MACADDR_LOW, tmp);
  634. }
  635. static void bgmac_set_rx_mode(struct net_device *net_dev)
  636. {
  637. struct bgmac *bgmac = netdev_priv(net_dev);
  638. if (net_dev->flags & IFF_PROMISC)
  639. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_PROM, true);
  640. else
  641. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_PROM, 0, true);
  642. }
  643. #if 0 /* We don't use that regs yet */
  644. static void bgmac_chip_stats_update(struct bgmac *bgmac)
  645. {
  646. int i;
  647. if (!(bgmac->feature_flags & BGMAC_FEAT_NO_CLR_MIB)) {
  648. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  649. bgmac->mib_tx_regs[i] =
  650. bgmac_read(bgmac,
  651. BGMAC_TX_GOOD_OCTETS + (i * 4));
  652. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  653. bgmac->mib_rx_regs[i] =
  654. bgmac_read(bgmac,
  655. BGMAC_RX_GOOD_OCTETS + (i * 4));
  656. }
  657. /* TODO: what else? how to handle BCM4706? Specs are needed */
  658. }
  659. #endif
  660. static void bgmac_clear_mib(struct bgmac *bgmac)
  661. {
  662. int i;
  663. if (bgmac->feature_flags & BGMAC_FEAT_NO_CLR_MIB)
  664. return;
  665. bgmac_set(bgmac, BGMAC_DEV_CTL, BGMAC_DC_MROR);
  666. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  667. bgmac_read(bgmac, BGMAC_TX_GOOD_OCTETS + (i * 4));
  668. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  669. bgmac_read(bgmac, BGMAC_RX_GOOD_OCTETS + (i * 4));
  670. }
  671. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_speed */
  672. static void bgmac_mac_speed(struct bgmac *bgmac)
  673. {
  674. u32 mask = ~(BGMAC_CMDCFG_ES_MASK | BGMAC_CMDCFG_HD);
  675. u32 set = 0;
  676. switch (bgmac->mac_speed) {
  677. case SPEED_10:
  678. set |= BGMAC_CMDCFG_ES_10;
  679. break;
  680. case SPEED_100:
  681. set |= BGMAC_CMDCFG_ES_100;
  682. break;
  683. case SPEED_1000:
  684. set |= BGMAC_CMDCFG_ES_1000;
  685. break;
  686. case SPEED_2500:
  687. set |= BGMAC_CMDCFG_ES_2500;
  688. break;
  689. default:
  690. dev_err(bgmac->dev, "Unsupported speed: %d\n",
  691. bgmac->mac_speed);
  692. }
  693. if (bgmac->mac_duplex == DUPLEX_HALF)
  694. set |= BGMAC_CMDCFG_HD;
  695. bgmac_cmdcfg_maskset(bgmac, mask, set, true);
  696. }
  697. static void bgmac_miiconfig(struct bgmac *bgmac)
  698. {
  699. if (bgmac->feature_flags & BGMAC_FEAT_FORCE_SPEED_2500) {
  700. bgmac_idm_write(bgmac, BCMA_IOCTL,
  701. bgmac_idm_read(bgmac, BCMA_IOCTL) | 0x40 |
  702. BGMAC_BCMA_IOCTL_SW_CLKEN);
  703. bgmac->mac_speed = SPEED_2500;
  704. bgmac->mac_duplex = DUPLEX_FULL;
  705. bgmac_mac_speed(bgmac);
  706. } else {
  707. u8 imode;
  708. imode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) &
  709. BGMAC_DS_MM_MASK) >> BGMAC_DS_MM_SHIFT;
  710. if (imode == 0 || imode == 1) {
  711. bgmac->mac_speed = SPEED_100;
  712. bgmac->mac_duplex = DUPLEX_FULL;
  713. bgmac_mac_speed(bgmac);
  714. }
  715. }
  716. }
  717. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipreset */
  718. static void bgmac_chip_reset(struct bgmac *bgmac)
  719. {
  720. u32 cmdcfg_sr;
  721. u32 iost;
  722. int i;
  723. if (bgmac_clk_enabled(bgmac)) {
  724. if (!bgmac->stats_grabbed) {
  725. /* bgmac_chip_stats_update(bgmac); */
  726. bgmac->stats_grabbed = true;
  727. }
  728. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  729. bgmac_dma_tx_reset(bgmac, &bgmac->tx_ring[i]);
  730. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  731. udelay(1);
  732. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  733. bgmac_dma_rx_reset(bgmac, &bgmac->rx_ring[i]);
  734. /* TODO: Clear software multicast filter list */
  735. }
  736. iost = bgmac_idm_read(bgmac, BCMA_IOST);
  737. if (bgmac->feature_flags & BGMAC_FEAT_IOST_ATTACHED)
  738. iost &= ~BGMAC_BCMA_IOST_ATTACHED;
  739. /* 3GMAC: for BCM4707 & BCM47094, only do core reset at bgmac_probe() */
  740. if (!(bgmac->feature_flags & BGMAC_FEAT_NO_RESET)) {
  741. u32 flags = 0;
  742. if (iost & BGMAC_BCMA_IOST_ATTACHED) {
  743. flags = BGMAC_BCMA_IOCTL_SW_CLKEN;
  744. if (!bgmac->has_robosw)
  745. flags |= BGMAC_BCMA_IOCTL_SW_RESET;
  746. }
  747. bgmac_clk_enable(bgmac, flags);
  748. }
  749. /* Request Misc PLL for corerev > 2 */
  750. if (bgmac->feature_flags & BGMAC_FEAT_MISC_PLL_REQ) {
  751. bgmac_set(bgmac, BCMA_CLKCTLST,
  752. BGMAC_BCMA_CLKCTLST_MISC_PLL_REQ);
  753. bgmac_wait_value(bgmac, BCMA_CLKCTLST,
  754. BGMAC_BCMA_CLKCTLST_MISC_PLL_ST,
  755. BGMAC_BCMA_CLKCTLST_MISC_PLL_ST,
  756. 1000);
  757. }
  758. if (bgmac->feature_flags & BGMAC_FEAT_SW_TYPE_PHY) {
  759. u8 et_swtype = 0;
  760. u8 sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHY |
  761. BGMAC_CHIPCTL_1_IF_TYPE_MII;
  762. char buf[4];
  763. if (bcm47xx_nvram_getenv("et_swtype", buf, sizeof(buf)) > 0) {
  764. if (kstrtou8(buf, 0, &et_swtype))
  765. dev_err(bgmac->dev, "Failed to parse et_swtype (%s)\n",
  766. buf);
  767. et_swtype &= 0x0f;
  768. et_swtype <<= 4;
  769. sw_type = et_swtype;
  770. } else if (bgmac->feature_flags & BGMAC_FEAT_SW_TYPE_EPHYRMII) {
  771. sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHYRMII;
  772. } else if (bgmac->feature_flags & BGMAC_FEAT_SW_TYPE_RGMII) {
  773. sw_type = BGMAC_CHIPCTL_1_IF_TYPE_RGMII |
  774. BGMAC_CHIPCTL_1_SW_TYPE_RGMII;
  775. }
  776. bgmac_cco_ctl_maskset(bgmac, 1, ~(BGMAC_CHIPCTL_1_IF_TYPE_MASK |
  777. BGMAC_CHIPCTL_1_SW_TYPE_MASK),
  778. sw_type);
  779. }
  780. if (iost & BGMAC_BCMA_IOST_ATTACHED && !bgmac->has_robosw)
  781. bgmac_idm_write(bgmac, BCMA_IOCTL,
  782. bgmac_idm_read(bgmac, BCMA_IOCTL) &
  783. ~BGMAC_BCMA_IOCTL_SW_RESET);
  784. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_reset
  785. * Specs don't say about using BGMAC_CMDCFG_SR, but in this routine
  786. * BGMAC_CMDCFG is read _after_ putting chip in a reset. So it has to
  787. * be keps until taking MAC out of the reset.
  788. */
  789. if (bgmac->feature_flags & BGMAC_FEAT_CMDCFG_SR_REV4)
  790. cmdcfg_sr = BGMAC_CMDCFG_SR_REV4;
  791. else
  792. cmdcfg_sr = BGMAC_CMDCFG_SR_REV0;
  793. bgmac_cmdcfg_maskset(bgmac,
  794. ~(BGMAC_CMDCFG_TE |
  795. BGMAC_CMDCFG_RE |
  796. BGMAC_CMDCFG_RPI |
  797. BGMAC_CMDCFG_TAI |
  798. BGMAC_CMDCFG_HD |
  799. BGMAC_CMDCFG_ML |
  800. BGMAC_CMDCFG_CFE |
  801. BGMAC_CMDCFG_RL |
  802. BGMAC_CMDCFG_RED |
  803. BGMAC_CMDCFG_PE |
  804. BGMAC_CMDCFG_TPI |
  805. BGMAC_CMDCFG_PAD_EN |
  806. BGMAC_CMDCFG_PF),
  807. BGMAC_CMDCFG_PROM |
  808. BGMAC_CMDCFG_NLC |
  809. BGMAC_CMDCFG_CFE |
  810. cmdcfg_sr,
  811. false);
  812. bgmac->mac_speed = SPEED_UNKNOWN;
  813. bgmac->mac_duplex = DUPLEX_UNKNOWN;
  814. bgmac_clear_mib(bgmac);
  815. if (bgmac->feature_flags & BGMAC_FEAT_CMN_PHY_CTL)
  816. bgmac_cmn_maskset32(bgmac, BCMA_GMAC_CMN_PHY_CTL, ~0,
  817. BCMA_GMAC_CMN_PC_MTE);
  818. else
  819. bgmac_set(bgmac, BGMAC_PHY_CNTL, BGMAC_PC_MTE);
  820. bgmac_miiconfig(bgmac);
  821. if (bgmac->mii_bus)
  822. bgmac->mii_bus->reset(bgmac->mii_bus);
  823. netdev_reset_queue(bgmac->net_dev);
  824. }
  825. static void bgmac_chip_intrs_on(struct bgmac *bgmac)
  826. {
  827. bgmac_write(bgmac, BGMAC_INT_MASK, bgmac->int_mask);
  828. }
  829. static void bgmac_chip_intrs_off(struct bgmac *bgmac)
  830. {
  831. bgmac_write(bgmac, BGMAC_INT_MASK, 0);
  832. bgmac_read(bgmac, BGMAC_INT_MASK);
  833. }
  834. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_enable */
  835. static void bgmac_enable(struct bgmac *bgmac)
  836. {
  837. u32 cmdcfg_sr;
  838. u32 cmdcfg;
  839. u32 mode;
  840. if (bgmac->feature_flags & BGMAC_FEAT_CMDCFG_SR_REV4)
  841. cmdcfg_sr = BGMAC_CMDCFG_SR_REV4;
  842. else
  843. cmdcfg_sr = BGMAC_CMDCFG_SR_REV0;
  844. cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  845. bgmac_cmdcfg_maskset(bgmac, ~(BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE),
  846. cmdcfg_sr, true);
  847. udelay(2);
  848. cmdcfg |= BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE;
  849. bgmac_write(bgmac, BGMAC_CMDCFG, cmdcfg);
  850. mode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  851. BGMAC_DS_MM_SHIFT;
  852. if (bgmac->feature_flags & BGMAC_FEAT_CLKCTLST || mode != 0)
  853. bgmac_set(bgmac, BCMA_CLKCTLST, BCMA_CLKCTLST_FORCEHT);
  854. if (bgmac->feature_flags & BGMAC_FEAT_CLKCTLST && mode == 2)
  855. bgmac_cco_ctl_maskset(bgmac, 1, ~0,
  856. BGMAC_CHIPCTL_1_RXC_DLL_BYPASS);
  857. if (bgmac->feature_flags & (BGMAC_FEAT_FLW_CTRL1 |
  858. BGMAC_FEAT_FLW_CTRL2)) {
  859. u32 fl_ctl;
  860. if (bgmac->feature_flags & BGMAC_FEAT_FLW_CTRL1)
  861. fl_ctl = 0x2300e1;
  862. else
  863. fl_ctl = 0x03cb04cb;
  864. bgmac_write(bgmac, BGMAC_FLOW_CTL_THRESH, fl_ctl);
  865. bgmac_write(bgmac, BGMAC_PAUSE_CTL, 0x27fff);
  866. }
  867. if (bgmac->feature_flags & BGMAC_FEAT_SET_RXQ_CLK) {
  868. u32 rxq_ctl;
  869. u16 bp_clk;
  870. u8 mdp;
  871. rxq_ctl = bgmac_read(bgmac, BGMAC_RXQ_CTL);
  872. rxq_ctl &= ~BGMAC_RXQ_CTL_MDP_MASK;
  873. bp_clk = bgmac_get_bus_clock(bgmac) / 1000000;
  874. mdp = (bp_clk * 128 / 1000) - 3;
  875. rxq_ctl |= (mdp << BGMAC_RXQ_CTL_MDP_SHIFT);
  876. bgmac_write(bgmac, BGMAC_RXQ_CTL, rxq_ctl);
  877. }
  878. }
  879. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipinit */
  880. static void bgmac_chip_init(struct bgmac *bgmac)
  881. {
  882. /* 1 interrupt per received frame */
  883. bgmac_write(bgmac, BGMAC_INT_RECV_LAZY, 1 << BGMAC_IRL_FC_SHIFT);
  884. /* Enable 802.3x tx flow control (honor received PAUSE frames) */
  885. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_RPI, 0, true);
  886. bgmac_set_rx_mode(bgmac->net_dev);
  887. bgmac_write_mac_address(bgmac, bgmac->net_dev->dev_addr);
  888. if (bgmac->loopback)
  889. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  890. else
  891. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_ML, 0, false);
  892. bgmac_write(bgmac, BGMAC_RXMAX_LENGTH, 32 + ETHER_MAX_LEN);
  893. bgmac_chip_intrs_on(bgmac);
  894. bgmac_enable(bgmac);
  895. }
  896. static irqreturn_t bgmac_interrupt(int irq, void *dev_id)
  897. {
  898. struct bgmac *bgmac = netdev_priv(dev_id);
  899. u32 int_status = bgmac_read(bgmac, BGMAC_INT_STATUS);
  900. int_status &= bgmac->int_mask;
  901. if (!int_status)
  902. return IRQ_NONE;
  903. int_status &= ~(BGMAC_IS_TX0 | BGMAC_IS_RX);
  904. if (int_status)
  905. dev_err(bgmac->dev, "Unknown IRQs: 0x%08X\n", int_status);
  906. /* Disable new interrupts until handling existing ones */
  907. bgmac_chip_intrs_off(bgmac);
  908. napi_schedule(&bgmac->napi);
  909. return IRQ_HANDLED;
  910. }
  911. static int bgmac_poll(struct napi_struct *napi, int weight)
  912. {
  913. struct bgmac *bgmac = container_of(napi, struct bgmac, napi);
  914. int handled = 0;
  915. /* Ack */
  916. bgmac_write(bgmac, BGMAC_INT_STATUS, ~0);
  917. bgmac_dma_tx_free(bgmac, &bgmac->tx_ring[0]);
  918. handled += bgmac_dma_rx_read(bgmac, &bgmac->rx_ring[0], weight);
  919. /* Poll again if more events arrived in the meantime */
  920. if (bgmac_read(bgmac, BGMAC_INT_STATUS) & (BGMAC_IS_TX0 | BGMAC_IS_RX))
  921. return weight;
  922. if (handled < weight) {
  923. napi_complete(napi);
  924. bgmac_chip_intrs_on(bgmac);
  925. }
  926. return handled;
  927. }
  928. /**************************************************
  929. * net_device_ops
  930. **************************************************/
  931. static int bgmac_open(struct net_device *net_dev)
  932. {
  933. struct bgmac *bgmac = netdev_priv(net_dev);
  934. int err = 0;
  935. bgmac_chip_reset(bgmac);
  936. err = bgmac_dma_init(bgmac);
  937. if (err)
  938. return err;
  939. /* Specs say about reclaiming rings here, but we do that in DMA init */
  940. bgmac_chip_init(bgmac);
  941. err = request_irq(bgmac->irq, bgmac_interrupt, IRQF_SHARED,
  942. KBUILD_MODNAME, net_dev);
  943. if (err < 0) {
  944. dev_err(bgmac->dev, "IRQ request error: %d!\n", err);
  945. bgmac_dma_cleanup(bgmac);
  946. return err;
  947. }
  948. napi_enable(&bgmac->napi);
  949. phy_start(net_dev->phydev);
  950. netif_start_queue(net_dev);
  951. return 0;
  952. }
  953. static int bgmac_stop(struct net_device *net_dev)
  954. {
  955. struct bgmac *bgmac = netdev_priv(net_dev);
  956. netif_carrier_off(net_dev);
  957. phy_stop(net_dev->phydev);
  958. napi_disable(&bgmac->napi);
  959. bgmac_chip_intrs_off(bgmac);
  960. free_irq(bgmac->irq, net_dev);
  961. bgmac_chip_reset(bgmac);
  962. bgmac_dma_cleanup(bgmac);
  963. return 0;
  964. }
  965. static netdev_tx_t bgmac_start_xmit(struct sk_buff *skb,
  966. struct net_device *net_dev)
  967. {
  968. struct bgmac *bgmac = netdev_priv(net_dev);
  969. struct bgmac_dma_ring *ring;
  970. /* No QOS support yet */
  971. ring = &bgmac->tx_ring[0];
  972. return bgmac_dma_tx_add(bgmac, ring, skb);
  973. }
  974. static int bgmac_set_mac_address(struct net_device *net_dev, void *addr)
  975. {
  976. struct bgmac *bgmac = netdev_priv(net_dev);
  977. int ret;
  978. ret = eth_prepare_mac_addr_change(net_dev, addr);
  979. if (ret < 0)
  980. return ret;
  981. bgmac_write_mac_address(bgmac, (u8 *)addr);
  982. eth_commit_mac_addr_change(net_dev, addr);
  983. return 0;
  984. }
  985. static int bgmac_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
  986. {
  987. if (!netif_running(net_dev))
  988. return -EINVAL;
  989. return phy_mii_ioctl(net_dev->phydev, ifr, cmd);
  990. }
  991. static const struct net_device_ops bgmac_netdev_ops = {
  992. .ndo_open = bgmac_open,
  993. .ndo_stop = bgmac_stop,
  994. .ndo_start_xmit = bgmac_start_xmit,
  995. .ndo_set_rx_mode = bgmac_set_rx_mode,
  996. .ndo_set_mac_address = bgmac_set_mac_address,
  997. .ndo_validate_addr = eth_validate_addr,
  998. .ndo_do_ioctl = bgmac_ioctl,
  999. };
  1000. /**************************************************
  1001. * ethtool_ops
  1002. **************************************************/
  1003. struct bgmac_stat {
  1004. u8 size;
  1005. u32 offset;
  1006. const char *name;
  1007. };
  1008. static struct bgmac_stat bgmac_get_strings_stats[] = {
  1009. { 8, BGMAC_TX_GOOD_OCTETS, "tx_good_octets" },
  1010. { 4, BGMAC_TX_GOOD_PKTS, "tx_good" },
  1011. { 8, BGMAC_TX_OCTETS, "tx_octets" },
  1012. { 4, BGMAC_TX_PKTS, "tx_pkts" },
  1013. { 4, BGMAC_TX_BROADCAST_PKTS, "tx_broadcast" },
  1014. { 4, BGMAC_TX_MULTICAST_PKTS, "tx_multicast" },
  1015. { 4, BGMAC_TX_LEN_64, "tx_64" },
  1016. { 4, BGMAC_TX_LEN_65_TO_127, "tx_65_127" },
  1017. { 4, BGMAC_TX_LEN_128_TO_255, "tx_128_255" },
  1018. { 4, BGMAC_TX_LEN_256_TO_511, "tx_256_511" },
  1019. { 4, BGMAC_TX_LEN_512_TO_1023, "tx_512_1023" },
  1020. { 4, BGMAC_TX_LEN_1024_TO_1522, "tx_1024_1522" },
  1021. { 4, BGMAC_TX_LEN_1523_TO_2047, "tx_1523_2047" },
  1022. { 4, BGMAC_TX_LEN_2048_TO_4095, "tx_2048_4095" },
  1023. { 4, BGMAC_TX_LEN_4096_TO_8191, "tx_4096_8191" },
  1024. { 4, BGMAC_TX_LEN_8192_TO_MAX, "tx_8192_max" },
  1025. { 4, BGMAC_TX_JABBER_PKTS, "tx_jabber" },
  1026. { 4, BGMAC_TX_OVERSIZE_PKTS, "tx_oversize" },
  1027. { 4, BGMAC_TX_FRAGMENT_PKTS, "tx_fragment" },
  1028. { 4, BGMAC_TX_UNDERRUNS, "tx_underruns" },
  1029. { 4, BGMAC_TX_TOTAL_COLS, "tx_total_cols" },
  1030. { 4, BGMAC_TX_SINGLE_COLS, "tx_single_cols" },
  1031. { 4, BGMAC_TX_MULTIPLE_COLS, "tx_multiple_cols" },
  1032. { 4, BGMAC_TX_EXCESSIVE_COLS, "tx_excessive_cols" },
  1033. { 4, BGMAC_TX_LATE_COLS, "tx_late_cols" },
  1034. { 4, BGMAC_TX_DEFERED, "tx_defered" },
  1035. { 4, BGMAC_TX_CARRIER_LOST, "tx_carrier_lost" },
  1036. { 4, BGMAC_TX_PAUSE_PKTS, "tx_pause" },
  1037. { 4, BGMAC_TX_UNI_PKTS, "tx_unicast" },
  1038. { 4, BGMAC_TX_Q0_PKTS, "tx_q0" },
  1039. { 8, BGMAC_TX_Q0_OCTETS, "tx_q0_octets" },
  1040. { 4, BGMAC_TX_Q1_PKTS, "tx_q1" },
  1041. { 8, BGMAC_TX_Q1_OCTETS, "tx_q1_octets" },
  1042. { 4, BGMAC_TX_Q2_PKTS, "tx_q2" },
  1043. { 8, BGMAC_TX_Q2_OCTETS, "tx_q2_octets" },
  1044. { 4, BGMAC_TX_Q3_PKTS, "tx_q3" },
  1045. { 8, BGMAC_TX_Q3_OCTETS, "tx_q3_octets" },
  1046. { 8, BGMAC_RX_GOOD_OCTETS, "rx_good_octets" },
  1047. { 4, BGMAC_RX_GOOD_PKTS, "rx_good" },
  1048. { 8, BGMAC_RX_OCTETS, "rx_octets" },
  1049. { 4, BGMAC_RX_PKTS, "rx_pkts" },
  1050. { 4, BGMAC_RX_BROADCAST_PKTS, "rx_broadcast" },
  1051. { 4, BGMAC_RX_MULTICAST_PKTS, "rx_multicast" },
  1052. { 4, BGMAC_RX_LEN_64, "rx_64" },
  1053. { 4, BGMAC_RX_LEN_65_TO_127, "rx_65_127" },
  1054. { 4, BGMAC_RX_LEN_128_TO_255, "rx_128_255" },
  1055. { 4, BGMAC_RX_LEN_256_TO_511, "rx_256_511" },
  1056. { 4, BGMAC_RX_LEN_512_TO_1023, "rx_512_1023" },
  1057. { 4, BGMAC_RX_LEN_1024_TO_1522, "rx_1024_1522" },
  1058. { 4, BGMAC_RX_LEN_1523_TO_2047, "rx_1523_2047" },
  1059. { 4, BGMAC_RX_LEN_2048_TO_4095, "rx_2048_4095" },
  1060. { 4, BGMAC_RX_LEN_4096_TO_8191, "rx_4096_8191" },
  1061. { 4, BGMAC_RX_LEN_8192_TO_MAX, "rx_8192_max" },
  1062. { 4, BGMAC_RX_JABBER_PKTS, "rx_jabber" },
  1063. { 4, BGMAC_RX_OVERSIZE_PKTS, "rx_oversize" },
  1064. { 4, BGMAC_RX_FRAGMENT_PKTS, "rx_fragment" },
  1065. { 4, BGMAC_RX_MISSED_PKTS, "rx_missed" },
  1066. { 4, BGMAC_RX_CRC_ALIGN_ERRS, "rx_crc_align" },
  1067. { 4, BGMAC_RX_UNDERSIZE, "rx_undersize" },
  1068. { 4, BGMAC_RX_CRC_ERRS, "rx_crc" },
  1069. { 4, BGMAC_RX_ALIGN_ERRS, "rx_align" },
  1070. { 4, BGMAC_RX_SYMBOL_ERRS, "rx_symbol" },
  1071. { 4, BGMAC_RX_PAUSE_PKTS, "rx_pause" },
  1072. { 4, BGMAC_RX_NONPAUSE_PKTS, "rx_nonpause" },
  1073. { 4, BGMAC_RX_SACHANGES, "rx_sa_changes" },
  1074. { 4, BGMAC_RX_UNI_PKTS, "rx_unicast" },
  1075. };
  1076. #define BGMAC_STATS_LEN ARRAY_SIZE(bgmac_get_strings_stats)
  1077. static int bgmac_get_sset_count(struct net_device *dev, int string_set)
  1078. {
  1079. switch (string_set) {
  1080. case ETH_SS_STATS:
  1081. return BGMAC_STATS_LEN;
  1082. }
  1083. return -EOPNOTSUPP;
  1084. }
  1085. static void bgmac_get_strings(struct net_device *dev, u32 stringset,
  1086. u8 *data)
  1087. {
  1088. int i;
  1089. if (stringset != ETH_SS_STATS)
  1090. return;
  1091. for (i = 0; i < BGMAC_STATS_LEN; i++)
  1092. strlcpy(data + i * ETH_GSTRING_LEN,
  1093. bgmac_get_strings_stats[i].name, ETH_GSTRING_LEN);
  1094. }
  1095. static void bgmac_get_ethtool_stats(struct net_device *dev,
  1096. struct ethtool_stats *ss, uint64_t *data)
  1097. {
  1098. struct bgmac *bgmac = netdev_priv(dev);
  1099. const struct bgmac_stat *s;
  1100. unsigned int i;
  1101. u64 val;
  1102. if (!netif_running(dev))
  1103. return;
  1104. for (i = 0; i < BGMAC_STATS_LEN; i++) {
  1105. s = &bgmac_get_strings_stats[i];
  1106. val = 0;
  1107. if (s->size == 8)
  1108. val = (u64)bgmac_read(bgmac, s->offset + 4) << 32;
  1109. val |= bgmac_read(bgmac, s->offset);
  1110. data[i] = val;
  1111. }
  1112. }
  1113. static void bgmac_get_drvinfo(struct net_device *net_dev,
  1114. struct ethtool_drvinfo *info)
  1115. {
  1116. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  1117. strlcpy(info->bus_info, "AXI", sizeof(info->bus_info));
  1118. }
  1119. static const struct ethtool_ops bgmac_ethtool_ops = {
  1120. .get_strings = bgmac_get_strings,
  1121. .get_sset_count = bgmac_get_sset_count,
  1122. .get_ethtool_stats = bgmac_get_ethtool_stats,
  1123. .get_drvinfo = bgmac_get_drvinfo,
  1124. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  1125. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  1126. };
  1127. /**************************************************
  1128. * MII
  1129. **************************************************/
  1130. static void bgmac_adjust_link(struct net_device *net_dev)
  1131. {
  1132. struct bgmac *bgmac = netdev_priv(net_dev);
  1133. struct phy_device *phy_dev = net_dev->phydev;
  1134. bool update = false;
  1135. if (phy_dev->link) {
  1136. if (phy_dev->speed != bgmac->mac_speed) {
  1137. bgmac->mac_speed = phy_dev->speed;
  1138. update = true;
  1139. }
  1140. if (phy_dev->duplex != bgmac->mac_duplex) {
  1141. bgmac->mac_duplex = phy_dev->duplex;
  1142. update = true;
  1143. }
  1144. }
  1145. if (update) {
  1146. bgmac_mac_speed(bgmac);
  1147. phy_print_status(phy_dev);
  1148. }
  1149. }
  1150. static int bgmac_phy_connect_direct(struct bgmac *bgmac)
  1151. {
  1152. struct fixed_phy_status fphy_status = {
  1153. .link = 1,
  1154. .speed = SPEED_1000,
  1155. .duplex = DUPLEX_FULL,
  1156. };
  1157. struct phy_device *phy_dev;
  1158. int err;
  1159. phy_dev = fixed_phy_register(PHY_POLL, &fphy_status, -1, NULL);
  1160. if (!phy_dev || IS_ERR(phy_dev)) {
  1161. dev_err(bgmac->dev, "Failed to register fixed PHY device\n");
  1162. return -ENODEV;
  1163. }
  1164. err = phy_connect_direct(bgmac->net_dev, phy_dev, bgmac_adjust_link,
  1165. PHY_INTERFACE_MODE_MII);
  1166. if (err) {
  1167. dev_err(bgmac->dev, "Connecting PHY failed\n");
  1168. return err;
  1169. }
  1170. return err;
  1171. }
  1172. static int bgmac_phy_connect(struct bgmac *bgmac)
  1173. {
  1174. struct phy_device *phy_dev;
  1175. char bus_id[MII_BUS_ID_SIZE + 3];
  1176. /* Connect to the PHY */
  1177. snprintf(bus_id, sizeof(bus_id), PHY_ID_FMT, bgmac->mii_bus->id,
  1178. bgmac->phyaddr);
  1179. phy_dev = phy_connect(bgmac->net_dev, bus_id, &bgmac_adjust_link,
  1180. PHY_INTERFACE_MODE_MII);
  1181. if (IS_ERR(phy_dev)) {
  1182. dev_err(bgmac->dev, "PHY connecton failed\n");
  1183. return PTR_ERR(phy_dev);
  1184. }
  1185. return 0;
  1186. }
  1187. int bgmac_enet_probe(struct bgmac *info)
  1188. {
  1189. struct net_device *net_dev;
  1190. struct bgmac *bgmac;
  1191. int err;
  1192. /* Allocation and references */
  1193. net_dev = alloc_etherdev(sizeof(*bgmac));
  1194. if (!net_dev)
  1195. return -ENOMEM;
  1196. net_dev->netdev_ops = &bgmac_netdev_ops;
  1197. net_dev->ethtool_ops = &bgmac_ethtool_ops;
  1198. bgmac = netdev_priv(net_dev);
  1199. memcpy(bgmac, info, sizeof(*bgmac));
  1200. bgmac->net_dev = net_dev;
  1201. net_dev->irq = bgmac->irq;
  1202. SET_NETDEV_DEV(net_dev, bgmac->dev);
  1203. if (!is_valid_ether_addr(bgmac->mac_addr)) {
  1204. dev_err(bgmac->dev, "Invalid MAC addr: %pM\n",
  1205. bgmac->mac_addr);
  1206. eth_random_addr(bgmac->mac_addr);
  1207. dev_warn(bgmac->dev, "Using random MAC: %pM\n",
  1208. bgmac->mac_addr);
  1209. }
  1210. ether_addr_copy(net_dev->dev_addr, bgmac->mac_addr);
  1211. /* This (reset &) enable is not preset in specs or reference driver but
  1212. * Broadcom does it in arch PCI code when enabling fake PCI device.
  1213. */
  1214. bgmac_clk_enable(bgmac, 0);
  1215. bgmac_chip_reset(bgmac);
  1216. err = bgmac_dma_alloc(bgmac);
  1217. if (err) {
  1218. dev_err(bgmac->dev, "Unable to alloc memory for DMA\n");
  1219. goto err_netdev_free;
  1220. }
  1221. bgmac->int_mask = BGMAC_IS_ERRMASK | BGMAC_IS_RX | BGMAC_IS_TX_MASK;
  1222. if (bcm47xx_nvram_getenv("et0_no_txint", NULL, 0) == 0)
  1223. bgmac->int_mask &= ~BGMAC_IS_TX_MASK;
  1224. netif_napi_add(net_dev, &bgmac->napi, bgmac_poll, BGMAC_WEIGHT);
  1225. if (!bgmac->mii_bus)
  1226. err = bgmac_phy_connect_direct(bgmac);
  1227. else
  1228. err = bgmac_phy_connect(bgmac);
  1229. if (err) {
  1230. dev_err(bgmac->dev, "Cannot connect to phy\n");
  1231. goto err_dma_free;
  1232. }
  1233. net_dev->features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1234. net_dev->hw_features = net_dev->features;
  1235. net_dev->vlan_features = net_dev->features;
  1236. err = register_netdev(bgmac->net_dev);
  1237. if (err) {
  1238. dev_err(bgmac->dev, "Cannot register net device\n");
  1239. goto err_phy_disconnect;
  1240. }
  1241. netif_carrier_off(net_dev);
  1242. return 0;
  1243. err_phy_disconnect:
  1244. phy_disconnect(net_dev->phydev);
  1245. err_dma_free:
  1246. bgmac_dma_free(bgmac);
  1247. err_netdev_free:
  1248. free_netdev(net_dev);
  1249. return err;
  1250. }
  1251. EXPORT_SYMBOL_GPL(bgmac_enet_probe);
  1252. void bgmac_enet_remove(struct bgmac *bgmac)
  1253. {
  1254. unregister_netdev(bgmac->net_dev);
  1255. phy_disconnect(bgmac->net_dev->phydev);
  1256. netif_napi_del(&bgmac->napi);
  1257. bgmac_dma_free(bgmac);
  1258. free_netdev(bgmac->net_dev);
  1259. }
  1260. EXPORT_SYMBOL_GPL(bgmac_enet_remove);
  1261. MODULE_AUTHOR("Rafał Miłecki");
  1262. MODULE_LICENSE("GPL");