qp.c 125 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include <rdma/ib_cache.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include "mlx5_ib.h"
  37. #include "user.h"
  38. /* not supported currently */
  39. static int wq_signature;
  40. enum {
  41. MLX5_IB_ACK_REQ_FREQ = 8,
  42. };
  43. enum {
  44. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  45. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  46. MLX5_IB_LINK_TYPE_IB = 0,
  47. MLX5_IB_LINK_TYPE_ETH = 1
  48. };
  49. enum {
  50. MLX5_IB_SQ_STRIDE = 6,
  51. MLX5_IB_CACHE_LINE_SIZE = 64,
  52. };
  53. static const u32 mlx5_ib_opcode[] = {
  54. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  55. [IB_WR_LSO] = MLX5_OPCODE_LSO,
  56. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  57. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  58. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  59. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  60. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  61. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  62. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  63. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  64. [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
  65. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  66. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  67. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  68. };
  69. struct mlx5_wqe_eth_pad {
  70. u8 rsvd0[16];
  71. };
  72. static void get_cqs(enum ib_qp_type qp_type,
  73. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  74. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
  75. static int is_qp0(enum ib_qp_type qp_type)
  76. {
  77. return qp_type == IB_QPT_SMI;
  78. }
  79. static int is_sqp(enum ib_qp_type qp_type)
  80. {
  81. return is_qp0(qp_type) || is_qp1(qp_type);
  82. }
  83. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  84. {
  85. return mlx5_buf_offset(&qp->buf, offset);
  86. }
  87. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  88. {
  89. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  90. }
  91. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  92. {
  93. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  94. }
  95. /**
  96. * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
  97. *
  98. * @qp: QP to copy from.
  99. * @send: copy from the send queue when non-zero, use the receive queue
  100. * otherwise.
  101. * @wqe_index: index to start copying from. For send work queues, the
  102. * wqe_index is in units of MLX5_SEND_WQE_BB.
  103. * For receive work queue, it is the number of work queue
  104. * element in the queue.
  105. * @buffer: destination buffer.
  106. * @length: maximum number of bytes to copy.
  107. *
  108. * Copies at least a single WQE, but may copy more data.
  109. *
  110. * Return: the number of bytes copied, or an error code.
  111. */
  112. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  113. void *buffer, u32 length,
  114. struct mlx5_ib_qp_base *base)
  115. {
  116. struct ib_device *ibdev = qp->ibqp.device;
  117. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  118. struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
  119. size_t offset;
  120. size_t wq_end;
  121. struct ib_umem *umem = base->ubuffer.umem;
  122. u32 first_copy_length;
  123. int wqe_length;
  124. int ret;
  125. if (wq->wqe_cnt == 0) {
  126. mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
  127. qp->ibqp.qp_type);
  128. return -EINVAL;
  129. }
  130. offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
  131. wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
  132. if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
  133. return -EINVAL;
  134. if (offset > umem->length ||
  135. (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
  136. return -EINVAL;
  137. first_copy_length = min_t(u32, offset + length, wq_end) - offset;
  138. ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
  139. if (ret)
  140. return ret;
  141. if (send) {
  142. struct mlx5_wqe_ctrl_seg *ctrl = buffer;
  143. int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  144. wqe_length = ds * MLX5_WQE_DS_UNITS;
  145. } else {
  146. wqe_length = 1 << wq->wqe_shift;
  147. }
  148. if (wqe_length <= first_copy_length)
  149. return first_copy_length;
  150. ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
  151. wqe_length - first_copy_length);
  152. if (ret)
  153. return ret;
  154. return wqe_length;
  155. }
  156. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  157. {
  158. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  159. struct ib_event event;
  160. if (type == MLX5_EVENT_TYPE_PATH_MIG) {
  161. /* This event is only valid for trans_qps */
  162. to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
  163. }
  164. if (ibqp->event_handler) {
  165. event.device = ibqp->device;
  166. event.element.qp = ibqp;
  167. switch (type) {
  168. case MLX5_EVENT_TYPE_PATH_MIG:
  169. event.event = IB_EVENT_PATH_MIG;
  170. break;
  171. case MLX5_EVENT_TYPE_COMM_EST:
  172. event.event = IB_EVENT_COMM_EST;
  173. break;
  174. case MLX5_EVENT_TYPE_SQ_DRAINED:
  175. event.event = IB_EVENT_SQ_DRAINED;
  176. break;
  177. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  178. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  179. break;
  180. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  181. event.event = IB_EVENT_QP_FATAL;
  182. break;
  183. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  184. event.event = IB_EVENT_PATH_MIG_ERR;
  185. break;
  186. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  187. event.event = IB_EVENT_QP_REQ_ERR;
  188. break;
  189. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  190. event.event = IB_EVENT_QP_ACCESS_ERR;
  191. break;
  192. default:
  193. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  194. return;
  195. }
  196. ibqp->event_handler(&event, ibqp->qp_context);
  197. }
  198. }
  199. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  200. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  201. {
  202. int wqe_size;
  203. int wq_size;
  204. /* Sanity check RQ size before proceeding */
  205. if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
  206. return -EINVAL;
  207. if (!has_rq) {
  208. qp->rq.max_gs = 0;
  209. qp->rq.wqe_cnt = 0;
  210. qp->rq.wqe_shift = 0;
  211. cap->max_recv_wr = 0;
  212. cap->max_recv_sge = 0;
  213. } else {
  214. if (ucmd) {
  215. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  216. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  217. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  218. qp->rq.max_post = qp->rq.wqe_cnt;
  219. } else {
  220. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  221. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  222. wqe_size = roundup_pow_of_two(wqe_size);
  223. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  224. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  225. qp->rq.wqe_cnt = wq_size / wqe_size;
  226. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
  227. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  228. wqe_size,
  229. MLX5_CAP_GEN(dev->mdev,
  230. max_wqe_sz_rq));
  231. return -EINVAL;
  232. }
  233. qp->rq.wqe_shift = ilog2(wqe_size);
  234. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  235. qp->rq.max_post = qp->rq.wqe_cnt;
  236. }
  237. }
  238. return 0;
  239. }
  240. static int sq_overhead(struct ib_qp_init_attr *attr)
  241. {
  242. int size = 0;
  243. switch (attr->qp_type) {
  244. case IB_QPT_XRC_INI:
  245. size += sizeof(struct mlx5_wqe_xrc_seg);
  246. /* fall through */
  247. case IB_QPT_RC:
  248. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  249. max(sizeof(struct mlx5_wqe_atomic_seg) +
  250. sizeof(struct mlx5_wqe_raddr_seg),
  251. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  252. sizeof(struct mlx5_mkey_seg));
  253. break;
  254. case IB_QPT_XRC_TGT:
  255. return 0;
  256. case IB_QPT_UC:
  257. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  258. max(sizeof(struct mlx5_wqe_raddr_seg),
  259. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  260. sizeof(struct mlx5_mkey_seg));
  261. break;
  262. case IB_QPT_UD:
  263. if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  264. size += sizeof(struct mlx5_wqe_eth_pad) +
  265. sizeof(struct mlx5_wqe_eth_seg);
  266. /* fall through */
  267. case IB_QPT_SMI:
  268. case MLX5_IB_QPT_HW_GSI:
  269. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  270. sizeof(struct mlx5_wqe_datagram_seg);
  271. break;
  272. case MLX5_IB_QPT_REG_UMR:
  273. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  274. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  275. sizeof(struct mlx5_mkey_seg);
  276. break;
  277. default:
  278. return -EINVAL;
  279. }
  280. return size;
  281. }
  282. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  283. {
  284. int inl_size = 0;
  285. int size;
  286. size = sq_overhead(attr);
  287. if (size < 0)
  288. return size;
  289. if (attr->cap.max_inline_data) {
  290. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  291. attr->cap.max_inline_data;
  292. }
  293. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  294. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  295. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  296. return MLX5_SIG_WQE_SIZE;
  297. else
  298. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  299. }
  300. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  301. struct mlx5_ib_qp *qp)
  302. {
  303. int wqe_size;
  304. int wq_size;
  305. if (!attr->cap.max_send_wr)
  306. return 0;
  307. wqe_size = calc_send_wqe(attr);
  308. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  309. if (wqe_size < 0)
  310. return wqe_size;
  311. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  312. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  313. wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  314. return -EINVAL;
  315. }
  316. qp->max_inline_data = wqe_size - sq_overhead(attr) -
  317. sizeof(struct mlx5_wqe_inline_seg);
  318. attr->cap.max_inline_data = qp->max_inline_data;
  319. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  320. qp->signature_en = true;
  321. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  322. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  323. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  324. mlx5_ib_dbg(dev, "wqe count(%d) exceeds limits(%d)\n",
  325. qp->sq.wqe_cnt,
  326. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  327. return -ENOMEM;
  328. }
  329. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  330. qp->sq.max_gs = attr->cap.max_send_sge;
  331. qp->sq.max_post = wq_size / wqe_size;
  332. attr->cap.max_send_wr = qp->sq.max_post;
  333. return wq_size;
  334. }
  335. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  336. struct mlx5_ib_qp *qp,
  337. struct mlx5_ib_create_qp *ucmd,
  338. struct mlx5_ib_qp_base *base,
  339. struct ib_qp_init_attr *attr)
  340. {
  341. int desc_sz = 1 << qp->sq.wqe_shift;
  342. if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  343. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  344. desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  345. return -EINVAL;
  346. }
  347. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  348. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  349. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  350. return -EINVAL;
  351. }
  352. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  353. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  354. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  355. qp->sq.wqe_cnt,
  356. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  357. return -EINVAL;
  358. }
  359. if (attr->qp_type == IB_QPT_RAW_PACKET) {
  360. base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  361. qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
  362. } else {
  363. base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  364. (qp->sq.wqe_cnt << 6);
  365. }
  366. return 0;
  367. }
  368. static int qp_has_rq(struct ib_qp_init_attr *attr)
  369. {
  370. if (attr->qp_type == IB_QPT_XRC_INI ||
  371. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  372. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  373. !attr->cap.max_recv_wr)
  374. return 0;
  375. return 1;
  376. }
  377. static int first_med_uuar(void)
  378. {
  379. return 1;
  380. }
  381. static int next_uuar(int n)
  382. {
  383. n++;
  384. while (((n % 4) & 2))
  385. n++;
  386. return n;
  387. }
  388. static int num_med_uuar(struct mlx5_uuar_info *uuari)
  389. {
  390. int n;
  391. n = uuari->num_uars * MLX5_NON_FP_BF_REGS_PER_PAGE -
  392. uuari->num_low_latency_uuars - 1;
  393. return n >= 0 ? n : 0;
  394. }
  395. static int max_uuari(struct mlx5_uuar_info *uuari)
  396. {
  397. return uuari->num_uars * 4;
  398. }
  399. static int first_hi_uuar(struct mlx5_uuar_info *uuari)
  400. {
  401. int med;
  402. int i;
  403. int t;
  404. med = num_med_uuar(uuari);
  405. for (t = 0, i = first_med_uuar();; i = next_uuar(i)) {
  406. t++;
  407. if (t == med)
  408. return next_uuar(i);
  409. }
  410. return 0;
  411. }
  412. static int alloc_high_class_uuar(struct mlx5_uuar_info *uuari)
  413. {
  414. int i;
  415. for (i = first_hi_uuar(uuari); i < max_uuari(uuari); i = next_uuar(i)) {
  416. if (!test_bit(i, uuari->bitmap)) {
  417. set_bit(i, uuari->bitmap);
  418. uuari->count[i]++;
  419. return i;
  420. }
  421. }
  422. return -ENOMEM;
  423. }
  424. static int alloc_med_class_uuar(struct mlx5_uuar_info *uuari)
  425. {
  426. int minidx = first_med_uuar();
  427. int i;
  428. for (i = first_med_uuar(); i < first_hi_uuar(uuari); i = next_uuar(i)) {
  429. if (uuari->count[i] < uuari->count[minidx])
  430. minidx = i;
  431. }
  432. uuari->count[minidx]++;
  433. return minidx;
  434. }
  435. static int alloc_uuar(struct mlx5_uuar_info *uuari,
  436. enum mlx5_ib_latency_class lat)
  437. {
  438. int uuarn = -EINVAL;
  439. mutex_lock(&uuari->lock);
  440. switch (lat) {
  441. case MLX5_IB_LATENCY_CLASS_LOW:
  442. uuarn = 0;
  443. uuari->count[uuarn]++;
  444. break;
  445. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  446. if (uuari->ver < 2)
  447. uuarn = -ENOMEM;
  448. else
  449. uuarn = alloc_med_class_uuar(uuari);
  450. break;
  451. case MLX5_IB_LATENCY_CLASS_HIGH:
  452. if (uuari->ver < 2)
  453. uuarn = -ENOMEM;
  454. else
  455. uuarn = alloc_high_class_uuar(uuari);
  456. break;
  457. case MLX5_IB_LATENCY_CLASS_FAST_PATH:
  458. uuarn = 2;
  459. break;
  460. }
  461. mutex_unlock(&uuari->lock);
  462. return uuarn;
  463. }
  464. static void free_med_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  465. {
  466. clear_bit(uuarn, uuari->bitmap);
  467. --uuari->count[uuarn];
  468. }
  469. static void free_high_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  470. {
  471. clear_bit(uuarn, uuari->bitmap);
  472. --uuari->count[uuarn];
  473. }
  474. static void free_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  475. {
  476. int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
  477. int high_uuar = nuuars - uuari->num_low_latency_uuars;
  478. mutex_lock(&uuari->lock);
  479. if (uuarn == 0) {
  480. --uuari->count[uuarn];
  481. goto out;
  482. }
  483. if (uuarn < high_uuar) {
  484. free_med_class_uuar(uuari, uuarn);
  485. goto out;
  486. }
  487. free_high_class_uuar(uuari, uuarn);
  488. out:
  489. mutex_unlock(&uuari->lock);
  490. }
  491. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  492. {
  493. switch (state) {
  494. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  495. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  496. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  497. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  498. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  499. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  500. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  501. default: return -1;
  502. }
  503. }
  504. static int to_mlx5_st(enum ib_qp_type type)
  505. {
  506. switch (type) {
  507. case IB_QPT_RC: return MLX5_QP_ST_RC;
  508. case IB_QPT_UC: return MLX5_QP_ST_UC;
  509. case IB_QPT_UD: return MLX5_QP_ST_UD;
  510. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  511. case IB_QPT_XRC_INI:
  512. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  513. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  514. case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
  515. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  516. case IB_QPT_RAW_PACKET:
  517. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  518. case IB_QPT_MAX:
  519. default: return -EINVAL;
  520. }
  521. }
  522. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
  523. struct mlx5_ib_cq *recv_cq);
  524. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
  525. struct mlx5_ib_cq *recv_cq);
  526. static int uuarn_to_uar_index(struct mlx5_uuar_info *uuari, int uuarn)
  527. {
  528. return uuari->uars[uuarn / MLX5_BF_REGS_PER_PAGE].index;
  529. }
  530. static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
  531. struct ib_pd *pd,
  532. unsigned long addr, size_t size,
  533. struct ib_umem **umem,
  534. int *npages, int *page_shift, int *ncont,
  535. u32 *offset)
  536. {
  537. int err;
  538. *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
  539. if (IS_ERR(*umem)) {
  540. mlx5_ib_dbg(dev, "umem_get failed\n");
  541. return PTR_ERR(*umem);
  542. }
  543. mlx5_ib_cont_pages(*umem, addr, npages, page_shift, ncont, NULL);
  544. err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
  545. if (err) {
  546. mlx5_ib_warn(dev, "bad offset\n");
  547. goto err_umem;
  548. }
  549. mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
  550. addr, size, *npages, *page_shift, *ncont, *offset);
  551. return 0;
  552. err_umem:
  553. ib_umem_release(*umem);
  554. *umem = NULL;
  555. return err;
  556. }
  557. static void destroy_user_rq(struct ib_pd *pd, struct mlx5_ib_rwq *rwq)
  558. {
  559. struct mlx5_ib_ucontext *context;
  560. context = to_mucontext(pd->uobject->context);
  561. mlx5_ib_db_unmap_user(context, &rwq->db);
  562. if (rwq->umem)
  563. ib_umem_release(rwq->umem);
  564. }
  565. static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  566. struct mlx5_ib_rwq *rwq,
  567. struct mlx5_ib_create_wq *ucmd)
  568. {
  569. struct mlx5_ib_ucontext *context;
  570. int page_shift = 0;
  571. int npages;
  572. u32 offset = 0;
  573. int ncont = 0;
  574. int err;
  575. if (!ucmd->buf_addr)
  576. return -EINVAL;
  577. context = to_mucontext(pd->uobject->context);
  578. rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
  579. rwq->buf_size, 0, 0);
  580. if (IS_ERR(rwq->umem)) {
  581. mlx5_ib_dbg(dev, "umem_get failed\n");
  582. err = PTR_ERR(rwq->umem);
  583. return err;
  584. }
  585. mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, &npages, &page_shift,
  586. &ncont, NULL);
  587. err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
  588. &rwq->rq_page_offset);
  589. if (err) {
  590. mlx5_ib_warn(dev, "bad offset\n");
  591. goto err_umem;
  592. }
  593. rwq->rq_num_pas = ncont;
  594. rwq->page_shift = page_shift;
  595. rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  596. rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
  597. mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
  598. (unsigned long long)ucmd->buf_addr, rwq->buf_size,
  599. npages, page_shift, ncont, offset);
  600. err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
  601. if (err) {
  602. mlx5_ib_dbg(dev, "map failed\n");
  603. goto err_umem;
  604. }
  605. rwq->create_type = MLX5_WQ_USER;
  606. return 0;
  607. err_umem:
  608. ib_umem_release(rwq->umem);
  609. return err;
  610. }
  611. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  612. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  613. struct ib_qp_init_attr *attr,
  614. struct mlx5_create_qp_mbox_in **in,
  615. struct mlx5_ib_create_qp_resp *resp, int *inlen,
  616. struct mlx5_ib_qp_base *base)
  617. {
  618. struct mlx5_ib_ucontext *context;
  619. struct mlx5_ib_create_qp ucmd;
  620. struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
  621. int page_shift = 0;
  622. int uar_index;
  623. int npages;
  624. u32 offset = 0;
  625. int uuarn;
  626. int ncont = 0;
  627. int err;
  628. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  629. if (err) {
  630. mlx5_ib_dbg(dev, "copy failed\n");
  631. return err;
  632. }
  633. context = to_mucontext(pd->uobject->context);
  634. /*
  635. * TBD: should come from the verbs when we have the API
  636. */
  637. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  638. /* In CROSS_CHANNEL CQ and QP must use the same UAR */
  639. uuarn = MLX5_CROSS_CHANNEL_UUAR;
  640. else {
  641. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_HIGH);
  642. if (uuarn < 0) {
  643. mlx5_ib_dbg(dev, "failed to allocate low latency UUAR\n");
  644. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  645. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_MEDIUM);
  646. if (uuarn < 0) {
  647. mlx5_ib_dbg(dev, "failed to allocate medium latency UUAR\n");
  648. mlx5_ib_dbg(dev, "reverting to high latency\n");
  649. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_LOW);
  650. if (uuarn < 0) {
  651. mlx5_ib_warn(dev, "uuar allocation failed\n");
  652. return uuarn;
  653. }
  654. }
  655. }
  656. }
  657. uar_index = uuarn_to_uar_index(&context->uuari, uuarn);
  658. mlx5_ib_dbg(dev, "uuarn 0x%x, uar_index 0x%x\n", uuarn, uar_index);
  659. qp->rq.offset = 0;
  660. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  661. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  662. err = set_user_buf_size(dev, qp, &ucmd, base, attr);
  663. if (err)
  664. goto err_uuar;
  665. if (ucmd.buf_addr && ubuffer->buf_size) {
  666. ubuffer->buf_addr = ucmd.buf_addr;
  667. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
  668. ubuffer->buf_size,
  669. &ubuffer->umem, &npages, &page_shift,
  670. &ncont, &offset);
  671. if (err)
  672. goto err_uuar;
  673. } else {
  674. ubuffer->umem = NULL;
  675. }
  676. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * ncont;
  677. *in = mlx5_vzalloc(*inlen);
  678. if (!*in) {
  679. err = -ENOMEM;
  680. goto err_umem;
  681. }
  682. if (ubuffer->umem)
  683. mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift,
  684. (*in)->pas, 0);
  685. (*in)->ctx.log_pg_sz_remote_qpn =
  686. cpu_to_be32((page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  687. (*in)->ctx.params2 = cpu_to_be32(offset << 6);
  688. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  689. resp->uuar_index = uuarn;
  690. qp->uuarn = uuarn;
  691. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  692. if (err) {
  693. mlx5_ib_dbg(dev, "map failed\n");
  694. goto err_free;
  695. }
  696. err = ib_copy_to_udata(udata, resp, sizeof(*resp));
  697. if (err) {
  698. mlx5_ib_dbg(dev, "copy failed\n");
  699. goto err_unmap;
  700. }
  701. qp->create_type = MLX5_QP_USER;
  702. return 0;
  703. err_unmap:
  704. mlx5_ib_db_unmap_user(context, &qp->db);
  705. err_free:
  706. kvfree(*in);
  707. err_umem:
  708. if (ubuffer->umem)
  709. ib_umem_release(ubuffer->umem);
  710. err_uuar:
  711. free_uuar(&context->uuari, uuarn);
  712. return err;
  713. }
  714. static void destroy_qp_user(struct ib_pd *pd, struct mlx5_ib_qp *qp,
  715. struct mlx5_ib_qp_base *base)
  716. {
  717. struct mlx5_ib_ucontext *context;
  718. context = to_mucontext(pd->uobject->context);
  719. mlx5_ib_db_unmap_user(context, &qp->db);
  720. if (base->ubuffer.umem)
  721. ib_umem_release(base->ubuffer.umem);
  722. free_uuar(&context->uuari, qp->uuarn);
  723. }
  724. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  725. struct ib_qp_init_attr *init_attr,
  726. struct mlx5_ib_qp *qp,
  727. struct mlx5_create_qp_mbox_in **in, int *inlen,
  728. struct mlx5_ib_qp_base *base)
  729. {
  730. enum mlx5_ib_latency_class lc = MLX5_IB_LATENCY_CLASS_LOW;
  731. struct mlx5_uuar_info *uuari;
  732. int uar_index;
  733. int uuarn;
  734. int err;
  735. uuari = &dev->mdev->priv.uuari;
  736. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
  737. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
  738. IB_QP_CREATE_IPOIB_UD_LSO |
  739. mlx5_ib_create_qp_sqpn_qp1()))
  740. return -EINVAL;
  741. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  742. lc = MLX5_IB_LATENCY_CLASS_FAST_PATH;
  743. uuarn = alloc_uuar(uuari, lc);
  744. if (uuarn < 0) {
  745. mlx5_ib_dbg(dev, "\n");
  746. return -ENOMEM;
  747. }
  748. qp->bf = &uuari->bfs[uuarn];
  749. uar_index = qp->bf->uar->index;
  750. err = calc_sq_size(dev, init_attr, qp);
  751. if (err < 0) {
  752. mlx5_ib_dbg(dev, "err %d\n", err);
  753. goto err_uuar;
  754. }
  755. qp->rq.offset = 0;
  756. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  757. base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  758. err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
  759. if (err) {
  760. mlx5_ib_dbg(dev, "err %d\n", err);
  761. goto err_uuar;
  762. }
  763. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  764. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * qp->buf.npages;
  765. *in = mlx5_vzalloc(*inlen);
  766. if (!*in) {
  767. err = -ENOMEM;
  768. goto err_buf;
  769. }
  770. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  771. (*in)->ctx.log_pg_sz_remote_qpn =
  772. cpu_to_be32((qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  773. /* Set "fast registration enabled" for all kernel QPs */
  774. (*in)->ctx.params1 |= cpu_to_be32(1 << 11);
  775. (*in)->ctx.sq_crq_size |= cpu_to_be16(1 << 4);
  776. if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
  777. (*in)->ctx.deth_sqpn = cpu_to_be32(1);
  778. qp->flags |= MLX5_IB_QP_SQPN_QP1;
  779. }
  780. mlx5_fill_page_array(&qp->buf, (*in)->pas);
  781. err = mlx5_db_alloc(dev->mdev, &qp->db);
  782. if (err) {
  783. mlx5_ib_dbg(dev, "err %d\n", err);
  784. goto err_free;
  785. }
  786. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
  787. qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
  788. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
  789. qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
  790. qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  791. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  792. !qp->sq.w_list || !qp->sq.wqe_head) {
  793. err = -ENOMEM;
  794. goto err_wrid;
  795. }
  796. qp->create_type = MLX5_QP_KERNEL;
  797. return 0;
  798. err_wrid:
  799. mlx5_db_free(dev->mdev, &qp->db);
  800. kfree(qp->sq.wqe_head);
  801. kfree(qp->sq.w_list);
  802. kfree(qp->sq.wrid);
  803. kfree(qp->sq.wr_data);
  804. kfree(qp->rq.wrid);
  805. err_free:
  806. kvfree(*in);
  807. err_buf:
  808. mlx5_buf_free(dev->mdev, &qp->buf);
  809. err_uuar:
  810. free_uuar(&dev->mdev->priv.uuari, uuarn);
  811. return err;
  812. }
  813. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  814. {
  815. mlx5_db_free(dev->mdev, &qp->db);
  816. kfree(qp->sq.wqe_head);
  817. kfree(qp->sq.w_list);
  818. kfree(qp->sq.wrid);
  819. kfree(qp->sq.wr_data);
  820. kfree(qp->rq.wrid);
  821. mlx5_buf_free(dev->mdev, &qp->buf);
  822. free_uuar(&dev->mdev->priv.uuari, qp->bf->uuarn);
  823. }
  824. static __be32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  825. {
  826. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  827. (attr->qp_type == IB_QPT_XRC_INI))
  828. return cpu_to_be32(MLX5_SRQ_RQ);
  829. else if (!qp->has_rq)
  830. return cpu_to_be32(MLX5_ZERO_LEN_RQ);
  831. else
  832. return cpu_to_be32(MLX5_NON_ZERO_RQ);
  833. }
  834. static int is_connected(enum ib_qp_type qp_type)
  835. {
  836. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  837. return 1;
  838. return 0;
  839. }
  840. static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  841. struct mlx5_ib_sq *sq, u32 tdn)
  842. {
  843. u32 in[MLX5_ST_SZ_DW(create_tis_in)];
  844. void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
  845. memset(in, 0, sizeof(in));
  846. MLX5_SET(tisc, tisc, transport_domain, tdn);
  847. return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
  848. }
  849. static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  850. struct mlx5_ib_sq *sq)
  851. {
  852. mlx5_core_destroy_tis(dev->mdev, sq->tisn);
  853. }
  854. static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  855. struct mlx5_ib_sq *sq, void *qpin,
  856. struct ib_pd *pd)
  857. {
  858. struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
  859. __be64 *pas;
  860. void *in;
  861. void *sqc;
  862. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  863. void *wq;
  864. int inlen;
  865. int err;
  866. int page_shift = 0;
  867. int npages;
  868. int ncont = 0;
  869. u32 offset = 0;
  870. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
  871. &sq->ubuffer.umem, &npages, &page_shift,
  872. &ncont, &offset);
  873. if (err)
  874. return err;
  875. inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
  876. in = mlx5_vzalloc(inlen);
  877. if (!in) {
  878. err = -ENOMEM;
  879. goto err_umem;
  880. }
  881. sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
  882. MLX5_SET(sqc, sqc, flush_in_error_en, 1);
  883. MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
  884. MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
  885. MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
  886. MLX5_SET(sqc, sqc, tis_lst_sz, 1);
  887. MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
  888. wq = MLX5_ADDR_OF(sqc, sqc, wq);
  889. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  890. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  891. MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
  892. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  893. MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
  894. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
  895. MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  896. MLX5_SET(wq, wq, page_offset, offset);
  897. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  898. mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
  899. err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
  900. kvfree(in);
  901. if (err)
  902. goto err_umem;
  903. return 0;
  904. err_umem:
  905. ib_umem_release(sq->ubuffer.umem);
  906. sq->ubuffer.umem = NULL;
  907. return err;
  908. }
  909. static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  910. struct mlx5_ib_sq *sq)
  911. {
  912. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  913. ib_umem_release(sq->ubuffer.umem);
  914. }
  915. static int get_rq_pas_size(void *qpc)
  916. {
  917. u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
  918. u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
  919. u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
  920. u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
  921. u32 po_quanta = 1 << (log_page_size - 6);
  922. u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
  923. u32 page_size = 1 << log_page_size;
  924. u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
  925. u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
  926. return rq_num_pas * sizeof(u64);
  927. }
  928. static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  929. struct mlx5_ib_rq *rq, void *qpin)
  930. {
  931. struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
  932. __be64 *pas;
  933. __be64 *qp_pas;
  934. void *in;
  935. void *rqc;
  936. void *wq;
  937. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  938. int inlen;
  939. int err;
  940. u32 rq_pas_size = get_rq_pas_size(qpc);
  941. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
  942. in = mlx5_vzalloc(inlen);
  943. if (!in)
  944. return -ENOMEM;
  945. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  946. MLX5_SET(rqc, rqc, vsd, 1);
  947. MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  948. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  949. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  950. MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
  951. MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
  952. if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
  953. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  954. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  955. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  956. MLX5_SET(wq, wq, end_padding_mode,
  957. MLX5_GET(qpc, qpc, end_padding_mode));
  958. MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
  959. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  960. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  961. MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
  962. MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
  963. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
  964. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  965. qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
  966. memcpy(pas, qp_pas, rq_pas_size);
  967. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
  968. kvfree(in);
  969. return err;
  970. }
  971. static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  972. struct mlx5_ib_rq *rq)
  973. {
  974. mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
  975. }
  976. static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  977. struct mlx5_ib_rq *rq, u32 tdn)
  978. {
  979. u32 *in;
  980. void *tirc;
  981. int inlen;
  982. int err;
  983. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  984. in = mlx5_vzalloc(inlen);
  985. if (!in)
  986. return -ENOMEM;
  987. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  988. MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
  989. MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
  990. MLX5_SET(tirc, tirc, transport_domain, tdn);
  991. err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
  992. kvfree(in);
  993. return err;
  994. }
  995. static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  996. struct mlx5_ib_rq *rq)
  997. {
  998. mlx5_core_destroy_tir(dev->mdev, rq->tirn);
  999. }
  1000. static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1001. struct mlx5_create_qp_mbox_in *in,
  1002. struct ib_pd *pd)
  1003. {
  1004. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1005. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1006. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1007. struct ib_uobject *uobj = pd->uobject;
  1008. struct ib_ucontext *ucontext = uobj->context;
  1009. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1010. int err;
  1011. u32 tdn = mucontext->tdn;
  1012. if (qp->sq.wqe_cnt) {
  1013. err = create_raw_packet_qp_tis(dev, sq, tdn);
  1014. if (err)
  1015. return err;
  1016. err = create_raw_packet_qp_sq(dev, sq, in, pd);
  1017. if (err)
  1018. goto err_destroy_tis;
  1019. sq->base.container_mibqp = qp;
  1020. }
  1021. if (qp->rq.wqe_cnt) {
  1022. rq->base.container_mibqp = qp;
  1023. err = create_raw_packet_qp_rq(dev, rq, in);
  1024. if (err)
  1025. goto err_destroy_sq;
  1026. err = create_raw_packet_qp_tir(dev, rq, tdn);
  1027. if (err)
  1028. goto err_destroy_rq;
  1029. }
  1030. qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
  1031. rq->base.mqp.qpn;
  1032. return 0;
  1033. err_destroy_rq:
  1034. destroy_raw_packet_qp_rq(dev, rq);
  1035. err_destroy_sq:
  1036. if (!qp->sq.wqe_cnt)
  1037. return err;
  1038. destroy_raw_packet_qp_sq(dev, sq);
  1039. err_destroy_tis:
  1040. destroy_raw_packet_qp_tis(dev, sq);
  1041. return err;
  1042. }
  1043. static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
  1044. struct mlx5_ib_qp *qp)
  1045. {
  1046. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1047. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1048. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1049. if (qp->rq.wqe_cnt) {
  1050. destroy_raw_packet_qp_tir(dev, rq);
  1051. destroy_raw_packet_qp_rq(dev, rq);
  1052. }
  1053. if (qp->sq.wqe_cnt) {
  1054. destroy_raw_packet_qp_sq(dev, sq);
  1055. destroy_raw_packet_qp_tis(dev, sq);
  1056. }
  1057. }
  1058. static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
  1059. struct mlx5_ib_raw_packet_qp *raw_packet_qp)
  1060. {
  1061. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1062. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1063. sq->sq = &qp->sq;
  1064. rq->rq = &qp->rq;
  1065. sq->doorbell = &qp->db;
  1066. rq->doorbell = &qp->db;
  1067. }
  1068. static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1069. {
  1070. mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
  1071. }
  1072. static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1073. struct ib_pd *pd,
  1074. struct ib_qp_init_attr *init_attr,
  1075. struct ib_udata *udata)
  1076. {
  1077. struct ib_uobject *uobj = pd->uobject;
  1078. struct ib_ucontext *ucontext = uobj->context;
  1079. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1080. struct mlx5_ib_create_qp_resp resp = {};
  1081. int inlen;
  1082. int err;
  1083. u32 *in;
  1084. void *tirc;
  1085. void *hfso;
  1086. u32 selected_fields = 0;
  1087. size_t min_resp_len;
  1088. u32 tdn = mucontext->tdn;
  1089. struct mlx5_ib_create_qp_rss ucmd = {};
  1090. size_t required_cmd_sz;
  1091. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1092. return -EOPNOTSUPP;
  1093. if (init_attr->create_flags || init_attr->send_cq)
  1094. return -EINVAL;
  1095. min_resp_len = offsetof(typeof(resp), uuar_index) + sizeof(resp.uuar_index);
  1096. if (udata->outlen < min_resp_len)
  1097. return -EINVAL;
  1098. required_cmd_sz = offsetof(typeof(ucmd), reserved1) + sizeof(ucmd.reserved1);
  1099. if (udata->inlen < required_cmd_sz) {
  1100. mlx5_ib_dbg(dev, "invalid inlen\n");
  1101. return -EINVAL;
  1102. }
  1103. if (udata->inlen > sizeof(ucmd) &&
  1104. !ib_is_udata_cleared(udata, sizeof(ucmd),
  1105. udata->inlen - sizeof(ucmd))) {
  1106. mlx5_ib_dbg(dev, "inlen is not supported\n");
  1107. return -EOPNOTSUPP;
  1108. }
  1109. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  1110. mlx5_ib_dbg(dev, "copy failed\n");
  1111. return -EFAULT;
  1112. }
  1113. if (ucmd.comp_mask) {
  1114. mlx5_ib_dbg(dev, "invalid comp mask\n");
  1115. return -EOPNOTSUPP;
  1116. }
  1117. if (memchr_inv(ucmd.reserved, 0, sizeof(ucmd.reserved)) || ucmd.reserved1) {
  1118. mlx5_ib_dbg(dev, "invalid reserved\n");
  1119. return -EOPNOTSUPP;
  1120. }
  1121. err = ib_copy_to_udata(udata, &resp, min_resp_len);
  1122. if (err) {
  1123. mlx5_ib_dbg(dev, "copy failed\n");
  1124. return -EINVAL;
  1125. }
  1126. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1127. in = mlx5_vzalloc(inlen);
  1128. if (!in)
  1129. return -ENOMEM;
  1130. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1131. MLX5_SET(tirc, tirc, disp_type,
  1132. MLX5_TIRC_DISP_TYPE_INDIRECT);
  1133. MLX5_SET(tirc, tirc, indirect_table,
  1134. init_attr->rwq_ind_tbl->ind_tbl_num);
  1135. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1136. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1137. switch (ucmd.rx_hash_function) {
  1138. case MLX5_RX_HASH_FUNC_TOEPLITZ:
  1139. {
  1140. void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
  1141. size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
  1142. if (len != ucmd.rx_key_len) {
  1143. err = -EINVAL;
  1144. goto err;
  1145. }
  1146. MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
  1147. MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
  1148. memcpy(rss_key, ucmd.rx_hash_key, len);
  1149. break;
  1150. }
  1151. default:
  1152. err = -EOPNOTSUPP;
  1153. goto err;
  1154. }
  1155. if (!ucmd.rx_hash_fields_mask) {
  1156. /* special case when this TIR serves as steering entry without hashing */
  1157. if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
  1158. goto create_tir;
  1159. err = -EINVAL;
  1160. goto err;
  1161. }
  1162. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1163. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
  1164. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1165. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
  1166. err = -EINVAL;
  1167. goto err;
  1168. }
  1169. /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
  1170. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1171. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
  1172. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1173. MLX5_L3_PROT_TYPE_IPV4);
  1174. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1175. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1176. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1177. MLX5_L3_PROT_TYPE_IPV6);
  1178. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1179. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) &&
  1180. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1181. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))) {
  1182. err = -EINVAL;
  1183. goto err;
  1184. }
  1185. /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
  1186. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1187. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
  1188. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1189. MLX5_L4_PROT_TYPE_TCP);
  1190. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1191. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1192. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1193. MLX5_L4_PROT_TYPE_UDP);
  1194. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1195. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
  1196. selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
  1197. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
  1198. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1199. selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
  1200. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1201. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
  1202. selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
  1203. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
  1204. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1205. selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
  1206. MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
  1207. create_tir:
  1208. err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
  1209. if (err)
  1210. goto err;
  1211. kvfree(in);
  1212. /* qpn is reserved for that QP */
  1213. qp->trans_qp.base.mqp.qpn = 0;
  1214. return 0;
  1215. err:
  1216. kvfree(in);
  1217. return err;
  1218. }
  1219. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1220. struct ib_qp_init_attr *init_attr,
  1221. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  1222. {
  1223. struct mlx5_ib_resources *devr = &dev->devr;
  1224. struct mlx5_core_dev *mdev = dev->mdev;
  1225. struct mlx5_ib_qp_base *base;
  1226. struct mlx5_ib_create_qp_resp resp;
  1227. struct mlx5_create_qp_mbox_in *in;
  1228. struct mlx5_ib_create_qp ucmd;
  1229. struct mlx5_ib_cq *send_cq;
  1230. struct mlx5_ib_cq *recv_cq;
  1231. unsigned long flags;
  1232. int inlen = sizeof(*in);
  1233. int err;
  1234. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1235. void *qpc;
  1236. base = init_attr->qp_type == IB_QPT_RAW_PACKET ?
  1237. &qp->raw_packet_qp.rq.base :
  1238. &qp->trans_qp.base;
  1239. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1240. mlx5_ib_odp_create_qp(qp);
  1241. mutex_init(&qp->mutex);
  1242. spin_lock_init(&qp->sq.lock);
  1243. spin_lock_init(&qp->rq.lock);
  1244. if (init_attr->rwq_ind_tbl) {
  1245. if (!udata)
  1246. return -ENOSYS;
  1247. err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
  1248. return err;
  1249. }
  1250. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  1251. if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
  1252. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  1253. return -EINVAL;
  1254. } else {
  1255. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  1256. }
  1257. }
  1258. if (init_attr->create_flags &
  1259. (IB_QP_CREATE_CROSS_CHANNEL |
  1260. IB_QP_CREATE_MANAGED_SEND |
  1261. IB_QP_CREATE_MANAGED_RECV)) {
  1262. if (!MLX5_CAP_GEN(mdev, cd)) {
  1263. mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
  1264. return -EINVAL;
  1265. }
  1266. if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
  1267. qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
  1268. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
  1269. qp->flags |= MLX5_IB_QP_MANAGED_SEND;
  1270. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
  1271. qp->flags |= MLX5_IB_QP_MANAGED_RECV;
  1272. }
  1273. if (init_attr->qp_type == IB_QPT_UD &&
  1274. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
  1275. if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  1276. mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
  1277. return -EOPNOTSUPP;
  1278. }
  1279. if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
  1280. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1281. mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
  1282. return -EOPNOTSUPP;
  1283. }
  1284. if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
  1285. !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  1286. mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
  1287. return -EOPNOTSUPP;
  1288. }
  1289. qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
  1290. }
  1291. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  1292. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  1293. if (pd && pd->uobject) {
  1294. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  1295. mlx5_ib_dbg(dev, "copy failed\n");
  1296. return -EFAULT;
  1297. }
  1298. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1299. &ucmd, udata->inlen, &uidx);
  1300. if (err)
  1301. return err;
  1302. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  1303. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  1304. } else {
  1305. qp->wq_sig = !!wq_signature;
  1306. }
  1307. qp->has_rq = qp_has_rq(init_attr);
  1308. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  1309. qp, (pd && pd->uobject) ? &ucmd : NULL);
  1310. if (err) {
  1311. mlx5_ib_dbg(dev, "err %d\n", err);
  1312. return err;
  1313. }
  1314. if (pd) {
  1315. if (pd->uobject) {
  1316. __u32 max_wqes =
  1317. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  1318. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  1319. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  1320. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  1321. mlx5_ib_dbg(dev, "invalid rq params\n");
  1322. return -EINVAL;
  1323. }
  1324. if (ucmd.sq_wqe_count > max_wqes) {
  1325. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  1326. ucmd.sq_wqe_count, max_wqes);
  1327. return -EINVAL;
  1328. }
  1329. if (init_attr->create_flags &
  1330. mlx5_ib_create_qp_sqpn_qp1()) {
  1331. mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
  1332. return -EINVAL;
  1333. }
  1334. err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
  1335. &resp, &inlen, base);
  1336. if (err)
  1337. mlx5_ib_dbg(dev, "err %d\n", err);
  1338. } else {
  1339. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
  1340. base);
  1341. if (err)
  1342. mlx5_ib_dbg(dev, "err %d\n", err);
  1343. }
  1344. if (err)
  1345. return err;
  1346. } else {
  1347. in = mlx5_vzalloc(sizeof(*in));
  1348. if (!in)
  1349. return -ENOMEM;
  1350. qp->create_type = MLX5_QP_EMPTY;
  1351. }
  1352. if (is_sqp(init_attr->qp_type))
  1353. qp->port = init_attr->port_num;
  1354. in->ctx.flags = cpu_to_be32(to_mlx5_st(init_attr->qp_type) << 16 |
  1355. MLX5_QP_PM_MIGRATED << 11);
  1356. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  1357. in->ctx.flags_pd = cpu_to_be32(to_mpd(pd ? pd : devr->p0)->pdn);
  1358. else
  1359. in->ctx.flags_pd = cpu_to_be32(MLX5_QP_LAT_SENSITIVE);
  1360. if (qp->wq_sig)
  1361. in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_ENABLE_SIG);
  1362. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1363. in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_BLOCK_MCAST);
  1364. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  1365. in->ctx.params2 |= cpu_to_be32(MLX5_QP_BIT_CC_MASTER);
  1366. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  1367. in->ctx.params2 |= cpu_to_be32(MLX5_QP_BIT_CC_SLAVE_SEND);
  1368. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  1369. in->ctx.params2 |= cpu_to_be32(MLX5_QP_BIT_CC_SLAVE_RECV);
  1370. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  1371. int rcqe_sz;
  1372. int scqe_sz;
  1373. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  1374. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  1375. if (rcqe_sz == 128)
  1376. in->ctx.cs_res = MLX5_RES_SCAT_DATA64_CQE;
  1377. else
  1378. in->ctx.cs_res = MLX5_RES_SCAT_DATA32_CQE;
  1379. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  1380. if (scqe_sz == 128)
  1381. in->ctx.cs_req = MLX5_REQ_SCAT_DATA64_CQE;
  1382. else
  1383. in->ctx.cs_req = MLX5_REQ_SCAT_DATA32_CQE;
  1384. }
  1385. }
  1386. if (qp->rq.wqe_cnt) {
  1387. in->ctx.rq_size_stride = (qp->rq.wqe_shift - 4);
  1388. in->ctx.rq_size_stride |= ilog2(qp->rq.wqe_cnt) << 3;
  1389. }
  1390. in->ctx.rq_type_srqn = get_rx_type(qp, init_attr);
  1391. if (qp->sq.wqe_cnt)
  1392. in->ctx.sq_crq_size |= cpu_to_be16(ilog2(qp->sq.wqe_cnt) << 11);
  1393. else
  1394. in->ctx.sq_crq_size |= cpu_to_be16(0x8000);
  1395. /* Set default resources */
  1396. switch (init_attr->qp_type) {
  1397. case IB_QPT_XRC_TGT:
  1398. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  1399. in->ctx.cqn_send = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  1400. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  1401. in->ctx.xrcd = cpu_to_be32(to_mxrcd(init_attr->xrcd)->xrcdn);
  1402. break;
  1403. case IB_QPT_XRC_INI:
  1404. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  1405. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  1406. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  1407. break;
  1408. default:
  1409. if (init_attr->srq) {
  1410. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x0)->xrcdn);
  1411. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(init_attr->srq)->msrq.srqn);
  1412. } else {
  1413. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  1414. in->ctx.rq_type_srqn |=
  1415. cpu_to_be32(to_msrq(devr->s1)->msrq.srqn);
  1416. }
  1417. }
  1418. if (init_attr->send_cq)
  1419. in->ctx.cqn_send = cpu_to_be32(to_mcq(init_attr->send_cq)->mcq.cqn);
  1420. if (init_attr->recv_cq)
  1421. in->ctx.cqn_recv = cpu_to_be32(to_mcq(init_attr->recv_cq)->mcq.cqn);
  1422. in->ctx.db_rec_addr = cpu_to_be64(qp->db.dma);
  1423. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1) {
  1424. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1425. /* 0xffffff means we ask to work with cqe version 0 */
  1426. MLX5_SET(qpc, qpc, user_index, uidx);
  1427. }
  1428. /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
  1429. if (init_attr->qp_type == IB_QPT_UD &&
  1430. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
  1431. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1432. MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
  1433. qp->flags |= MLX5_IB_QP_LSO;
  1434. }
  1435. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1436. qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
  1437. raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
  1438. err = create_raw_packet_qp(dev, qp, in, pd);
  1439. } else {
  1440. err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
  1441. }
  1442. if (err) {
  1443. mlx5_ib_dbg(dev, "create qp failed\n");
  1444. goto err_create;
  1445. }
  1446. kvfree(in);
  1447. base->container_mibqp = qp;
  1448. base->mqp.event = mlx5_ib_qp_event;
  1449. get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
  1450. &send_cq, &recv_cq);
  1451. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1452. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1453. /* Maintain device to QPs access, needed for further handling via reset
  1454. * flow
  1455. */
  1456. list_add_tail(&qp->qps_list, &dev->qp_list);
  1457. /* Maintain CQ to QPs access, needed for further handling via reset flow
  1458. */
  1459. if (send_cq)
  1460. list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
  1461. if (recv_cq)
  1462. list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
  1463. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1464. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1465. return 0;
  1466. err_create:
  1467. if (qp->create_type == MLX5_QP_USER)
  1468. destroy_qp_user(pd, qp, base);
  1469. else if (qp->create_type == MLX5_QP_KERNEL)
  1470. destroy_qp_kernel(dev, qp);
  1471. kvfree(in);
  1472. return err;
  1473. }
  1474. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1475. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  1476. {
  1477. if (send_cq) {
  1478. if (recv_cq) {
  1479. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1480. spin_lock(&send_cq->lock);
  1481. spin_lock_nested(&recv_cq->lock,
  1482. SINGLE_DEPTH_NESTING);
  1483. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1484. spin_lock(&send_cq->lock);
  1485. __acquire(&recv_cq->lock);
  1486. } else {
  1487. spin_lock(&recv_cq->lock);
  1488. spin_lock_nested(&send_cq->lock,
  1489. SINGLE_DEPTH_NESTING);
  1490. }
  1491. } else {
  1492. spin_lock(&send_cq->lock);
  1493. __acquire(&recv_cq->lock);
  1494. }
  1495. } else if (recv_cq) {
  1496. spin_lock(&recv_cq->lock);
  1497. __acquire(&send_cq->lock);
  1498. } else {
  1499. __acquire(&send_cq->lock);
  1500. __acquire(&recv_cq->lock);
  1501. }
  1502. }
  1503. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1504. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  1505. {
  1506. if (send_cq) {
  1507. if (recv_cq) {
  1508. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1509. spin_unlock(&recv_cq->lock);
  1510. spin_unlock(&send_cq->lock);
  1511. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1512. __release(&recv_cq->lock);
  1513. spin_unlock(&send_cq->lock);
  1514. } else {
  1515. spin_unlock(&send_cq->lock);
  1516. spin_unlock(&recv_cq->lock);
  1517. }
  1518. } else {
  1519. __release(&recv_cq->lock);
  1520. spin_unlock(&send_cq->lock);
  1521. }
  1522. } else if (recv_cq) {
  1523. __release(&send_cq->lock);
  1524. spin_unlock(&recv_cq->lock);
  1525. } else {
  1526. __release(&recv_cq->lock);
  1527. __release(&send_cq->lock);
  1528. }
  1529. }
  1530. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  1531. {
  1532. return to_mpd(qp->ibqp.pd);
  1533. }
  1534. static void get_cqs(enum ib_qp_type qp_type,
  1535. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  1536. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  1537. {
  1538. switch (qp_type) {
  1539. case IB_QPT_XRC_TGT:
  1540. *send_cq = NULL;
  1541. *recv_cq = NULL;
  1542. break;
  1543. case MLX5_IB_QPT_REG_UMR:
  1544. case IB_QPT_XRC_INI:
  1545. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1546. *recv_cq = NULL;
  1547. break;
  1548. case IB_QPT_SMI:
  1549. case MLX5_IB_QPT_HW_GSI:
  1550. case IB_QPT_RC:
  1551. case IB_QPT_UC:
  1552. case IB_QPT_UD:
  1553. case IB_QPT_RAW_IPV6:
  1554. case IB_QPT_RAW_ETHERTYPE:
  1555. case IB_QPT_RAW_PACKET:
  1556. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1557. *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
  1558. break;
  1559. case IB_QPT_MAX:
  1560. default:
  1561. *send_cq = NULL;
  1562. *recv_cq = NULL;
  1563. break;
  1564. }
  1565. }
  1566. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1567. u16 operation);
  1568. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1569. {
  1570. struct mlx5_ib_cq *send_cq, *recv_cq;
  1571. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  1572. struct mlx5_modify_qp_mbox_in *in;
  1573. unsigned long flags;
  1574. int err;
  1575. if (qp->ibqp.rwq_ind_tbl) {
  1576. destroy_rss_raw_qp_tir(dev, qp);
  1577. return;
  1578. }
  1579. base = qp->ibqp.qp_type == IB_QPT_RAW_PACKET ?
  1580. &qp->raw_packet_qp.rq.base :
  1581. &qp->trans_qp.base;
  1582. in = kzalloc(sizeof(*in), GFP_KERNEL);
  1583. if (!in)
  1584. return;
  1585. if (qp->state != IB_QPS_RESET) {
  1586. if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET) {
  1587. mlx5_ib_qp_disable_pagefaults(qp);
  1588. err = mlx5_core_qp_modify(dev->mdev,
  1589. MLX5_CMD_OP_2RST_QP, in, 0,
  1590. &base->mqp);
  1591. } else {
  1592. err = modify_raw_packet_qp(dev, qp,
  1593. MLX5_CMD_OP_2RST_QP);
  1594. }
  1595. if (err)
  1596. mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
  1597. base->mqp.qpn);
  1598. }
  1599. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  1600. &send_cq, &recv_cq);
  1601. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1602. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1603. /* del from lists under both locks above to protect reset flow paths */
  1604. list_del(&qp->qps_list);
  1605. if (send_cq)
  1606. list_del(&qp->cq_send_list);
  1607. if (recv_cq)
  1608. list_del(&qp->cq_recv_list);
  1609. if (qp->create_type == MLX5_QP_KERNEL) {
  1610. __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  1611. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1612. if (send_cq != recv_cq)
  1613. __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
  1614. NULL);
  1615. }
  1616. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1617. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1618. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  1619. destroy_raw_packet_qp(dev, qp);
  1620. } else {
  1621. err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
  1622. if (err)
  1623. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
  1624. base->mqp.qpn);
  1625. }
  1626. kfree(in);
  1627. if (qp->create_type == MLX5_QP_KERNEL)
  1628. destroy_qp_kernel(dev, qp);
  1629. else if (qp->create_type == MLX5_QP_USER)
  1630. destroy_qp_user(&get_pd(qp)->ibpd, qp, base);
  1631. }
  1632. static const char *ib_qp_type_str(enum ib_qp_type type)
  1633. {
  1634. switch (type) {
  1635. case IB_QPT_SMI:
  1636. return "IB_QPT_SMI";
  1637. case IB_QPT_GSI:
  1638. return "IB_QPT_GSI";
  1639. case IB_QPT_RC:
  1640. return "IB_QPT_RC";
  1641. case IB_QPT_UC:
  1642. return "IB_QPT_UC";
  1643. case IB_QPT_UD:
  1644. return "IB_QPT_UD";
  1645. case IB_QPT_RAW_IPV6:
  1646. return "IB_QPT_RAW_IPV6";
  1647. case IB_QPT_RAW_ETHERTYPE:
  1648. return "IB_QPT_RAW_ETHERTYPE";
  1649. case IB_QPT_XRC_INI:
  1650. return "IB_QPT_XRC_INI";
  1651. case IB_QPT_XRC_TGT:
  1652. return "IB_QPT_XRC_TGT";
  1653. case IB_QPT_RAW_PACKET:
  1654. return "IB_QPT_RAW_PACKET";
  1655. case MLX5_IB_QPT_REG_UMR:
  1656. return "MLX5_IB_QPT_REG_UMR";
  1657. case IB_QPT_MAX:
  1658. default:
  1659. return "Invalid QP type";
  1660. }
  1661. }
  1662. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  1663. struct ib_qp_init_attr *init_attr,
  1664. struct ib_udata *udata)
  1665. {
  1666. struct mlx5_ib_dev *dev;
  1667. struct mlx5_ib_qp *qp;
  1668. u16 xrcdn = 0;
  1669. int err;
  1670. if (pd) {
  1671. dev = to_mdev(pd->device);
  1672. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1673. if (!pd->uobject) {
  1674. mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
  1675. return ERR_PTR(-EINVAL);
  1676. } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
  1677. mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
  1678. return ERR_PTR(-EINVAL);
  1679. }
  1680. }
  1681. } else {
  1682. /* being cautious here */
  1683. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  1684. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  1685. pr_warn("%s: no PD for transport %s\n", __func__,
  1686. ib_qp_type_str(init_attr->qp_type));
  1687. return ERR_PTR(-EINVAL);
  1688. }
  1689. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  1690. }
  1691. switch (init_attr->qp_type) {
  1692. case IB_QPT_XRC_TGT:
  1693. case IB_QPT_XRC_INI:
  1694. if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
  1695. mlx5_ib_dbg(dev, "XRC not supported\n");
  1696. return ERR_PTR(-ENOSYS);
  1697. }
  1698. init_attr->recv_cq = NULL;
  1699. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  1700. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  1701. init_attr->send_cq = NULL;
  1702. }
  1703. /* fall through */
  1704. case IB_QPT_RAW_PACKET:
  1705. case IB_QPT_RC:
  1706. case IB_QPT_UC:
  1707. case IB_QPT_UD:
  1708. case IB_QPT_SMI:
  1709. case MLX5_IB_QPT_HW_GSI:
  1710. case MLX5_IB_QPT_REG_UMR:
  1711. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1712. if (!qp)
  1713. return ERR_PTR(-ENOMEM);
  1714. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1715. if (err) {
  1716. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1717. kfree(qp);
  1718. return ERR_PTR(err);
  1719. }
  1720. if (is_qp0(init_attr->qp_type))
  1721. qp->ibqp.qp_num = 0;
  1722. else if (is_qp1(init_attr->qp_type))
  1723. qp->ibqp.qp_num = 1;
  1724. else
  1725. qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
  1726. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1727. qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
  1728. to_mcq(init_attr->recv_cq)->mcq.cqn,
  1729. to_mcq(init_attr->send_cq)->mcq.cqn);
  1730. qp->trans_qp.xrcdn = xrcdn;
  1731. break;
  1732. case IB_QPT_GSI:
  1733. return mlx5_ib_gsi_create_qp(pd, init_attr);
  1734. case IB_QPT_RAW_IPV6:
  1735. case IB_QPT_RAW_ETHERTYPE:
  1736. case IB_QPT_MAX:
  1737. default:
  1738. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  1739. init_attr->qp_type);
  1740. /* Don't support raw QPs */
  1741. return ERR_PTR(-EINVAL);
  1742. }
  1743. return &qp->ibqp;
  1744. }
  1745. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  1746. {
  1747. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1748. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1749. if (unlikely(qp->qp_type == IB_QPT_GSI))
  1750. return mlx5_ib_gsi_destroy_qp(qp);
  1751. destroy_qp_common(dev, mqp);
  1752. kfree(mqp);
  1753. return 0;
  1754. }
  1755. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  1756. int attr_mask)
  1757. {
  1758. u32 hw_access_flags = 0;
  1759. u8 dest_rd_atomic;
  1760. u32 access_flags;
  1761. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1762. dest_rd_atomic = attr->max_dest_rd_atomic;
  1763. else
  1764. dest_rd_atomic = qp->trans_qp.resp_depth;
  1765. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1766. access_flags = attr->qp_access_flags;
  1767. else
  1768. access_flags = qp->trans_qp.atomic_rd_en;
  1769. if (!dest_rd_atomic)
  1770. access_flags &= IB_ACCESS_REMOTE_WRITE;
  1771. if (access_flags & IB_ACCESS_REMOTE_READ)
  1772. hw_access_flags |= MLX5_QP_BIT_RRE;
  1773. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  1774. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  1775. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  1776. hw_access_flags |= MLX5_QP_BIT_RWE;
  1777. return cpu_to_be32(hw_access_flags);
  1778. }
  1779. enum {
  1780. MLX5_PATH_FLAG_FL = 1 << 0,
  1781. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  1782. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  1783. };
  1784. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  1785. {
  1786. if (rate == IB_RATE_PORT_CURRENT) {
  1787. return 0;
  1788. } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
  1789. return -EINVAL;
  1790. } else {
  1791. while (rate != IB_RATE_2_5_GBPS &&
  1792. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  1793. MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
  1794. --rate;
  1795. }
  1796. return rate + MLX5_STAT_RATE_OFFSET;
  1797. }
  1798. static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
  1799. struct mlx5_ib_sq *sq, u8 sl)
  1800. {
  1801. void *in;
  1802. void *tisc;
  1803. int inlen;
  1804. int err;
  1805. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  1806. in = mlx5_vzalloc(inlen);
  1807. if (!in)
  1808. return -ENOMEM;
  1809. MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
  1810. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  1811. MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
  1812. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  1813. kvfree(in);
  1814. return err;
  1815. }
  1816. static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1817. const struct ib_ah_attr *ah,
  1818. struct mlx5_qp_path *path, u8 port, int attr_mask,
  1819. u32 path_flags, const struct ib_qp_attr *attr,
  1820. bool alt)
  1821. {
  1822. enum rdma_link_layer ll = rdma_port_get_link_layer(&dev->ib_dev, port);
  1823. int err;
  1824. if (attr_mask & IB_QP_PKEY_INDEX)
  1825. path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
  1826. attr->pkey_index);
  1827. if (ah->ah_flags & IB_AH_GRH) {
  1828. if (ah->grh.sgid_index >=
  1829. dev->mdev->port_caps[port - 1].gid_table_len) {
  1830. pr_err("sgid_index (%u) too large. max is %d\n",
  1831. ah->grh.sgid_index,
  1832. dev->mdev->port_caps[port - 1].gid_table_len);
  1833. return -EINVAL;
  1834. }
  1835. }
  1836. if (ll == IB_LINK_LAYER_ETHERNET) {
  1837. if (!(ah->ah_flags & IB_AH_GRH))
  1838. return -EINVAL;
  1839. memcpy(path->rmac, ah->dmac, sizeof(ah->dmac));
  1840. path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
  1841. ah->grh.sgid_index);
  1842. path->dci_cfi_prio_sl = (ah->sl & 0x7) << 4;
  1843. } else {
  1844. path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  1845. path->fl_free_ar |=
  1846. (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
  1847. path->rlid = cpu_to_be16(ah->dlid);
  1848. path->grh_mlid = ah->src_path_bits & 0x7f;
  1849. if (ah->ah_flags & IB_AH_GRH)
  1850. path->grh_mlid |= 1 << 7;
  1851. path->dci_cfi_prio_sl = ah->sl & 0xf;
  1852. }
  1853. if (ah->ah_flags & IB_AH_GRH) {
  1854. path->mgid_index = ah->grh.sgid_index;
  1855. path->hop_limit = ah->grh.hop_limit;
  1856. path->tclass_flowlabel =
  1857. cpu_to_be32((ah->grh.traffic_class << 20) |
  1858. (ah->grh.flow_label));
  1859. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1860. }
  1861. err = ib_rate_to_mlx5(dev, ah->static_rate);
  1862. if (err < 0)
  1863. return err;
  1864. path->static_rate = err;
  1865. path->port = port;
  1866. if (attr_mask & IB_QP_TIMEOUT)
  1867. path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
  1868. if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
  1869. return modify_raw_packet_eth_prio(dev->mdev,
  1870. &qp->raw_packet_qp.sq,
  1871. ah->sl & 0xf);
  1872. return 0;
  1873. }
  1874. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  1875. [MLX5_QP_STATE_INIT] = {
  1876. [MLX5_QP_STATE_INIT] = {
  1877. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1878. MLX5_QP_OPTPAR_RAE |
  1879. MLX5_QP_OPTPAR_RWE |
  1880. MLX5_QP_OPTPAR_PKEY_INDEX |
  1881. MLX5_QP_OPTPAR_PRI_PORT,
  1882. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1883. MLX5_QP_OPTPAR_PKEY_INDEX |
  1884. MLX5_QP_OPTPAR_PRI_PORT,
  1885. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1886. MLX5_QP_OPTPAR_Q_KEY |
  1887. MLX5_QP_OPTPAR_PRI_PORT,
  1888. },
  1889. [MLX5_QP_STATE_RTR] = {
  1890. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1891. MLX5_QP_OPTPAR_RRE |
  1892. MLX5_QP_OPTPAR_RAE |
  1893. MLX5_QP_OPTPAR_RWE |
  1894. MLX5_QP_OPTPAR_PKEY_INDEX,
  1895. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1896. MLX5_QP_OPTPAR_RWE |
  1897. MLX5_QP_OPTPAR_PKEY_INDEX,
  1898. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1899. MLX5_QP_OPTPAR_Q_KEY,
  1900. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1901. MLX5_QP_OPTPAR_Q_KEY,
  1902. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1903. MLX5_QP_OPTPAR_RRE |
  1904. MLX5_QP_OPTPAR_RAE |
  1905. MLX5_QP_OPTPAR_RWE |
  1906. MLX5_QP_OPTPAR_PKEY_INDEX,
  1907. },
  1908. },
  1909. [MLX5_QP_STATE_RTR] = {
  1910. [MLX5_QP_STATE_RTS] = {
  1911. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1912. MLX5_QP_OPTPAR_RRE |
  1913. MLX5_QP_OPTPAR_RAE |
  1914. MLX5_QP_OPTPAR_RWE |
  1915. MLX5_QP_OPTPAR_PM_STATE |
  1916. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  1917. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1918. MLX5_QP_OPTPAR_RWE |
  1919. MLX5_QP_OPTPAR_PM_STATE,
  1920. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1921. },
  1922. },
  1923. [MLX5_QP_STATE_RTS] = {
  1924. [MLX5_QP_STATE_RTS] = {
  1925. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1926. MLX5_QP_OPTPAR_RAE |
  1927. MLX5_QP_OPTPAR_RWE |
  1928. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1929. MLX5_QP_OPTPAR_PM_STATE |
  1930. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1931. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1932. MLX5_QP_OPTPAR_PM_STATE |
  1933. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1934. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  1935. MLX5_QP_OPTPAR_SRQN |
  1936. MLX5_QP_OPTPAR_CQN_RCV,
  1937. },
  1938. },
  1939. [MLX5_QP_STATE_SQER] = {
  1940. [MLX5_QP_STATE_RTS] = {
  1941. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1942. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  1943. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  1944. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1945. MLX5_QP_OPTPAR_RWE |
  1946. MLX5_QP_OPTPAR_RAE |
  1947. MLX5_QP_OPTPAR_RRE,
  1948. },
  1949. },
  1950. };
  1951. static int ib_nr_to_mlx5_nr(int ib_mask)
  1952. {
  1953. switch (ib_mask) {
  1954. case IB_QP_STATE:
  1955. return 0;
  1956. case IB_QP_CUR_STATE:
  1957. return 0;
  1958. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  1959. return 0;
  1960. case IB_QP_ACCESS_FLAGS:
  1961. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  1962. MLX5_QP_OPTPAR_RAE;
  1963. case IB_QP_PKEY_INDEX:
  1964. return MLX5_QP_OPTPAR_PKEY_INDEX;
  1965. case IB_QP_PORT:
  1966. return MLX5_QP_OPTPAR_PRI_PORT;
  1967. case IB_QP_QKEY:
  1968. return MLX5_QP_OPTPAR_Q_KEY;
  1969. case IB_QP_AV:
  1970. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  1971. MLX5_QP_OPTPAR_PRI_PORT;
  1972. case IB_QP_PATH_MTU:
  1973. return 0;
  1974. case IB_QP_TIMEOUT:
  1975. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  1976. case IB_QP_RETRY_CNT:
  1977. return MLX5_QP_OPTPAR_RETRY_COUNT;
  1978. case IB_QP_RNR_RETRY:
  1979. return MLX5_QP_OPTPAR_RNR_RETRY;
  1980. case IB_QP_RQ_PSN:
  1981. return 0;
  1982. case IB_QP_MAX_QP_RD_ATOMIC:
  1983. return MLX5_QP_OPTPAR_SRA_MAX;
  1984. case IB_QP_ALT_PATH:
  1985. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  1986. case IB_QP_MIN_RNR_TIMER:
  1987. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  1988. case IB_QP_SQ_PSN:
  1989. return 0;
  1990. case IB_QP_MAX_DEST_RD_ATOMIC:
  1991. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  1992. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  1993. case IB_QP_PATH_MIG_STATE:
  1994. return MLX5_QP_OPTPAR_PM_STATE;
  1995. case IB_QP_CAP:
  1996. return 0;
  1997. case IB_QP_DEST_QPN:
  1998. return 0;
  1999. }
  2000. return 0;
  2001. }
  2002. static int ib_mask_to_mlx5_opt(int ib_mask)
  2003. {
  2004. int result = 0;
  2005. int i;
  2006. for (i = 0; i < 8 * sizeof(int); i++) {
  2007. if ((1 << i) & ib_mask)
  2008. result |= ib_nr_to_mlx5_nr(1 << i);
  2009. }
  2010. return result;
  2011. }
  2012. static int modify_raw_packet_qp_rq(struct mlx5_core_dev *dev,
  2013. struct mlx5_ib_rq *rq, int new_state)
  2014. {
  2015. void *in;
  2016. void *rqc;
  2017. int inlen;
  2018. int err;
  2019. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  2020. in = mlx5_vzalloc(inlen);
  2021. if (!in)
  2022. return -ENOMEM;
  2023. MLX5_SET(modify_rq_in, in, rq_state, rq->state);
  2024. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  2025. MLX5_SET(rqc, rqc, state, new_state);
  2026. err = mlx5_core_modify_rq(dev, rq->base.mqp.qpn, in, inlen);
  2027. if (err)
  2028. goto out;
  2029. rq->state = new_state;
  2030. out:
  2031. kvfree(in);
  2032. return err;
  2033. }
  2034. static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
  2035. struct mlx5_ib_sq *sq, int new_state)
  2036. {
  2037. void *in;
  2038. void *sqc;
  2039. int inlen;
  2040. int err;
  2041. inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
  2042. in = mlx5_vzalloc(inlen);
  2043. if (!in)
  2044. return -ENOMEM;
  2045. MLX5_SET(modify_sq_in, in, sq_state, sq->state);
  2046. sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
  2047. MLX5_SET(sqc, sqc, state, new_state);
  2048. err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
  2049. if (err)
  2050. goto out;
  2051. sq->state = new_state;
  2052. out:
  2053. kvfree(in);
  2054. return err;
  2055. }
  2056. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2057. u16 operation)
  2058. {
  2059. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  2060. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  2061. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  2062. int rq_state;
  2063. int sq_state;
  2064. int err;
  2065. switch (operation) {
  2066. case MLX5_CMD_OP_RST2INIT_QP:
  2067. rq_state = MLX5_RQC_STATE_RDY;
  2068. sq_state = MLX5_SQC_STATE_RDY;
  2069. break;
  2070. case MLX5_CMD_OP_2ERR_QP:
  2071. rq_state = MLX5_RQC_STATE_ERR;
  2072. sq_state = MLX5_SQC_STATE_ERR;
  2073. break;
  2074. case MLX5_CMD_OP_2RST_QP:
  2075. rq_state = MLX5_RQC_STATE_RST;
  2076. sq_state = MLX5_SQC_STATE_RST;
  2077. break;
  2078. case MLX5_CMD_OP_INIT2INIT_QP:
  2079. case MLX5_CMD_OP_INIT2RTR_QP:
  2080. case MLX5_CMD_OP_RTR2RTS_QP:
  2081. case MLX5_CMD_OP_RTS2RTS_QP:
  2082. /* Nothing to do here... */
  2083. return 0;
  2084. default:
  2085. WARN_ON(1);
  2086. return -EINVAL;
  2087. }
  2088. if (qp->rq.wqe_cnt) {
  2089. err = modify_raw_packet_qp_rq(dev->mdev, rq, rq_state);
  2090. if (err)
  2091. return err;
  2092. }
  2093. if (qp->sq.wqe_cnt)
  2094. return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state);
  2095. return 0;
  2096. }
  2097. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  2098. const struct ib_qp_attr *attr, int attr_mask,
  2099. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  2100. {
  2101. static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
  2102. [MLX5_QP_STATE_RST] = {
  2103. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2104. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2105. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
  2106. },
  2107. [MLX5_QP_STATE_INIT] = {
  2108. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2109. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2110. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
  2111. [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
  2112. },
  2113. [MLX5_QP_STATE_RTR] = {
  2114. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2115. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2116. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
  2117. },
  2118. [MLX5_QP_STATE_RTS] = {
  2119. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2120. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2121. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
  2122. },
  2123. [MLX5_QP_STATE_SQD] = {
  2124. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2125. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2126. },
  2127. [MLX5_QP_STATE_SQER] = {
  2128. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2129. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2130. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
  2131. },
  2132. [MLX5_QP_STATE_ERR] = {
  2133. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2134. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2135. }
  2136. };
  2137. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2138. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2139. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  2140. struct mlx5_ib_cq *send_cq, *recv_cq;
  2141. struct mlx5_qp_context *context;
  2142. struct mlx5_modify_qp_mbox_in *in;
  2143. struct mlx5_ib_pd *pd;
  2144. enum mlx5_qp_state mlx5_cur, mlx5_new;
  2145. enum mlx5_qp_optpar optpar;
  2146. int sqd_event;
  2147. int mlx5_st;
  2148. int err;
  2149. u16 op;
  2150. in = kzalloc(sizeof(*in), GFP_KERNEL);
  2151. if (!in)
  2152. return -ENOMEM;
  2153. context = &in->ctx;
  2154. err = to_mlx5_st(ibqp->qp_type);
  2155. if (err < 0) {
  2156. mlx5_ib_dbg(dev, "unsupported qp type %d\n", ibqp->qp_type);
  2157. goto out;
  2158. }
  2159. context->flags = cpu_to_be32(err << 16);
  2160. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  2161. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2162. } else {
  2163. switch (attr->path_mig_state) {
  2164. case IB_MIG_MIGRATED:
  2165. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2166. break;
  2167. case IB_MIG_REARM:
  2168. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  2169. break;
  2170. case IB_MIG_ARMED:
  2171. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  2172. break;
  2173. }
  2174. }
  2175. if (is_sqp(ibqp->qp_type)) {
  2176. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  2177. } else if (ibqp->qp_type == IB_QPT_UD ||
  2178. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  2179. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  2180. } else if (attr_mask & IB_QP_PATH_MTU) {
  2181. if (attr->path_mtu < IB_MTU_256 ||
  2182. attr->path_mtu > IB_MTU_4096) {
  2183. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  2184. err = -EINVAL;
  2185. goto out;
  2186. }
  2187. context->mtu_msgmax = (attr->path_mtu << 5) |
  2188. (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
  2189. }
  2190. if (attr_mask & IB_QP_DEST_QPN)
  2191. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  2192. if (attr_mask & IB_QP_PKEY_INDEX)
  2193. context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
  2194. /* todo implement counter_index functionality */
  2195. if (is_sqp(ibqp->qp_type))
  2196. context->pri_path.port = qp->port;
  2197. if (attr_mask & IB_QP_PORT)
  2198. context->pri_path.port = attr->port_num;
  2199. if (attr_mask & IB_QP_AV) {
  2200. err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
  2201. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  2202. attr_mask, 0, attr, false);
  2203. if (err)
  2204. goto out;
  2205. }
  2206. if (attr_mask & IB_QP_TIMEOUT)
  2207. context->pri_path.ackto_lt |= attr->timeout << 3;
  2208. if (attr_mask & IB_QP_ALT_PATH) {
  2209. err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
  2210. &context->alt_path,
  2211. attr->alt_port_num,
  2212. attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
  2213. 0, attr, true);
  2214. if (err)
  2215. goto out;
  2216. }
  2217. pd = get_pd(qp);
  2218. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  2219. &send_cq, &recv_cq);
  2220. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  2221. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  2222. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  2223. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  2224. if (attr_mask & IB_QP_RNR_RETRY)
  2225. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  2226. if (attr_mask & IB_QP_RETRY_CNT)
  2227. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  2228. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2229. if (attr->max_rd_atomic)
  2230. context->params1 |=
  2231. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  2232. }
  2233. if (attr_mask & IB_QP_SQ_PSN)
  2234. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  2235. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2236. if (attr->max_dest_rd_atomic)
  2237. context->params2 |=
  2238. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  2239. }
  2240. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  2241. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  2242. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  2243. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  2244. if (attr_mask & IB_QP_RQ_PSN)
  2245. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  2246. if (attr_mask & IB_QP_QKEY)
  2247. context->qkey = cpu_to_be32(attr->qkey);
  2248. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2249. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  2250. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  2251. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  2252. sqd_event = 1;
  2253. else
  2254. sqd_event = 0;
  2255. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2256. u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
  2257. qp->port) - 1;
  2258. struct mlx5_ib_port *mibport = &dev->port[port_num];
  2259. context->qp_counter_set_usr_page |=
  2260. cpu_to_be32((u32)(mibport->q_cnt_id) << 24);
  2261. }
  2262. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2263. context->sq_crq_size |= cpu_to_be16(1 << 4);
  2264. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  2265. context->deth_sqpn = cpu_to_be32(1);
  2266. mlx5_cur = to_mlx5_state(cur_state);
  2267. mlx5_new = to_mlx5_state(new_state);
  2268. mlx5_st = to_mlx5_st(ibqp->qp_type);
  2269. if (mlx5_st < 0)
  2270. goto out;
  2271. /* If moving to a reset or error state, we must disable page faults on
  2272. * this QP and flush all current page faults. Otherwise a stale page
  2273. * fault may attempt to work on this QP after it is reset and moved
  2274. * again to RTS, and may cause the driver and the device to get out of
  2275. * sync. */
  2276. if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
  2277. (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR) &&
  2278. (qp->ibqp.qp_type != IB_QPT_RAW_PACKET))
  2279. mlx5_ib_qp_disable_pagefaults(qp);
  2280. if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
  2281. !optab[mlx5_cur][mlx5_new])
  2282. goto out;
  2283. op = optab[mlx5_cur][mlx5_new];
  2284. optpar = ib_mask_to_mlx5_opt(attr_mask);
  2285. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  2286. in->optparam = cpu_to_be32(optpar);
  2287. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET)
  2288. err = modify_raw_packet_qp(dev, qp, op);
  2289. else
  2290. err = mlx5_core_qp_modify(dev->mdev, op, in, sqd_event,
  2291. &base->mqp);
  2292. if (err)
  2293. goto out;
  2294. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT &&
  2295. (qp->ibqp.qp_type != IB_QPT_RAW_PACKET))
  2296. mlx5_ib_qp_enable_pagefaults(qp);
  2297. qp->state = new_state;
  2298. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2299. qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
  2300. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2301. qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
  2302. if (attr_mask & IB_QP_PORT)
  2303. qp->port = attr->port_num;
  2304. if (attr_mask & IB_QP_ALT_PATH)
  2305. qp->trans_qp.alt_port = attr->alt_port_num;
  2306. /*
  2307. * If we moved a kernel QP to RESET, clean up all old CQ
  2308. * entries and reinitialize the QP.
  2309. */
  2310. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  2311. mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  2312. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  2313. if (send_cq != recv_cq)
  2314. mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
  2315. qp->rq.head = 0;
  2316. qp->rq.tail = 0;
  2317. qp->sq.head = 0;
  2318. qp->sq.tail = 0;
  2319. qp->sq.cur_post = 0;
  2320. qp->sq.last_poll = 0;
  2321. qp->db.db[MLX5_RCV_DBR] = 0;
  2322. qp->db.db[MLX5_SND_DBR] = 0;
  2323. }
  2324. out:
  2325. kfree(in);
  2326. return err;
  2327. }
  2328. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2329. int attr_mask, struct ib_udata *udata)
  2330. {
  2331. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2332. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2333. enum ib_qp_type qp_type;
  2334. enum ib_qp_state cur_state, new_state;
  2335. int err = -EINVAL;
  2336. int port;
  2337. enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
  2338. if (ibqp->rwq_ind_tbl)
  2339. return -ENOSYS;
  2340. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  2341. return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
  2342. qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
  2343. IB_QPT_GSI : ibqp->qp_type;
  2344. mutex_lock(&qp->mutex);
  2345. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  2346. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  2347. if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
  2348. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2349. ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
  2350. }
  2351. if (qp_type != MLX5_IB_QPT_REG_UMR &&
  2352. !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
  2353. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  2354. cur_state, new_state, ibqp->qp_type, attr_mask);
  2355. goto out;
  2356. }
  2357. if ((attr_mask & IB_QP_PORT) &&
  2358. (attr->port_num == 0 ||
  2359. attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports))) {
  2360. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  2361. attr->port_num, dev->num_ports);
  2362. goto out;
  2363. }
  2364. if (attr_mask & IB_QP_PKEY_INDEX) {
  2365. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2366. if (attr->pkey_index >=
  2367. dev->mdev->port_caps[port - 1].pkey_table_len) {
  2368. mlx5_ib_dbg(dev, "invalid pkey index %d\n",
  2369. attr->pkey_index);
  2370. goto out;
  2371. }
  2372. }
  2373. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  2374. attr->max_rd_atomic >
  2375. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
  2376. mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
  2377. attr->max_rd_atomic);
  2378. goto out;
  2379. }
  2380. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  2381. attr->max_dest_rd_atomic >
  2382. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
  2383. mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
  2384. attr->max_dest_rd_atomic);
  2385. goto out;
  2386. }
  2387. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  2388. err = 0;
  2389. goto out;
  2390. }
  2391. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  2392. out:
  2393. mutex_unlock(&qp->mutex);
  2394. return err;
  2395. }
  2396. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  2397. {
  2398. struct mlx5_ib_cq *cq;
  2399. unsigned cur;
  2400. cur = wq->head - wq->tail;
  2401. if (likely(cur + nreq < wq->max_post))
  2402. return 0;
  2403. cq = to_mcq(ib_cq);
  2404. spin_lock(&cq->lock);
  2405. cur = wq->head - wq->tail;
  2406. spin_unlock(&cq->lock);
  2407. return cur + nreq >= wq->max_post;
  2408. }
  2409. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  2410. u64 remote_addr, u32 rkey)
  2411. {
  2412. rseg->raddr = cpu_to_be64(remote_addr);
  2413. rseg->rkey = cpu_to_be32(rkey);
  2414. rseg->reserved = 0;
  2415. }
  2416. static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
  2417. struct ib_send_wr *wr, void *qend,
  2418. struct mlx5_ib_qp *qp, int *size)
  2419. {
  2420. void *seg = eseg;
  2421. memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
  2422. if (wr->send_flags & IB_SEND_IP_CSUM)
  2423. eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
  2424. MLX5_ETH_WQE_L4_CSUM;
  2425. seg += sizeof(struct mlx5_wqe_eth_seg);
  2426. *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
  2427. if (wr->opcode == IB_WR_LSO) {
  2428. struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
  2429. int size_of_inl_hdr_start = sizeof(eseg->inline_hdr_start);
  2430. u64 left, leftlen, copysz;
  2431. void *pdata = ud_wr->header;
  2432. left = ud_wr->hlen;
  2433. eseg->mss = cpu_to_be16(ud_wr->mss);
  2434. eseg->inline_hdr_sz = cpu_to_be16(left);
  2435. /*
  2436. * check if there is space till the end of queue, if yes,
  2437. * copy all in one shot, otherwise copy till the end of queue,
  2438. * rollback and than the copy the left
  2439. */
  2440. leftlen = qend - (void *)eseg->inline_hdr_start;
  2441. copysz = min_t(u64, leftlen, left);
  2442. memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
  2443. if (likely(copysz > size_of_inl_hdr_start)) {
  2444. seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
  2445. *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
  2446. }
  2447. if (unlikely(copysz < left)) { /* the last wqe in the queue */
  2448. seg = mlx5_get_send_wqe(qp, 0);
  2449. left -= copysz;
  2450. pdata += copysz;
  2451. memcpy(seg, pdata, left);
  2452. seg += ALIGN(left, 16);
  2453. *size += ALIGN(left, 16) / 16;
  2454. }
  2455. }
  2456. return seg;
  2457. }
  2458. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  2459. struct ib_send_wr *wr)
  2460. {
  2461. memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
  2462. dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
  2463. dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
  2464. }
  2465. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  2466. {
  2467. dseg->byte_count = cpu_to_be32(sg->length);
  2468. dseg->lkey = cpu_to_be32(sg->lkey);
  2469. dseg->addr = cpu_to_be64(sg->addr);
  2470. }
  2471. static __be16 get_klm_octo(int npages)
  2472. {
  2473. return cpu_to_be16(ALIGN(npages, 8) / 2);
  2474. }
  2475. static __be64 frwr_mkey_mask(void)
  2476. {
  2477. u64 result;
  2478. result = MLX5_MKEY_MASK_LEN |
  2479. MLX5_MKEY_MASK_PAGE_SIZE |
  2480. MLX5_MKEY_MASK_START_ADDR |
  2481. MLX5_MKEY_MASK_EN_RINVAL |
  2482. MLX5_MKEY_MASK_KEY |
  2483. MLX5_MKEY_MASK_LR |
  2484. MLX5_MKEY_MASK_LW |
  2485. MLX5_MKEY_MASK_RR |
  2486. MLX5_MKEY_MASK_RW |
  2487. MLX5_MKEY_MASK_A |
  2488. MLX5_MKEY_MASK_SMALL_FENCE |
  2489. MLX5_MKEY_MASK_FREE;
  2490. return cpu_to_be64(result);
  2491. }
  2492. static __be64 sig_mkey_mask(void)
  2493. {
  2494. u64 result;
  2495. result = MLX5_MKEY_MASK_LEN |
  2496. MLX5_MKEY_MASK_PAGE_SIZE |
  2497. MLX5_MKEY_MASK_START_ADDR |
  2498. MLX5_MKEY_MASK_EN_SIGERR |
  2499. MLX5_MKEY_MASK_EN_RINVAL |
  2500. MLX5_MKEY_MASK_KEY |
  2501. MLX5_MKEY_MASK_LR |
  2502. MLX5_MKEY_MASK_LW |
  2503. MLX5_MKEY_MASK_RR |
  2504. MLX5_MKEY_MASK_RW |
  2505. MLX5_MKEY_MASK_SMALL_FENCE |
  2506. MLX5_MKEY_MASK_FREE |
  2507. MLX5_MKEY_MASK_BSF_EN;
  2508. return cpu_to_be64(result);
  2509. }
  2510. static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
  2511. struct mlx5_ib_mr *mr)
  2512. {
  2513. int ndescs = mr->ndescs;
  2514. memset(umr, 0, sizeof(*umr));
  2515. if (mr->access_mode == MLX5_ACCESS_MODE_KLM)
  2516. /* KLMs take twice the size of MTTs */
  2517. ndescs *= 2;
  2518. umr->flags = MLX5_UMR_CHECK_NOT_FREE;
  2519. umr->klm_octowords = get_klm_octo(ndescs);
  2520. umr->mkey_mask = frwr_mkey_mask();
  2521. }
  2522. static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
  2523. {
  2524. memset(umr, 0, sizeof(*umr));
  2525. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  2526. umr->flags = 1 << 7;
  2527. }
  2528. static __be64 get_umr_reg_mr_mask(void)
  2529. {
  2530. u64 result;
  2531. result = MLX5_MKEY_MASK_LEN |
  2532. MLX5_MKEY_MASK_PAGE_SIZE |
  2533. MLX5_MKEY_MASK_START_ADDR |
  2534. MLX5_MKEY_MASK_PD |
  2535. MLX5_MKEY_MASK_LR |
  2536. MLX5_MKEY_MASK_LW |
  2537. MLX5_MKEY_MASK_KEY |
  2538. MLX5_MKEY_MASK_RR |
  2539. MLX5_MKEY_MASK_RW |
  2540. MLX5_MKEY_MASK_A |
  2541. MLX5_MKEY_MASK_FREE;
  2542. return cpu_to_be64(result);
  2543. }
  2544. static __be64 get_umr_unreg_mr_mask(void)
  2545. {
  2546. u64 result;
  2547. result = MLX5_MKEY_MASK_FREE;
  2548. return cpu_to_be64(result);
  2549. }
  2550. static __be64 get_umr_update_mtt_mask(void)
  2551. {
  2552. u64 result;
  2553. result = MLX5_MKEY_MASK_FREE;
  2554. return cpu_to_be64(result);
  2555. }
  2556. static __be64 get_umr_update_translation_mask(void)
  2557. {
  2558. u64 result;
  2559. result = MLX5_MKEY_MASK_LEN |
  2560. MLX5_MKEY_MASK_PAGE_SIZE |
  2561. MLX5_MKEY_MASK_START_ADDR |
  2562. MLX5_MKEY_MASK_KEY |
  2563. MLX5_MKEY_MASK_FREE;
  2564. return cpu_to_be64(result);
  2565. }
  2566. static __be64 get_umr_update_access_mask(void)
  2567. {
  2568. u64 result;
  2569. result = MLX5_MKEY_MASK_LW |
  2570. MLX5_MKEY_MASK_RR |
  2571. MLX5_MKEY_MASK_RW |
  2572. MLX5_MKEY_MASK_A |
  2573. MLX5_MKEY_MASK_KEY |
  2574. MLX5_MKEY_MASK_FREE;
  2575. return cpu_to_be64(result);
  2576. }
  2577. static __be64 get_umr_update_pd_mask(void)
  2578. {
  2579. u64 result;
  2580. result = MLX5_MKEY_MASK_PD |
  2581. MLX5_MKEY_MASK_KEY |
  2582. MLX5_MKEY_MASK_FREE;
  2583. return cpu_to_be64(result);
  2584. }
  2585. static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  2586. struct ib_send_wr *wr)
  2587. {
  2588. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  2589. memset(umr, 0, sizeof(*umr));
  2590. if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
  2591. umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
  2592. else
  2593. umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
  2594. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UNREG)) {
  2595. umr->klm_octowords = get_klm_octo(umrwr->npages);
  2596. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT) {
  2597. umr->mkey_mask = get_umr_update_mtt_mask();
  2598. umr->bsf_octowords = get_klm_octo(umrwr->target.offset);
  2599. umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
  2600. }
  2601. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
  2602. umr->mkey_mask |= get_umr_update_translation_mask();
  2603. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_ACCESS)
  2604. umr->mkey_mask |= get_umr_update_access_mask();
  2605. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD)
  2606. umr->mkey_mask |= get_umr_update_pd_mask();
  2607. if (!umr->mkey_mask)
  2608. umr->mkey_mask = get_umr_reg_mr_mask();
  2609. } else {
  2610. umr->mkey_mask = get_umr_unreg_mr_mask();
  2611. }
  2612. if (!wr->num_sge)
  2613. umr->flags |= MLX5_UMR_INLINE;
  2614. }
  2615. static u8 get_umr_flags(int acc)
  2616. {
  2617. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  2618. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  2619. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  2620. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  2621. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  2622. }
  2623. static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
  2624. struct mlx5_ib_mr *mr,
  2625. u32 key, int access)
  2626. {
  2627. int ndescs = ALIGN(mr->ndescs, 8) >> 1;
  2628. memset(seg, 0, sizeof(*seg));
  2629. if (mr->access_mode == MLX5_ACCESS_MODE_MTT)
  2630. seg->log2_page_size = ilog2(mr->ibmr.page_size);
  2631. else if (mr->access_mode == MLX5_ACCESS_MODE_KLM)
  2632. /* KLMs take twice the size of MTTs */
  2633. ndescs *= 2;
  2634. seg->flags = get_umr_flags(access) | mr->access_mode;
  2635. seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
  2636. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  2637. seg->start_addr = cpu_to_be64(mr->ibmr.iova);
  2638. seg->len = cpu_to_be64(mr->ibmr.length);
  2639. seg->xlt_oct_size = cpu_to_be32(ndescs);
  2640. }
  2641. static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
  2642. {
  2643. memset(seg, 0, sizeof(*seg));
  2644. seg->status = MLX5_MKEY_STATUS_FREE;
  2645. }
  2646. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  2647. {
  2648. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  2649. memset(seg, 0, sizeof(*seg));
  2650. if (wr->send_flags & MLX5_IB_SEND_UMR_UNREG) {
  2651. seg->status = MLX5_MKEY_STATUS_FREE;
  2652. return;
  2653. }
  2654. seg->flags = convert_access(umrwr->access_flags);
  2655. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT)) {
  2656. if (umrwr->pd)
  2657. seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
  2658. seg->start_addr = cpu_to_be64(umrwr->target.virt_addr);
  2659. }
  2660. seg->len = cpu_to_be64(umrwr->length);
  2661. seg->log2_page_size = umrwr->page_shift;
  2662. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  2663. mlx5_mkey_variant(umrwr->mkey));
  2664. }
  2665. static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
  2666. struct mlx5_ib_mr *mr,
  2667. struct mlx5_ib_pd *pd)
  2668. {
  2669. int bcount = mr->desc_size * mr->ndescs;
  2670. dseg->addr = cpu_to_be64(mr->desc_map);
  2671. dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
  2672. dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
  2673. }
  2674. static __be32 send_ieth(struct ib_send_wr *wr)
  2675. {
  2676. switch (wr->opcode) {
  2677. case IB_WR_SEND_WITH_IMM:
  2678. case IB_WR_RDMA_WRITE_WITH_IMM:
  2679. return wr->ex.imm_data;
  2680. case IB_WR_SEND_WITH_INV:
  2681. return cpu_to_be32(wr->ex.invalidate_rkey);
  2682. default:
  2683. return 0;
  2684. }
  2685. }
  2686. static u8 calc_sig(void *wqe, int size)
  2687. {
  2688. u8 *p = wqe;
  2689. u8 res = 0;
  2690. int i;
  2691. for (i = 0; i < size; i++)
  2692. res ^= p[i];
  2693. return ~res;
  2694. }
  2695. static u8 wq_sig(void *wqe)
  2696. {
  2697. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  2698. }
  2699. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  2700. void *wqe, int *sz)
  2701. {
  2702. struct mlx5_wqe_inline_seg *seg;
  2703. void *qend = qp->sq.qend;
  2704. void *addr;
  2705. int inl = 0;
  2706. int copy;
  2707. int len;
  2708. int i;
  2709. seg = wqe;
  2710. wqe += sizeof(*seg);
  2711. for (i = 0; i < wr->num_sge; i++) {
  2712. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  2713. len = wr->sg_list[i].length;
  2714. inl += len;
  2715. if (unlikely(inl > qp->max_inline_data))
  2716. return -ENOMEM;
  2717. if (unlikely(wqe + len > qend)) {
  2718. copy = qend - wqe;
  2719. memcpy(wqe, addr, copy);
  2720. addr += copy;
  2721. len -= copy;
  2722. wqe = mlx5_get_send_wqe(qp, 0);
  2723. }
  2724. memcpy(wqe, addr, len);
  2725. wqe += len;
  2726. }
  2727. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  2728. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  2729. return 0;
  2730. }
  2731. static u16 prot_field_size(enum ib_signature_type type)
  2732. {
  2733. switch (type) {
  2734. case IB_SIG_TYPE_T10_DIF:
  2735. return MLX5_DIF_SIZE;
  2736. default:
  2737. return 0;
  2738. }
  2739. }
  2740. static u8 bs_selector(int block_size)
  2741. {
  2742. switch (block_size) {
  2743. case 512: return 0x1;
  2744. case 520: return 0x2;
  2745. case 4096: return 0x3;
  2746. case 4160: return 0x4;
  2747. case 1073741824: return 0x5;
  2748. default: return 0;
  2749. }
  2750. }
  2751. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  2752. struct mlx5_bsf_inl *inl)
  2753. {
  2754. /* Valid inline section and allow BSF refresh */
  2755. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  2756. MLX5_BSF_REFRESH_DIF);
  2757. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  2758. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  2759. /* repeating block */
  2760. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  2761. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  2762. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  2763. if (domain->sig.dif.ref_remap)
  2764. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  2765. if (domain->sig.dif.app_escape) {
  2766. if (domain->sig.dif.ref_escape)
  2767. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  2768. else
  2769. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  2770. }
  2771. inl->dif_app_bitmask_check =
  2772. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  2773. }
  2774. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  2775. struct ib_sig_attrs *sig_attrs,
  2776. struct mlx5_bsf *bsf, u32 data_size)
  2777. {
  2778. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  2779. struct mlx5_bsf_basic *basic = &bsf->basic;
  2780. struct ib_sig_domain *mem = &sig_attrs->mem;
  2781. struct ib_sig_domain *wire = &sig_attrs->wire;
  2782. memset(bsf, 0, sizeof(*bsf));
  2783. /* Basic + Extended + Inline */
  2784. basic->bsf_size_sbs = 1 << 7;
  2785. /* Input domain check byte mask */
  2786. basic->check_byte_mask = sig_attrs->check_mask;
  2787. basic->raw_data_size = cpu_to_be32(data_size);
  2788. /* Memory domain */
  2789. switch (sig_attrs->mem.sig_type) {
  2790. case IB_SIG_TYPE_NONE:
  2791. break;
  2792. case IB_SIG_TYPE_T10_DIF:
  2793. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  2794. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  2795. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  2796. break;
  2797. default:
  2798. return -EINVAL;
  2799. }
  2800. /* Wire domain */
  2801. switch (sig_attrs->wire.sig_type) {
  2802. case IB_SIG_TYPE_NONE:
  2803. break;
  2804. case IB_SIG_TYPE_T10_DIF:
  2805. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  2806. mem->sig_type == wire->sig_type) {
  2807. /* Same block structure */
  2808. basic->bsf_size_sbs |= 1 << 4;
  2809. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  2810. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  2811. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  2812. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  2813. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  2814. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  2815. } else
  2816. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  2817. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  2818. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  2819. break;
  2820. default:
  2821. return -EINVAL;
  2822. }
  2823. return 0;
  2824. }
  2825. static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
  2826. struct mlx5_ib_qp *qp, void **seg, int *size)
  2827. {
  2828. struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
  2829. struct ib_mr *sig_mr = wr->sig_mr;
  2830. struct mlx5_bsf *bsf;
  2831. u32 data_len = wr->wr.sg_list->length;
  2832. u32 data_key = wr->wr.sg_list->lkey;
  2833. u64 data_va = wr->wr.sg_list->addr;
  2834. int ret;
  2835. int wqe_size;
  2836. if (!wr->prot ||
  2837. (data_key == wr->prot->lkey &&
  2838. data_va == wr->prot->addr &&
  2839. data_len == wr->prot->length)) {
  2840. /**
  2841. * Source domain doesn't contain signature information
  2842. * or data and protection are interleaved in memory.
  2843. * So need construct:
  2844. * ------------------
  2845. * | data_klm |
  2846. * ------------------
  2847. * | BSF |
  2848. * ------------------
  2849. **/
  2850. struct mlx5_klm *data_klm = *seg;
  2851. data_klm->bcount = cpu_to_be32(data_len);
  2852. data_klm->key = cpu_to_be32(data_key);
  2853. data_klm->va = cpu_to_be64(data_va);
  2854. wqe_size = ALIGN(sizeof(*data_klm), 64);
  2855. } else {
  2856. /**
  2857. * Source domain contains signature information
  2858. * So need construct a strided block format:
  2859. * ---------------------------
  2860. * | stride_block_ctrl |
  2861. * ---------------------------
  2862. * | data_klm |
  2863. * ---------------------------
  2864. * | prot_klm |
  2865. * ---------------------------
  2866. * | BSF |
  2867. * ---------------------------
  2868. **/
  2869. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  2870. struct mlx5_stride_block_entry *data_sentry;
  2871. struct mlx5_stride_block_entry *prot_sentry;
  2872. u32 prot_key = wr->prot->lkey;
  2873. u64 prot_va = wr->prot->addr;
  2874. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  2875. int prot_size;
  2876. sblock_ctrl = *seg;
  2877. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  2878. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  2879. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  2880. if (!prot_size) {
  2881. pr_err("Bad block size given: %u\n", block_size);
  2882. return -EINVAL;
  2883. }
  2884. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  2885. prot_size);
  2886. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  2887. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  2888. sblock_ctrl->num_entries = cpu_to_be16(2);
  2889. data_sentry->bcount = cpu_to_be16(block_size);
  2890. data_sentry->key = cpu_to_be32(data_key);
  2891. data_sentry->va = cpu_to_be64(data_va);
  2892. data_sentry->stride = cpu_to_be16(block_size);
  2893. prot_sentry->bcount = cpu_to_be16(prot_size);
  2894. prot_sentry->key = cpu_to_be32(prot_key);
  2895. prot_sentry->va = cpu_to_be64(prot_va);
  2896. prot_sentry->stride = cpu_to_be16(prot_size);
  2897. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  2898. sizeof(*prot_sentry), 64);
  2899. }
  2900. *seg += wqe_size;
  2901. *size += wqe_size / 16;
  2902. if (unlikely((*seg == qp->sq.qend)))
  2903. *seg = mlx5_get_send_wqe(qp, 0);
  2904. bsf = *seg;
  2905. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  2906. if (ret)
  2907. return -EINVAL;
  2908. *seg += sizeof(*bsf);
  2909. *size += sizeof(*bsf) / 16;
  2910. if (unlikely((*seg == qp->sq.qend)))
  2911. *seg = mlx5_get_send_wqe(qp, 0);
  2912. return 0;
  2913. }
  2914. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  2915. struct ib_sig_handover_wr *wr, u32 nelements,
  2916. u32 length, u32 pdn)
  2917. {
  2918. struct ib_mr *sig_mr = wr->sig_mr;
  2919. u32 sig_key = sig_mr->rkey;
  2920. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  2921. memset(seg, 0, sizeof(*seg));
  2922. seg->flags = get_umr_flags(wr->access_flags) |
  2923. MLX5_ACCESS_MODE_KLM;
  2924. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  2925. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  2926. MLX5_MKEY_BSF_EN | pdn);
  2927. seg->len = cpu_to_be64(length);
  2928. seg->xlt_oct_size = cpu_to_be32(be16_to_cpu(get_klm_octo(nelements)));
  2929. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  2930. }
  2931. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  2932. u32 nelements)
  2933. {
  2934. memset(umr, 0, sizeof(*umr));
  2935. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  2936. umr->klm_octowords = get_klm_octo(nelements);
  2937. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  2938. umr->mkey_mask = sig_mkey_mask();
  2939. }
  2940. static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
  2941. void **seg, int *size)
  2942. {
  2943. struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
  2944. struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
  2945. u32 pdn = get_pd(qp)->pdn;
  2946. u32 klm_oct_size;
  2947. int region_len, ret;
  2948. if (unlikely(wr->wr.num_sge != 1) ||
  2949. unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
  2950. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  2951. unlikely(!sig_mr->sig->sig_status_checked))
  2952. return -EINVAL;
  2953. /* length of the protected region, data + protection */
  2954. region_len = wr->wr.sg_list->length;
  2955. if (wr->prot &&
  2956. (wr->prot->lkey != wr->wr.sg_list->lkey ||
  2957. wr->prot->addr != wr->wr.sg_list->addr ||
  2958. wr->prot->length != wr->wr.sg_list->length))
  2959. region_len += wr->prot->length;
  2960. /**
  2961. * KLM octoword size - if protection was provided
  2962. * then we use strided block format (3 octowords),
  2963. * else we use single KLM (1 octoword)
  2964. **/
  2965. klm_oct_size = wr->prot ? 3 : 1;
  2966. set_sig_umr_segment(*seg, klm_oct_size);
  2967. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  2968. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  2969. if (unlikely((*seg == qp->sq.qend)))
  2970. *seg = mlx5_get_send_wqe(qp, 0);
  2971. set_sig_mkey_segment(*seg, wr, klm_oct_size, region_len, pdn);
  2972. *seg += sizeof(struct mlx5_mkey_seg);
  2973. *size += sizeof(struct mlx5_mkey_seg) / 16;
  2974. if (unlikely((*seg == qp->sq.qend)))
  2975. *seg = mlx5_get_send_wqe(qp, 0);
  2976. ret = set_sig_data_segment(wr, qp, seg, size);
  2977. if (ret)
  2978. return ret;
  2979. sig_mr->sig->sig_status_checked = false;
  2980. return 0;
  2981. }
  2982. static int set_psv_wr(struct ib_sig_domain *domain,
  2983. u32 psv_idx, void **seg, int *size)
  2984. {
  2985. struct mlx5_seg_set_psv *psv_seg = *seg;
  2986. memset(psv_seg, 0, sizeof(*psv_seg));
  2987. psv_seg->psv_num = cpu_to_be32(psv_idx);
  2988. switch (domain->sig_type) {
  2989. case IB_SIG_TYPE_NONE:
  2990. break;
  2991. case IB_SIG_TYPE_T10_DIF:
  2992. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  2993. domain->sig.dif.app_tag);
  2994. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  2995. break;
  2996. default:
  2997. pr_err("Bad signature type given.\n");
  2998. return 1;
  2999. }
  3000. *seg += sizeof(*psv_seg);
  3001. *size += sizeof(*psv_seg) / 16;
  3002. return 0;
  3003. }
  3004. static int set_reg_wr(struct mlx5_ib_qp *qp,
  3005. struct ib_reg_wr *wr,
  3006. void **seg, int *size)
  3007. {
  3008. struct mlx5_ib_mr *mr = to_mmr(wr->mr);
  3009. struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
  3010. if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
  3011. mlx5_ib_warn(to_mdev(qp->ibqp.device),
  3012. "Invalid IB_SEND_INLINE send flag\n");
  3013. return -EINVAL;
  3014. }
  3015. set_reg_umr_seg(*seg, mr);
  3016. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3017. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3018. if (unlikely((*seg == qp->sq.qend)))
  3019. *seg = mlx5_get_send_wqe(qp, 0);
  3020. set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
  3021. *seg += sizeof(struct mlx5_mkey_seg);
  3022. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3023. if (unlikely((*seg == qp->sq.qend)))
  3024. *seg = mlx5_get_send_wqe(qp, 0);
  3025. set_reg_data_seg(*seg, mr, pd);
  3026. *seg += sizeof(struct mlx5_wqe_data_seg);
  3027. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  3028. return 0;
  3029. }
  3030. static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
  3031. {
  3032. set_linv_umr_seg(*seg);
  3033. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3034. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3035. if (unlikely((*seg == qp->sq.qend)))
  3036. *seg = mlx5_get_send_wqe(qp, 0);
  3037. set_linv_mkey_seg(*seg);
  3038. *seg += sizeof(struct mlx5_mkey_seg);
  3039. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3040. if (unlikely((*seg == qp->sq.qend)))
  3041. *seg = mlx5_get_send_wqe(qp, 0);
  3042. }
  3043. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  3044. {
  3045. __be32 *p = NULL;
  3046. int tidx = idx;
  3047. int i, j;
  3048. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  3049. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  3050. if ((i & 0xf) == 0) {
  3051. void *buf = mlx5_get_send_wqe(qp, tidx);
  3052. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  3053. p = buf;
  3054. j = 0;
  3055. }
  3056. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  3057. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  3058. be32_to_cpu(p[j + 3]));
  3059. }
  3060. }
  3061. static void mlx5_bf_copy(u64 __iomem *dst, u64 *src,
  3062. unsigned bytecnt, struct mlx5_ib_qp *qp)
  3063. {
  3064. while (bytecnt > 0) {
  3065. __iowrite64_copy(dst++, src++, 8);
  3066. __iowrite64_copy(dst++, src++, 8);
  3067. __iowrite64_copy(dst++, src++, 8);
  3068. __iowrite64_copy(dst++, src++, 8);
  3069. __iowrite64_copy(dst++, src++, 8);
  3070. __iowrite64_copy(dst++, src++, 8);
  3071. __iowrite64_copy(dst++, src++, 8);
  3072. __iowrite64_copy(dst++, src++, 8);
  3073. bytecnt -= 64;
  3074. if (unlikely(src == qp->sq.qend))
  3075. src = mlx5_get_send_wqe(qp, 0);
  3076. }
  3077. }
  3078. static u8 get_fence(u8 fence, struct ib_send_wr *wr)
  3079. {
  3080. if (unlikely(wr->opcode == IB_WR_LOCAL_INV &&
  3081. wr->send_flags & IB_SEND_FENCE))
  3082. return MLX5_FENCE_MODE_STRONG_ORDERING;
  3083. if (unlikely(fence)) {
  3084. if (wr->send_flags & IB_SEND_FENCE)
  3085. return MLX5_FENCE_MODE_SMALL_AND_FENCE;
  3086. else
  3087. return fence;
  3088. } else if (unlikely(wr->send_flags & IB_SEND_FENCE)) {
  3089. return MLX5_FENCE_MODE_FENCE;
  3090. }
  3091. return 0;
  3092. }
  3093. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  3094. struct mlx5_wqe_ctrl_seg **ctrl,
  3095. struct ib_send_wr *wr, unsigned *idx,
  3096. int *size, int nreq)
  3097. {
  3098. int err = 0;
  3099. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq))) {
  3100. err = -ENOMEM;
  3101. return err;
  3102. }
  3103. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  3104. *seg = mlx5_get_send_wqe(qp, *idx);
  3105. *ctrl = *seg;
  3106. *(uint32_t *)(*seg + 8) = 0;
  3107. (*ctrl)->imm = send_ieth(wr);
  3108. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  3109. (wr->send_flags & IB_SEND_SIGNALED ?
  3110. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  3111. (wr->send_flags & IB_SEND_SOLICITED ?
  3112. MLX5_WQE_CTRL_SOLICITED : 0);
  3113. *seg += sizeof(**ctrl);
  3114. *size = sizeof(**ctrl) / 16;
  3115. return err;
  3116. }
  3117. static void finish_wqe(struct mlx5_ib_qp *qp,
  3118. struct mlx5_wqe_ctrl_seg *ctrl,
  3119. u8 size, unsigned idx, u64 wr_id,
  3120. int nreq, u8 fence, u8 next_fence,
  3121. u32 mlx5_opcode)
  3122. {
  3123. u8 opmod = 0;
  3124. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  3125. mlx5_opcode | ((u32)opmod << 24));
  3126. ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
  3127. ctrl->fm_ce_se |= fence;
  3128. qp->fm_cache = next_fence;
  3129. if (unlikely(qp->wq_sig))
  3130. ctrl->signature = wq_sig(ctrl);
  3131. qp->sq.wrid[idx] = wr_id;
  3132. qp->sq.w_list[idx].opcode = mlx5_opcode;
  3133. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  3134. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  3135. qp->sq.w_list[idx].next = qp->sq.cur_post;
  3136. }
  3137. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  3138. struct ib_send_wr **bad_wr)
  3139. {
  3140. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  3141. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3142. struct mlx5_core_dev *mdev = dev->mdev;
  3143. struct mlx5_ib_qp *qp;
  3144. struct mlx5_ib_mr *mr;
  3145. struct mlx5_wqe_data_seg *dpseg;
  3146. struct mlx5_wqe_xrc_seg *xrc;
  3147. struct mlx5_bf *bf;
  3148. int uninitialized_var(size);
  3149. void *qend;
  3150. unsigned long flags;
  3151. unsigned idx;
  3152. int err = 0;
  3153. int inl = 0;
  3154. int num_sge;
  3155. void *seg;
  3156. int nreq;
  3157. int i;
  3158. u8 next_fence = 0;
  3159. u8 fence;
  3160. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3161. return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
  3162. qp = to_mqp(ibqp);
  3163. bf = qp->bf;
  3164. qend = qp->sq.qend;
  3165. spin_lock_irqsave(&qp->sq.lock, flags);
  3166. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3167. err = -EIO;
  3168. *bad_wr = wr;
  3169. nreq = 0;
  3170. goto out;
  3171. }
  3172. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3173. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  3174. mlx5_ib_warn(dev, "\n");
  3175. err = -EINVAL;
  3176. *bad_wr = wr;
  3177. goto out;
  3178. }
  3179. fence = qp->fm_cache;
  3180. num_sge = wr->num_sge;
  3181. if (unlikely(num_sge > qp->sq.max_gs)) {
  3182. mlx5_ib_warn(dev, "\n");
  3183. err = -ENOMEM;
  3184. *bad_wr = wr;
  3185. goto out;
  3186. }
  3187. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  3188. if (err) {
  3189. mlx5_ib_warn(dev, "\n");
  3190. err = -ENOMEM;
  3191. *bad_wr = wr;
  3192. goto out;
  3193. }
  3194. switch (ibqp->qp_type) {
  3195. case IB_QPT_XRC_INI:
  3196. xrc = seg;
  3197. seg += sizeof(*xrc);
  3198. size += sizeof(*xrc) / 16;
  3199. /* fall through */
  3200. case IB_QPT_RC:
  3201. switch (wr->opcode) {
  3202. case IB_WR_RDMA_READ:
  3203. case IB_WR_RDMA_WRITE:
  3204. case IB_WR_RDMA_WRITE_WITH_IMM:
  3205. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3206. rdma_wr(wr)->rkey);
  3207. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3208. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3209. break;
  3210. case IB_WR_ATOMIC_CMP_AND_SWP:
  3211. case IB_WR_ATOMIC_FETCH_AND_ADD:
  3212. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  3213. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  3214. err = -ENOSYS;
  3215. *bad_wr = wr;
  3216. goto out;
  3217. case IB_WR_LOCAL_INV:
  3218. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3219. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  3220. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  3221. set_linv_wr(qp, &seg, &size);
  3222. num_sge = 0;
  3223. break;
  3224. case IB_WR_REG_MR:
  3225. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3226. qp->sq.wr_data[idx] = IB_WR_REG_MR;
  3227. ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
  3228. err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
  3229. if (err) {
  3230. *bad_wr = wr;
  3231. goto out;
  3232. }
  3233. num_sge = 0;
  3234. break;
  3235. case IB_WR_REG_SIG_MR:
  3236. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  3237. mr = to_mmr(sig_handover_wr(wr)->sig_mr);
  3238. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  3239. err = set_sig_umr_wr(wr, qp, &seg, &size);
  3240. if (err) {
  3241. mlx5_ib_warn(dev, "\n");
  3242. *bad_wr = wr;
  3243. goto out;
  3244. }
  3245. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  3246. nreq, get_fence(fence, wr),
  3247. next_fence, MLX5_OPCODE_UMR);
  3248. /*
  3249. * SET_PSV WQEs are not signaled and solicited
  3250. * on error
  3251. */
  3252. wr->send_flags &= ~IB_SEND_SIGNALED;
  3253. wr->send_flags |= IB_SEND_SOLICITED;
  3254. err = begin_wqe(qp, &seg, &ctrl, wr,
  3255. &idx, &size, nreq);
  3256. if (err) {
  3257. mlx5_ib_warn(dev, "\n");
  3258. err = -ENOMEM;
  3259. *bad_wr = wr;
  3260. goto out;
  3261. }
  3262. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
  3263. mr->sig->psv_memory.psv_idx, &seg,
  3264. &size);
  3265. if (err) {
  3266. mlx5_ib_warn(dev, "\n");
  3267. *bad_wr = wr;
  3268. goto out;
  3269. }
  3270. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  3271. nreq, get_fence(fence, wr),
  3272. next_fence, MLX5_OPCODE_SET_PSV);
  3273. err = begin_wqe(qp, &seg, &ctrl, wr,
  3274. &idx, &size, nreq);
  3275. if (err) {
  3276. mlx5_ib_warn(dev, "\n");
  3277. err = -ENOMEM;
  3278. *bad_wr = wr;
  3279. goto out;
  3280. }
  3281. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3282. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
  3283. mr->sig->psv_wire.psv_idx, &seg,
  3284. &size);
  3285. if (err) {
  3286. mlx5_ib_warn(dev, "\n");
  3287. *bad_wr = wr;
  3288. goto out;
  3289. }
  3290. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  3291. nreq, get_fence(fence, wr),
  3292. next_fence, MLX5_OPCODE_SET_PSV);
  3293. num_sge = 0;
  3294. goto skip_psv;
  3295. default:
  3296. break;
  3297. }
  3298. break;
  3299. case IB_QPT_UC:
  3300. switch (wr->opcode) {
  3301. case IB_WR_RDMA_WRITE:
  3302. case IB_WR_RDMA_WRITE_WITH_IMM:
  3303. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3304. rdma_wr(wr)->rkey);
  3305. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3306. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3307. break;
  3308. default:
  3309. break;
  3310. }
  3311. break;
  3312. case IB_QPT_SMI:
  3313. case MLX5_IB_QPT_HW_GSI:
  3314. set_datagram_seg(seg, wr);
  3315. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3316. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3317. if (unlikely((seg == qend)))
  3318. seg = mlx5_get_send_wqe(qp, 0);
  3319. break;
  3320. case IB_QPT_UD:
  3321. set_datagram_seg(seg, wr);
  3322. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3323. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3324. if (unlikely((seg == qend)))
  3325. seg = mlx5_get_send_wqe(qp, 0);
  3326. /* handle qp that supports ud offload */
  3327. if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
  3328. struct mlx5_wqe_eth_pad *pad;
  3329. pad = seg;
  3330. memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
  3331. seg += sizeof(struct mlx5_wqe_eth_pad);
  3332. size += sizeof(struct mlx5_wqe_eth_pad) / 16;
  3333. seg = set_eth_seg(seg, wr, qend, qp, &size);
  3334. if (unlikely((seg == qend)))
  3335. seg = mlx5_get_send_wqe(qp, 0);
  3336. }
  3337. break;
  3338. case MLX5_IB_QPT_REG_UMR:
  3339. if (wr->opcode != MLX5_IB_WR_UMR) {
  3340. err = -EINVAL;
  3341. mlx5_ib_warn(dev, "bad opcode\n");
  3342. goto out;
  3343. }
  3344. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  3345. ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
  3346. set_reg_umr_segment(seg, wr);
  3347. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3348. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3349. if (unlikely((seg == qend)))
  3350. seg = mlx5_get_send_wqe(qp, 0);
  3351. set_reg_mkey_segment(seg, wr);
  3352. seg += sizeof(struct mlx5_mkey_seg);
  3353. size += sizeof(struct mlx5_mkey_seg) / 16;
  3354. if (unlikely((seg == qend)))
  3355. seg = mlx5_get_send_wqe(qp, 0);
  3356. break;
  3357. default:
  3358. break;
  3359. }
  3360. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  3361. int uninitialized_var(sz);
  3362. err = set_data_inl_seg(qp, wr, seg, &sz);
  3363. if (unlikely(err)) {
  3364. mlx5_ib_warn(dev, "\n");
  3365. *bad_wr = wr;
  3366. goto out;
  3367. }
  3368. inl = 1;
  3369. size += sz;
  3370. } else {
  3371. dpseg = seg;
  3372. for (i = 0; i < num_sge; i++) {
  3373. if (unlikely(dpseg == qend)) {
  3374. seg = mlx5_get_send_wqe(qp, 0);
  3375. dpseg = seg;
  3376. }
  3377. if (likely(wr->sg_list[i].length)) {
  3378. set_data_ptr_seg(dpseg, wr->sg_list + i);
  3379. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  3380. dpseg++;
  3381. }
  3382. }
  3383. }
  3384. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3385. get_fence(fence, wr), next_fence,
  3386. mlx5_ib_opcode[wr->opcode]);
  3387. skip_psv:
  3388. if (0)
  3389. dump_wqe(qp, idx, size);
  3390. }
  3391. out:
  3392. if (likely(nreq)) {
  3393. qp->sq.head += nreq;
  3394. /* Make sure that descriptors are written before
  3395. * updating doorbell record and ringing the doorbell
  3396. */
  3397. wmb();
  3398. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  3399. /* Make sure doorbell record is visible to the HCA before
  3400. * we hit doorbell */
  3401. wmb();
  3402. if (bf->need_lock)
  3403. spin_lock(&bf->lock);
  3404. else
  3405. __acquire(&bf->lock);
  3406. /* TBD enable WC */
  3407. if (0 && nreq == 1 && bf->uuarn && inl && size > 1 && size <= bf->buf_size / 16) {
  3408. mlx5_bf_copy(bf->reg + bf->offset, (u64 *)ctrl, ALIGN(size * 16, 64), qp);
  3409. /* wc_wmb(); */
  3410. } else {
  3411. mlx5_write64((__be32 *)ctrl, bf->regreg + bf->offset,
  3412. MLX5_GET_DOORBELL_LOCK(&bf->lock32));
  3413. /* Make sure doorbells don't leak out of SQ spinlock
  3414. * and reach the HCA out of order.
  3415. */
  3416. mmiowb();
  3417. }
  3418. bf->offset ^= bf->buf_size;
  3419. if (bf->need_lock)
  3420. spin_unlock(&bf->lock);
  3421. else
  3422. __release(&bf->lock);
  3423. }
  3424. spin_unlock_irqrestore(&qp->sq.lock, flags);
  3425. return err;
  3426. }
  3427. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  3428. {
  3429. sig->signature = calc_sig(sig, size);
  3430. }
  3431. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  3432. struct ib_recv_wr **bad_wr)
  3433. {
  3434. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3435. struct mlx5_wqe_data_seg *scat;
  3436. struct mlx5_rwqe_sig *sig;
  3437. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3438. struct mlx5_core_dev *mdev = dev->mdev;
  3439. unsigned long flags;
  3440. int err = 0;
  3441. int nreq;
  3442. int ind;
  3443. int i;
  3444. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3445. return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
  3446. spin_lock_irqsave(&qp->rq.lock, flags);
  3447. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3448. err = -EIO;
  3449. *bad_wr = wr;
  3450. nreq = 0;
  3451. goto out;
  3452. }
  3453. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  3454. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3455. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  3456. err = -ENOMEM;
  3457. *bad_wr = wr;
  3458. goto out;
  3459. }
  3460. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  3461. err = -EINVAL;
  3462. *bad_wr = wr;
  3463. goto out;
  3464. }
  3465. scat = get_recv_wqe(qp, ind);
  3466. if (qp->wq_sig)
  3467. scat++;
  3468. for (i = 0; i < wr->num_sge; i++)
  3469. set_data_ptr_seg(scat + i, wr->sg_list + i);
  3470. if (i < qp->rq.max_gs) {
  3471. scat[i].byte_count = 0;
  3472. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  3473. scat[i].addr = 0;
  3474. }
  3475. if (qp->wq_sig) {
  3476. sig = (struct mlx5_rwqe_sig *)scat;
  3477. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  3478. }
  3479. qp->rq.wrid[ind] = wr->wr_id;
  3480. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  3481. }
  3482. out:
  3483. if (likely(nreq)) {
  3484. qp->rq.head += nreq;
  3485. /* Make sure that descriptors are written before
  3486. * doorbell record.
  3487. */
  3488. wmb();
  3489. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  3490. }
  3491. spin_unlock_irqrestore(&qp->rq.lock, flags);
  3492. return err;
  3493. }
  3494. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  3495. {
  3496. switch (mlx5_state) {
  3497. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  3498. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  3499. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  3500. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  3501. case MLX5_QP_STATE_SQ_DRAINING:
  3502. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  3503. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  3504. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  3505. default: return -1;
  3506. }
  3507. }
  3508. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  3509. {
  3510. switch (mlx5_mig_state) {
  3511. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  3512. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  3513. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  3514. default: return -1;
  3515. }
  3516. }
  3517. static int to_ib_qp_access_flags(int mlx5_flags)
  3518. {
  3519. int ib_flags = 0;
  3520. if (mlx5_flags & MLX5_QP_BIT_RRE)
  3521. ib_flags |= IB_ACCESS_REMOTE_READ;
  3522. if (mlx5_flags & MLX5_QP_BIT_RWE)
  3523. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  3524. if (mlx5_flags & MLX5_QP_BIT_RAE)
  3525. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  3526. return ib_flags;
  3527. }
  3528. static void to_ib_ah_attr(struct mlx5_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
  3529. struct mlx5_qp_path *path)
  3530. {
  3531. struct mlx5_core_dev *dev = ibdev->mdev;
  3532. memset(ib_ah_attr, 0, sizeof(*ib_ah_attr));
  3533. ib_ah_attr->port_num = path->port;
  3534. if (ib_ah_attr->port_num == 0 ||
  3535. ib_ah_attr->port_num > MLX5_CAP_GEN(dev, num_ports))
  3536. return;
  3537. ib_ah_attr->sl = path->dci_cfi_prio_sl & 0xf;
  3538. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  3539. ib_ah_attr->src_path_bits = path->grh_mlid & 0x7f;
  3540. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  3541. ib_ah_attr->ah_flags = (path->grh_mlid & (1 << 7)) ? IB_AH_GRH : 0;
  3542. if (ib_ah_attr->ah_flags) {
  3543. ib_ah_attr->grh.sgid_index = path->mgid_index;
  3544. ib_ah_attr->grh.hop_limit = path->hop_limit;
  3545. ib_ah_attr->grh.traffic_class =
  3546. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  3547. ib_ah_attr->grh.flow_label =
  3548. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  3549. memcpy(ib_ah_attr->grh.dgid.raw,
  3550. path->rgid, sizeof(ib_ah_attr->grh.dgid.raw));
  3551. }
  3552. }
  3553. static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
  3554. struct mlx5_ib_sq *sq,
  3555. u8 *sq_state)
  3556. {
  3557. void *out;
  3558. void *sqc;
  3559. int inlen;
  3560. int err;
  3561. inlen = MLX5_ST_SZ_BYTES(query_sq_out);
  3562. out = mlx5_vzalloc(inlen);
  3563. if (!out)
  3564. return -ENOMEM;
  3565. err = mlx5_core_query_sq(dev->mdev, sq->base.mqp.qpn, out);
  3566. if (err)
  3567. goto out;
  3568. sqc = MLX5_ADDR_OF(query_sq_out, out, sq_context);
  3569. *sq_state = MLX5_GET(sqc, sqc, state);
  3570. sq->state = *sq_state;
  3571. out:
  3572. kvfree(out);
  3573. return err;
  3574. }
  3575. static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
  3576. struct mlx5_ib_rq *rq,
  3577. u8 *rq_state)
  3578. {
  3579. void *out;
  3580. void *rqc;
  3581. int inlen;
  3582. int err;
  3583. inlen = MLX5_ST_SZ_BYTES(query_rq_out);
  3584. out = mlx5_vzalloc(inlen);
  3585. if (!out)
  3586. return -ENOMEM;
  3587. err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
  3588. if (err)
  3589. goto out;
  3590. rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
  3591. *rq_state = MLX5_GET(rqc, rqc, state);
  3592. rq->state = *rq_state;
  3593. out:
  3594. kvfree(out);
  3595. return err;
  3596. }
  3597. static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
  3598. struct mlx5_ib_qp *qp, u8 *qp_state)
  3599. {
  3600. static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
  3601. [MLX5_RQC_STATE_RST] = {
  3602. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  3603. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  3604. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
  3605. [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
  3606. },
  3607. [MLX5_RQC_STATE_RDY] = {
  3608. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  3609. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  3610. [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
  3611. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
  3612. },
  3613. [MLX5_RQC_STATE_ERR] = {
  3614. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  3615. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  3616. [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
  3617. [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
  3618. },
  3619. [MLX5_RQ_STATE_NA] = {
  3620. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  3621. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  3622. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
  3623. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
  3624. },
  3625. };
  3626. *qp_state = sqrq_trans[rq_state][sq_state];
  3627. if (*qp_state == MLX5_QP_STATE_BAD) {
  3628. WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
  3629. qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
  3630. qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
  3631. return -EINVAL;
  3632. }
  3633. if (*qp_state == MLX5_QP_STATE)
  3634. *qp_state = qp->state;
  3635. return 0;
  3636. }
  3637. static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
  3638. struct mlx5_ib_qp *qp,
  3639. u8 *raw_packet_qp_state)
  3640. {
  3641. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  3642. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  3643. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  3644. int err;
  3645. u8 sq_state = MLX5_SQ_STATE_NA;
  3646. u8 rq_state = MLX5_RQ_STATE_NA;
  3647. if (qp->sq.wqe_cnt) {
  3648. err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
  3649. if (err)
  3650. return err;
  3651. }
  3652. if (qp->rq.wqe_cnt) {
  3653. err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
  3654. if (err)
  3655. return err;
  3656. }
  3657. return sqrq_state_to_qp_state(sq_state, rq_state, qp,
  3658. raw_packet_qp_state);
  3659. }
  3660. static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  3661. struct ib_qp_attr *qp_attr)
  3662. {
  3663. struct mlx5_query_qp_mbox_out *outb;
  3664. struct mlx5_qp_context *context;
  3665. int mlx5_state;
  3666. int err = 0;
  3667. outb = kzalloc(sizeof(*outb), GFP_KERNEL);
  3668. if (!outb)
  3669. return -ENOMEM;
  3670. context = &outb->ctx;
  3671. err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
  3672. sizeof(*outb));
  3673. if (err)
  3674. goto out;
  3675. mlx5_state = be32_to_cpu(context->flags) >> 28;
  3676. qp->state = to_ib_qp_state(mlx5_state);
  3677. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  3678. qp_attr->path_mig_state =
  3679. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  3680. qp_attr->qkey = be32_to_cpu(context->qkey);
  3681. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  3682. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  3683. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  3684. qp_attr->qp_access_flags =
  3685. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  3686. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  3687. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  3688. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  3689. qp_attr->alt_pkey_index =
  3690. be16_to_cpu(context->alt_path.pkey_index);
  3691. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  3692. }
  3693. qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
  3694. qp_attr->port_num = context->pri_path.port;
  3695. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  3696. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  3697. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  3698. qp_attr->max_dest_rd_atomic =
  3699. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  3700. qp_attr->min_rnr_timer =
  3701. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  3702. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  3703. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  3704. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  3705. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  3706. out:
  3707. kfree(outb);
  3708. return err;
  3709. }
  3710. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  3711. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  3712. {
  3713. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3714. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3715. int err = 0;
  3716. u8 raw_packet_qp_state;
  3717. if (ibqp->rwq_ind_tbl)
  3718. return -ENOSYS;
  3719. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3720. return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
  3721. qp_init_attr);
  3722. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  3723. /*
  3724. * Wait for any outstanding page faults, in case the user frees memory
  3725. * based upon this query's result.
  3726. */
  3727. flush_workqueue(mlx5_ib_page_fault_wq);
  3728. #endif
  3729. mutex_lock(&qp->mutex);
  3730. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  3731. err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
  3732. if (err)
  3733. goto out;
  3734. qp->state = raw_packet_qp_state;
  3735. qp_attr->port_num = 1;
  3736. } else {
  3737. err = query_qp_attr(dev, qp, qp_attr);
  3738. if (err)
  3739. goto out;
  3740. }
  3741. qp_attr->qp_state = qp->state;
  3742. qp_attr->cur_qp_state = qp_attr->qp_state;
  3743. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  3744. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  3745. if (!ibqp->uobject) {
  3746. qp_attr->cap.max_send_wr = qp->sq.max_post;
  3747. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  3748. qp_init_attr->qp_context = ibqp->qp_context;
  3749. } else {
  3750. qp_attr->cap.max_send_wr = 0;
  3751. qp_attr->cap.max_send_sge = 0;
  3752. }
  3753. qp_init_attr->qp_type = ibqp->qp_type;
  3754. qp_init_attr->recv_cq = ibqp->recv_cq;
  3755. qp_init_attr->send_cq = ibqp->send_cq;
  3756. qp_init_attr->srq = ibqp->srq;
  3757. qp_attr->cap.max_inline_data = qp->max_inline_data;
  3758. qp_init_attr->cap = qp_attr->cap;
  3759. qp_init_attr->create_flags = 0;
  3760. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  3761. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  3762. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  3763. qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
  3764. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  3765. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
  3766. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  3767. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
  3768. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  3769. qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
  3770. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  3771. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  3772. out:
  3773. mutex_unlock(&qp->mutex);
  3774. return err;
  3775. }
  3776. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  3777. struct ib_ucontext *context,
  3778. struct ib_udata *udata)
  3779. {
  3780. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3781. struct mlx5_ib_xrcd *xrcd;
  3782. int err;
  3783. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  3784. return ERR_PTR(-ENOSYS);
  3785. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  3786. if (!xrcd)
  3787. return ERR_PTR(-ENOMEM);
  3788. err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
  3789. if (err) {
  3790. kfree(xrcd);
  3791. return ERR_PTR(-ENOMEM);
  3792. }
  3793. return &xrcd->ibxrcd;
  3794. }
  3795. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  3796. {
  3797. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  3798. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  3799. int err;
  3800. err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
  3801. if (err) {
  3802. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  3803. return err;
  3804. }
  3805. kfree(xrcd);
  3806. return 0;
  3807. }
  3808. static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
  3809. struct ib_wq_init_attr *init_attr)
  3810. {
  3811. struct mlx5_ib_dev *dev;
  3812. __be64 *rq_pas0;
  3813. void *in;
  3814. void *rqc;
  3815. void *wq;
  3816. int inlen;
  3817. int err;
  3818. dev = to_mdev(pd->device);
  3819. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
  3820. in = mlx5_vzalloc(inlen);
  3821. if (!in)
  3822. return -ENOMEM;
  3823. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  3824. MLX5_SET(rqc, rqc, mem_rq_type,
  3825. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  3826. MLX5_SET(rqc, rqc, user_index, rwq->user_index);
  3827. MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
  3828. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  3829. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  3830. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  3831. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  3832. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  3833. MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
  3834. MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
  3835. MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
  3836. MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
  3837. MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
  3838. MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
  3839. MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
  3840. rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  3841. mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
  3842. err = mlx5_core_create_rq(dev->mdev, in, inlen, &rwq->rqn);
  3843. kvfree(in);
  3844. return err;
  3845. }
  3846. static int set_user_rq_size(struct mlx5_ib_dev *dev,
  3847. struct ib_wq_init_attr *wq_init_attr,
  3848. struct mlx5_ib_create_wq *ucmd,
  3849. struct mlx5_ib_rwq *rwq)
  3850. {
  3851. /* Sanity check RQ size before proceeding */
  3852. if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
  3853. return -EINVAL;
  3854. if (!ucmd->rq_wqe_count)
  3855. return -EINVAL;
  3856. rwq->wqe_count = ucmd->rq_wqe_count;
  3857. rwq->wqe_shift = ucmd->rq_wqe_shift;
  3858. rwq->buf_size = (rwq->wqe_count << rwq->wqe_shift);
  3859. rwq->log_rq_stride = rwq->wqe_shift;
  3860. rwq->log_rq_size = ilog2(rwq->wqe_count);
  3861. return 0;
  3862. }
  3863. static int prepare_user_rq(struct ib_pd *pd,
  3864. struct ib_wq_init_attr *init_attr,
  3865. struct ib_udata *udata,
  3866. struct mlx5_ib_rwq *rwq)
  3867. {
  3868. struct mlx5_ib_dev *dev = to_mdev(pd->device);
  3869. struct mlx5_ib_create_wq ucmd = {};
  3870. int err;
  3871. size_t required_cmd_sz;
  3872. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  3873. if (udata->inlen < required_cmd_sz) {
  3874. mlx5_ib_dbg(dev, "invalid inlen\n");
  3875. return -EINVAL;
  3876. }
  3877. if (udata->inlen > sizeof(ucmd) &&
  3878. !ib_is_udata_cleared(udata, sizeof(ucmd),
  3879. udata->inlen - sizeof(ucmd))) {
  3880. mlx5_ib_dbg(dev, "inlen is not supported\n");
  3881. return -EOPNOTSUPP;
  3882. }
  3883. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  3884. mlx5_ib_dbg(dev, "copy failed\n");
  3885. return -EFAULT;
  3886. }
  3887. if (ucmd.comp_mask) {
  3888. mlx5_ib_dbg(dev, "invalid comp mask\n");
  3889. return -EOPNOTSUPP;
  3890. }
  3891. if (ucmd.reserved) {
  3892. mlx5_ib_dbg(dev, "invalid reserved\n");
  3893. return -EOPNOTSUPP;
  3894. }
  3895. err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
  3896. if (err) {
  3897. mlx5_ib_dbg(dev, "err %d\n", err);
  3898. return err;
  3899. }
  3900. err = create_user_rq(dev, pd, rwq, &ucmd);
  3901. if (err) {
  3902. mlx5_ib_dbg(dev, "err %d\n", err);
  3903. if (err)
  3904. return err;
  3905. }
  3906. rwq->user_index = ucmd.user_index;
  3907. return 0;
  3908. }
  3909. struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
  3910. struct ib_wq_init_attr *init_attr,
  3911. struct ib_udata *udata)
  3912. {
  3913. struct mlx5_ib_dev *dev;
  3914. struct mlx5_ib_rwq *rwq;
  3915. struct mlx5_ib_create_wq_resp resp = {};
  3916. size_t min_resp_len;
  3917. int err;
  3918. if (!udata)
  3919. return ERR_PTR(-ENOSYS);
  3920. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  3921. if (udata->outlen && udata->outlen < min_resp_len)
  3922. return ERR_PTR(-EINVAL);
  3923. dev = to_mdev(pd->device);
  3924. switch (init_attr->wq_type) {
  3925. case IB_WQT_RQ:
  3926. rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
  3927. if (!rwq)
  3928. return ERR_PTR(-ENOMEM);
  3929. err = prepare_user_rq(pd, init_attr, udata, rwq);
  3930. if (err)
  3931. goto err;
  3932. err = create_rq(rwq, pd, init_attr);
  3933. if (err)
  3934. goto err_user_rq;
  3935. break;
  3936. default:
  3937. mlx5_ib_dbg(dev, "unsupported wq type %d\n",
  3938. init_attr->wq_type);
  3939. return ERR_PTR(-EINVAL);
  3940. }
  3941. rwq->ibwq.wq_num = rwq->rqn;
  3942. rwq->ibwq.state = IB_WQS_RESET;
  3943. if (udata->outlen) {
  3944. resp.response_length = offsetof(typeof(resp), response_length) +
  3945. sizeof(resp.response_length);
  3946. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  3947. if (err)
  3948. goto err_copy;
  3949. }
  3950. return &rwq->ibwq;
  3951. err_copy:
  3952. mlx5_core_destroy_rq(dev->mdev, rwq->rqn);
  3953. err_user_rq:
  3954. destroy_user_rq(pd, rwq);
  3955. err:
  3956. kfree(rwq);
  3957. return ERR_PTR(err);
  3958. }
  3959. int mlx5_ib_destroy_wq(struct ib_wq *wq)
  3960. {
  3961. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  3962. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  3963. mlx5_core_destroy_rq(dev->mdev, rwq->rqn);
  3964. destroy_user_rq(wq->pd, rwq);
  3965. kfree(rwq);
  3966. return 0;
  3967. }
  3968. struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
  3969. struct ib_rwq_ind_table_init_attr *init_attr,
  3970. struct ib_udata *udata)
  3971. {
  3972. struct mlx5_ib_dev *dev = to_mdev(device);
  3973. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
  3974. int sz = 1 << init_attr->log_ind_tbl_size;
  3975. struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
  3976. size_t min_resp_len;
  3977. int inlen;
  3978. int err;
  3979. int i;
  3980. u32 *in;
  3981. void *rqtc;
  3982. if (udata->inlen > 0 &&
  3983. !ib_is_udata_cleared(udata, 0,
  3984. udata->inlen))
  3985. return ERR_PTR(-EOPNOTSUPP);
  3986. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  3987. if (udata->outlen && udata->outlen < min_resp_len)
  3988. return ERR_PTR(-EINVAL);
  3989. rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
  3990. if (!rwq_ind_tbl)
  3991. return ERR_PTR(-ENOMEM);
  3992. inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
  3993. in = mlx5_vzalloc(inlen);
  3994. if (!in) {
  3995. err = -ENOMEM;
  3996. goto err;
  3997. }
  3998. rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
  3999. MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
  4000. MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
  4001. for (i = 0; i < sz; i++)
  4002. MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
  4003. err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
  4004. kvfree(in);
  4005. if (err)
  4006. goto err;
  4007. rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
  4008. if (udata->outlen) {
  4009. resp.response_length = offsetof(typeof(resp), response_length) +
  4010. sizeof(resp.response_length);
  4011. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4012. if (err)
  4013. goto err_copy;
  4014. }
  4015. return &rwq_ind_tbl->ib_rwq_ind_tbl;
  4016. err_copy:
  4017. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4018. err:
  4019. kfree(rwq_ind_tbl);
  4020. return ERR_PTR(err);
  4021. }
  4022. int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
  4023. {
  4024. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
  4025. struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
  4026. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4027. kfree(rwq_ind_tbl);
  4028. return 0;
  4029. }
  4030. int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  4031. u32 wq_attr_mask, struct ib_udata *udata)
  4032. {
  4033. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4034. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4035. struct mlx5_ib_modify_wq ucmd = {};
  4036. size_t required_cmd_sz;
  4037. int curr_wq_state;
  4038. int wq_state;
  4039. int inlen;
  4040. int err;
  4041. void *rqc;
  4042. void *in;
  4043. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  4044. if (udata->inlen < required_cmd_sz)
  4045. return -EINVAL;
  4046. if (udata->inlen > sizeof(ucmd) &&
  4047. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4048. udata->inlen - sizeof(ucmd)))
  4049. return -EOPNOTSUPP;
  4050. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
  4051. return -EFAULT;
  4052. if (ucmd.comp_mask || ucmd.reserved)
  4053. return -EOPNOTSUPP;
  4054. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  4055. in = mlx5_vzalloc(inlen);
  4056. if (!in)
  4057. return -ENOMEM;
  4058. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  4059. curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
  4060. wq_attr->curr_wq_state : wq->state;
  4061. wq_state = (wq_attr_mask & IB_WQ_STATE) ?
  4062. wq_attr->wq_state : curr_wq_state;
  4063. if (curr_wq_state == IB_WQS_ERR)
  4064. curr_wq_state = MLX5_RQC_STATE_ERR;
  4065. if (wq_state == IB_WQS_ERR)
  4066. wq_state = MLX5_RQC_STATE_ERR;
  4067. MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
  4068. MLX5_SET(rqc, rqc, state, wq_state);
  4069. err = mlx5_core_modify_rq(dev->mdev, rwq->rqn, in, inlen);
  4070. kvfree(in);
  4071. if (!err)
  4072. rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
  4073. return err;
  4074. }